blob: df4a508f240a04a47ce8bb5abbf6074f843c8aae [file] [log] [blame]
Amit Kucheriaa329b482010-02-04 12:21:53 -08001/*
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -06002 * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
Amit Kucheriaa329b482010-02-04 12:21:53 -08003 *
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
7 *
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
10 *
11 * Create static mapping between physical to virtual memory.
12 */
13
14#include <linux/mm.h>
15#include <linux/init.h>
16
17#include <asm/mach/map.h>
18
19#include <mach/hardware.h>
20#include <mach/common.h>
Shawn Guo36223602011-06-22 22:41:30 +080021#include <mach/devices-common.h>
Amit Kucheriaa329b482010-02-04 12:21:53 -080022#include <mach/iomux-v3.h>
23
Shawn Guo41e7daf2011-09-28 17:16:06 +080024static void imx5_idle(void)
25{
Shawn Guo8c6d8312011-11-11 13:09:18 +080026 if (!need_resched())
27 mx5_cpu_lp_set(WAIT_UNCLOCKED_POWER_OFF);
28 local_irq_enable();
Shawn Guo41e7daf2011-09-28 17:16:06 +080029}
30
Amit Kucheriaa329b482010-02-04 12:21:53 -080031/*
Jason Liuabca2e12011-09-09 17:17:47 +080032 * Define the MX50 memory map.
33 */
34static struct map_desc mx50_io_desc[] __initdata = {
35 imx_map_entry(MX50, TZIC, MT_DEVICE),
36 imx_map_entry(MX50, SPBA0, MT_DEVICE),
37 imx_map_entry(MX50, AIPS1, MT_DEVICE),
38 imx_map_entry(MX50, AIPS2, MT_DEVICE),
39};
40
41/*
Amit Kucheriaa329b482010-02-04 12:21:53 -080042 * Define the MX51 memory map.
43 */
Uwe Kleine-König08ff97b2010-10-25 15:38:09 +020044static struct map_desc mx51_io_desc[] __initdata = {
Jason Liu4c542392011-09-09 17:17:49 +080045 imx_map_entry(MX51, TZIC, MT_DEVICE),
Uwe Kleine-König08ff97b2010-10-25 15:38:09 +020046 imx_map_entry(MX51, IRAM, MT_DEVICE),
Uwe Kleine-König08ff97b2010-10-25 15:38:09 +020047 imx_map_entry(MX51, AIPS1, MT_DEVICE),
48 imx_map_entry(MX51, SPBA0, MT_DEVICE),
49 imx_map_entry(MX51, AIPS2, MT_DEVICE),
Amit Kucheriaa329b482010-02-04 12:21:53 -080050};
51
52/*
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -060053 * Define the MX53 memory map.
54 */
55static struct map_desc mx53_io_desc[] __initdata = {
Jason Liu4c542392011-09-09 17:17:49 +080056 imx_map_entry(MX53, TZIC, MT_DEVICE),
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -060057 imx_map_entry(MX53, AIPS1, MT_DEVICE),
58 imx_map_entry(MX53, SPBA0, MT_DEVICE),
59 imx_map_entry(MX53, AIPS2, MT_DEVICE),
60};
61
62/*
Amit Kucheriaa329b482010-02-04 12:21:53 -080063 * This function initializes the memory map. It is called during the
64 * system startup to create static physical to virtual memory mappings
65 * for the IO modules.
66 */
Jason Liuabca2e12011-09-09 17:17:47 +080067void __init mx50_map_io(void)
68{
69 iotable_init(mx50_io_desc, ARRAY_SIZE(mx50_io_desc));
70}
71
Amit Kucheriaa329b482010-02-04 12:21:53 -080072void __init mx51_map_io(void)
73{
Uwe Kleine-Königab1304212011-02-07 16:35:21 +010074 iotable_init(mx51_io_desc, ARRAY_SIZE(mx51_io_desc));
75}
76
Jason Liuabca2e12011-09-09 17:17:47 +080077void __init mx53_map_io(void)
78{
79 iotable_init(mx53_io_desc, ARRAY_SIZE(mx53_io_desc));
80}
81
82void __init imx50_init_early(void)
83{
84 mxc_set_cpu_type(MXC_CPU_MX50);
85 mxc_iomux_v3_init(MX50_IO_ADDRESS(MX50_IOMUXC_BASE_ADDR));
86 mxc_arch_reset_init(MX50_IO_ADDRESS(MX50_WDOG_BASE_ADDR));
87}
88
Uwe Kleine-Königab1304212011-02-07 16:35:21 +010089void __init imx51_init_early(void)
90{
Amit Kucheriaa329b482010-02-04 12:21:53 -080091 mxc_set_cpu_type(MXC_CPU_MX51);
92 mxc_iomux_v3_init(MX51_IO_ADDRESS(MX51_IOMUXC_BASE_ADDR));
Fabio Estevam8c2efec2010-12-06 16:38:32 -020093 mxc_arch_reset_init(MX51_IO_ADDRESS(MX51_WDOG1_BASE_ADDR));
Shawn Guo8c6d8312011-11-11 13:09:18 +080094 pm_idle = imx5_idle;
Amit Kucheriaa329b482010-02-04 12:21:53 -080095}
96
Uwe Kleine-Königab1304212011-02-07 16:35:21 +010097void __init imx53_init_early(void)
98{
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -060099 mxc_set_cpu_type(MXC_CPU_MX53);
100 mxc_iomux_v3_init(MX53_IO_ADDRESS(MX53_IOMUXC_BASE_ADDR));
Fabio Estevam78c73592011-02-17 18:09:52 -0200101 mxc_arch_reset_init(MX53_IO_ADDRESS(MX53_WDOG1_BASE_ADDR));
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -0600102}
103
Jason Liuabca2e12011-09-09 17:17:47 +0800104void __init mx50_init_irq(void)
105{
106 tzic_init_irq(MX50_IO_ADDRESS(MX50_TZIC_BASE_ADDR));
107}
108
Amit Kucheriaa329b482010-02-04 12:21:53 -0800109void __init mx51_init_irq(void)
110{
Jason Liu4c542392011-09-09 17:17:49 +0800111 tzic_init_irq(MX51_IO_ADDRESS(MX51_TZIC_BASE_ADDR));
Amit Kucheriaa329b482010-02-04 12:21:53 -0800112}
Dinh Nguyenc0abefd2010-11-15 11:29:59 -0600113
Dinh Nguyenc0abefd2010-11-15 11:29:59 -0600114void __init mx53_init_irq(void)
115{
Jason Liu4c542392011-09-09 17:17:49 +0800116 tzic_init_irq(MX53_IO_ADDRESS(MX53_TZIC_BASE_ADDR));
Shawn Guob78d8e52011-06-06 00:07:55 +0800117}
118
Shawn Guo36223602011-06-22 22:41:30 +0800119static struct sdma_script_start_addrs imx51_sdma_script __initdata = {
120 .ap_2_ap_addr = 642,
121 .uart_2_mcu_addr = 817,
122 .mcu_2_app_addr = 747,
123 .mcu_2_shp_addr = 961,
124 .ata_2_mcu_addr = 1473,
125 .mcu_2_ata_addr = 1392,
126 .app_2_per_addr = 1033,
127 .app_2_mcu_addr = 683,
128 .shp_2_per_addr = 1251,
129 .shp_2_mcu_addr = 892,
130};
131
132static struct sdma_platform_data imx51_sdma_pdata __initdata = {
Shawn Guo2e534b22011-06-22 22:41:31 +0800133 .fw_name = "sdma-imx51.bin",
Shawn Guo36223602011-06-22 22:41:30 +0800134 .script_addrs = &imx51_sdma_script,
135};
136
137static struct sdma_script_start_addrs imx53_sdma_script __initdata = {
138 .ap_2_ap_addr = 642,
139 .app_2_mcu_addr = 683,
140 .mcu_2_app_addr = 747,
141 .uart_2_mcu_addr = 817,
142 .shp_2_mcu_addr = 891,
143 .mcu_2_shp_addr = 960,
144 .uartsh_2_mcu_addr = 1032,
145 .spdif_2_mcu_addr = 1100,
146 .mcu_2_spdif_addr = 1134,
147 .firi_2_mcu_addr = 1193,
148 .mcu_2_firi_addr = 1290,
149};
150
151static struct sdma_platform_data imx53_sdma_pdata __initdata = {
Shawn Guo2e534b22011-06-22 22:41:31 +0800152 .fw_name = "sdma-imx53.bin",
Shawn Guo36223602011-06-22 22:41:30 +0800153 .script_addrs = &imx53_sdma_script,
154};
155
Jason Liuabca2e12011-09-09 17:17:47 +0800156void __init imx50_soc_init(void)
157{
158 /* i.mx50 has the i.mx31 type gpio */
159 mxc_register_gpio("imx31-gpio", 0, MX50_GPIO1_BASE_ADDR, SZ_16K, MX50_INT_GPIO1_LOW, MX50_INT_GPIO1_HIGH);
160 mxc_register_gpio("imx31-gpio", 1, MX50_GPIO2_BASE_ADDR, SZ_16K, MX50_INT_GPIO2_LOW, MX50_INT_GPIO2_HIGH);
161 mxc_register_gpio("imx31-gpio", 2, MX50_GPIO3_BASE_ADDR, SZ_16K, MX50_INT_GPIO3_LOW, MX50_INT_GPIO3_HIGH);
162 mxc_register_gpio("imx31-gpio", 3, MX50_GPIO4_BASE_ADDR, SZ_16K, MX50_INT_GPIO4_LOW, MX50_INT_GPIO4_HIGH);
163 mxc_register_gpio("imx31-gpio", 4, MX50_GPIO5_BASE_ADDR, SZ_16K, MX50_INT_GPIO5_LOW, MX50_INT_GPIO5_HIGH);
164 mxc_register_gpio("imx31-gpio", 5, MX50_GPIO6_BASE_ADDR, SZ_16K, MX50_INT_GPIO6_LOW, MX50_INT_GPIO6_HIGH);
165}
166
Shawn Guob78d8e52011-06-06 00:07:55 +0800167void __init imx51_soc_init(void)
168{
Shawn Guoe7fc6ae2011-07-07 00:37:41 +0800169 /* i.mx51 has the i.mx31 type gpio */
Uwe Kleine-König1a195272011-07-25 12:05:09 +0200170 mxc_register_gpio("imx31-gpio", 0, MX51_GPIO1_BASE_ADDR, SZ_16K, MX51_INT_GPIO1_LOW, MX51_INT_GPIO1_HIGH);
171 mxc_register_gpio("imx31-gpio", 1, MX51_GPIO2_BASE_ADDR, SZ_16K, MX51_INT_GPIO2_LOW, MX51_INT_GPIO2_HIGH);
172 mxc_register_gpio("imx31-gpio", 2, MX51_GPIO3_BASE_ADDR, SZ_16K, MX51_INT_GPIO3_LOW, MX51_INT_GPIO3_HIGH);
173 mxc_register_gpio("imx31-gpio", 3, MX51_GPIO4_BASE_ADDR, SZ_16K, MX51_INT_GPIO4_LOW, MX51_INT_GPIO4_HIGH);
Shawn Guo36223602011-06-22 22:41:30 +0800174
Shawn Guo62550cd2011-07-13 21:33:17 +0800175 /* i.mx51 has the i.mx35 type sdma */
176 imx_add_imx_sdma("imx35-sdma", MX51_SDMA_BASE_ADDR, MX51_INT_SDMA, &imx51_sdma_pdata);
Shawn Guob78d8e52011-06-06 00:07:55 +0800177}
178
179void __init imx53_soc_init(void)
180{
Shawn Guoe7fc6ae2011-07-07 00:37:41 +0800181 /* i.mx53 has the i.mx31 type gpio */
182 mxc_register_gpio("imx31-gpio", 0, MX53_GPIO1_BASE_ADDR, SZ_16K, MX53_INT_GPIO1_LOW, MX53_INT_GPIO1_HIGH);
183 mxc_register_gpio("imx31-gpio", 1, MX53_GPIO2_BASE_ADDR, SZ_16K, MX53_INT_GPIO2_LOW, MX53_INT_GPIO2_HIGH);
184 mxc_register_gpio("imx31-gpio", 2, MX53_GPIO3_BASE_ADDR, SZ_16K, MX53_INT_GPIO3_LOW, MX53_INT_GPIO3_HIGH);
185 mxc_register_gpio("imx31-gpio", 3, MX53_GPIO4_BASE_ADDR, SZ_16K, MX53_INT_GPIO4_LOW, MX53_INT_GPIO4_HIGH);
186 mxc_register_gpio("imx31-gpio", 4, MX53_GPIO5_BASE_ADDR, SZ_16K, MX53_INT_GPIO5_LOW, MX53_INT_GPIO5_HIGH);
187 mxc_register_gpio("imx31-gpio", 5, MX53_GPIO6_BASE_ADDR, SZ_16K, MX53_INT_GPIO6_LOW, MX53_INT_GPIO6_HIGH);
188 mxc_register_gpio("imx31-gpio", 6, MX53_GPIO7_BASE_ADDR, SZ_16K, MX53_INT_GPIO7_LOW, MX53_INT_GPIO7_HIGH);
Shawn Guo36223602011-06-22 22:41:30 +0800189
Shawn Guo62550cd2011-07-13 21:33:17 +0800190 /* i.mx53 has the i.mx35 type sdma */
191 imx_add_imx_sdma("imx35-sdma", MX53_SDMA_BASE_ADDR, MX53_INT_SDMA, &imx53_sdma_pdata);
Dinh Nguyenc0abefd2010-11-15 11:29:59 -0600192}