blob: be6e1d2317a49526dd0b35168121972c8db4fe45 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <linux/serial_core.h>
Paul Mundtedad1f22009-11-25 16:23:35 +09002#include <linux/io.h>
Magnus Damm69edbba2008-12-25 18:17:34 +09003#include <linux/gpio.h>
Markus Brunner3ea6bc32007-08-20 08:59:33 +09004
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#if defined(CONFIG_H83007) || defined(CONFIG_H83068)
6#include <asm/regs306x.h>
7#endif
8#if defined(CONFIG_H8S2678)
9#include <asm/regs267x.h>
10#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070011
Magnus Damm0fbde952007-07-26 10:14:16 +090012#if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
13 defined(CONFIG_CPU_SUBTYPE_SH7707) || \
14 defined(CONFIG_CPU_SUBTYPE_SH7708) || \
15 defined(CONFIG_CPU_SUBTYPE_SH7709)
Linus Torvalds1da177e2005-04-16 15:20:36 -070016# define SCPCR 0xA4000116 /* 16 bit SCI and SCIF */
17# define SCPDR 0xA4000136 /* 8 bit SCI and SCIF */
18# define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#elif defined(CONFIG_CPU_SUBTYPE_SH7705)
20# define SCIF0 0xA4400000
21# define SCIF2 0xA4410000
Paul Mundtb7a76e42006-02-01 03:06:06 -080022# define SCSMR_Ir 0xA44A0000
23# define IRDA_SCIF SCIF0
Linus Torvalds1da177e2005-04-16 15:20:36 -070024# define SCPCR 0xA4000116
25# define SCPDR 0xA4000136
26
27/* Set the clock source,
28 * SCIF2 (0xA4410000) -> External clock, SCK pin used as clock input
29 * SCIF0 (0xA4400000) -> Internal clock, SCK pin as serial clock output
30 */
31# define SCSCR_INIT(port) (port->mapbase == SCIF2) ? 0xF3 : 0xF0
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +090032#elif defined(CONFIG_CPU_SUBTYPE_SH7720) || \
Magnus Damm8a77b8d2010-02-05 11:15:33 +000033 defined(CONFIG_CPU_SUBTYPE_SH7721) || \
Magnus Damm8d099d42010-03-16 11:21:07 +000034 defined(CONFIG_ARCH_SH7367) || \
35 defined(CONFIG_ARCH_SH7377) || \
36 defined(CONFIG_ARCH_SH7372)
Markus Brunner3ea6bc32007-08-20 08:59:33 +090037# define SCSCR_INIT(port) 0x0030 /* TIE=0,RIE=0,TE=1,RE=1 */
Paul Mundtfd88cac2009-01-09 16:32:08 +090038# define PORT_PTCR 0xA405011EUL
39# define PORT_PVCR 0xA4050122UL
40# define SCIF_ORER 0x0200 /* overrun error bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#elif defined(CONFIG_SH_RTS7751R2D)
Matt Fleming7abc4042008-10-29 07:16:02 +000042# define SCSPTR1 0xFFE0001C /* 8 bit SCIF */
Linus Torvalds1da177e2005-04-16 15:20:36 -070043# define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
44# define SCIF_ORER 0x0001 /* overrun error bit */
45# define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Paul Mundt05627482007-05-15 16:25:47 +090046#elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
47 defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
48 defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
49 defined(CONFIG_CPU_SUBTYPE_SH7091) || \
50 defined(CONFIG_CPU_SUBTYPE_SH7751) || \
51 defined(CONFIG_CPU_SUBTYPE_SH7751R)
Linus Torvalds1da177e2005-04-16 15:20:36 -070052# define SCSPTR1 0xffe0001c /* 8 bit SCI */
53# define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
54# define SCIF_ORER 0x0001 /* overrun error bit */
55# define SCSCR_INIT(port) (((port)->type == PORT_SCI) ? \
56 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */ : \
57 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */ )
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#elif defined(CONFIG_CPU_SUBTYPE_SH7760)
Paul Mundtb7a76e42006-02-01 03:06:06 -080059# define SCSPTR0 0xfe600024 /* 16 bit SCIF */
60# define SCSPTR1 0xfe610024 /* 16 bit SCIF */
61# define SCSPTR2 0xfe620024 /* 16 bit SCIF */
Linus Torvalds1da177e2005-04-16 15:20:36 -070062# define SCIF_ORER 0x0001 /* overrun error bit */
63# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Paul Mundt2b1bd1a2007-06-20 18:27:10 +090064#elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
Paul Mundte108b2c2006-09-27 16:32:13 +090065# define SCSPTR0 0xA4400000 /* 16 bit SCIF */
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +090066# define SCIF_ORER 0x0001 /* overrun error bit */
67# define PACR 0xa4050100
68# define PBCR 0xa4050102
69# define SCSCR_INIT(port) 0x3B
Paul Mundte108b2c2006-09-27 16:32:13 +090070#elif defined(CONFIG_CPU_SUBTYPE_SH7343)
71# define SCSPTR0 0xffe00010 /* 16 bit SCIF */
72# define SCSPTR1 0xffe10010 /* 16 bit SCIF */
73# define SCSPTR2 0xffe20010 /* 16 bit SCIF */
74# define SCSPTR3 0xffe30010 /* 16 bit SCIF */
75# define SCSCR_INIT(port) 0x32 /* TIE=0,RIE=0,TE=1,RE=1,REIE=0,CKE=1 */
Paul Mundt41504c32006-12-11 20:28:03 +090076#elif defined(CONFIG_CPU_SUBTYPE_SH7722)
Magnus Damm346b7462008-04-23 21:25:29 +090077# define PADR 0xA4050120
78# define PSDR 0xA405013e
79# define PWDR 0xA4050166
80# define PSCR 0xA405011E
Paul Mundt41504c32006-12-11 20:28:03 +090081# define SCIF_ORER 0x0001 /* overrun error bit */
82# define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Magnus Damm9109a302008-02-08 17:31:24 +090083#elif defined(CONFIG_CPU_SUBTYPE_SH7366)
84# define SCPDR0 0xA405013E /* 16 bit SCIF0 PSDR */
85# define SCSPTR0 SCPDR0
86# define SCIF_ORER 0x0001 /* overrun error bit */
87# define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Paul Mundt178dd0c2008-04-09 17:56:18 +090088#elif defined(CONFIG_CPU_SUBTYPE_SH7723)
89# define SCSPTR0 0xa4050160
90# define SCSPTR1 0xa405013e
91# define SCSPTR2 0xa4050160
92# define SCSPTR3 0xa405013e
93# define SCSPTR4 0xa4050128
94# define SCSPTR5 0xa4050128
95# define SCIF_ORER 0x0001 /* overrun error bit */
96# define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Kuninori Morimoto47948d22009-04-15 11:42:47 +090097#elif defined(CONFIG_CPU_SUBTYPE_SH7724)
98# define SCIF_ORER 0x0001 /* overrun error bit */
99# define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100#elif defined(CONFIG_CPU_SUBTYPE_SH4_202)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101# define SCSPTR2 0xffe80020 /* 16 bit SCIF */
102# define SCIF_ORER 0x0001 /* overrun error bit */
103# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104#elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105# define SCIF_BASE_ADDR 0x01030000
106# define SCIF_ADDR_SH5 PHYS_PERIPHERAL_BLOCK+SCIF_BASE_ADDR
107# define SCIF_PTR2_OFFS 0x0000020
108# define SCIF_LSR2_OFFS 0x0000024
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109# define SCSPTR2 ((port->mapbase)+SCIF_PTR2_OFFS) /* 16 bit SCIF */
110# define SCLSR2 ((port->mapbase)+SCIF_LSR2_OFFS) /* 16 bit SCIF */
Paul Mundtf9669182007-11-07 11:05:32 +0900111# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0, TE=1,RE=1,REIE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112#elif defined(CONFIG_H83007) || defined(CONFIG_H83068)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113# define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114# define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
115#elif defined(CONFIG_H8S2678)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116# define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117# define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
Yoshihiro Shimodac01f0f12009-08-21 16:30:28 +0900118#elif defined(CONFIG_CPU_SUBTYPE_SH7757)
119# define SCSPTR0 0xfe4b0020
120# define SCSPTR1 0xfe4b0020
121# define SCSPTR2 0xfe4b0020
122# define SCIF_ORER 0x0001
123# define SCSCR_INIT(port) 0x38
124# define SCIF_ONLY
Yoshihiro Shimoda7d740a02008-01-07 14:40:07 +0900125#elif defined(CONFIG_CPU_SUBTYPE_SH7763)
126# define SCSPTR0 0xffe00024 /* 16 bit SCIF */
127# define SCSPTR1 0xffe08024 /* 16 bit SCIF */
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900128# define SCSPTR2 0xffe10020 /* 16 bit SCIF/IRDA */
Yoshihiro Shimoda7d740a02008-01-07 14:40:07 +0900129# define SCIF_ORER 0x0001 /* overrun error bit */
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900130# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Paul Mundtb7a76e42006-02-01 03:06:06 -0800131#elif defined(CONFIG_CPU_SUBTYPE_SH7770)
132# define SCSPTR0 0xff923020 /* 16 bit SCIF */
133# define SCSPTR1 0xff924020 /* 16 bit SCIF */
134# define SCSPTR2 0xff925020 /* 16 bit SCIF */
135# define SCIF_ORER 0x0001 /* overrun error bit */
136# define SCSCR_INIT(port) 0x3c /* TIE=0,RIE=0,TE=1,RE=1,REIE=1,cke=2 */
Paul Mundtb7a76e42006-02-01 03:06:06 -0800137#elif defined(CONFIG_CPU_SUBTYPE_SH7780)
138# define SCSPTR0 0xffe00024 /* 16 bit SCIF */
139# define SCSPTR1 0xffe10024 /* 16 bit SCIF */
Paul Mundte108b2c2006-09-27 16:32:13 +0900140# define SCIF_ORER 0x0001 /* Overrun error bit */
Paul Mundtb7a76e42006-02-01 03:06:06 -0800141# define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Kuninori Morimoto55ba99e2009-03-03 15:40:25 +0900142#elif defined(CONFIG_CPU_SUBTYPE_SH7785) || \
143 defined(CONFIG_CPU_SUBTYPE_SH7786)
Paul Mundt32351a22007-03-12 14:38:59 +0900144# define SCSPTR0 0xffea0024 /* 16 bit SCIF */
145# define SCSPTR1 0xffeb0024 /* 16 bit SCIF */
146# define SCSPTR2 0xffec0024 /* 16 bit SCIF */
147# define SCSPTR3 0xffed0024 /* 16 bit SCIF */
148# define SCSPTR4 0xffee0024 /* 16 bit SCIF */
149# define SCSPTR5 0xffef0024 /* 16 bit SCIF */
Kuninori Morimoto34aeb432009-02-10 09:04:00 +0000150# define SCIF_ORER 0x0001 /* Overrun error bit */
Paul Mundt32351a22007-03-12 14:38:59 +0900151# define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Peter Griffin28259992008-11-28 22:48:20 +0900152#elif defined(CONFIG_CPU_SUBTYPE_SH7201) || \
153 defined(CONFIG_CPU_SUBTYPE_SH7203) || \
Paul Mundta8f67f42007-11-26 19:54:02 +0900154 defined(CONFIG_CPU_SUBTYPE_SH7206) || \
155 defined(CONFIG_CPU_SUBTYPE_SH7263)
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900156# define SCSPTR0 0xfffe8020 /* 16 bit SCIF */
157# define SCSPTR1 0xfffe8820 /* 16 bit SCIF */
158# define SCSPTR2 0xfffe9020 /* 16 bit SCIF */
159# define SCSPTR3 0xfffe9820 /* 16 bit SCIF */
Peter Griffin28259992008-11-28 22:48:20 +0900160# if defined(CONFIG_CPU_SUBTYPE_SH7201)
161# define SCSPTR4 0xfffeA020 /* 16 bit SCIF */
162# define SCSPTR5 0xfffeA820 /* 16 bit SCIF */
163# define SCSPTR6 0xfffeB020 /* 16 bit SCIF */
164# define SCSPTR7 0xfffeB820 /* 16 bit SCIF */
165# endif
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900166# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900167#elif defined(CONFIG_CPU_SUBTYPE_SH7619)
168# define SCSPTR0 0xf8400020 /* 16 bit SCIF */
169# define SCSPTR1 0xf8410020 /* 16 bit SCIF */
170# define SCSPTR2 0xf8420020 /* 16 bit SCIF */
171# define SCIF_ORER 0x0001 /* overrun error bit */
172# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900173#elif defined(CONFIG_CPU_SUBTYPE_SHX3)
174# define SCSPTR0 0xffc30020 /* 16 bit SCIF */
175# define SCSPTR1 0xffc40020 /* 16 bit SCIF */
176# define SCSPTR2 0xffc50020 /* 16 bit SCIF */
177# define SCSPTR3 0xffc60020 /* 16 bit SCIF */
178# define SCIF_ORER 0x0001 /* Overrun error bit */
179# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180#else
181# error CPU subtype not defined
182#endif
183
184/* SCSCR */
185#define SCI_CTRL_FLAGS_TIE 0x80 /* all */
186#define SCI_CTRL_FLAGS_RIE 0x40 /* all */
187#define SCI_CTRL_FLAGS_TE 0x20 /* all */
188#define SCI_CTRL_FLAGS_RE 0x10 /* all */
Paul Mundt05627482007-05-15 16:25:47 +0900189#if defined(CONFIG_CPU_SUBTYPE_SH7750) || \
190 defined(CONFIG_CPU_SUBTYPE_SH7091) || \
191 defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
Michael Trimarchia8884e32008-10-31 16:10:23 +0900192 defined(CONFIG_CPU_SUBTYPE_SH7722) || \
Paul Mundt05627482007-05-15 16:25:47 +0900193 defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
194 defined(CONFIG_CPU_SUBTYPE_SH7751) || \
195 defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900196 defined(CONFIG_CPU_SUBTYPE_SH7763) || \
Paul Mundt05627482007-05-15 16:25:47 +0900197 defined(CONFIG_CPU_SUBTYPE_SH7780) || \
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900198 defined(CONFIG_CPU_SUBTYPE_SH7785) || \
Kuninori Morimoto55ba99e2009-03-03 15:40:25 +0900199 defined(CONFIG_CPU_SUBTYPE_SH7786) || \
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900200 defined(CONFIG_CPU_SUBTYPE_SHX3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201#define SCI_CTRL_FLAGS_REIE 0x08 /* 7750 SCIF */
202#else
203#define SCI_CTRL_FLAGS_REIE 0
204#endif
205/* SCI_CTRL_FLAGS_MPIE 0x08 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
206/* SCI_CTRL_FLAGS_TEIE 0x04 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
207/* SCI_CTRL_FLAGS_CKE1 0x02 * all */
208/* SCI_CTRL_FLAGS_CKE0 0x01 * 7707 SCI/SCIF, 7708 SCI, 7709 SCI/SCIF, 7750 SCI */
209
210/* SCxSR SCI */
211#define SCI_TDRE 0x80 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
212#define SCI_RDRF 0x40 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
213#define SCI_ORER 0x20 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
214#define SCI_FER 0x10 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
215#define SCI_PER 0x08 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
216#define SCI_TEND 0x04 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
217/* SCI_MPB 0x02 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
218/* SCI_MPBT 0x01 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
219
220#define SCI_ERRORS ( SCI_PER | SCI_FER | SCI_ORER)
221
222/* SCxSR SCIF */
223#define SCIF_ER 0x0080 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
224#define SCIF_TEND 0x0040 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
225#define SCIF_TDFE 0x0020 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
226#define SCIF_BRK 0x0010 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
227#define SCIF_FER 0x0008 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
228#define SCIF_PER 0x0004 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
229#define SCIF_RDF 0x0002 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
230#define SCIF_DR 0x0001 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
231
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900232#if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900233 defined(CONFIG_CPU_SUBTYPE_SH7720) || \
Magnus Damm8a77b8d2010-02-05 11:15:33 +0000234 defined(CONFIG_CPU_SUBTYPE_SH7721) || \
Magnus Damm8d099d42010-03-16 11:21:07 +0000235 defined(CONFIG_ARCH_SH7367) || \
236 defined(CONFIG_ARCH_SH7377) || \
237 defined(CONFIG_ARCH_SH7372)
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900238# define SCIF_ORER 0x0200
239# define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK | SCIF_ORER)
240# define SCIF_RFDC_MASK 0x007f
241# define SCIF_TXROOM_MAX 64
242#elif defined(CONFIG_CPU_SUBTYPE_SH7763)
243# define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK )
244# define SCIF_RFDC_MASK 0x007f
245# define SCIF_TXROOM_MAX 64
246/* SH7763 SCIF2 support */
247# define SCIF2_RFDC_MASK 0x001f
248# define SCIF2_TXROOM_MAX 16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249#else
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900250# define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK)
251# define SCIF_RFDC_MASK 0x001f
252# define SCIF_TXROOM_MAX 16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253#endif
254
Paul Mundtd830fa42008-12-16 19:29:38 +0900255#ifndef SCIF_ORER
256#define SCIF_ORER 0x0000
257#endif
258
Paul Mundt15c73aa2008-10-02 19:47:12 +0900259#define SCxSR_TEND(port) (((port)->type == PORT_SCI) ? SCI_TEND : SCIF_TEND)
260#define SCxSR_ERRORS(port) (((port)->type == PORT_SCI) ? SCI_ERRORS : SCIF_ERRORS)
261#define SCxSR_RDxF(port) (((port)->type == PORT_SCI) ? SCI_RDRF : SCIF_RDF)
262#define SCxSR_TDxE(port) (((port)->type == PORT_SCI) ? SCI_TDRE : SCIF_TDFE)
263#define SCxSR_FER(port) (((port)->type == PORT_SCI) ? SCI_FER : SCIF_FER)
264#define SCxSR_PER(port) (((port)->type == PORT_SCI) ? SCI_PER : SCIF_PER)
265#define SCxSR_BRK(port) (((port)->type == PORT_SCI) ? 0x00 : SCIF_BRK)
Paul Mundtd830fa42008-12-16 19:29:38 +0900266#define SCxSR_ORER(port) (((port)->type == PORT_SCI) ? SCI_ORER : SCIF_ORER)
Paul Mundt15c73aa2008-10-02 19:47:12 +0900267
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900268#if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900269 defined(CONFIG_CPU_SUBTYPE_SH7720) || \
Magnus Damm8a77b8d2010-02-05 11:15:33 +0000270 defined(CONFIG_CPU_SUBTYPE_SH7721) || \
Magnus Damm8d099d42010-03-16 11:21:07 +0000271 defined(CONFIG_ARCH_SH7367) || \
272 defined(CONFIG_ARCH_SH7377) || \
273 defined(CONFIG_ARCH_SH7372)
Paul Mundt15c73aa2008-10-02 19:47:12 +0900274# define SCxSR_RDxF_CLEAR(port) (sci_in(port, SCxSR) & 0xfffc)
275# define SCxSR_ERROR_CLEAR(port) (sci_in(port, SCxSR) & 0xfd73)
276# define SCxSR_TDxE_CLEAR(port) (sci_in(port, SCxSR) & 0xffdf)
277# define SCxSR_BREAK_CLEAR(port) (sci_in(port, SCxSR) & 0xffe3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279# define SCxSR_RDxF_CLEAR(port) (((port)->type == PORT_SCI) ? 0xbc : 0x00fc)
280# define SCxSR_ERROR_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x0073)
281# define SCxSR_TDxE_CLEAR(port) (((port)->type == PORT_SCI) ? 0x78 : 0x00df)
282# define SCxSR_BREAK_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x00e3)
283#endif
284
285/* SCFCR */
286#define SCFCR_RFRST 0x0002
287#define SCFCR_TFRST 0x0004
288#define SCFCR_TCRST 0x4000
289#define SCFCR_MCE 0x0008
290
291#define SCI_MAJOR 204
292#define SCI_MINOR_START 8
293
294/* Generic serial flags */
295#define SCI_RX_THROTTLE 0x0000001
296
297#define SCI_MAGIC 0xbabeface
298
299/*
300 * Events are used to schedule things to happen at timer-interrupt
301 * time, instead of at rs interrupt time.
302 */
303#define SCI_EVENT_WRITE_WAKEUP 0
304
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305#define SCI_IN(size, offset) \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800306 if ((size) == 8) { \
Paul Mundt7ff731a2008-10-01 15:46:58 +0900307 return ioread8(port->membase + (offset)); \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800308 } else { \
Paul Mundt7ff731a2008-10-01 15:46:58 +0900309 return ioread16(port->membase + (offset)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 }
311#define SCI_OUT(size, offset, value) \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800312 if ((size) == 8) { \
Paul Mundt7ff731a2008-10-01 15:46:58 +0900313 iowrite8(value, port->membase + (offset)); \
Magnus Damm3d2c2f32008-04-23 21:37:39 +0900314 } else if ((size) == 16) { \
Paul Mundt7ff731a2008-10-01 15:46:58 +0900315 iowrite16(value, port->membase + (offset)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 }
317
318#define CPU_SCIx_FNS(name, sci_offset, sci_size, scif_offset, scif_size)\
319 static inline unsigned int sci_##name##_in(struct uart_port *port) \
320 { \
Yoshihiro Shimoda1a22f082008-11-11 12:19:05 +0900321 if (port->type == PORT_SCIF) { \
322 SCI_IN(scif_size, scif_offset) \
323 } else { /* PORT_SCI or PORT_SCIFA */ \
324 SCI_IN(sci_size, sci_offset); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 } \
326 } \
327 static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
328 { \
Yoshihiro Shimoda1a22f082008-11-11 12:19:05 +0900329 if (port->type == PORT_SCIF) { \
330 SCI_OUT(scif_size, scif_offset, value) \
331 } else { /* PORT_SCI or PORT_SCIFA */ \
332 SCI_OUT(sci_size, sci_offset, value); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 } \
334 }
335
Yoshinori Sato168f3622009-04-28 04:40:15 +0000336#ifdef CONFIG_H8300
337/* h8300 don't have SCIF */
338#define CPU_SCIF_FNS(name) \
339 static inline unsigned int sci_##name##_in(struct uart_port *port) \
340 { \
341 return 0; \
342 } \
343 static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
344 { \
345 }
346#else
347#define CPU_SCIF_FNS(name, scif_offset, scif_size) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 static inline unsigned int sci_##name##_in(struct uart_port *port) \
349 { \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800350 SCI_IN(scif_size, scif_offset); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 } \
352 static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
353 { \
354 SCI_OUT(scif_size, scif_offset, value); \
355 }
Yoshinori Sato168f3622009-04-28 04:40:15 +0000356#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357
358#define CPU_SCI_FNS(name, sci_offset, sci_size) \
359 static inline unsigned int sci_##name##_in(struct uart_port* port) \
360 { \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800361 SCI_IN(sci_size, sci_offset); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 } \
363 static inline void sci_##name##_out(struct uart_port* port, unsigned int value) \
364 { \
365 SCI_OUT(sci_size, sci_offset, value); \
366 }
367
Magnus Damm8d099d42010-03-16 11:21:07 +0000368#if defined(CONFIG_CPU_SH3) || \
369 defined(CONFIG_ARCH_SH7367) || \
370 defined(CONFIG_ARCH_SH7377) || \
371 defined(CONFIG_ARCH_SH7372)
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900372#if defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
373#define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
374 sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
375 h8_sci_offset, h8_sci_size) \
376 CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
377#define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
378 CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900379#elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900380 defined(CONFIG_CPU_SUBTYPE_SH7720) || \
Magnus Damm8a77b8d2010-02-05 11:15:33 +0000381 defined(CONFIG_CPU_SUBTYPE_SH7721) || \
Magnus Damm8d099d42010-03-16 11:21:07 +0000382 defined(CONFIG_ARCH_SH7367) || \
383 defined(CONFIG_ARCH_SH7377) || \
384 defined(CONFIG_ARCH_SH7372)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385#define SCIF_FNS(name, scif_offset, scif_size) \
386 CPU_SCIF_FNS(name, scif_offset, scif_size)
387#else
388#define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
389 sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
390 h8_sci_offset, h8_sci_size) \
391 CPU_SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh3_scif_offset, sh3_scif_size)
392#define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
393 CPU_SCIF_FNS(name, sh3_scif_offset, sh3_scif_size)
394#endif
395#elif defined(__H8300H__) || defined(__H8300S__)
396#define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
397 sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
398 h8_sci_offset, h8_sci_size) \
399 CPU_SCI_FNS(name, h8_sci_offset, h8_sci_size)
Yoshinori Sato168f3622009-04-28 04:40:15 +0000400#define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
401 CPU_SCIF_FNS(name)
Kuninori Morimoto47948d22009-04-15 11:42:47 +0900402#elif defined(CONFIG_CPU_SUBTYPE_SH7723) ||\
403 defined(CONFIG_CPU_SUBTYPE_SH7724)
Paul Mundt178dd0c2008-04-09 17:56:18 +0900404 #define SCIx_FNS(name, sh4_scifa_offset, sh4_scifa_size, sh4_scif_offset, sh4_scif_size) \
405 CPU_SCIx_FNS(name, sh4_scifa_offset, sh4_scifa_size, sh4_scif_offset, sh4_scif_size)
406 #define SCIF_FNS(name, sh4_scif_offset, sh4_scif_size) \
407 CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408#else
409#define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
410 sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
411 h8_sci_offset, h8_sci_size) \
412 CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
413#define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
414 CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
415#endif
416
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900417#if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900418 defined(CONFIG_CPU_SUBTYPE_SH7720) || \
Magnus Damm8a77b8d2010-02-05 11:15:33 +0000419 defined(CONFIG_CPU_SUBTYPE_SH7721) || \
Magnus Damm8d099d42010-03-16 11:21:07 +0000420 defined(CONFIG_ARCH_SH7367) || \
421 defined(CONFIG_ARCH_SH7377) || \
422 defined(CONFIG_ARCH_SH7372)
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900423
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424SCIF_FNS(SCSMR, 0x00, 16)
425SCIF_FNS(SCBRR, 0x04, 8)
426SCIF_FNS(SCSCR, 0x08, 16)
427SCIF_FNS(SCTDSR, 0x0c, 8)
428SCIF_FNS(SCFER, 0x10, 16)
429SCIF_FNS(SCxSR, 0x14, 16)
430SCIF_FNS(SCFCR, 0x18, 16)
431SCIF_FNS(SCFDR, 0x1c, 16)
432SCIF_FNS(SCxTDR, 0x20, 8)
433SCIF_FNS(SCxRDR, 0x24, 8)
Magnus Damm8a77b8d2010-02-05 11:15:33 +0000434SCIF_FNS(SCLSR, 0x00, 0)
Kuninori Morimoto47948d22009-04-15 11:42:47 +0900435#elif defined(CONFIG_CPU_SUBTYPE_SH7723) ||\
436 defined(CONFIG_CPU_SUBTYPE_SH7724)
Paul Mundt178dd0c2008-04-09 17:56:18 +0900437SCIx_FNS(SCSMR, 0x00, 16, 0x00, 16)
438SCIx_FNS(SCBRR, 0x04, 8, 0x04, 8)
439SCIx_FNS(SCSCR, 0x08, 16, 0x08, 16)
440SCIx_FNS(SCxTDR, 0x20, 8, 0x0c, 8)
441SCIx_FNS(SCxSR, 0x14, 16, 0x10, 16)
442SCIx_FNS(SCxRDR, 0x24, 8, 0x14, 8)
Magnus Dammf6863592009-01-20 12:18:22 +0900443SCIx_FNS(SCSPTR, 0, 0, 0, 0)
Paul Mundt178dd0c2008-04-09 17:56:18 +0900444SCIF_FNS(SCTDSR, 0x0c, 8)
445SCIF_FNS(SCFER, 0x10, 16)
446SCIF_FNS(SCFCR, 0x18, 16)
447SCIF_FNS(SCFDR, 0x1c, 16)
448SCIF_FNS(SCLSR, 0x24, 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449#else
450/* reg SCI/SH3 SCI/SH4 SCIF/SH3 SCIF/SH4 SCI/H8*/
451/* name off sz off sz off sz off sz off sz*/
452SCIx_FNS(SCSMR, 0x00, 8, 0x00, 8, 0x00, 8, 0x00, 16, 0x00, 8)
453SCIx_FNS(SCBRR, 0x02, 8, 0x04, 8, 0x02, 8, 0x04, 8, 0x01, 8)
454SCIx_FNS(SCSCR, 0x04, 8, 0x08, 8, 0x04, 8, 0x08, 16, 0x02, 8)
455SCIx_FNS(SCxTDR, 0x06, 8, 0x0c, 8, 0x06, 8, 0x0C, 8, 0x03, 8)
456SCIx_FNS(SCxSR, 0x08, 8, 0x10, 8, 0x08, 16, 0x10, 16, 0x04, 8)
457SCIx_FNS(SCxRDR, 0x0a, 8, 0x14, 8, 0x0A, 8, 0x14, 8, 0x05, 8)
458SCIF_FNS(SCFCR, 0x0c, 8, 0x18, 16)
Paul Mundt32351a22007-03-12 14:38:59 +0900459#if defined(CONFIG_CPU_SUBTYPE_SH7760) || \
460 defined(CONFIG_CPU_SUBTYPE_SH7780) || \
Kuninori Morimoto55ba99e2009-03-03 15:40:25 +0900461 defined(CONFIG_CPU_SUBTYPE_SH7785) || \
462 defined(CONFIG_CPU_SUBTYPE_SH7786)
Paul Mundtc2697962008-07-30 00:56:39 +0900463SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800464SCIF_FNS(SCTFDR, 0x0e, 16, 0x1C, 16)
465SCIF_FNS(SCRFDR, 0x0e, 16, 0x20, 16)
466SCIF_FNS(SCSPTR, 0, 0, 0x24, 16)
467SCIF_FNS(SCLSR, 0, 0, 0x28, 16)
Paul Mundtc2697962008-07-30 00:56:39 +0900468#elif defined(CONFIG_CPU_SUBTYPE_SH7763)
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900469SCIF_FNS(SCFDR, 0, 0, 0x1C, 16)
470SCIF_FNS(SCSPTR2, 0, 0, 0x20, 16)
Paul Mundtc2697962008-07-30 00:56:39 +0900471SCIF_FNS(SCLSR2, 0, 0, 0x24, 16)
472SCIF_FNS(SCTFDR, 0x0e, 16, 0x1C, 16)
473SCIF_FNS(SCRFDR, 0x0e, 16, 0x20, 16)
474SCIF_FNS(SCSPTR, 0, 0, 0x24, 16)
475SCIF_FNS(SCLSR, 0, 0, 0x28, 16)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800476#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
Magnus Damm9b4e4662008-04-23 21:31:14 +0900478#if defined(CONFIG_CPU_SUBTYPE_SH7722)
479SCIF_FNS(SCSPTR, 0, 0, 0, 0)
480#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481SCIF_FNS(SCSPTR, 0, 0, 0x20, 16)
Magnus Damm9b4e4662008-04-23 21:31:14 +0900482#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483SCIF_FNS(SCLSR, 0, 0, 0x24, 16)
484#endif
Paul Mundtb7a76e42006-02-01 03:06:06 -0800485#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486#define sci_in(port, reg) sci_##reg##_in(port)
487#define sci_out(port, reg, value) sci_##reg##_out(port, value)
488
489/* H8/300 series SCI pins assignment */
490#if defined(__H8300H__) || defined(__H8300S__)
491static const struct __attribute__((packed)) {
492 int port; /* GPIO port no */
493 unsigned short rx,tx; /* GPIO bit no */
494} h8300_sci_pins[] = {
495#if defined(CONFIG_H83007) || defined(CONFIG_H83068)
496 { /* SCI0 */
497 .port = H8300_GPIO_P9,
498 .rx = H8300_GPIO_B2,
499 .tx = H8300_GPIO_B0,
500 },
501 { /* SCI1 */
502 .port = H8300_GPIO_P9,
503 .rx = H8300_GPIO_B3,
504 .tx = H8300_GPIO_B1,
505 },
506 { /* SCI2 */
507 .port = H8300_GPIO_PB,
508 .rx = H8300_GPIO_B7,
509 .tx = H8300_GPIO_B6,
510 }
511#elif defined(CONFIG_H8S2678)
512 { /* SCI0 */
513 .port = H8300_GPIO_P3,
514 .rx = H8300_GPIO_B2,
515 .tx = H8300_GPIO_B0,
516 },
517 { /* SCI1 */
518 .port = H8300_GPIO_P3,
519 .rx = H8300_GPIO_B3,
520 .tx = H8300_GPIO_B1,
521 },
522 { /* SCI2 */
523 .port = H8300_GPIO_P5,
524 .rx = H8300_GPIO_B1,
525 .tx = H8300_GPIO_B0,
526 }
527#endif
528};
529#endif
530
Magnus Damm0fbde952007-07-26 10:14:16 +0900531#if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
532 defined(CONFIG_CPU_SUBTYPE_SH7707) || \
533 defined(CONFIG_CPU_SUBTYPE_SH7708) || \
534 defined(CONFIG_CPU_SUBTYPE_SH7709)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535static inline int sci_rxd_in(struct uart_port *port)
536{
537 if (port->mapbase == 0xfffffe80)
Paul Mundt32b53072009-12-24 14:52:43 +0900538 return __raw_readb(SCPDR)&0x01 ? 1 : 0; /* SCI */
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900539 return 1;
540}
Paul Mundt05627482007-05-15 16:25:47 +0900541#elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
542 defined(CONFIG_CPU_SUBTYPE_SH7751) || \
543 defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
544 defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
545 defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
Nobuhiro Iwamatsu961e9ff2008-10-29 13:33:45 +0900546 defined(CONFIG_CPU_SUBTYPE_SH7091)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547static inline int sci_rxd_in(struct uart_port *port)
548{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 if (port->mapbase == 0xffe00000)
Paul Mundt32b53072009-12-24 14:52:43 +0900550 return __raw_readb(SCSPTR1)&0x01 ? 1 : 0; /* SCI */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 return 1;
552}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553#elif defined(__H8300H__) || defined(__H8300S__)
554static inline int sci_rxd_in(struct uart_port *port)
555{
556 int ch = (port->mapbase - SMR0) >> 3;
557 return (H8300_SCI_DR(ch) & h8300_sci_pins[ch].rx) ? 1 : 0;
558}
Magnus Damm9e9622d2010-02-08 11:47:44 +0900559#else /* default case for non-SCI processors */
Yoshihiro Shimoda7d740a02008-01-07 14:40:07 +0900560static inline int sci_rxd_in(struct uart_port *port)
561{
Paul Mundt1760b7d72007-08-08 16:57:05 +0900562 return 1;
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900563}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564#endif
565
566/*
567 * Values for the BitRate Register (SCBRR)
568 *
569 * The values are actually divisors for a frequency which can
570 * be internal to the SH3 (14.7456MHz) or derived from an external
571 * clock source. This driver assumes the internal clock is used;
572 * to support using an external clock source, config options or
573 * possibly command-line options would need to be added.
574 *
575 * Also, to support speeds below 2400 (why?) the lower 2 bits of
576 * the SCSMR register would also need to be set to non-zero values.
577 *
578 * -- Greg Banks 27Feb2000
579 *
580 * Answer: The SCBRR register is only eight bits, and the value in
581 * it gets larger with lower baud rates. At around 2400 (depending on
582 * the peripherial module clock) you run out of bits. However the
583 * lower two bits of SCSMR allow the module clock to be divided down,
584 * scaling the value which is needed in SCBRR.
585 *
586 * -- Stuart Menefy - 23 May 2000
587 *
588 * I meant, why would anyone bother with bitrates below 2400.
589 *
590 * -- Greg Banks - 7Jul2000
591 *
592 * You "speedist"! How will I use my 110bps ASR-33 teletype with paper
593 * tape reader as a console!
594 *
595 * -- Mitch Davis - 15 Jul 2000
596 */
597
Nobuhiro Iwamatsuc63847a2008-06-06 17:04:08 +0900598#if defined(CONFIG_CPU_SUBTYPE_SH7780) || \
Kuninori Morimoto55ba99e2009-03-03 15:40:25 +0900599 defined(CONFIG_CPU_SUBTYPE_SH7785) || \
600 defined(CONFIG_CPU_SUBTYPE_SH7786)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800601#define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(16*bps)-1)
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900602#elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900603 defined(CONFIG_CPU_SUBTYPE_SH7720) || \
Magnus Damm8a77b8d2010-02-05 11:15:33 +0000604 defined(CONFIG_CPU_SUBTYPE_SH7721) || \
Magnus Damm8d099d42010-03-16 11:21:07 +0000605 defined(CONFIG_ARCH_SH7367) || \
606 defined(CONFIG_ARCH_SH7377) || \
607 defined(CONFIG_ARCH_SH7372)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800608#define SCBRR_VALUE(bps, clk) (((clk*2)+16*bps)/(32*bps)-1)
Kuninori Morimoto47948d22009-04-15 11:42:47 +0900609#elif defined(CONFIG_CPU_SUBTYPE_SH7723) ||\
610 defined(CONFIG_CPU_SUBTYPE_SH7724)
Nobuhiro Iwamatsuba1d2812008-10-03 17:37:31 +0900611static inline int scbrr_calc(struct uart_port *port, int bps, int clk)
612{
613 if (port->type == PORT_SCIF)
614 return (clk+16*bps)/(32*bps)-1;
615 else
616 return ((clk*2)+16*bps)/(16*bps)-1;
617}
618#define SCBRR_VALUE(bps, clk) scbrr_calc(port, bps, clk)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800619#elif defined(__H8300H__) || defined(__H8300S__)
Paul Mundta2159b52008-10-02 19:09:13 +0900620#define SCBRR_VALUE(bps, clk) (((clk*1000/32)/bps)-1)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800621#else /* Generic SH */
622#define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(32*bps)-1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623#endif