blob: b45241479a565d4c0447819b62c04bcb2a3a3d7f [file] [log] [blame]
Daniel Vetterf51b7662010-04-14 00:29:52 +02001/*
2 * Intel GTT (Graphics Translation Table) routines
3 *
4 * Caveat: This driver implements the linux agp interface, but this is far from
5 * a agp driver! GTT support ended up here for purely historical reasons: The
6 * old userspace intel graphics drivers needed an interface to map memory into
7 * the GTT. And the drm provides a default interface for graphic devices sitting
8 * on an agp port. So it made sense to fake the GTT support as an agp port to
9 * avoid having to create a new api.
10 *
11 * With gem this does not make much sense anymore, just needlessly complicates
12 * the code. But as long as the old graphics stack is still support, it's stuck
13 * here.
14 *
15 * /fairy-tale-mode off
16 */
17
Daniel Vettere2404e72010-09-08 17:29:51 +020018#include <linux/module.h>
19#include <linux/pci.h>
20#include <linux/init.h>
21#include <linux/kernel.h>
22#include <linux/pagemap.h>
23#include <linux/agp_backend.h>
Chris Wilsonbdb8b972010-12-22 11:37:09 +000024#include <linux/delay.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020025#include <asm/smp.h>
26#include "agp.h"
27#include "intel-agp.h"
Daniel Vetter0ade6382010-08-24 22:18:41 +020028#include <drm/intel-gtt.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020029
Daniel Vetterf51b7662010-04-14 00:29:52 +020030/*
31 * If we have Intel graphics, we're not going to have anything other than
32 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
Suresh Siddhad3f13812011-08-23 17:05:25 -070033 * on the Intel IOMMU support (CONFIG_INTEL_IOMMU).
Daniel Vetterf51b7662010-04-14 00:29:52 +020034 * Only newer chipsets need to bother with this, of course.
35 */
Suresh Siddhad3f13812011-08-23 17:05:25 -070036#ifdef CONFIG_INTEL_IOMMU
Daniel Vetterf51b7662010-04-14 00:29:52 +020037#define USE_PCI_DMA_API 1
Daniel Vetter0e87d2b2010-09-07 22:11:15 +020038#else
39#define USE_PCI_DMA_API 0
Daniel Vetterf51b7662010-04-14 00:29:52 +020040#endif
41
Daniel Vetter1a997ff2010-09-08 21:18:53 +020042struct intel_gtt_driver {
43 unsigned int gen : 8;
44 unsigned int is_g33 : 1;
45 unsigned int is_pineview : 1;
46 unsigned int is_ironlake : 1;
Chris Wilson100519e2010-10-31 10:37:02 +000047 unsigned int has_pgtbl_enable : 1;
Daniel Vetter22533b42010-09-12 16:38:55 +020048 unsigned int dma_mask_size : 8;
Daniel Vetter73800422010-08-29 17:29:50 +020049 /* Chipset specific GTT setup */
50 int (*setup)(void);
Daniel Vetterae83dd52010-09-12 17:11:15 +020051 /* This should undo anything done in ->setup() save the unmapping
52 * of the mmio register file, that's done in the generic code. */
53 void (*cleanup)(void);
Daniel Vetter351bb272010-09-07 22:41:04 +020054 void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
55 /* Flags is a more or less chipset specific opaque value.
56 * For chipsets that need to support old ums (non-gem) code, this
57 * needs to be identical to the various supported agp memory types! */
Daniel Vetter5cbecaf2010-09-11 21:31:04 +020058 bool (*check_flags)(unsigned int flags);
Daniel Vetter1b263f22010-09-12 00:27:24 +020059 void (*chipset_flush)(void);
Daniel Vetter1a997ff2010-09-08 21:18:53 +020060};
61
Daniel Vetterf51b7662010-04-14 00:29:52 +020062static struct _intel_private {
Daniel Vetter0ade6382010-08-24 22:18:41 +020063 struct intel_gtt base;
Daniel Vetter1a997ff2010-09-08 21:18:53 +020064 const struct intel_gtt_driver *driver;
Daniel Vetterf51b7662010-04-14 00:29:52 +020065 struct pci_dev *pcidev; /* device one */
Daniel Vetterd7cca2f2010-08-24 23:06:19 +020066 struct pci_dev *bridge_dev;
Daniel Vetterf51b7662010-04-14 00:29:52 +020067 u8 __iomem *registers;
Daniel Vetterf67eab62010-08-29 17:27:36 +020068 phys_addr_t gtt_bus_addr;
Daniel Vetterb3eafc52010-09-23 20:04:17 +020069 u32 PGETBL_save;
Daniel Vetterf51b7662010-04-14 00:29:52 +020070 u32 __iomem *gtt; /* I915G */
Chris Wilsonbee4a182011-01-21 10:54:32 +000071 bool clear_fake_agp; /* on first access via agp, fill with scratch */
Daniel Vetterf51b7662010-04-14 00:29:52 +020072 int num_dcache_entries;
Chris Wilsonbdb8b972010-12-22 11:37:09 +000073 void __iomem *i9xx_flush_page;
Daniel Vetter820647b2010-11-05 13:30:14 +010074 char *i81x_gtt_table;
Daniel Vetterf51b7662010-04-14 00:29:52 +020075 struct resource ifp_resource;
76 int resource_valid;
Daniel Vetter0e87d2b2010-09-07 22:11:15 +020077 struct page *scratch_page;
Ben Widawsky9c61a322013-01-18 12:30:32 -080078 phys_addr_t scratch_page_dma;
Daniel Vetter14be93d2012-06-08 15:55:40 +020079 int refcount;
Ben Widawsky8d2e6302013-01-18 12:30:33 -080080 /* Whether i915 needs to use the dmar apis or not. */
81 unsigned int needs_dmar : 1;
Daniel Vetterf51b7662010-04-14 00:29:52 +020082} intel_private;
83
Daniel Vetter1a997ff2010-09-08 21:18:53 +020084#define INTEL_GTT_GEN intel_private.driver->gen
85#define IS_G33 intel_private.driver->is_g33
86#define IS_PINEVIEW intel_private.driver->is_pineview
87#define IS_IRONLAKE intel_private.driver->is_ironlake
Chris Wilson100519e2010-10-31 10:37:02 +000088#define HAS_PGTBL_EN intel_private.driver->has_pgtbl_enable
Daniel Vetter1a997ff2010-09-08 21:18:53 +020089
Chris Wilson9da3da62012-06-01 15:20:22 +010090static int intel_gtt_map_memory(struct page **pages,
91 unsigned int num_entries,
92 struct sg_table *st)
Daniel Vetterf51b7662010-04-14 00:29:52 +020093{
Daniel Vetterf51b7662010-04-14 00:29:52 +020094 struct scatterlist *sg;
95 int i;
96
Daniel Vetter40807752010-11-06 11:18:58 +010097 DBG("try mapping %lu pages\n", (unsigned long)num_entries);
Daniel Vetterf51b7662010-04-14 00:29:52 +020098
Chris Wilson9da3da62012-06-01 15:20:22 +010099 if (sg_alloc_table(st, num_entries, GFP_KERNEL))
Chris Wilson831cd442010-07-24 18:29:37 +0100100 goto err;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200101
Chris Wilson9da3da62012-06-01 15:20:22 +0100102 for_each_sg(st->sgl, sg, num_entries, i)
Daniel Vetter40807752010-11-06 11:18:58 +0100103 sg_set_page(sg, pages[i], PAGE_SIZE, 0);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200104
Chris Wilson9da3da62012-06-01 15:20:22 +0100105 if (!pci_map_sg(intel_private.pcidev,
106 st->sgl, st->nents, PCI_DMA_BIDIRECTIONAL))
Chris Wilson831cd442010-07-24 18:29:37 +0100107 goto err;
108
Daniel Vetterf51b7662010-04-14 00:29:52 +0200109 return 0;
Chris Wilson831cd442010-07-24 18:29:37 +0100110
111err:
Chris Wilson9da3da62012-06-01 15:20:22 +0100112 sg_free_table(st);
Chris Wilson831cd442010-07-24 18:29:37 +0100113 return -ENOMEM;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200114}
115
Chris Wilson9da3da62012-06-01 15:20:22 +0100116static void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200117{
Daniel Vetter40807752010-11-06 11:18:58 +0100118 struct sg_table st;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200119 DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
120
Daniel Vetter40807752010-11-06 11:18:58 +0100121 pci_unmap_sg(intel_private.pcidev, sg_list,
122 num_sg, PCI_DMA_BIDIRECTIONAL);
123
124 st.sgl = sg_list;
125 st.orig_nents = st.nents = num_sg;
126
127 sg_free_table(&st);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200128}
129
Daniel Vetterffdd7512010-08-27 17:51:29 +0200130static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200131{
132 return;
133}
134
135/* Exists to support ARGB cursors */
136static struct page *i8xx_alloc_pages(void)
137{
138 struct page *page;
139
140 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
141 if (page == NULL)
142 return NULL;
143
144 if (set_pages_uc(page, 4) < 0) {
145 set_pages_wb(page, 4);
146 __free_pages(page, 2);
147 return NULL;
148 }
149 get_page(page);
150 atomic_inc(&agp_bridge->current_memory_agp);
151 return page;
152}
153
154static void i8xx_destroy_pages(struct page *page)
155{
156 if (page == NULL)
157 return;
158
159 set_pages_wb(page, 4);
160 put_page(page);
161 __free_pages(page, 2);
162 atomic_dec(&agp_bridge->current_memory_agp);
163}
164
Daniel Vetter820647b2010-11-05 13:30:14 +0100165#define I810_GTT_ORDER 4
166static int i810_setup(void)
167{
168 u32 reg_addr;
169 char *gtt_table;
170
171 /* i81x does not preallocate the gtt. It's always 64kb in size. */
172 gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
173 if (gtt_table == NULL)
174 return -ENOMEM;
175 intel_private.i81x_gtt_table = gtt_table;
176
177 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
178 reg_addr &= 0xfff80000;
179
180 intel_private.registers = ioremap(reg_addr, KB(64));
181 if (!intel_private.registers)
182 return -ENOMEM;
183
184 writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
185 intel_private.registers+I810_PGETBL_CTL);
186
187 intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
188
189 if ((readl(intel_private.registers+I810_DRAM_CTL)
190 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
191 dev_info(&intel_private.pcidev->dev,
192 "detected 4MB dedicated video ram\n");
193 intel_private.num_dcache_entries = 1024;
194 }
195
196 return 0;
197}
198
199static void i810_cleanup(void)
200{
201 writel(0, intel_private.registers+I810_PGETBL_CTL);
202 free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
203}
204
Daniel Vetterff268602010-11-05 15:43:35 +0100205static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
206 int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200207{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200208 int i;
209
Daniel Vetterff268602010-11-05 15:43:35 +0100210 if ((pg_start + mem->page_count)
211 > intel_private.num_dcache_entries)
212 return -EINVAL;
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100213
Daniel Vetterff268602010-11-05 15:43:35 +0100214 if (!mem->is_flushed)
215 global_cache_flush();
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100216
Daniel Vetterff268602010-11-05 15:43:35 +0100217 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
218 dma_addr_t addr = i << PAGE_SHIFT;
219 intel_private.driver->write_entry(addr,
220 i, type);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200221 }
Daniel Vetterff268602010-11-05 15:43:35 +0100222 readl(intel_private.gtt+i-1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200223
Daniel Vetterff268602010-11-05 15:43:35 +0100224 return 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200225}
226
227/*
228 * The i810/i830 requires a physical address to program its mouse
229 * pointer into hardware.
230 * However the Xserver still writes to it through the agp aperture.
231 */
232static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
233{
234 struct agp_memory *new;
235 struct page *page;
236
237 switch (pg_count) {
238 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
239 break;
240 case 4:
241 /* kludge to get 4 physical pages for ARGB cursor */
242 page = i8xx_alloc_pages();
243 break;
244 default:
245 return NULL;
246 }
247
248 if (page == NULL)
249 return NULL;
250
251 new = agp_create_memory(pg_count);
252 if (new == NULL)
253 return NULL;
254
255 new->pages[0] = page;
256 if (pg_count == 4) {
257 /* kludge to get 4 physical pages for ARGB cursor */
258 new->pages[1] = new->pages[0] + 1;
259 new->pages[2] = new->pages[1] + 1;
260 new->pages[3] = new->pages[2] + 1;
261 }
262 new->page_count = pg_count;
263 new->num_scratch_pages = pg_count;
264 new->type = AGP_PHYS_MEMORY;
265 new->physical = page_to_phys(new->pages[0]);
266 return new;
267}
268
Daniel Vetterf51b7662010-04-14 00:29:52 +0200269static void intel_i810_free_by_type(struct agp_memory *curr)
270{
271 agp_free_key(curr->key);
272 if (curr->type == AGP_PHYS_MEMORY) {
273 if (curr->page_count == 4)
274 i8xx_destroy_pages(curr->pages[0]);
275 else {
276 agp_bridge->driver->agp_destroy_page(curr->pages[0],
277 AGP_PAGE_DESTROY_UNMAP);
278 agp_bridge->driver->agp_destroy_page(curr->pages[0],
279 AGP_PAGE_DESTROY_FREE);
280 }
281 agp_free_page_array(curr);
282 }
283 kfree(curr);
284}
285
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200286static int intel_gtt_setup_scratch_page(void)
287{
288 struct page *page;
289 dma_addr_t dma_addr;
290
291 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
292 if (page == NULL)
293 return -ENOMEM;
294 get_page(page);
295 set_pages_uc(page, 1);
296
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800297 if (intel_private.needs_dmar) {
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200298 dma_addr = pci_map_page(intel_private.pcidev, page, 0,
299 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
300 if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
301 return -EINVAL;
302
Ben Widawsky9c61a322013-01-18 12:30:32 -0800303 intel_private.scratch_page_dma = dma_addr;
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200304 } else
Ben Widawsky9c61a322013-01-18 12:30:32 -0800305 intel_private.scratch_page_dma = page_to_phys(page);
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200306
307 intel_private.scratch_page = page;
308
309 return 0;
310}
311
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100312static void i810_write_entry(dma_addr_t addr, unsigned int entry,
313 unsigned int flags)
314{
315 u32 pte_flags = I810_PTE_VALID;
316
317 switch (flags) {
318 case AGP_DCACHE_MEMORY:
319 pte_flags |= I810_PTE_LOCAL;
320 break;
321 case AGP_USER_CACHED_MEMORY:
322 pte_flags |= I830_PTE_SYSTEM_CACHED;
323 break;
324 }
325
326 writel(addr | pte_flags, intel_private.gtt + entry);
327}
328
Chris Wilson7bdc9ab2010-11-09 17:53:20 +0000329static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
Daniel Vetter820647b2010-11-05 13:30:14 +0100330 {32, 8192, 3},
331 {64, 16384, 4},
Daniel Vetterf51b7662010-04-14 00:29:52 +0200332 {128, 32768, 5},
Daniel Vetterf51b7662010-04-14 00:29:52 +0200333 {256, 65536, 6},
334 {512, 131072, 7},
335};
336
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000337static unsigned int intel_gtt_stolen_size(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200338{
339 u16 gmch_ctrl;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200340 u8 rdct;
341 int local = 0;
342 static const int ddt[4] = { 0, 16, 32, 64 };
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200343 unsigned int stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200344
Daniel Vetter820647b2010-11-05 13:30:14 +0100345 if (INTEL_GTT_GEN == 1)
346 return 0; /* no stolen mem on i81x */
347
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200348 pci_read_config_word(intel_private.bridge_dev,
349 I830_GMCH_CTRL, &gmch_ctrl);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200350
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200351 if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
352 intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200353 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
354 case I830_GMCH_GMS_STOLEN_512:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200355 stolen_size = KB(512);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200356 break;
357 case I830_GMCH_GMS_STOLEN_1024:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200358 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200359 break;
360 case I830_GMCH_GMS_STOLEN_8192:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200361 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200362 break;
363 case I830_GMCH_GMS_LOCAL:
364 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200365 stolen_size = (I830_RDRAM_ND(rdct) + 1) *
Daniel Vetterf51b7662010-04-14 00:29:52 +0200366 MB(ddt[I830_RDRAM_DDT(rdct)]);
367 local = 1;
368 break;
369 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200370 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200371 break;
372 }
Daniel Vetterf51b7662010-04-14 00:29:52 +0200373 } else {
374 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
375 case I855_GMCH_GMS_STOLEN_1M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200376 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200377 break;
378 case I855_GMCH_GMS_STOLEN_4M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200379 stolen_size = MB(4);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200380 break;
381 case I855_GMCH_GMS_STOLEN_8M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200382 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200383 break;
384 case I855_GMCH_GMS_STOLEN_16M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200385 stolen_size = MB(16);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200386 break;
387 case I855_GMCH_GMS_STOLEN_32M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200388 stolen_size = MB(32);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200389 break;
390 case I915_GMCH_GMS_STOLEN_48M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200391 stolen_size = MB(48);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200392 break;
393 case I915_GMCH_GMS_STOLEN_64M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200394 stolen_size = MB(64);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200395 break;
396 case G33_GMCH_GMS_STOLEN_128M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200397 stolen_size = MB(128);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200398 break;
399 case G33_GMCH_GMS_STOLEN_256M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200400 stolen_size = MB(256);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200401 break;
402 case INTEL_GMCH_GMS_STOLEN_96M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200403 stolen_size = MB(96);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200404 break;
405 case INTEL_GMCH_GMS_STOLEN_160M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200406 stolen_size = MB(160);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200407 break;
408 case INTEL_GMCH_GMS_STOLEN_224M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200409 stolen_size = MB(224);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200410 break;
411 case INTEL_GMCH_GMS_STOLEN_352M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200412 stolen_size = MB(352);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200413 break;
414 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200415 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200416 break;
417 }
418 }
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200419
Chris Wilson1b6064d2010-11-23 12:33:54 +0000420 if (stolen_size > 0) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200421 dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200422 stolen_size / KB(1), local ? "local" : "stolen");
Daniel Vetterf51b7662010-04-14 00:29:52 +0200423 } else {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200424 dev_info(&intel_private.bridge_dev->dev,
Daniel Vetterf51b7662010-04-14 00:29:52 +0200425 "no pre-allocated video memory detected\n");
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200426 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200427 }
428
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000429 return stolen_size;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200430}
431
Daniel Vetter20172842010-09-24 18:25:59 +0200432static void i965_adjust_pgetbl_size(unsigned int size_flag)
433{
434 u32 pgetbl_ctl, pgetbl_ctl2;
435
436 /* ensure that ppgtt is disabled */
437 pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
438 pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
439 writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
440
441 /* write the new ggtt size */
442 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
443 pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
444 pgetbl_ctl |= size_flag;
445 writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
446}
447
448static unsigned int i965_gtt_total_entries(void)
449{
450 int size;
451 u32 pgetbl_ctl;
452 u16 gmch_ctl;
453
454 pci_read_config_word(intel_private.bridge_dev,
455 I830_GMCH_CTRL, &gmch_ctl);
456
457 if (INTEL_GTT_GEN == 5) {
458 switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
459 case G4x_GMCH_SIZE_1M:
460 case G4x_GMCH_SIZE_VT_1M:
461 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
462 break;
463 case G4x_GMCH_SIZE_VT_1_5M:
464 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
465 break;
466 case G4x_GMCH_SIZE_2M:
467 case G4x_GMCH_SIZE_VT_2M:
468 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
469 break;
470 }
471 }
472
473 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
474
475 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
476 case I965_PGETBL_SIZE_128KB:
477 size = KB(128);
478 break;
479 case I965_PGETBL_SIZE_256KB:
480 size = KB(256);
481 break;
482 case I965_PGETBL_SIZE_512KB:
483 size = KB(512);
484 break;
485 /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
486 case I965_PGETBL_SIZE_1MB:
487 size = KB(1024);
488 break;
489 case I965_PGETBL_SIZE_2MB:
490 size = KB(2048);
491 break;
492 case I965_PGETBL_SIZE_1_5MB:
493 size = KB(1024 + 512);
494 break;
495 default:
496 dev_info(&intel_private.pcidev->dev,
497 "unknown page table size, assuming 512KB\n");
498 size = KB(512);
499 }
500
501 return size/4;
502}
503
Daniel Vetterfbe40782010-08-27 17:12:41 +0200504static unsigned int intel_gtt_total_entries(void)
505{
Daniel Vetter20172842010-09-24 18:25:59 +0200506 if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
507 return i965_gtt_total_entries();
Ben Widawsky009946f2012-11-04 09:21:29 -0800508 else {
Daniel Vetterfbe40782010-08-27 17:12:41 +0200509 /* On previous hardware, the GTT size was just what was
510 * required to map the aperture.
511 */
Daniel Vettere5e408f2010-08-28 11:04:32 +0200512 return intel_private.base.gtt_mappable_entries;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200513 }
Daniel Vetterfbe40782010-08-27 17:12:41 +0200514}
Daniel Vetterfbe40782010-08-27 17:12:41 +0200515
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200516static unsigned int intel_gtt_mappable_entries(void)
517{
518 unsigned int aperture_size;
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200519
Daniel Vetter820647b2010-11-05 13:30:14 +0100520 if (INTEL_GTT_GEN == 1) {
521 u32 smram_miscc;
522
523 pci_read_config_dword(intel_private.bridge_dev,
524 I810_SMRAM_MISCC, &smram_miscc);
525
526 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
527 == I810_GFX_MEM_WIN_32M)
528 aperture_size = MB(32);
529 else
530 aperture_size = MB(64);
531 } else if (INTEL_GTT_GEN == 2) {
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100532 u16 gmch_ctrl;
533
534 pci_read_config_word(intel_private.bridge_dev,
535 I830_GMCH_CTRL, &gmch_ctrl);
536
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200537 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100538 aperture_size = MB(64);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200539 else
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100540 aperture_size = MB(128);
Daniel Vetter239918f2010-08-31 22:30:43 +0200541 } else {
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200542 /* 9xx supports large sizes, just look at the length */
543 aperture_size = pci_resource_len(intel_private.pcidev, 2);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200544 }
545
546 return aperture_size >> PAGE_SHIFT;
547}
548
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200549static void intel_gtt_teardown_scratch_page(void)
550{
551 set_pages_wb(intel_private.scratch_page, 1);
Ben Widawsky9c61a322013-01-18 12:30:32 -0800552 pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200553 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
554 put_page(intel_private.scratch_page);
555 __free_page(intel_private.scratch_page);
556}
557
558static void intel_gtt_cleanup(void)
559{
Daniel Vetterae83dd52010-09-12 17:11:15 +0200560 intel_private.driver->cleanup();
561
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200562 iounmap(intel_private.gtt);
563 iounmap(intel_private.registers);
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100564
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200565 intel_gtt_teardown_scratch_page();
566}
567
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200568static int intel_gtt_init(void)
569{
Daniel Vetter32e3cd62012-06-07 15:56:02 +0200570 u32 gma_addr;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200571 u32 gtt_map_size;
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200572 int ret;
573
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200574 ret = intel_private.driver->setup();
575 if (ret != 0)
576 return ret;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200577
578 intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
579 intel_private.base.gtt_total_entries = intel_gtt_total_entries();
580
Daniel Vetterb3eafc52010-09-23 20:04:17 +0200581 /* save the PGETBL reg for resume */
582 intel_private.PGETBL_save =
583 readl(intel_private.registers+I810_PGETBL_CTL)
584 & ~I810_PGETBL_ENABLED;
Chris Wilson100519e2010-10-31 10:37:02 +0000585 /* we only ever restore the register when enabling the PGTBL... */
586 if (HAS_PGTBL_EN)
587 intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
Daniel Vetterb3eafc52010-09-23 20:04:17 +0200588
Daniel Vetter0af9e922010-09-12 14:04:03 +0200589 dev_info(&intel_private.bridge_dev->dev,
590 "detected gtt size: %dK total, %dK mappable\n",
591 intel_private.base.gtt_total_entries * 4,
592 intel_private.base.gtt_mappable_entries * 4);
593
Daniel Vetterf67eab62010-08-29 17:27:36 +0200594 gtt_map_size = intel_private.base.gtt_total_entries * 4;
595
Chris Wilsonedef7e62012-09-14 11:57:47 +0100596 intel_private.gtt = NULL;
Daniel Vetter9169d3a2012-10-10 23:14:01 +0200597 if (INTEL_GTT_GEN < 6 && INTEL_GTT_GEN > 2)
Chris Wilsonedef7e62012-09-14 11:57:47 +0100598 intel_private.gtt = ioremap_wc(intel_private.gtt_bus_addr,
599 gtt_map_size);
600 if (intel_private.gtt == NULL)
601 intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
602 gtt_map_size);
603 if (intel_private.gtt == NULL) {
Daniel Vetterae83dd52010-09-12 17:11:15 +0200604 intel_private.driver->cleanup();
Daniel Vetterf67eab62010-08-29 17:27:36 +0200605 iounmap(intel_private.registers);
606 return -ENOMEM;
607 }
608
609 global_cache_flush(); /* FIXME: ? */
610
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000611 intel_private.base.stolen_size = intel_gtt_stolen_size();
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200612
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800613 intel_private.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
Dave Airliea46f3102011-01-12 11:38:37 +1000614
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200615 ret = intel_gtt_setup_scratch_page();
616 if (ret != 0) {
617 intel_gtt_cleanup();
618 return ret;
619 }
620
Daniel Vetter32e3cd62012-06-07 15:56:02 +0200621 if (INTEL_GTT_GEN <= 2)
622 pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
623 &gma_addr);
624 else
625 pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
626 &gma_addr);
627
628 intel_private.base.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
629
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200630 return 0;
631}
632
Daniel Vetter3e921f92010-08-27 15:33:26 +0200633static int intel_fake_agp_fetch_size(void)
634{
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100635 int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200636 unsigned int aper_size;
637 int i;
Daniel Vetter3e921f92010-08-27 15:33:26 +0200638
639 aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
640 / MB(1);
641
642 for (i = 0; i < num_sizes; i++) {
Daniel Vetterffdd7512010-08-27 17:51:29 +0200643 if (aper_size == intel_fake_agp_sizes[i].size) {
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100644 agp_bridge->current_size =
645 (void *) (intel_fake_agp_sizes + i);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200646 return aper_size;
647 }
648 }
649
650 return 0;
651}
652
Daniel Vetterae83dd52010-09-12 17:11:15 +0200653static void i830_cleanup(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200654{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200655}
656
657/* The chipset_flush interface needs to get data that has already been
658 * flushed out of the CPU all the way out to main memory, because the GPU
659 * doesn't snoop those buffers.
660 *
661 * The 8xx series doesn't have the same lovely interface for flushing the
662 * chipset write buffers that the later chips do. According to the 865
663 * specs, it's 64 octwords, or 1KB. So, to get those previous things in
664 * that buffer out, we just fill 1KB and clflush it out, on the assumption
665 * that it'll push whatever was in there out. It appears to work.
666 */
Daniel Vetter1b263f22010-09-12 00:27:24 +0200667static void i830_chipset_flush(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200668{
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000669 unsigned long timeout = jiffies + msecs_to_jiffies(1000);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200670
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000671 /* Forcibly evict everything from the CPU write buffers.
672 * clflush appears to be insufficient.
673 */
674 wbinvd_on_all_cpus();
Daniel Vetterf51b7662010-04-14 00:29:52 +0200675
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000676 /* Now we've only seen documents for this magic bit on 855GM,
677 * we hope it exists for the other gen2 chipsets...
678 *
679 * Also works as advertised on my 845G.
680 */
681 writel(readl(intel_private.registers+I830_HIC) | (1<<31),
682 intel_private.registers+I830_HIC);
683
684 while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
685 if (time_after(jiffies, timeout))
686 break;
687
688 udelay(50);
689 }
Daniel Vetterf51b7662010-04-14 00:29:52 +0200690}
691
Daniel Vetter351bb272010-09-07 22:41:04 +0200692static void i830_write_entry(dma_addr_t addr, unsigned int entry,
693 unsigned int flags)
694{
695 u32 pte_flags = I810_PTE_VALID;
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100696
Daniel Vetterb47cf662010-11-04 18:41:50 +0100697 if (flags == AGP_USER_CACHED_MEMORY)
Daniel Vetter351bb272010-09-07 22:41:04 +0200698 pte_flags |= I830_PTE_SYSTEM_CACHED;
Daniel Vetter351bb272010-09-07 22:41:04 +0200699
700 writel(addr | pte_flags, intel_private.gtt + entry);
701}
702
Daniel Vetter8ecd1a62012-06-07 15:56:03 +0200703bool intel_enable_gtt(void)
Daniel Vetter73800422010-08-29 17:29:50 +0200704{
Chris Wilsone380f602010-10-29 18:11:26 +0100705 u8 __iomem *reg;
Daniel Vetter73800422010-08-29 17:29:50 +0200706
Chris Wilson100519e2010-10-31 10:37:02 +0000707 if (INTEL_GTT_GEN == 2) {
708 u16 gmch_ctrl;
Chris Wilsone380f602010-10-29 18:11:26 +0100709
Chris Wilson100519e2010-10-31 10:37:02 +0000710 pci_read_config_word(intel_private.bridge_dev,
711 I830_GMCH_CTRL, &gmch_ctrl);
712 gmch_ctrl |= I830_GMCH_ENABLED;
713 pci_write_config_word(intel_private.bridge_dev,
714 I830_GMCH_CTRL, gmch_ctrl);
715
716 pci_read_config_word(intel_private.bridge_dev,
717 I830_GMCH_CTRL, &gmch_ctrl);
718 if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
719 dev_err(&intel_private.pcidev->dev,
720 "failed to enable the GTT: GMCH_CTRL=%x\n",
721 gmch_ctrl);
722 return false;
723 }
Chris Wilsone380f602010-10-29 18:11:26 +0100724 }
725
Chris Wilsonc97689d2010-12-23 10:40:38 +0000726 /* On the resume path we may be adjusting the PGTBL value, so
727 * be paranoid and flush all chipset write buffers...
728 */
729 if (INTEL_GTT_GEN >= 3)
730 writel(0, intel_private.registers+GFX_FLSH_CNTL);
731
Chris Wilsone380f602010-10-29 18:11:26 +0100732 reg = intel_private.registers+I810_PGETBL_CTL;
Chris Wilson100519e2010-10-31 10:37:02 +0000733 writel(intel_private.PGETBL_save, reg);
734 if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
Chris Wilsone380f602010-10-29 18:11:26 +0100735 dev_err(&intel_private.pcidev->dev,
Chris Wilson100519e2010-10-31 10:37:02 +0000736 "failed to enable the GTT: PGETBL=%x [expected %x]\n",
Chris Wilsone380f602010-10-29 18:11:26 +0100737 readl(reg), intel_private.PGETBL_save);
738 return false;
739 }
740
Chris Wilsonc97689d2010-12-23 10:40:38 +0000741 if (INTEL_GTT_GEN >= 3)
742 writel(0, intel_private.registers+GFX_FLSH_CNTL);
743
Chris Wilsone380f602010-10-29 18:11:26 +0100744 return true;
Daniel Vetter73800422010-08-29 17:29:50 +0200745}
Daniel Vetter8ecd1a62012-06-07 15:56:03 +0200746EXPORT_SYMBOL(intel_enable_gtt);
Daniel Vetter73800422010-08-29 17:29:50 +0200747
748static int i830_setup(void)
749{
750 u32 reg_addr;
751
752 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
753 reg_addr &= 0xfff80000;
754
755 intel_private.registers = ioremap(reg_addr, KB(64));
756 if (!intel_private.registers)
757 return -ENOMEM;
758
759 intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
760
Daniel Vetter73800422010-08-29 17:29:50 +0200761 return 0;
762}
763
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200764static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200765{
Daniel Vetter73800422010-08-29 17:29:50 +0200766 agp_bridge->gatt_table_real = NULL;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200767 agp_bridge->gatt_table = NULL;
Daniel Vetter73800422010-08-29 17:29:50 +0200768 agp_bridge->gatt_bus_addr = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200769
770 return 0;
771}
772
Daniel Vetterffdd7512010-08-27 17:51:29 +0200773static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200774{
775 return 0;
776}
777
Daniel Vetter351bb272010-09-07 22:41:04 +0200778static int intel_fake_agp_configure(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200779{
Chris Wilsone380f602010-10-29 18:11:26 +0100780 if (!intel_enable_gtt())
781 return -EIO;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200782
Chris Wilsonbee4a182011-01-21 10:54:32 +0000783 intel_private.clear_fake_agp = true;
Daniel Vetterdd2757f2012-06-07 15:55:57 +0200784 agp_bridge->gart_bus_addr = intel_private.base.gma_bus_addr;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200785
Daniel Vetterf51b7662010-04-14 00:29:52 +0200786 return 0;
787}
788
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200789static bool i830_check_flags(unsigned int flags)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200790{
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200791 switch (flags) {
792 case 0:
793 case AGP_PHYS_MEMORY:
794 case AGP_USER_CACHED_MEMORY:
795 case AGP_USER_MEMORY:
796 return true;
797 }
798
799 return false;
800}
801
Chris Wilson9da3da62012-06-01 15:20:22 +0100802void intel_gtt_insert_sg_entries(struct sg_table *st,
Daniel Vetter40807752010-11-06 11:18:58 +0100803 unsigned int pg_start,
804 unsigned int flags)
Daniel Vetterfefaa702010-09-11 22:12:11 +0200805{
806 struct scatterlist *sg;
807 unsigned int len, m;
808 int i, j;
809
810 j = pg_start;
811
812 /* sg may merge pages, but we have to separate
813 * per-page addr for GTT */
Chris Wilson9da3da62012-06-01 15:20:22 +0100814 for_each_sg(st->sgl, sg, st->nents, i) {
Daniel Vetterfefaa702010-09-11 22:12:11 +0200815 len = sg_dma_len(sg) >> PAGE_SHIFT;
816 for (m = 0; m < len; m++) {
817 dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
Chris Wilson9da3da62012-06-01 15:20:22 +0100818 intel_private.driver->write_entry(addr, j, flags);
Daniel Vetterfefaa702010-09-11 22:12:11 +0200819 j++;
820 }
821 }
822 readl(intel_private.gtt+j-1);
823}
Daniel Vetter40807752010-11-06 11:18:58 +0100824EXPORT_SYMBOL(intel_gtt_insert_sg_entries);
825
Chris Wilson9da3da62012-06-01 15:20:22 +0100826static void intel_gtt_insert_pages(unsigned int first_entry,
827 unsigned int num_entries,
828 struct page **pages,
829 unsigned int flags)
Daniel Vetter40807752010-11-06 11:18:58 +0100830{
831 int i, j;
832
833 for (i = 0, j = first_entry; i < num_entries; i++, j++) {
834 dma_addr_t addr = page_to_phys(pages[i]);
835 intel_private.driver->write_entry(addr,
836 j, flags);
837 }
838 readl(intel_private.gtt+j-1);
839}
Daniel Vetterfefaa702010-09-11 22:12:11 +0200840
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200841static int intel_fake_agp_insert_entries(struct agp_memory *mem,
842 off_t pg_start, int type)
843{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200844 int ret = -EINVAL;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200845
Chris Wilsonbee4a182011-01-21 10:54:32 +0000846 if (intel_private.clear_fake_agp) {
847 int start = intel_private.base.stolen_size / PAGE_SIZE;
848 int end = intel_private.base.gtt_mappable_entries;
849 intel_gtt_clear_range(start, end - start);
850 intel_private.clear_fake_agp = false;
851 }
852
Daniel Vetterff268602010-11-05 15:43:35 +0100853 if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
854 return i810_insert_dcache_entries(mem, pg_start, type);
855
Daniel Vetterf51b7662010-04-14 00:29:52 +0200856 if (mem->page_count == 0)
857 goto out;
858
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000859 if (pg_start + mem->page_count > intel_private.base.gtt_total_entries)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200860 goto out_err;
861
Daniel Vetterf51b7662010-04-14 00:29:52 +0200862 if (type != mem->type)
863 goto out_err;
864
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200865 if (!intel_private.driver->check_flags(type))
Daniel Vetterf51b7662010-04-14 00:29:52 +0200866 goto out_err;
867
868 if (!mem->is_flushed)
869 global_cache_flush();
870
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800871 if (intel_private.needs_dmar) {
Chris Wilson9da3da62012-06-01 15:20:22 +0100872 struct sg_table st;
873
874 ret = intel_gtt_map_memory(mem->pages, mem->page_count, &st);
Daniel Vetterfefaa702010-09-11 22:12:11 +0200875 if (ret != 0)
876 return ret;
877
Chris Wilson9da3da62012-06-01 15:20:22 +0100878 intel_gtt_insert_sg_entries(&st, pg_start, type);
879 mem->sg_list = st.sgl;
880 mem->num_sg = st.nents;
Daniel Vetter40807752010-11-06 11:18:58 +0100881 } else
882 intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
883 type);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200884
885out:
886 ret = 0;
887out_err:
888 mem->is_flushed = true;
889 return ret;
890}
891
Daniel Vetter40807752010-11-06 11:18:58 +0100892void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200893{
Daniel Vetter40807752010-11-06 11:18:58 +0100894 unsigned int i;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200895
Daniel Vetter40807752010-11-06 11:18:58 +0100896 for (i = first_entry; i < (first_entry + num_entries); i++) {
Ben Widawsky9c61a322013-01-18 12:30:32 -0800897 intel_private.driver->write_entry(intel_private.scratch_page_dma,
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200898 i, 0);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200899 }
Daniel Vetterfdfb58a2010-08-29 00:15:03 +0200900 readl(intel_private.gtt+i-1);
Daniel Vetter40807752010-11-06 11:18:58 +0100901}
902EXPORT_SYMBOL(intel_gtt_clear_range);
903
904static int intel_fake_agp_remove_entries(struct agp_memory *mem,
905 off_t pg_start, int type)
906{
907 if (mem->page_count == 0)
908 return 0;
909
Dave Airlied15eda52011-01-12 11:39:48 +1000910 intel_gtt_clear_range(pg_start, mem->page_count);
911
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800912 if (intel_private.needs_dmar) {
Daniel Vetter40807752010-11-06 11:18:58 +0100913 intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
914 mem->sg_list = NULL;
915 mem->num_sg = 0;
916 }
917
Daniel Vetterf51b7662010-04-14 00:29:52 +0200918 return 0;
919}
920
Daniel Vetterffdd7512010-08-27 17:51:29 +0200921static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
922 int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200923{
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100924 struct agp_memory *new;
925
926 if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
927 if (pg_count != intel_private.num_dcache_entries)
928 return NULL;
929
930 new = agp_create_memory(1);
931 if (new == NULL)
932 return NULL;
933
934 new->type = AGP_DCACHE_MEMORY;
935 new->page_count = pg_count;
936 new->num_scratch_pages = 0;
937 agp_free_page_array(new);
938 return new;
939 }
Daniel Vetterf51b7662010-04-14 00:29:52 +0200940 if (type == AGP_PHYS_MEMORY)
941 return alloc_agpphysmem_i8xx(pg_count, type);
942 /* always return NULL for other allocation types for now */
943 return NULL;
944}
945
946static int intel_alloc_chipset_flush_resource(void)
947{
948 int ret;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200949 ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
Daniel Vetterf51b7662010-04-14 00:29:52 +0200950 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200951 pcibios_align_resource, intel_private.bridge_dev);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200952
953 return ret;
954}
955
956static void intel_i915_setup_chipset_flush(void)
957{
958 int ret;
959 u32 temp;
960
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200961 pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200962 if (!(temp & 0x1)) {
963 intel_alloc_chipset_flush_resource();
964 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200965 pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200966 } else {
967 temp &= ~1;
968
969 intel_private.resource_valid = 1;
970 intel_private.ifp_resource.start = temp;
971 intel_private.ifp_resource.end = temp + PAGE_SIZE;
972 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
973 /* some BIOSes reserve this area in a pnp some don't */
974 if (ret)
975 intel_private.resource_valid = 0;
976 }
977}
978
979static void intel_i965_g33_setup_chipset_flush(void)
980{
981 u32 temp_hi, temp_lo;
982 int ret;
983
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200984 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
985 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200986
987 if (!(temp_lo & 0x1)) {
988
989 intel_alloc_chipset_flush_resource();
990
991 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200992 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
Daniel Vetterf51b7662010-04-14 00:29:52 +0200993 upper_32_bits(intel_private.ifp_resource.start));
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200994 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200995 } else {
996 u64 l64;
997
998 temp_lo &= ~0x1;
999 l64 = ((u64)temp_hi << 32) | temp_lo;
1000
1001 intel_private.resource_valid = 1;
1002 intel_private.ifp_resource.start = l64;
1003 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1004 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1005 /* some BIOSes reserve this area in a pnp some don't */
1006 if (ret)
1007 intel_private.resource_valid = 0;
1008 }
1009}
1010
1011static void intel_i9xx_setup_flush(void)
1012{
1013 /* return if already configured */
1014 if (intel_private.ifp_resource.start)
1015 return;
1016
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001017 if (INTEL_GTT_GEN == 6)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001018 return;
1019
1020 /* setup a resource for this object */
1021 intel_private.ifp_resource.name = "Intel Flush Page";
1022 intel_private.ifp_resource.flags = IORESOURCE_MEM;
1023
1024 /* Setup chipset flush for 915 */
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001025 if (IS_G33 || INTEL_GTT_GEN >= 4) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001026 intel_i965_g33_setup_chipset_flush();
1027 } else {
1028 intel_i915_setup_chipset_flush();
1029 }
1030
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001031 if (intel_private.ifp_resource.start)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001032 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001033 if (!intel_private.i9xx_flush_page)
1034 dev_err(&intel_private.pcidev->dev,
1035 "can't ioremap flush page - no chipset flushing\n");
Daniel Vetterf51b7662010-04-14 00:29:52 +02001036}
1037
Daniel Vetterae83dd52010-09-12 17:11:15 +02001038static void i9xx_cleanup(void)
1039{
1040 if (intel_private.i9xx_flush_page)
1041 iounmap(intel_private.i9xx_flush_page);
1042 if (intel_private.resource_valid)
1043 release_resource(&intel_private.ifp_resource);
1044 intel_private.ifp_resource.start = 0;
1045 intel_private.resource_valid = 0;
1046}
1047
Daniel Vetter1b263f22010-09-12 00:27:24 +02001048static void i9xx_chipset_flush(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001049{
1050 if (intel_private.i9xx_flush_page)
1051 writel(1, intel_private.i9xx_flush_page);
1052}
1053
Chris Wilson71f45662010-12-14 11:29:23 +00001054static void i965_write_entry(dma_addr_t addr,
1055 unsigned int entry,
Daniel Vettera6963592010-09-11 14:01:43 +02001056 unsigned int flags)
1057{
Chris Wilson71f45662010-12-14 11:29:23 +00001058 u32 pte_flags;
1059
1060 pte_flags = I810_PTE_VALID;
1061 if (flags == AGP_USER_CACHED_MEMORY)
1062 pte_flags |= I830_PTE_SYSTEM_CACHED;
1063
Daniel Vettera6963592010-09-11 14:01:43 +02001064 /* Shift high bits down */
1065 addr |= (addr >> 28) & 0xf0;
Chris Wilson71f45662010-12-14 11:29:23 +00001066 writel(addr | pte_flags, intel_private.gtt + entry);
Daniel Vettera6963592010-09-11 14:01:43 +02001067}
1068
Ben Widawsky5c042282011-10-17 15:51:55 -07001069
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001070static int i9xx_setup(void)
1071{
Ben Widawsky009946f2012-11-04 09:21:29 -08001072 u32 reg_addr, gtt_addr;
Jesse Barnes4b60d292012-03-28 13:39:33 -07001073 int size = KB(512);
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001074
1075 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
1076
1077 reg_addr &= 0xfff80000;
1078
Jesse Barnes4b60d292012-03-28 13:39:33 -07001079 intel_private.registers = ioremap(reg_addr, size);
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001080 if (!intel_private.registers)
1081 return -ENOMEM;
1082
Ben Widawsky009946f2012-11-04 09:21:29 -08001083 switch (INTEL_GTT_GEN) {
1084 case 3:
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001085 pci_read_config_dword(intel_private.pcidev,
1086 I915_PTEADDR, &gtt_addr);
1087 intel_private.gtt_bus_addr = gtt_addr;
Ben Widawsky009946f2012-11-04 09:21:29 -08001088 break;
1089 case 5:
1090 intel_private.gtt_bus_addr = reg_addr + MB(2);
1091 break;
1092 default:
1093 intel_private.gtt_bus_addr = reg_addr + KB(512);
1094 break;
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001095 }
1096
1097 intel_i9xx_setup_flush();
1098
1099 return 0;
1100}
1101
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001102static const struct agp_bridge_driver intel_fake_agp_driver = {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001103 .owner = THIS_MODULE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001104 .size_type = FIXED_APER_SIZE,
Chris Wilson9e76e7b2010-09-14 12:12:11 +01001105 .aperture_sizes = intel_fake_agp_sizes,
1106 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
Daniel Vettera6963592010-09-11 14:01:43 +02001107 .configure = intel_fake_agp_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001108 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001109 .cleanup = intel_gtt_cleanup,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001110 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001111 .cache_flush = global_cache_flush,
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001112 .create_gatt_table = intel_fake_agp_create_gatt_table,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001113 .free_gatt_table = intel_fake_agp_free_gatt_table,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001114 .insert_memory = intel_fake_agp_insert_entries,
1115 .remove_memory = intel_fake_agp_remove_entries,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001116 .alloc_by_type = intel_fake_agp_alloc_by_type,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001117 .free_by_type = intel_i810_free_by_type,
1118 .agp_alloc_page = agp_generic_alloc_page,
1119 .agp_alloc_pages = agp_generic_alloc_pages,
1120 .agp_destroy_page = agp_generic_destroy_page,
1121 .agp_destroy_pages = agp_generic_destroy_pages,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001122};
Daniel Vetter02c026c2010-08-24 19:39:48 +02001123
Daniel Vetterbdd30722010-09-12 12:34:44 +02001124static const struct intel_gtt_driver i81x_gtt_driver = {
1125 .gen = 1,
Daniel Vetter820647b2010-11-05 13:30:14 +01001126 .has_pgtbl_enable = 1,
Daniel Vetter22533b42010-09-12 16:38:55 +02001127 .dma_mask_size = 32,
Daniel Vetter820647b2010-11-05 13:30:14 +01001128 .setup = i810_setup,
1129 .cleanup = i810_cleanup,
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001130 .check_flags = i830_check_flags,
1131 .write_entry = i810_write_entry,
Daniel Vetterbdd30722010-09-12 12:34:44 +02001132};
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001133static const struct intel_gtt_driver i8xx_gtt_driver = {
1134 .gen = 2,
Chris Wilson100519e2010-10-31 10:37:02 +00001135 .has_pgtbl_enable = 1,
Daniel Vetter73800422010-08-29 17:29:50 +02001136 .setup = i830_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001137 .cleanup = i830_cleanup,
Daniel Vetter351bb272010-09-07 22:41:04 +02001138 .write_entry = i830_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001139 .dma_mask_size = 32,
Daniel Vetter5cbecaf2010-09-11 21:31:04 +02001140 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001141 .chipset_flush = i830_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001142};
1143static const struct intel_gtt_driver i915_gtt_driver = {
1144 .gen = 3,
Chris Wilson100519e2010-10-31 10:37:02 +00001145 .has_pgtbl_enable = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001146 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001147 .cleanup = i9xx_cleanup,
Daniel Vetter351bb272010-09-07 22:41:04 +02001148 /* i945 is the last gpu to need phys mem (for overlay and cursors). */
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001149 .write_entry = i830_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001150 .dma_mask_size = 32,
Daniel Vetterfefaa702010-09-11 22:12:11 +02001151 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001152 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001153};
1154static const struct intel_gtt_driver g33_gtt_driver = {
1155 .gen = 3,
1156 .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001157 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001158 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001159 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001160 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001161 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001162 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001163};
1164static const struct intel_gtt_driver pineview_gtt_driver = {
1165 .gen = 3,
1166 .is_pineview = 1, .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001167 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001168 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001169 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001170 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001171 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001172 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001173};
1174static const struct intel_gtt_driver i965_gtt_driver = {
1175 .gen = 4,
Chris Wilson100519e2010-10-31 10:37:02 +00001176 .has_pgtbl_enable = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001177 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001178 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001179 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001180 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001181 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001182 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001183};
1184static const struct intel_gtt_driver g4x_gtt_driver = {
1185 .gen = 5,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001186 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001187 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001188 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001189 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001190 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001191 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001192};
1193static const struct intel_gtt_driver ironlake_gtt_driver = {
1194 .gen = 5,
1195 .is_ironlake = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001196 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001197 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001198 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001199 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001200 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001201 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001202};
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001203
Daniel Vetter02c026c2010-08-24 19:39:48 +02001204/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
1205 * driver and gmch_driver must be non-null, and find_gmch will determine
1206 * which one should be used if a gmch_chip_id is present.
1207 */
1208static const struct intel_gtt_driver_description {
1209 unsigned int gmch_chip_id;
1210 char *name;
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001211 const struct intel_gtt_driver *gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001212} intel_gtt_chipsets[] = {
Daniel Vetterff268602010-11-05 15:43:35 +01001213 { PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001214 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001215 { PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001216 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001217 { PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001218 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001219 { PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001220 &i81x_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001221 { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
Daniel Vetterff268602010-11-05 15:43:35 +01001222 &i8xx_gtt_driver},
Oswald Buddenhagen53371ed2010-06-19 23:08:37 +02001223 { PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
Daniel Vetterff268602010-11-05 15:43:35 +01001224 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001225 { PCI_DEVICE_ID_INTEL_82854_IG, "854",
Daniel Vetterff268602010-11-05 15:43:35 +01001226 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001227 { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001228 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001229 { PCI_DEVICE_ID_INTEL_82865_IG, "865",
Daniel Vetterff268602010-11-05 15:43:35 +01001230 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001231 { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
Daniel Vetterff268602010-11-05 15:43:35 +01001232 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001233 { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
Daniel Vetterff268602010-11-05 15:43:35 +01001234 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001235 { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001236 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001237 { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
Daniel Vetterff268602010-11-05 15:43:35 +01001238 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001239 { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001240 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001241 { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
Daniel Vetterff268602010-11-05 15:43:35 +01001242 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001243 { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
Daniel Vetterff268602010-11-05 15:43:35 +01001244 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001245 { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
Daniel Vetterff268602010-11-05 15:43:35 +01001246 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001247 { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
Daniel Vetterff268602010-11-05 15:43:35 +01001248 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001249 { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
Daniel Vetterff268602010-11-05 15:43:35 +01001250 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001251 { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001252 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001253 { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
Daniel Vetterff268602010-11-05 15:43:35 +01001254 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001255 { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
Daniel Vetterff268602010-11-05 15:43:35 +01001256 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001257 { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
Daniel Vetterff268602010-11-05 15:43:35 +01001258 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001259 { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
Daniel Vetterff268602010-11-05 15:43:35 +01001260 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001261 { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
Daniel Vetterff268602010-11-05 15:43:35 +01001262 &pineview_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001263 { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
Daniel Vetterff268602010-11-05 15:43:35 +01001264 &pineview_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001265 { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
Daniel Vetterff268602010-11-05 15:43:35 +01001266 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001267 { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
Daniel Vetterff268602010-11-05 15:43:35 +01001268 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001269 { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
Daniel Vetterff268602010-11-05 15:43:35 +01001270 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001271 { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
Daniel Vetterff268602010-11-05 15:43:35 +01001272 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001273 { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
Daniel Vetterff268602010-11-05 15:43:35 +01001274 &g4x_gtt_driver },
Chris Wilsone9e5f8e2010-09-21 11:19:32 +01001275 { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
Daniel Vetterff268602010-11-05 15:43:35 +01001276 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001277 { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
Daniel Vetterff268602010-11-05 15:43:35 +01001278 &g4x_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001279 { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001280 "HD Graphics", &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001281 { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001282 "HD Graphics", &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001283 { 0, NULL, NULL }
1284};
1285
1286static int find_gmch(u16 device)
1287{
1288 struct pci_dev *gmch_device;
1289
1290 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
1291 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
1292 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
1293 device, gmch_device);
1294 }
1295
1296 if (!gmch_device)
1297 return 0;
1298
1299 intel_private.pcidev = gmch_device;
1300 return 1;
1301}
1302
Daniel Vetter14be93d2012-06-08 15:55:40 +02001303int intel_gmch_probe(struct pci_dev *bridge_pdev, struct pci_dev *gpu_pdev,
1304 struct agp_bridge_data *bridge)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001305{
1306 int i, mask;
Daniel Vetter14be93d2012-06-08 15:55:40 +02001307
1308 /*
1309 * Can be called from the fake agp driver but also directly from
1310 * drm/i915.ko. Hence we need to check whether everything is set up
1311 * already.
1312 */
1313 if (intel_private.driver) {
1314 intel_private.refcount++;
1315 return 1;
1316 }
Daniel Vetter02c026c2010-08-24 19:39:48 +02001317
1318 for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
Daniel Vetter14be93d2012-06-08 15:55:40 +02001319 if (gpu_pdev) {
1320 if (gpu_pdev->device ==
1321 intel_gtt_chipsets[i].gmch_chip_id) {
1322 intel_private.pcidev = pci_dev_get(gpu_pdev);
1323 intel_private.driver =
1324 intel_gtt_chipsets[i].gtt_driver;
1325
1326 break;
1327 }
1328 } else if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001329 intel_private.driver =
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001330 intel_gtt_chipsets[i].gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001331 break;
1332 }
1333 }
1334
Daniel Vetterff268602010-11-05 15:43:35 +01001335 if (!intel_private.driver)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001336 return 0;
1337
Daniel Vetter14be93d2012-06-08 15:55:40 +02001338 intel_private.refcount++;
1339
Daniel Vetter7e8f6302012-06-07 15:55:58 +02001340 if (bridge) {
1341 bridge->driver = &intel_fake_agp_driver;
1342 bridge->dev_private_data = &intel_private;
Daniel Vetter14be93d2012-06-08 15:55:40 +02001343 bridge->dev = bridge_pdev;
Daniel Vetter7e8f6302012-06-07 15:55:58 +02001344 }
Daniel Vetter02c026c2010-08-24 19:39:48 +02001345
Daniel Vetter14be93d2012-06-08 15:55:40 +02001346 intel_private.bridge_dev = pci_dev_get(bridge_pdev);
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001347
Daniel Vetter14be93d2012-06-08 15:55:40 +02001348 dev_info(&bridge_pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001349
Daniel Vetter22533b42010-09-12 16:38:55 +02001350 mask = intel_private.driver->dma_mask_size;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001351 if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
1352 dev_err(&intel_private.pcidev->dev,
1353 "set gfx device dma mask %d-bit failed!\n", mask);
1354 else
1355 pci_set_consistent_dma_mask(intel_private.pcidev,
1356 DMA_BIT_MASK(mask));
1357
Daniel Vetter14be93d2012-06-08 15:55:40 +02001358 if (intel_gtt_init() != 0) {
1359 intel_gmch_remove();
1360
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001361 return 0;
Daniel Vetter14be93d2012-06-08 15:55:40 +02001362 }
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001363
Daniel Vetter02c026c2010-08-24 19:39:48 +02001364 return 1;
1365}
Daniel Vettere2404e72010-09-08 17:29:51 +02001366EXPORT_SYMBOL(intel_gmch_probe);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001367
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001368struct intel_gtt *intel_gtt_get(void)
Daniel Vetter19966752010-09-06 20:08:44 +02001369{
1370 return &intel_private.base;
1371}
1372EXPORT_SYMBOL(intel_gtt_get);
1373
Daniel Vetter40ce6572010-11-05 18:12:18 +01001374void intel_gtt_chipset_flush(void)
1375{
1376 if (intel_private.driver->chipset_flush)
1377 intel_private.driver->chipset_flush();
1378}
1379EXPORT_SYMBOL(intel_gtt_chipset_flush);
1380
Daniel Vetter14be93d2012-06-08 15:55:40 +02001381void intel_gmch_remove(void)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001382{
Daniel Vetter14be93d2012-06-08 15:55:40 +02001383 if (--intel_private.refcount)
1384 return;
1385
Daniel Vetter02c026c2010-08-24 19:39:48 +02001386 if (intel_private.pcidev)
1387 pci_dev_put(intel_private.pcidev);
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001388 if (intel_private.bridge_dev)
1389 pci_dev_put(intel_private.bridge_dev);
Daniel Vetter14be93d2012-06-08 15:55:40 +02001390 intel_private.driver = NULL;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001391}
Daniel Vettere2404e72010-09-08 17:29:51 +02001392EXPORT_SYMBOL(intel_gmch_remove);
1393
1394MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
1395MODULE_LICENSE("GPL and additional rights");