blob: 1870bee991b69723b8e5728b16d2b1f60efcf71b [file] [log] [blame]
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001/*
Kukjin Kima8550392012-03-09 14:19:10 -08002 * Copyright (c) 2010-2012 Samsung Electronics Co., Ltd.
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09003 * http://www.samsung.com
Changhwan Younc8bef142010-07-27 17:52:39 +09004 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09005 * EXYNOS4 - Clock support
Changhwan Younc8bef142010-07-27 17:52:39 +09006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10*/
11
12#include <linux/kernel.h>
13#include <linux/err.h>
14#include <linux/io.h>
Jonghwan Choiacd35612011-08-24 21:52:45 +090015#include <linux/syscore_ops.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090016
17#include <plat/cpu-freq.h>
18#include <plat/clock.h>
19#include <plat/cpu.h>
20#include <plat/pll.h>
21#include <plat/s5p-clock.h>
22#include <plat/clock-clksrc.h>
Jonghwan Choiacd35612011-08-24 21:52:45 +090023#include <plat/pm.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090024
25#include <mach/map.h>
26#include <mach/regs-clock.h>
KyongHo Chob0b6ff02011-03-07 09:10:24 +090027#include <mach/sysmmu.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090028
Kukjin Kimcc511b82011-12-27 08:18:36 +010029#include "common.h"
Kukjin Kimce9c00e2012-03-09 13:51:24 -080030#include "clock-exynos4.h"
Kukjin Kimcc511b82011-12-27 08:18:36 +010031
Kukjin Kim7cdf04d2012-01-27 14:56:17 +090032#ifdef CONFIG_PM_SLEEP
Jonghwan Choiacd35612011-08-24 21:52:45 +090033static struct sleep_save exynos4_clock_save[] = {
Kukjin Kima8550392012-03-09 14:19:10 -080034 SAVE_ITEM(EXYNOS4_CLKDIV_LEFTBUS),
35 SAVE_ITEM(EXYNOS4_CLKGATE_IP_LEFTBUS),
36 SAVE_ITEM(EXYNOS4_CLKDIV_RIGHTBUS),
37 SAVE_ITEM(EXYNOS4_CLKGATE_IP_RIGHTBUS),
38 SAVE_ITEM(EXYNOS4_CLKSRC_TOP0),
39 SAVE_ITEM(EXYNOS4_CLKSRC_TOP1),
40 SAVE_ITEM(EXYNOS4_CLKSRC_CAM),
41 SAVE_ITEM(EXYNOS4_CLKSRC_TV),
42 SAVE_ITEM(EXYNOS4_CLKSRC_MFC),
43 SAVE_ITEM(EXYNOS4_CLKSRC_G3D),
44 SAVE_ITEM(EXYNOS4_CLKSRC_LCD0),
45 SAVE_ITEM(EXYNOS4_CLKSRC_MAUDIO),
46 SAVE_ITEM(EXYNOS4_CLKSRC_FSYS),
47 SAVE_ITEM(EXYNOS4_CLKSRC_PERIL0),
48 SAVE_ITEM(EXYNOS4_CLKSRC_PERIL1),
49 SAVE_ITEM(EXYNOS4_CLKDIV_CAM),
50 SAVE_ITEM(EXYNOS4_CLKDIV_TV),
51 SAVE_ITEM(EXYNOS4_CLKDIV_MFC),
52 SAVE_ITEM(EXYNOS4_CLKDIV_G3D),
53 SAVE_ITEM(EXYNOS4_CLKDIV_LCD0),
54 SAVE_ITEM(EXYNOS4_CLKDIV_MAUDIO),
55 SAVE_ITEM(EXYNOS4_CLKDIV_FSYS0),
56 SAVE_ITEM(EXYNOS4_CLKDIV_FSYS1),
57 SAVE_ITEM(EXYNOS4_CLKDIV_FSYS2),
58 SAVE_ITEM(EXYNOS4_CLKDIV_FSYS3),
59 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL0),
60 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL1),
61 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL2),
62 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL3),
63 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL4),
64 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL5),
65 SAVE_ITEM(EXYNOS4_CLKDIV_TOP),
66 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_TOP),
67 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_CAM),
68 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_TV),
69 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_LCD0),
70 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_MAUDIO),
71 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_FSYS),
72 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_PERIL0),
73 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_PERIL1),
74 SAVE_ITEM(EXYNOS4_CLKDIV2_RATIO),
75 SAVE_ITEM(EXYNOS4_CLKGATE_SCLKCAM),
76 SAVE_ITEM(EXYNOS4_CLKGATE_IP_CAM),
77 SAVE_ITEM(EXYNOS4_CLKGATE_IP_TV),
78 SAVE_ITEM(EXYNOS4_CLKGATE_IP_MFC),
79 SAVE_ITEM(EXYNOS4_CLKGATE_IP_G3D),
80 SAVE_ITEM(EXYNOS4_CLKGATE_IP_LCD0),
81 SAVE_ITEM(EXYNOS4_CLKGATE_IP_FSYS),
82 SAVE_ITEM(EXYNOS4_CLKGATE_IP_GPS),
83 SAVE_ITEM(EXYNOS4_CLKGATE_IP_PERIL),
84 SAVE_ITEM(EXYNOS4_CLKGATE_BLOCK),
85 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_DMC),
86 SAVE_ITEM(EXYNOS4_CLKSRC_DMC),
87 SAVE_ITEM(EXYNOS4_CLKDIV_DMC0),
88 SAVE_ITEM(EXYNOS4_CLKDIV_DMC1),
89 SAVE_ITEM(EXYNOS4_CLKGATE_IP_DMC),
90 SAVE_ITEM(EXYNOS4_CLKSRC_CPU),
91 SAVE_ITEM(EXYNOS4_CLKDIV_CPU),
92 SAVE_ITEM(EXYNOS4_CLKDIV_CPU + 0x4),
93 SAVE_ITEM(EXYNOS4_CLKGATE_SCLKCPU),
94 SAVE_ITEM(EXYNOS4_CLKGATE_IP_CPU),
Jonghwan Choiacd35612011-08-24 21:52:45 +090095};
Kukjin Kim7cdf04d2012-01-27 14:56:17 +090096#endif
Jonghwan Choiacd35612011-08-24 21:52:45 +090097
Kukjin Kima8550392012-03-09 14:19:10 -080098static struct clk exynos4_clk_sclk_hdmi27m = {
Changhwan Younc8bef142010-07-27 17:52:39 +090099 .name = "sclk_hdmi27m",
Changhwan Younc8bef142010-07-27 17:52:39 +0900100 .rate = 27000000,
101};
102
Kukjin Kima8550392012-03-09 14:19:10 -0800103static struct clk exynos4_clk_sclk_hdmiphy = {
Jongpill Leeb99380e2010-08-18 22:16:45 +0900104 .name = "sclk_hdmiphy",
Jongpill Leeb99380e2010-08-18 22:16:45 +0900105};
106
Kukjin Kima8550392012-03-09 14:19:10 -0800107static struct clk exynos4_clk_sclk_usbphy0 = {
Jongpill Leeb99380e2010-08-18 22:16:45 +0900108 .name = "sclk_usbphy0",
Jongpill Leeb99380e2010-08-18 22:16:45 +0900109 .rate = 27000000,
110};
111
Kukjin Kima8550392012-03-09 14:19:10 -0800112static struct clk exynos4_clk_sclk_usbphy1 = {
Jongpill Leeb99380e2010-08-18 22:16:45 +0900113 .name = "sclk_usbphy1",
Jongpill Leeb99380e2010-08-18 22:16:45 +0900114};
115
Boojin Kimbf856fb2011-09-02 09:44:36 +0900116static struct clk dummy_apb_pclk = {
117 .name = "apb_pclk",
118 .id = -1,
119};
120
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900121static int exynos4_clksrc_mask_top_ctrl(struct clk *clk, int enable)
Jongpill Lee37e01722010-08-18 22:33:43 +0900122{
Kukjin Kima8550392012-03-09 14:19:10 -0800123 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_TOP, clk, enable);
Jongpill Lee37e01722010-08-18 22:33:43 +0900124}
125
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900126static int exynos4_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +0900127{
Kukjin Kima8550392012-03-09 14:19:10 -0800128 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_CAM, clk, enable);
Jongpill Lee33f469d2010-08-18 22:54:48 +0900129}
130
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900131static int exynos4_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +0900132{
Kukjin Kima8550392012-03-09 14:19:10 -0800133 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_LCD0, clk, enable);
Jongpill Lee33f469d2010-08-18 22:54:48 +0900134}
135
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900136int exynos4_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900137{
Kukjin Kima8550392012-03-09 14:19:10 -0800138 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_FSYS, clk, enable);
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900139}
140
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900141static int exynos4_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900142{
Kukjin Kima8550392012-03-09 14:19:10 -0800143 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_PERIL0, clk, enable);
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900144}
145
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900146static int exynos4_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +0900147{
Kukjin Kima8550392012-03-09 14:19:10 -0800148 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_PERIL1, clk, enable);
Jongpill Lee33f469d2010-08-18 22:54:48 +0900149}
150
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900151static int exynos4_clk_ip_mfc_ctrl(struct clk *clk, int enable)
152{
Kukjin Kima8550392012-03-09 14:19:10 -0800153 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_MFC, clk, enable);
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900154}
155
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900156static int exynos4_clksrc_mask_tv_ctrl(struct clk *clk, int enable)
157{
Kukjin Kima8550392012-03-09 14:19:10 -0800158 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_TV, clk, enable);
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900159}
160
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900161static int exynos4_clk_ip_cam_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900162{
Kukjin Kima8550392012-03-09 14:19:10 -0800163 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_CAM, clk, enable);
Jongpill Lee82260bf2010-08-18 22:49:24 +0900164}
165
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900166static int exynos4_clk_ip_tv_ctrl(struct clk *clk, int enable)
167{
Kukjin Kima8550392012-03-09 14:19:10 -0800168 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_TV, clk, enable);
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900169}
170
KyongHo Chobca10b92012-04-04 09:23:02 -0700171int exynos4_clk_ip_image_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900172{
Kukjin Kima8550392012-03-09 14:19:10 -0800173 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_IMAGE, clk, enable);
Jongpill Lee82260bf2010-08-18 22:49:24 +0900174}
175
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900176static int exynos4_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900177{
Kukjin Kima8550392012-03-09 14:19:10 -0800178 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_LCD0, clk, enable);
Jongpill Lee82260bf2010-08-18 22:49:24 +0900179}
180
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900181int exynos4_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900182{
Kukjin Kima8550392012-03-09 14:19:10 -0800183 return s5p_gatectrl(EXYNOS4210_CLKGATE_IP_LCD1, clk, enable);
Jongpill Lee82260bf2010-08-18 22:49:24 +0900184}
185
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900186int exynos4_clk_ip_fsys_ctrl(struct clk *clk, int enable)
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900187{
Kukjin Kima8550392012-03-09 14:19:10 -0800188 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_FSYS, clk, enable);
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900189}
190
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900191static int exynos4_clk_ip_peril_ctrl(struct clk *clk, int enable)
Jongpill Lee5a847b42010-08-27 16:50:47 +0900192{
Kukjin Kima8550392012-03-09 14:19:10 -0800193 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_PERIL, clk, enable);
Jongpill Lee5a847b42010-08-27 16:50:47 +0900194}
195
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900196static int exynos4_clk_ip_perir_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900197{
Kukjin Kima8550392012-03-09 14:19:10 -0800198 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_PERIR, clk, enable);
Jongpill Lee82260bf2010-08-18 22:49:24 +0900199}
200
KyongHo Chobca10b92012-04-04 09:23:02 -0700201int exynos4_clk_ip_dmc_ctrl(struct clk *clk, int enable)
202{
203 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_DMC, clk, enable);
204}
205
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900206static int exynos4_clk_hdmiphy_ctrl(struct clk *clk, int enable)
207{
208 return s5p_gatectrl(S5P_HDMI_PHY_CONTROL, clk, enable);
209}
210
211static int exynos4_clk_dac_ctrl(struct clk *clk, int enable)
212{
213 return s5p_gatectrl(S5P_DAC_PHY_CONTROL, clk, enable);
214}
215
Changhwan Younc8bef142010-07-27 17:52:39 +0900216/* Core list of CMU_CPU side */
217
Kukjin Kima8550392012-03-09 14:19:10 -0800218static struct clksrc_clk exynos4_clk_mout_apll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900219 .clk = {
220 .name = "mout_apll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900221 },
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800222 .sources = &clk_src_apll,
Kukjin Kima8550392012-03-09 14:19:10 -0800223 .reg_src = { .reg = EXYNOS4_CLKSRC_CPU, .shift = 0, .size = 1 },
Jongpill Lee3ff31022010-08-18 22:20:31 +0900224};
225
Kukjin Kima8550392012-03-09 14:19:10 -0800226static struct clksrc_clk exynos4_clk_sclk_apll = {
Jongpill Lee3ff31022010-08-18 22:20:31 +0900227 .clk = {
228 .name = "sclk_apll",
Kukjin Kima8550392012-03-09 14:19:10 -0800229 .parent = &exynos4_clk_mout_apll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900230 },
Kukjin Kima8550392012-03-09 14:19:10 -0800231 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 24, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900232};
233
Kukjin Kima8550392012-03-09 14:19:10 -0800234static struct clksrc_clk exynos4_clk_mout_epll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900235 .clk = {
236 .name = "mout_epll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900237 },
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800238 .sources = &clk_src_epll,
Kukjin Kima8550392012-03-09 14:19:10 -0800239 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 4, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900240};
241
Kukjin Kima8550392012-03-09 14:19:10 -0800242struct clksrc_clk exynos4_clk_mout_mpll = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800243 .clk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900244 .name = "mout_mpll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900245 },
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800246 .sources = &clk_src_mpll,
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900247
248 /* reg_src will be added in each SoCs' clock */
Changhwan Younc8bef142010-07-27 17:52:39 +0900249};
250
Kukjin Kima8550392012-03-09 14:19:10 -0800251static struct clk *exynos4_clkset_moutcore_list[] = {
252 [0] = &exynos4_clk_mout_apll.clk,
253 [1] = &exynos4_clk_mout_mpll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900254};
255
Kukjin Kima8550392012-03-09 14:19:10 -0800256static struct clksrc_sources exynos4_clkset_moutcore = {
257 .sources = exynos4_clkset_moutcore_list,
258 .nr_sources = ARRAY_SIZE(exynos4_clkset_moutcore_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900259};
260
Kukjin Kima8550392012-03-09 14:19:10 -0800261static struct clksrc_clk exynos4_clk_moutcore = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900262 .clk = {
263 .name = "moutcore",
Changhwan Younc8bef142010-07-27 17:52:39 +0900264 },
Kukjin Kima8550392012-03-09 14:19:10 -0800265 .sources = &exynos4_clkset_moutcore,
266 .reg_src = { .reg = EXYNOS4_CLKSRC_CPU, .shift = 16, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900267};
268
Kukjin Kima8550392012-03-09 14:19:10 -0800269static struct clksrc_clk exynos4_clk_coreclk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900270 .clk = {
271 .name = "core_clk",
Kukjin Kima8550392012-03-09 14:19:10 -0800272 .parent = &exynos4_clk_moutcore.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900273 },
Kukjin Kima8550392012-03-09 14:19:10 -0800274 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 0, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900275};
276
Kukjin Kima8550392012-03-09 14:19:10 -0800277static struct clksrc_clk exynos4_clk_armclk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900278 .clk = {
279 .name = "armclk",
Kukjin Kima8550392012-03-09 14:19:10 -0800280 .parent = &exynos4_clk_coreclk.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900281 },
282};
283
Kukjin Kima8550392012-03-09 14:19:10 -0800284static struct clksrc_clk exynos4_clk_aclk_corem0 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900285 .clk = {
286 .name = "aclk_corem0",
Kukjin Kima8550392012-03-09 14:19:10 -0800287 .parent = &exynos4_clk_coreclk.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900288 },
Kukjin Kima8550392012-03-09 14:19:10 -0800289 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 4, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900290};
291
Kukjin Kima8550392012-03-09 14:19:10 -0800292static struct clksrc_clk exynos4_clk_aclk_cores = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900293 .clk = {
294 .name = "aclk_cores",
Kukjin Kima8550392012-03-09 14:19:10 -0800295 .parent = &exynos4_clk_coreclk.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900296 },
Kukjin Kima8550392012-03-09 14:19:10 -0800297 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 4, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900298};
299
Kukjin Kima8550392012-03-09 14:19:10 -0800300static struct clksrc_clk exynos4_clk_aclk_corem1 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900301 .clk = {
302 .name = "aclk_corem1",
Kukjin Kima8550392012-03-09 14:19:10 -0800303 .parent = &exynos4_clk_coreclk.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900304 },
Kukjin Kima8550392012-03-09 14:19:10 -0800305 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 8, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900306};
307
Kukjin Kima8550392012-03-09 14:19:10 -0800308static struct clksrc_clk exynos4_clk_periphclk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900309 .clk = {
310 .name = "periphclk",
Kukjin Kima8550392012-03-09 14:19:10 -0800311 .parent = &exynos4_clk_coreclk.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900312 },
Kukjin Kima8550392012-03-09 14:19:10 -0800313 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 12, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900314};
315
Changhwan Younc8bef142010-07-27 17:52:39 +0900316/* Core list of CMU_CORE side */
317
Kukjin Kima8550392012-03-09 14:19:10 -0800318static struct clk *exynos4_clkset_corebus_list[] = {
319 [0] = &exynos4_clk_mout_mpll.clk,
320 [1] = &exynos4_clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900321};
322
Kukjin Kima8550392012-03-09 14:19:10 -0800323struct clksrc_sources exynos4_clkset_mout_corebus = {
324 .sources = exynos4_clkset_corebus_list,
325 .nr_sources = ARRAY_SIZE(exynos4_clkset_corebus_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900326};
327
Kukjin Kima8550392012-03-09 14:19:10 -0800328static struct clksrc_clk exynos4_clk_mout_corebus = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900329 .clk = {
330 .name = "mout_corebus",
Changhwan Younc8bef142010-07-27 17:52:39 +0900331 },
Kukjin Kima8550392012-03-09 14:19:10 -0800332 .sources = &exynos4_clkset_mout_corebus,
333 .reg_src = { .reg = EXYNOS4_CLKSRC_DMC, .shift = 4, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900334};
335
Kukjin Kima8550392012-03-09 14:19:10 -0800336static struct clksrc_clk exynos4_clk_sclk_dmc = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900337 .clk = {
338 .name = "sclk_dmc",
Kukjin Kima8550392012-03-09 14:19:10 -0800339 .parent = &exynos4_clk_mout_corebus.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900340 },
Kukjin Kima8550392012-03-09 14:19:10 -0800341 .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 12, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900342};
343
Kukjin Kima8550392012-03-09 14:19:10 -0800344static struct clksrc_clk exynos4_clk_aclk_cored = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900345 .clk = {
346 .name = "aclk_cored",
Kukjin Kima8550392012-03-09 14:19:10 -0800347 .parent = &exynos4_clk_sclk_dmc.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900348 },
Kukjin Kima8550392012-03-09 14:19:10 -0800349 .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 16, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900350};
351
Kukjin Kima8550392012-03-09 14:19:10 -0800352static struct clksrc_clk exynos4_clk_aclk_corep = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900353 .clk = {
354 .name = "aclk_corep",
Kukjin Kima8550392012-03-09 14:19:10 -0800355 .parent = &exynos4_clk_aclk_cored.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900356 },
Kukjin Kima8550392012-03-09 14:19:10 -0800357 .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 20, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900358};
359
Kukjin Kima8550392012-03-09 14:19:10 -0800360static struct clksrc_clk exynos4_clk_aclk_acp = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900361 .clk = {
362 .name = "aclk_acp",
Kukjin Kima8550392012-03-09 14:19:10 -0800363 .parent = &exynos4_clk_mout_corebus.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900364 },
Kukjin Kima8550392012-03-09 14:19:10 -0800365 .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 0, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900366};
367
Kukjin Kima8550392012-03-09 14:19:10 -0800368static struct clksrc_clk exynos4_clk_pclk_acp = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900369 .clk = {
370 .name = "pclk_acp",
Kukjin Kima8550392012-03-09 14:19:10 -0800371 .parent = &exynos4_clk_aclk_acp.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900372 },
Kukjin Kima8550392012-03-09 14:19:10 -0800373 .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 4, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900374};
375
376/* Core list of CMU_TOP side */
377
Kukjin Kima8550392012-03-09 14:19:10 -0800378struct clk *exynos4_clkset_aclk_top_list[] = {
379 [0] = &exynos4_clk_mout_mpll.clk,
380 [1] = &exynos4_clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900381};
382
Kukjin Kima8550392012-03-09 14:19:10 -0800383static struct clksrc_sources exynos4_clkset_aclk = {
384 .sources = exynos4_clkset_aclk_top_list,
385 .nr_sources = ARRAY_SIZE(exynos4_clkset_aclk_top_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900386};
387
Kukjin Kima8550392012-03-09 14:19:10 -0800388static struct clksrc_clk exynos4_clk_aclk_200 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900389 .clk = {
390 .name = "aclk_200",
Changhwan Younc8bef142010-07-27 17:52:39 +0900391 },
Kukjin Kima8550392012-03-09 14:19:10 -0800392 .sources = &exynos4_clkset_aclk,
393 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 12, .size = 1 },
394 .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 0, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900395};
396
Kukjin Kima8550392012-03-09 14:19:10 -0800397static struct clksrc_clk exynos4_clk_aclk_100 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900398 .clk = {
399 .name = "aclk_100",
Changhwan Younc8bef142010-07-27 17:52:39 +0900400 },
Kukjin Kima8550392012-03-09 14:19:10 -0800401 .sources = &exynos4_clkset_aclk,
402 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 16, .size = 1 },
403 .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 4, .size = 4 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900404};
405
Kukjin Kima8550392012-03-09 14:19:10 -0800406static struct clksrc_clk exynos4_clk_aclk_160 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900407 .clk = {
408 .name = "aclk_160",
Changhwan Younc8bef142010-07-27 17:52:39 +0900409 },
Kukjin Kima8550392012-03-09 14:19:10 -0800410 .sources = &exynos4_clkset_aclk,
411 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 20, .size = 1 },
412 .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 8, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900413};
414
Kukjin Kima8550392012-03-09 14:19:10 -0800415struct clksrc_clk exynos4_clk_aclk_133 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900416 .clk = {
417 .name = "aclk_133",
Changhwan Younc8bef142010-07-27 17:52:39 +0900418 },
Kukjin Kima8550392012-03-09 14:19:10 -0800419 .sources = &exynos4_clkset_aclk,
420 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 24, .size = 1 },
421 .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 12, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900422};
423
Kukjin Kima8550392012-03-09 14:19:10 -0800424static struct clk *exynos4_clkset_vpllsrc_list[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900425 [0] = &clk_fin_vpll,
Kukjin Kima8550392012-03-09 14:19:10 -0800426 [1] = &exynos4_clk_sclk_hdmi27m,
Changhwan Younc8bef142010-07-27 17:52:39 +0900427};
428
Kukjin Kima8550392012-03-09 14:19:10 -0800429static struct clksrc_sources exynos4_clkset_vpllsrc = {
430 .sources = exynos4_clkset_vpllsrc_list,
431 .nr_sources = ARRAY_SIZE(exynos4_clkset_vpllsrc_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900432};
433
Kukjin Kima8550392012-03-09 14:19:10 -0800434static struct clksrc_clk exynos4_clk_vpllsrc = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900435 .clk = {
436 .name = "vpll_src",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900437 .enable = exynos4_clksrc_mask_top_ctrl,
Jongpill Lee37e01722010-08-18 22:33:43 +0900438 .ctrlbit = (1 << 0),
Changhwan Younc8bef142010-07-27 17:52:39 +0900439 },
Kukjin Kima8550392012-03-09 14:19:10 -0800440 .sources = &exynos4_clkset_vpllsrc,
441 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP1, .shift = 0, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900442};
443
Kukjin Kima8550392012-03-09 14:19:10 -0800444static struct clk *exynos4_clkset_sclk_vpll_list[] = {
445 [0] = &exynos4_clk_vpllsrc.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900446 [1] = &clk_fout_vpll,
447};
448
Kukjin Kima8550392012-03-09 14:19:10 -0800449static struct clksrc_sources exynos4_clkset_sclk_vpll = {
450 .sources = exynos4_clkset_sclk_vpll_list,
451 .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_vpll_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900452};
453
Kukjin Kima8550392012-03-09 14:19:10 -0800454static struct clksrc_clk exynos4_clk_sclk_vpll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900455 .clk = {
456 .name = "sclk_vpll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900457 },
Kukjin Kima8550392012-03-09 14:19:10 -0800458 .sources = &exynos4_clkset_sclk_vpll,
459 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 8, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900460};
461
Kukjin Kima8550392012-03-09 14:19:10 -0800462static struct clk exynos4_init_clocks_off[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900463 {
464 .name = "timers",
Kukjin Kima8550392012-03-09 14:19:10 -0800465 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900466 .enable = exynos4_clk_ip_peril_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +0900467 .ctrlbit = (1<<24),
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900468 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900469 .name = "csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900470 .devname = "s5p-mipi-csis.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900471 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900472 .ctrlbit = (1 << 4),
473 }, {
474 .name = "csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900475 .devname = "s5p-mipi-csis.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900476 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900477 .ctrlbit = (1 << 5),
478 }, {
Arnd Bergmann853a0232012-03-15 21:22:00 +0000479 .name = "jpeg",
480 .id = 0,
481 .enable = exynos4_clk_ip_cam_ctrl,
482 .ctrlbit = (1 << 6),
483 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900484 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900485 .devname = "exynos4-fimc.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900486 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900487 .ctrlbit = (1 << 0),
488 }, {
489 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900490 .devname = "exynos4-fimc.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900491 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900492 .ctrlbit = (1 << 1),
493 }, {
494 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900495 .devname = "exynos4-fimc.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900496 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900497 .ctrlbit = (1 << 2),
498 }, {
499 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900500 .devname = "exynos4-fimc.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900501 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900502 .ctrlbit = (1 << 3),
503 }, {
Chander Kashyap1f926c42012-08-28 11:38:18 -0700504 .name = "tsi",
505 .enable = exynos4_clk_ip_fsys_ctrl,
506 .ctrlbit = (1 << 4),
507 }, {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900508 .name = "hsmmc",
Thomas Abraham8482c812012-04-14 08:04:46 -0700509 .devname = "exynos4-sdhci.0",
Kukjin Kima8550392012-03-09 14:19:10 -0800510 .parent = &exynos4_clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900511 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900512 .ctrlbit = (1 << 5),
513 }, {
514 .name = "hsmmc",
Thomas Abraham8482c812012-04-14 08:04:46 -0700515 .devname = "exynos4-sdhci.1",
Kukjin Kima8550392012-03-09 14:19:10 -0800516 .parent = &exynos4_clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900517 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900518 .ctrlbit = (1 << 6),
519 }, {
520 .name = "hsmmc",
Thomas Abraham8482c812012-04-14 08:04:46 -0700521 .devname = "exynos4-sdhci.2",
Kukjin Kima8550392012-03-09 14:19:10 -0800522 .parent = &exynos4_clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900523 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900524 .ctrlbit = (1 << 7),
525 }, {
526 .name = "hsmmc",
Thomas Abraham8482c812012-04-14 08:04:46 -0700527 .devname = "exynos4-sdhci.3",
Kukjin Kima8550392012-03-09 14:19:10 -0800528 .parent = &exynos4_clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900529 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900530 .ctrlbit = (1 << 8),
531 }, {
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900532 .name = "dwmmc",
Kukjin Kima8550392012-03-09 14:19:10 -0800533 .parent = &exynos4_clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900534 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900535 .ctrlbit = (1 << 9),
Jongpill Lee82260bf2010-08-18 22:49:24 +0900536 }, {
Chander Kashyap1f926c42012-08-28 11:38:18 -0700537 .name = "onenand",
538 .enable = exynos4_clk_ip_fsys_ctrl,
539 .ctrlbit = (1 << 15),
540 }, {
541 .name = "nfcon",
542 .enable = exynos4_clk_ip_fsys_ctrl,
543 .ctrlbit = (1 << 16),
544 }, {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900545 .name = "dac",
546 .devname = "s5p-sdo",
547 .enable = exynos4_clk_ip_tv_ctrl,
548 .ctrlbit = (1 << 2),
549 }, {
550 .name = "mixer",
551 .devname = "s5p-mixer",
552 .enable = exynos4_clk_ip_tv_ctrl,
553 .ctrlbit = (1 << 1),
554 }, {
555 .name = "vp",
556 .devname = "s5p-mixer",
557 .enable = exynos4_clk_ip_tv_ctrl,
558 .ctrlbit = (1 << 0),
559 }, {
560 .name = "hdmi",
561 .devname = "exynos4-hdmi",
562 .enable = exynos4_clk_ip_tv_ctrl,
563 .ctrlbit = (1 << 3),
564 }, {
565 .name = "hdmiphy",
566 .devname = "exynos4-hdmi",
567 .enable = exynos4_clk_hdmiphy_ctrl,
568 .ctrlbit = (1 << 0),
569 }, {
570 .name = "dacphy",
571 .devname = "s5p-sdo",
572 .enable = exynos4_clk_dac_ctrl,
573 .ctrlbit = (1 << 0),
574 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900575 .name = "adc",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900576 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900577 .ctrlbit = (1 << 15),
578 }, {
Amit Daniel Kachhap8d4155d2012-10-29 21:18:01 +0900579 .name = "tmu_apbif",
580 .enable = exynos4_clk_ip_perir_ctrl,
581 .ctrlbit = (1 << 17),
582 }, {
Naveen Krishna Chf9d7bcb2011-02-22 17:13:42 +0900583 .name = "keypad",
Naveen Krishna Chf9d7bcb2011-02-22 17:13:42 +0900584 .enable = exynos4_clk_ip_perir_ctrl,
585 .ctrlbit = (1 << 16),
586 }, {
Changhwan Youncdff6e62010-09-20 15:25:51 +0900587 .name = "rtc",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900588 .enable = exynos4_clk_ip_perir_ctrl,
Changhwan Youncdff6e62010-09-20 15:25:51 +0900589 .ctrlbit = (1 << 15),
590 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900591 .name = "watchdog",
Kukjin Kima8550392012-03-09 14:19:10 -0800592 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900593 .enable = exynos4_clk_ip_perir_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900594 .ctrlbit = (1 << 14),
595 }, {
596 .name = "usbhost",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900597 .enable = exynos4_clk_ip_fsys_ctrl ,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900598 .ctrlbit = (1 << 12),
599 }, {
600 .name = "otg",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900601 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900602 .ctrlbit = (1 << 13),
603 }, {
604 .name = "spi",
Thomas Abrahama5238e32012-07-13 07:15:14 +0900605 .devname = "exynos4210-spi.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900606 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900607 .ctrlbit = (1 << 16),
608 }, {
609 .name = "spi",
Thomas Abrahama5238e32012-07-13 07:15:14 +0900610 .devname = "exynos4210-spi.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900611 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900612 .ctrlbit = (1 << 17),
613 }, {
614 .name = "spi",
Thomas Abrahama5238e32012-07-13 07:15:14 +0900615 .devname = "exynos4210-spi.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900616 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900617 .ctrlbit = (1 << 18),
618 }, {
Jassi Brar2d270432010-12-21 09:57:03 +0900619 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900620 .devname = "samsung-i2s.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900621 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900622 .ctrlbit = (1 << 19),
623 }, {
624 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900625 .devname = "samsung-i2s.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900626 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900627 .ctrlbit = (1 << 20),
628 }, {
629 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900630 .devname = "samsung-i2s.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900631 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900632 .ctrlbit = (1 << 21),
633 }, {
Chander Kashyap377acfb2012-09-21 11:06:00 +0900634 .name = "pcm",
635 .devname = "samsung-pcm.1",
636 .enable = exynos4_clk_ip_peril_ctrl,
637 .ctrlbit = (1 << 22),
638 }, {
639 .name = "pcm",
640 .devname = "samsung-pcm.2",
641 .enable = exynos4_clk_ip_peril_ctrl,
642 .ctrlbit = (1 << 23),
643 }, {
644 .name = "slimbus",
645 .enable = exynos4_clk_ip_peril_ctrl,
646 .ctrlbit = (1 << 25),
647 }, {
648 .name = "spdif",
649 .devname = "samsung-spdif",
650 .enable = exynos4_clk_ip_peril_ctrl,
651 .ctrlbit = (1 << 26),
652 }, {
Jassi Braraa227552010-12-21 09:54:57 +0900653 .name = "ac97",
Jonghwan Choiaf8a9f62011-08-12 18:15:42 +0900654 .devname = "samsung-ac97",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900655 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Braraa227552010-12-21 09:54:57 +0900656 .ctrlbit = (1 << 27),
657 }, {
Kamil Debski0f75a962011-07-21 16:42:30 +0900658 .name = "mfc",
659 .devname = "s5p-mfc",
660 .enable = exynos4_clk_ip_mfc_ctrl,
661 .ctrlbit = (1 << 0),
662 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900663 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900664 .devname = "s3c2440-i2c.0",
Kukjin Kima8550392012-03-09 14:19:10 -0800665 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900666 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900667 .ctrlbit = (1 << 6),
668 }, {
669 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900670 .devname = "s3c2440-i2c.1",
Kukjin Kima8550392012-03-09 14:19:10 -0800671 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900672 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900673 .ctrlbit = (1 << 7),
674 }, {
675 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900676 .devname = "s3c2440-i2c.2",
Kukjin Kima8550392012-03-09 14:19:10 -0800677 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900678 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900679 .ctrlbit = (1 << 8),
680 }, {
681 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900682 .devname = "s3c2440-i2c.3",
Kukjin Kima8550392012-03-09 14:19:10 -0800683 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900684 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900685 .ctrlbit = (1 << 9),
686 }, {
687 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900688 .devname = "s3c2440-i2c.4",
Kukjin Kima8550392012-03-09 14:19:10 -0800689 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900690 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900691 .ctrlbit = (1 << 10),
692 }, {
693 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900694 .devname = "s3c2440-i2c.5",
Kukjin Kima8550392012-03-09 14:19:10 -0800695 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900696 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900697 .ctrlbit = (1 << 11),
698 }, {
699 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900700 .devname = "s3c2440-i2c.6",
Kukjin Kima8550392012-03-09 14:19:10 -0800701 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900702 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900703 .ctrlbit = (1 << 12),
704 }, {
705 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900706 .devname = "s3c2440-i2c.7",
Kukjin Kima8550392012-03-09 14:19:10 -0800707 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900708 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900709 .ctrlbit = (1 << 13),
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900710 }, {
Tomasz Stanislawskic40e7e02011-09-16 18:44:36 +0900711 .name = "i2c",
712 .devname = "s3c2440-hdmiphy-i2c",
Kukjin Kima8550392012-03-09 14:19:10 -0800713 .parent = &exynos4_clk_aclk_100.clk,
Tomasz Stanislawskic40e7e02011-09-16 18:44:36 +0900714 .enable = exynos4_clk_ip_peril_ctrl,
715 .ctrlbit = (1 << 14),
716 }, {
KyongHo Chobca10b92012-04-04 09:23:02 -0700717 .name = SYSMMU_CLOCK_NAME,
718 .devname = SYSMMU_CLOCK_DEVNAME(mfc_l, 0),
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900719 .enable = exynos4_clk_ip_mfc_ctrl,
720 .ctrlbit = (1 << 1),
721 }, {
KyongHo Chobca10b92012-04-04 09:23:02 -0700722 .name = SYSMMU_CLOCK_NAME,
723 .devname = SYSMMU_CLOCK_DEVNAME(mfc_r, 1),
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900724 .enable = exynos4_clk_ip_mfc_ctrl,
725 .ctrlbit = (1 << 2),
KyongHo Chobca10b92012-04-04 09:23:02 -0700726 }, {
727 .name = SYSMMU_CLOCK_NAME,
728 .devname = SYSMMU_CLOCK_DEVNAME(tv, 2),
729 .enable = exynos4_clk_ip_tv_ctrl,
730 .ctrlbit = (1 << 4),
731 }, {
732 .name = SYSMMU_CLOCK_NAME,
733 .devname = SYSMMU_CLOCK_DEVNAME(jpeg, 3),
734 .enable = exynos4_clk_ip_cam_ctrl,
735 .ctrlbit = (1 << 11),
736 }, {
737 .name = SYSMMU_CLOCK_NAME,
738 .devname = SYSMMU_CLOCK_DEVNAME(rot, 4),
739 .enable = exynos4_clk_ip_image_ctrl,
740 .ctrlbit = (1 << 4),
741 }, {
742 .name = SYSMMU_CLOCK_NAME,
743 .devname = SYSMMU_CLOCK_DEVNAME(fimc0, 5),
744 .enable = exynos4_clk_ip_cam_ctrl,
745 .ctrlbit = (1 << 7),
746 }, {
747 .name = SYSMMU_CLOCK_NAME,
748 .devname = SYSMMU_CLOCK_DEVNAME(fimc1, 6),
749 .enable = exynos4_clk_ip_cam_ctrl,
750 .ctrlbit = (1 << 8),
751 }, {
752 .name = SYSMMU_CLOCK_NAME,
753 .devname = SYSMMU_CLOCK_DEVNAME(fimc2, 7),
754 .enable = exynos4_clk_ip_cam_ctrl,
755 .ctrlbit = (1 << 9),
756 }, {
757 .name = SYSMMU_CLOCK_NAME,
758 .devname = SYSMMU_CLOCK_DEVNAME(fimc3, 8),
759 .enable = exynos4_clk_ip_cam_ctrl,
760 .ctrlbit = (1 << 10),
761 }, {
762 .name = SYSMMU_CLOCK_NAME,
763 .devname = SYSMMU_CLOCK_DEVNAME(fimd0, 10),
764 .enable = exynos4_clk_ip_lcd0_ctrl,
765 .ctrlbit = (1 << 4),
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900766 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900767};
768
Kukjin Kima8550392012-03-09 14:19:10 -0800769static struct clk exynos4_init_clocks_on[] = {
Jongpill Lee5a847b42010-08-27 16:50:47 +0900770 {
771 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900772 .devname = "s5pv210-uart.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900773 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900774 .ctrlbit = (1 << 0),
775 }, {
776 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900777 .devname = "s5pv210-uart.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900778 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900779 .ctrlbit = (1 << 1),
780 }, {
781 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900782 .devname = "s5pv210-uart.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900783 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900784 .ctrlbit = (1 << 2),
785 }, {
786 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900787 .devname = "s5pv210-uart.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900788 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900789 .ctrlbit = (1 << 3),
790 }, {
791 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900792 .devname = "s5pv210-uart.4",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900793 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900794 .ctrlbit = (1 << 4),
795 }, {
796 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900797 .devname = "s5pv210-uart.5",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900798 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900799 .ctrlbit = (1 << 5),
800 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900801};
802
Kukjin Kima8550392012-03-09 14:19:10 -0800803static struct clk exynos4_clk_pdma0 = {
Thomas Abraham66fdb292011-10-24 14:01:03 +0200804 .name = "dma",
805 .devname = "dma-pl330.0",
806 .enable = exynos4_clk_ip_fsys_ctrl,
807 .ctrlbit = (1 << 0),
808};
809
Kukjin Kima8550392012-03-09 14:19:10 -0800810static struct clk exynos4_clk_pdma1 = {
Thomas Abraham66fdb292011-10-24 14:01:03 +0200811 .name = "dma",
812 .devname = "dma-pl330.1",
813 .enable = exynos4_clk_ip_fsys_ctrl,
814 .ctrlbit = (1 << 1),
815};
816
Boojin Kim9ed76e02012-02-15 13:15:12 +0900817static struct clk exynos4_clk_mdma1 = {
818 .name = "dma",
819 .devname = "dma-pl330.2",
820 .enable = exynos4_clk_ip_image_ctrl,
821 .ctrlbit = ((1 << 8) | (1 << 5) | (1 << 2)),
822};
823
Tushar Behera79025462012-03-12 21:17:02 -0700824static struct clk exynos4_clk_fimd0 = {
825 .name = "fimd",
826 .devname = "exynos4-fb.0",
827 .enable = exynos4_clk_ip_lcd0_ctrl,
828 .ctrlbit = (1 << 0),
829};
830
Kukjin Kima8550392012-03-09 14:19:10 -0800831struct clk *exynos4_clkset_group_list[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900832 [0] = &clk_ext_xtal_mux,
833 [1] = &clk_xusbxti,
Kukjin Kima8550392012-03-09 14:19:10 -0800834 [2] = &exynos4_clk_sclk_hdmi27m,
835 [3] = &exynos4_clk_sclk_usbphy0,
836 [4] = &exynos4_clk_sclk_usbphy1,
837 [5] = &exynos4_clk_sclk_hdmiphy,
838 [6] = &exynos4_clk_mout_mpll.clk,
839 [7] = &exynos4_clk_mout_epll.clk,
840 [8] = &exynos4_clk_sclk_vpll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900841};
842
Kukjin Kima8550392012-03-09 14:19:10 -0800843struct clksrc_sources exynos4_clkset_group = {
844 .sources = exynos4_clkset_group_list,
845 .nr_sources = ARRAY_SIZE(exynos4_clkset_group_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900846};
847
Kukjin Kima8550392012-03-09 14:19:10 -0800848static struct clk *exynos4_clkset_mout_g2d0_list[] = {
849 [0] = &exynos4_clk_mout_mpll.clk,
850 [1] = &exynos4_clk_sclk_apll.clk,
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900851};
852
Sachin Kamat8bf56462012-07-17 07:52:03 +0900853struct clksrc_sources exynos4_clkset_mout_g2d0 = {
Kukjin Kima8550392012-03-09 14:19:10 -0800854 .sources = exynos4_clkset_mout_g2d0_list,
855 .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_g2d0_list),
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900856};
857
Kukjin Kima8550392012-03-09 14:19:10 -0800858static struct clk *exynos4_clkset_mout_g2d1_list[] = {
859 [0] = &exynos4_clk_mout_epll.clk,
860 [1] = &exynos4_clk_sclk_vpll.clk,
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900861};
862
Sachin Kamat8bf56462012-07-17 07:52:03 +0900863struct clksrc_sources exynos4_clkset_mout_g2d1 = {
Kukjin Kima8550392012-03-09 14:19:10 -0800864 .sources = exynos4_clkset_mout_g2d1_list,
865 .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_g2d1_list),
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900866};
867
Kukjin Kima8550392012-03-09 14:19:10 -0800868static struct clk *exynos4_clkset_mout_mfc0_list[] = {
869 [0] = &exynos4_clk_mout_mpll.clk,
870 [1] = &exynos4_clk_sclk_apll.clk,
Kamil Debski0f75a962011-07-21 16:42:30 +0900871};
872
Kukjin Kima8550392012-03-09 14:19:10 -0800873static struct clksrc_sources exynos4_clkset_mout_mfc0 = {
874 .sources = exynos4_clkset_mout_mfc0_list,
875 .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc0_list),
Kamil Debski0f75a962011-07-21 16:42:30 +0900876};
877
Kukjin Kima8550392012-03-09 14:19:10 -0800878static struct clksrc_clk exynos4_clk_mout_mfc0 = {
Kamil Debski0f75a962011-07-21 16:42:30 +0900879 .clk = {
880 .name = "mout_mfc0",
881 },
Kukjin Kima8550392012-03-09 14:19:10 -0800882 .sources = &exynos4_clkset_mout_mfc0,
883 .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 0, .size = 1 },
Kamil Debski0f75a962011-07-21 16:42:30 +0900884};
885
Kukjin Kima8550392012-03-09 14:19:10 -0800886static struct clk *exynos4_clkset_mout_mfc1_list[] = {
887 [0] = &exynos4_clk_mout_epll.clk,
888 [1] = &exynos4_clk_sclk_vpll.clk,
Kamil Debski0f75a962011-07-21 16:42:30 +0900889};
890
Kukjin Kima8550392012-03-09 14:19:10 -0800891static struct clksrc_sources exynos4_clkset_mout_mfc1 = {
892 .sources = exynos4_clkset_mout_mfc1_list,
893 .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc1_list),
Kamil Debski0f75a962011-07-21 16:42:30 +0900894};
895
Kukjin Kima8550392012-03-09 14:19:10 -0800896static struct clksrc_clk exynos4_clk_mout_mfc1 = {
Kamil Debski0f75a962011-07-21 16:42:30 +0900897 .clk = {
898 .name = "mout_mfc1",
899 },
Kukjin Kima8550392012-03-09 14:19:10 -0800900 .sources = &exynos4_clkset_mout_mfc1,
901 .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 4, .size = 1 },
Kamil Debski0f75a962011-07-21 16:42:30 +0900902};
903
Kukjin Kima8550392012-03-09 14:19:10 -0800904static struct clk *exynos4_clkset_mout_mfc_list[] = {
905 [0] = &exynos4_clk_mout_mfc0.clk,
906 [1] = &exynos4_clk_mout_mfc1.clk,
Kamil Debski0f75a962011-07-21 16:42:30 +0900907};
908
Kukjin Kima8550392012-03-09 14:19:10 -0800909static struct clksrc_sources exynos4_clkset_mout_mfc = {
910 .sources = exynos4_clkset_mout_mfc_list,
911 .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc_list),
Kamil Debski0f75a962011-07-21 16:42:30 +0900912};
913
Kukjin Kima8550392012-03-09 14:19:10 -0800914static struct clk *exynos4_clkset_sclk_dac_list[] = {
915 [0] = &exynos4_clk_sclk_vpll.clk,
916 [1] = &exynos4_clk_sclk_hdmiphy,
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900917};
918
Kukjin Kima8550392012-03-09 14:19:10 -0800919static struct clksrc_sources exynos4_clkset_sclk_dac = {
920 .sources = exynos4_clkset_sclk_dac_list,
921 .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_dac_list),
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900922};
923
Kukjin Kima8550392012-03-09 14:19:10 -0800924static struct clksrc_clk exynos4_clk_sclk_dac = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900925 .clk = {
926 .name = "sclk_dac",
927 .enable = exynos4_clksrc_mask_tv_ctrl,
928 .ctrlbit = (1 << 8),
929 },
Kukjin Kima8550392012-03-09 14:19:10 -0800930 .sources = &exynos4_clkset_sclk_dac,
931 .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 8, .size = 1 },
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900932};
933
Kukjin Kima8550392012-03-09 14:19:10 -0800934static struct clksrc_clk exynos4_clk_sclk_pixel = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900935 .clk = {
936 .name = "sclk_pixel",
Kukjin Kima8550392012-03-09 14:19:10 -0800937 .parent = &exynos4_clk_sclk_vpll.clk,
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900938 },
Kukjin Kima8550392012-03-09 14:19:10 -0800939 .reg_div = { .reg = EXYNOS4_CLKDIV_TV, .shift = 0, .size = 4 },
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900940};
941
Kukjin Kima8550392012-03-09 14:19:10 -0800942static struct clk *exynos4_clkset_sclk_hdmi_list[] = {
943 [0] = &exynos4_clk_sclk_pixel.clk,
944 [1] = &exynos4_clk_sclk_hdmiphy,
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900945};
946
Kukjin Kima8550392012-03-09 14:19:10 -0800947static struct clksrc_sources exynos4_clkset_sclk_hdmi = {
948 .sources = exynos4_clkset_sclk_hdmi_list,
949 .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_hdmi_list),
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900950};
951
Kukjin Kima8550392012-03-09 14:19:10 -0800952static struct clksrc_clk exynos4_clk_sclk_hdmi = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900953 .clk = {
954 .name = "sclk_hdmi",
955 .enable = exynos4_clksrc_mask_tv_ctrl,
956 .ctrlbit = (1 << 0),
957 },
Kukjin Kima8550392012-03-09 14:19:10 -0800958 .sources = &exynos4_clkset_sclk_hdmi,
959 .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 0, .size = 1 },
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900960};
961
Kukjin Kima8550392012-03-09 14:19:10 -0800962static struct clk *exynos4_clkset_sclk_mixer_list[] = {
963 [0] = &exynos4_clk_sclk_dac.clk,
964 [1] = &exynos4_clk_sclk_hdmi.clk,
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900965};
966
Kukjin Kima8550392012-03-09 14:19:10 -0800967static struct clksrc_sources exynos4_clkset_sclk_mixer = {
968 .sources = exynos4_clkset_sclk_mixer_list,
969 .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_mixer_list),
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900970};
971
Kukjin Kima8550392012-03-09 14:19:10 -0800972static struct clksrc_clk exynos4_clk_sclk_mixer = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800973 .clk = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900974 .name = "sclk_mixer",
975 .enable = exynos4_clksrc_mask_tv_ctrl,
976 .ctrlbit = (1 << 4),
977 },
Kukjin Kima8550392012-03-09 14:19:10 -0800978 .sources = &exynos4_clkset_sclk_mixer,
979 .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 4, .size = 1 },
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900980};
981
Kukjin Kima8550392012-03-09 14:19:10 -0800982static struct clksrc_clk *exynos4_sclk_tv[] = {
983 &exynos4_clk_sclk_dac,
984 &exynos4_clk_sclk_pixel,
985 &exynos4_clk_sclk_hdmi,
986 &exynos4_clk_sclk_mixer,
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900987};
988
Kukjin Kima8550392012-03-09 14:19:10 -0800989static struct clksrc_clk exynos4_clk_dout_mmc0 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800990 .clk = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900991 .name = "dout_mmc0",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900992 },
Kukjin Kima8550392012-03-09 14:19:10 -0800993 .sources = &exynos4_clkset_group,
994 .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 0, .size = 4 },
995 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900996};
997
Kukjin Kima8550392012-03-09 14:19:10 -0800998static struct clksrc_clk exynos4_clk_dout_mmc1 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800999 .clk = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001000 .name = "dout_mmc1",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001001 },
Kukjin Kima8550392012-03-09 14:19:10 -08001002 .sources = &exynos4_clkset_group,
1003 .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 4, .size = 4 },
1004 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 16, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001005};
1006
Kukjin Kima8550392012-03-09 14:19:10 -08001007static struct clksrc_clk exynos4_clk_dout_mmc2 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001008 .clk = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001009 .name = "dout_mmc2",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001010 },
Kukjin Kima8550392012-03-09 14:19:10 -08001011 .sources = &exynos4_clkset_group,
1012 .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 8, .size = 4 },
1013 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001014};
1015
Kukjin Kima8550392012-03-09 14:19:10 -08001016static struct clksrc_clk exynos4_clk_dout_mmc3 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001017 .clk = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001018 .name = "dout_mmc3",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001019 },
Kukjin Kima8550392012-03-09 14:19:10 -08001020 .sources = &exynos4_clkset_group,
1021 .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 12, .size = 4 },
1022 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 16, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001023};
1024
Kukjin Kima8550392012-03-09 14:19:10 -08001025static struct clksrc_clk exynos4_clk_dout_mmc4 = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001026 .clk = {
1027 .name = "dout_mmc4",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001028 },
Kukjin Kima8550392012-03-09 14:19:10 -08001029 .sources = &exynos4_clkset_group,
1030 .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 16, .size = 4 },
1031 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS3, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001032};
1033
Kukjin Kima8550392012-03-09 14:19:10 -08001034static struct clksrc_clk exynos4_clksrcs[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +09001035 {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001036 .clk = {
Changhwan Younc8bef142010-07-27 17:52:39 +09001037 .name = "sclk_pwm",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001038 .enable = exynos4_clksrc_mask_peril0_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +09001039 .ctrlbit = (1 << 24),
1040 },
Kukjin Kima8550392012-03-09 14:19:10 -08001041 .sources = &exynos4_clkset_group,
1042 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 24, .size = 4 },
1043 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL3, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001044 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001045 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001046 .name = "sclk_csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001047 .devname = "s5p-mipi-csis.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001048 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001049 .ctrlbit = (1 << 24),
1050 },
Kukjin Kima8550392012-03-09 14:19:10 -08001051 .sources = &exynos4_clkset_group,
1052 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 24, .size = 4 },
1053 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 24, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001054 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001055 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001056 .name = "sclk_csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001057 .devname = "s5p-mipi-csis.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001058 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001059 .ctrlbit = (1 << 28),
1060 },
Kukjin Kima8550392012-03-09 14:19:10 -08001061 .sources = &exynos4_clkset_group,
1062 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 28, .size = 4 },
1063 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 28, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001064 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001065 .clk = {
Sylwester Nawrocki00aaad22011-09-27 07:00:59 +09001066 .name = "sclk_cam0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001067 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001068 .ctrlbit = (1 << 16),
1069 },
Kukjin Kima8550392012-03-09 14:19:10 -08001070 .sources = &exynos4_clkset_group,
1071 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 16, .size = 4 },
1072 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 16, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001073 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001074 .clk = {
Sylwester Nawrocki00aaad22011-09-27 07:00:59 +09001075 .name = "sclk_cam1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001076 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001077 .ctrlbit = (1 << 20),
1078 },
Kukjin Kima8550392012-03-09 14:19:10 -08001079 .sources = &exynos4_clkset_group,
1080 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 20, .size = 4 },
1081 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 20, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001082 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001083 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001084 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001085 .devname = "exynos4-fimc.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001086 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001087 .ctrlbit = (1 << 0),
1088 },
Kukjin Kima8550392012-03-09 14:19:10 -08001089 .sources = &exynos4_clkset_group,
1090 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 0, .size = 4 },
1091 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 0, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001092 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001093 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001094 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001095 .devname = "exynos4-fimc.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001096 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001097 .ctrlbit = (1 << 4),
1098 },
Kukjin Kima8550392012-03-09 14:19:10 -08001099 .sources = &exynos4_clkset_group,
1100 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 4, .size = 4 },
1101 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 4, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001102 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001103 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001104 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001105 .devname = "exynos4-fimc.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001106 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001107 .ctrlbit = (1 << 8),
1108 },
Kukjin Kima8550392012-03-09 14:19:10 -08001109 .sources = &exynos4_clkset_group,
1110 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 8, .size = 4 },
1111 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 8, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001112 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001113 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001114 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001115 .devname = "exynos4-fimc.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001116 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001117 .ctrlbit = (1 << 12),
1118 },
Kukjin Kima8550392012-03-09 14:19:10 -08001119 .sources = &exynos4_clkset_group,
1120 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 12, .size = 4 },
1121 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 12, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001122 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001123 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001124 .name = "sclk_fimd",
Jingoo Han268a7ef2011-07-21 15:42:38 +09001125 .devname = "exynos4-fb.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001126 .enable = exynos4_clksrc_mask_lcd0_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001127 .ctrlbit = (1 << 0),
1128 },
Kukjin Kima8550392012-03-09 14:19:10 -08001129 .sources = &exynos4_clkset_group,
1130 .reg_src = { .reg = EXYNOS4_CLKSRC_LCD0, .shift = 0, .size = 4 },
1131 .reg_div = { .reg = EXYNOS4_CLKDIV_LCD0, .shift = 0, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001132 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001133 .clk = {
Kamil Debski0f75a962011-07-21 16:42:30 +09001134 .name = "sclk_mfc",
1135 .devname = "s5p-mfc",
1136 },
Kukjin Kima8550392012-03-09 14:19:10 -08001137 .sources = &exynos4_clkset_mout_mfc,
1138 .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 8, .size = 1 },
1139 .reg_div = { .reg = EXYNOS4_CLKDIV_MFC, .shift = 0, .size = 4 },
Kamil Debski0f75a962011-07-21 16:42:30 +09001140 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001141 .clk = {
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001142 .name = "sclk_dwmmc",
Kukjin Kima8550392012-03-09 14:19:10 -08001143 .parent = &exynos4_clk_dout_mmc4.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001144 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001145 .ctrlbit = (1 << 16),
1146 },
Kukjin Kima8550392012-03-09 14:19:10 -08001147 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS3, .shift = 8, .size = 8 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001148 }
Changhwan Younc8bef142010-07-27 17:52:39 +09001149};
1150
Kukjin Kima8550392012-03-09 14:19:10 -08001151static struct clksrc_clk exynos4_clk_sclk_uart0 = {
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001152 .clk = {
1153 .name = "uclk1",
1154 .devname = "exynos4210-uart.0",
1155 .enable = exynos4_clksrc_mask_peril0_ctrl,
1156 .ctrlbit = (1 << 0),
1157 },
Kukjin Kima8550392012-03-09 14:19:10 -08001158 .sources = &exynos4_clkset_group,
1159 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 0, .size = 4 },
1160 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 0, .size = 4 },
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001161};
1162
Kukjin Kima8550392012-03-09 14:19:10 -08001163static struct clksrc_clk exynos4_clk_sclk_uart1 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001164 .clk = {
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001165 .name = "uclk1",
1166 .devname = "exynos4210-uart.1",
1167 .enable = exynos4_clksrc_mask_peril0_ctrl,
1168 .ctrlbit = (1 << 4),
1169 },
Kukjin Kima8550392012-03-09 14:19:10 -08001170 .sources = &exynos4_clkset_group,
1171 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 4, .size = 4 },
1172 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 4, .size = 4 },
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001173};
1174
Kukjin Kima8550392012-03-09 14:19:10 -08001175static struct clksrc_clk exynos4_clk_sclk_uart2 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001176 .clk = {
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001177 .name = "uclk1",
1178 .devname = "exynos4210-uart.2",
1179 .enable = exynos4_clksrc_mask_peril0_ctrl,
1180 .ctrlbit = (1 << 8),
1181 },
Kukjin Kima8550392012-03-09 14:19:10 -08001182 .sources = &exynos4_clkset_group,
1183 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 8, .size = 4 },
1184 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 8, .size = 4 },
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001185};
1186
Kukjin Kima8550392012-03-09 14:19:10 -08001187static struct clksrc_clk exynos4_clk_sclk_uart3 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001188 .clk = {
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001189 .name = "uclk1",
1190 .devname = "exynos4210-uart.3",
1191 .enable = exynos4_clksrc_mask_peril0_ctrl,
1192 .ctrlbit = (1 << 12),
1193 },
Kukjin Kima8550392012-03-09 14:19:10 -08001194 .sources = &exynos4_clkset_group,
1195 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 12, .size = 4 },
1196 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 12, .size = 4 },
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001197};
1198
Kukjin Kima8550392012-03-09 14:19:10 -08001199static struct clksrc_clk exynos4_clk_sclk_mmc0 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001200 .clk = {
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001201 .name = "sclk_mmc",
Thomas Abraham8482c812012-04-14 08:04:46 -07001202 .devname = "exynos4-sdhci.0",
Kukjin Kima8550392012-03-09 14:19:10 -08001203 .parent = &exynos4_clk_dout_mmc0.clk,
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001204 .enable = exynos4_clksrc_mask_fsys_ctrl,
1205 .ctrlbit = (1 << 0),
1206 },
Kukjin Kima8550392012-03-09 14:19:10 -08001207 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 8, .size = 8 },
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001208};
1209
Kukjin Kima8550392012-03-09 14:19:10 -08001210static struct clksrc_clk exynos4_clk_sclk_mmc1 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001211 .clk = {
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001212 .name = "sclk_mmc",
Thomas Abraham8482c812012-04-14 08:04:46 -07001213 .devname = "exynos4-sdhci.1",
Kukjin Kima8550392012-03-09 14:19:10 -08001214 .parent = &exynos4_clk_dout_mmc1.clk,
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001215 .enable = exynos4_clksrc_mask_fsys_ctrl,
1216 .ctrlbit = (1 << 4),
1217 },
Kukjin Kima8550392012-03-09 14:19:10 -08001218 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 24, .size = 8 },
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001219};
1220
Kukjin Kima8550392012-03-09 14:19:10 -08001221static struct clksrc_clk exynos4_clk_sclk_mmc2 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001222 .clk = {
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001223 .name = "sclk_mmc",
Thomas Abraham8482c812012-04-14 08:04:46 -07001224 .devname = "exynos4-sdhci.2",
Kukjin Kima8550392012-03-09 14:19:10 -08001225 .parent = &exynos4_clk_dout_mmc2.clk,
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001226 .enable = exynos4_clksrc_mask_fsys_ctrl,
1227 .ctrlbit = (1 << 8),
1228 },
Kukjin Kima8550392012-03-09 14:19:10 -08001229 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 8, .size = 8 },
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001230};
1231
Kukjin Kima8550392012-03-09 14:19:10 -08001232static struct clksrc_clk exynos4_clk_sclk_mmc3 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001233 .clk = {
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001234 .name = "sclk_mmc",
Thomas Abraham8482c812012-04-14 08:04:46 -07001235 .devname = "exynos4-sdhci.3",
Kukjin Kima8550392012-03-09 14:19:10 -08001236 .parent = &exynos4_clk_dout_mmc3.clk,
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001237 .enable = exynos4_clksrc_mask_fsys_ctrl,
1238 .ctrlbit = (1 << 12),
1239 },
Kukjin Kima8550392012-03-09 14:19:10 -08001240 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 24, .size = 8 },
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001241};
1242
Thomas Abraham46fda152012-07-14 10:53:08 +09001243static struct clksrc_clk exynos4_clk_mdout_spi0 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001244 .clk = {
Thomas Abraham46fda152012-07-14 10:53:08 +09001245 .name = "mdout_spi",
Thomas Abrahama5238e32012-07-13 07:15:14 +09001246 .devname = "exynos4210-spi.0",
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001247 },
Kukjin Kima8550392012-03-09 14:19:10 -08001248 .sources = &exynos4_clkset_group,
1249 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 16, .size = 4 },
1250 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 0, .size = 4 },
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001251};
1252
Thomas Abraham46fda152012-07-14 10:53:08 +09001253static struct clksrc_clk exynos4_clk_mdout_spi1 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001254 .clk = {
Thomas Abraham46fda152012-07-14 10:53:08 +09001255 .name = "mdout_spi",
Thomas Abrahama5238e32012-07-13 07:15:14 +09001256 .devname = "exynos4210-spi.1",
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001257 },
Kukjin Kima8550392012-03-09 14:19:10 -08001258 .sources = &exynos4_clkset_group,
1259 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 20, .size = 4 },
1260 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 16, .size = 4 },
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001261};
1262
Thomas Abraham46fda152012-07-14 10:53:08 +09001263static struct clksrc_clk exynos4_clk_mdout_spi2 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001264 .clk = {
Thomas Abraham46fda152012-07-14 10:53:08 +09001265 .name = "mdout_spi",
Thomas Abrahama5238e32012-07-13 07:15:14 +09001266 .devname = "exynos4210-spi.2",
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001267 },
Kukjin Kima8550392012-03-09 14:19:10 -08001268 .sources = &exynos4_clkset_group,
1269 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 24, .size = 4 },
1270 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL2, .shift = 0, .size = 4 },
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001271};
1272
Thomas Abraham46fda152012-07-14 10:53:08 +09001273static struct clksrc_clk exynos4_clk_sclk_spi0 = {
1274 .clk = {
1275 .name = "sclk_spi",
1276 .devname = "exynos4210-spi.0",
1277 .parent = &exynos4_clk_mdout_spi0.clk,
1278 .enable = exynos4_clksrc_mask_peril1_ctrl,
1279 .ctrlbit = (1 << 16),
1280 },
1281 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 8, .size = 8 },
1282};
1283
1284static struct clksrc_clk exynos4_clk_sclk_spi1 = {
1285 .clk = {
1286 .name = "sclk_spi",
1287 .devname = "exynos4210-spi.1",
1288 .parent = &exynos4_clk_mdout_spi1.clk,
1289 .enable = exynos4_clksrc_mask_peril1_ctrl,
1290 .ctrlbit = (1 << 20),
1291 },
1292 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 24, .size = 8 },
1293};
1294
1295static struct clksrc_clk exynos4_clk_sclk_spi2 = {
1296 .clk = {
1297 .name = "sclk_spi",
1298 .devname = "exynos4210-spi.2",
1299 .parent = &exynos4_clk_mdout_spi2.clk,
1300 .enable = exynos4_clksrc_mask_peril1_ctrl,
1301 .ctrlbit = (1 << 24),
1302 },
1303 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL2, .shift = 8, .size = 8 },
1304};
1305
Changhwan Younc8bef142010-07-27 17:52:39 +09001306/* Clock initialization code */
Kukjin Kima8550392012-03-09 14:19:10 -08001307static struct clksrc_clk *exynos4_sysclks[] = {
1308 &exynos4_clk_mout_apll,
1309 &exynos4_clk_sclk_apll,
1310 &exynos4_clk_mout_epll,
1311 &exynos4_clk_mout_mpll,
1312 &exynos4_clk_moutcore,
1313 &exynos4_clk_coreclk,
1314 &exynos4_clk_armclk,
1315 &exynos4_clk_aclk_corem0,
1316 &exynos4_clk_aclk_cores,
1317 &exynos4_clk_aclk_corem1,
1318 &exynos4_clk_periphclk,
1319 &exynos4_clk_mout_corebus,
1320 &exynos4_clk_sclk_dmc,
1321 &exynos4_clk_aclk_cored,
1322 &exynos4_clk_aclk_corep,
1323 &exynos4_clk_aclk_acp,
1324 &exynos4_clk_pclk_acp,
1325 &exynos4_clk_vpllsrc,
1326 &exynos4_clk_sclk_vpll,
1327 &exynos4_clk_aclk_200,
1328 &exynos4_clk_aclk_100,
1329 &exynos4_clk_aclk_160,
1330 &exynos4_clk_aclk_133,
1331 &exynos4_clk_dout_mmc0,
1332 &exynos4_clk_dout_mmc1,
1333 &exynos4_clk_dout_mmc2,
1334 &exynos4_clk_dout_mmc3,
1335 &exynos4_clk_dout_mmc4,
1336 &exynos4_clk_mout_mfc0,
1337 &exynos4_clk_mout_mfc1,
Changhwan Younc8bef142010-07-27 17:52:39 +09001338};
1339
Kukjin Kima8550392012-03-09 14:19:10 -08001340static struct clk *exynos4_clk_cdev[] = {
1341 &exynos4_clk_pdma0,
1342 &exynos4_clk_pdma1,
Boojin Kim9ed76e02012-02-15 13:15:12 +09001343 &exynos4_clk_mdma1,
Tushar Behera79025462012-03-12 21:17:02 -07001344 &exynos4_clk_fimd0,
Thomas Abraham66fdb292011-10-24 14:01:03 +02001345};
1346
Kukjin Kima8550392012-03-09 14:19:10 -08001347static struct clksrc_clk *exynos4_clksrc_cdev[] = {
1348 &exynos4_clk_sclk_uart0,
1349 &exynos4_clk_sclk_uart1,
1350 &exynos4_clk_sclk_uart2,
1351 &exynos4_clk_sclk_uart3,
1352 &exynos4_clk_sclk_mmc0,
1353 &exynos4_clk_sclk_mmc1,
1354 &exynos4_clk_sclk_mmc2,
1355 &exynos4_clk_sclk_mmc3,
1356 &exynos4_clk_sclk_spi0,
1357 &exynos4_clk_sclk_spi1,
1358 &exynos4_clk_sclk_spi2,
Thomas Abraham46fda152012-07-14 10:53:08 +09001359 &exynos4_clk_mdout_spi0,
1360 &exynos4_clk_mdout_spi1,
1361 &exynos4_clk_mdout_spi2,
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001362};
1363
1364static struct clk_lookup exynos4_clk_lookup[] = {
Kukjin Kima8550392012-03-09 14:19:10 -08001365 CLKDEV_INIT("exynos4210-uart.0", "clk_uart_baud0", &exynos4_clk_sclk_uart0.clk),
1366 CLKDEV_INIT("exynos4210-uart.1", "clk_uart_baud0", &exynos4_clk_sclk_uart1.clk),
1367 CLKDEV_INIT("exynos4210-uart.2", "clk_uart_baud0", &exynos4_clk_sclk_uart2.clk),
1368 CLKDEV_INIT("exynos4210-uart.3", "clk_uart_baud0", &exynos4_clk_sclk_uart3.clk),
Thomas Abraham8482c812012-04-14 08:04:46 -07001369 CLKDEV_INIT("exynos4-sdhci.0", "mmc_busclk.2", &exynos4_clk_sclk_mmc0.clk),
1370 CLKDEV_INIT("exynos4-sdhci.1", "mmc_busclk.2", &exynos4_clk_sclk_mmc1.clk),
1371 CLKDEV_INIT("exynos4-sdhci.2", "mmc_busclk.2", &exynos4_clk_sclk_mmc2.clk),
1372 CLKDEV_INIT("exynos4-sdhci.3", "mmc_busclk.2", &exynos4_clk_sclk_mmc3.clk),
Tushar Behera79025462012-03-12 21:17:02 -07001373 CLKDEV_INIT("exynos4-fb.0", "lcd", &exynos4_clk_fimd0),
Kukjin Kima8550392012-03-09 14:19:10 -08001374 CLKDEV_INIT("dma-pl330.0", "apb_pclk", &exynos4_clk_pdma0),
1375 CLKDEV_INIT("dma-pl330.1", "apb_pclk", &exynos4_clk_pdma1),
Tushar Behera8f7b1322011-12-27 14:42:50 +09001376 CLKDEV_INIT("dma-pl330.2", "apb_pclk", &exynos4_clk_mdma1),
Thomas Abrahama5238e32012-07-13 07:15:14 +09001377 CLKDEV_INIT("exynos4210-spi.0", "spi_busclk0", &exynos4_clk_sclk_spi0.clk),
1378 CLKDEV_INIT("exynos4210-spi.1", "spi_busclk0", &exynos4_clk_sclk_spi1.clk),
1379 CLKDEV_INIT("exynos4210-spi.2", "spi_busclk0", &exynos4_clk_sclk_spi2.clk),
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001380};
1381
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001382static int xtal_rate;
1383
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001384static unsigned long exynos4_fout_apll_get_rate(struct clk *clk)
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001385{
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001386 if (soc_is_exynos4210())
Kukjin Kima8550392012-03-09 14:19:10 -08001387 return s5p_get_pll45xx(xtal_rate, __raw_readl(EXYNOS4_APLL_CON0),
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001388 pll_4508);
Changhwan Younb88b1cc2011-10-04 17:08:56 +09001389 else if (soc_is_exynos4212() || soc_is_exynos4412())
Kukjin Kima8550392012-03-09 14:19:10 -08001390 return s5p_get_pll35xx(xtal_rate, __raw_readl(EXYNOS4_APLL_CON0));
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001391 else
1392 return 0;
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001393}
1394
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001395static struct clk_ops exynos4_fout_apll_ops = {
1396 .get_rate = exynos4_fout_apll_get_rate,
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001397};
1398
Kukjin Kima8550392012-03-09 14:19:10 -08001399static u32 exynos4_vpll_div[][8] = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001400 { 54000000, 3, 53, 3, 1024, 0, 17, 0 },
1401 { 108000000, 3, 53, 2, 1024, 0, 17, 0 },
1402};
1403
1404static unsigned long exynos4_vpll_get_rate(struct clk *clk)
1405{
1406 return clk->rate;
1407}
1408
1409static int exynos4_vpll_set_rate(struct clk *clk, unsigned long rate)
1410{
1411 unsigned int vpll_con0, vpll_con1 = 0;
1412 unsigned int i;
1413
1414 /* Return if nothing changed */
1415 if (clk->rate == rate)
1416 return 0;
1417
Kukjin Kima8550392012-03-09 14:19:10 -08001418 vpll_con0 = __raw_readl(EXYNOS4_VPLL_CON0);
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001419 vpll_con0 &= ~(0x1 << 27 | \
1420 PLL90XX_MDIV_MASK << PLL46XX_MDIV_SHIFT | \
1421 PLL90XX_PDIV_MASK << PLL46XX_PDIV_SHIFT | \
1422 PLL90XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
1423
Kukjin Kima8550392012-03-09 14:19:10 -08001424 vpll_con1 = __raw_readl(EXYNOS4_VPLL_CON1);
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001425 vpll_con1 &= ~(PLL46XX_MRR_MASK << PLL46XX_MRR_SHIFT | \
1426 PLL46XX_MFR_MASK << PLL46XX_MFR_SHIFT | \
1427 PLL4650C_KDIV_MASK << PLL46XX_KDIV_SHIFT);
1428
Kukjin Kima8550392012-03-09 14:19:10 -08001429 for (i = 0; i < ARRAY_SIZE(exynos4_vpll_div); i++) {
1430 if (exynos4_vpll_div[i][0] == rate) {
1431 vpll_con0 |= exynos4_vpll_div[i][1] << PLL46XX_PDIV_SHIFT;
1432 vpll_con0 |= exynos4_vpll_div[i][2] << PLL46XX_MDIV_SHIFT;
1433 vpll_con0 |= exynos4_vpll_div[i][3] << PLL46XX_SDIV_SHIFT;
1434 vpll_con1 |= exynos4_vpll_div[i][4] << PLL46XX_KDIV_SHIFT;
1435 vpll_con1 |= exynos4_vpll_div[i][5] << PLL46XX_MFR_SHIFT;
1436 vpll_con1 |= exynos4_vpll_div[i][6] << PLL46XX_MRR_SHIFT;
1437 vpll_con0 |= exynos4_vpll_div[i][7] << 27;
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001438 break;
1439 }
1440 }
1441
Kukjin Kima8550392012-03-09 14:19:10 -08001442 if (i == ARRAY_SIZE(exynos4_vpll_div)) {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001443 printk(KERN_ERR "%s: Invalid Clock VPLL Frequency\n",
1444 __func__);
1445 return -EINVAL;
1446 }
1447
Kukjin Kima8550392012-03-09 14:19:10 -08001448 __raw_writel(vpll_con0, EXYNOS4_VPLL_CON0);
1449 __raw_writel(vpll_con1, EXYNOS4_VPLL_CON1);
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001450
1451 /* Wait for VPLL lock */
Kukjin Kima8550392012-03-09 14:19:10 -08001452 while (!(__raw_readl(EXYNOS4_VPLL_CON0) & (1 << PLL46XX_LOCKED_SHIFT)))
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001453 continue;
1454
1455 clk->rate = rate;
1456 return 0;
1457}
1458
1459static struct clk_ops exynos4_vpll_ops = {
1460 .get_rate = exynos4_vpll_get_rate,
1461 .set_rate = exynos4_vpll_set_rate,
1462};
1463
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001464void __init_or_cpufreq exynos4_setup_clocks(void)
Changhwan Younc8bef142010-07-27 17:52:39 +09001465{
1466 struct clk *xtal_clk;
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001467 unsigned long apll = 0;
1468 unsigned long mpll = 0;
1469 unsigned long epll = 0;
1470 unsigned long vpll = 0;
Changhwan Younc8bef142010-07-27 17:52:39 +09001471 unsigned long vpllsrc;
1472 unsigned long xtal;
1473 unsigned long armclk;
Changhwan Younc8bef142010-07-27 17:52:39 +09001474 unsigned long sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001475 unsigned long aclk_200;
1476 unsigned long aclk_100;
1477 unsigned long aclk_160;
1478 unsigned long aclk_133;
Changhwan Younc8bef142010-07-27 17:52:39 +09001479 unsigned int ptr;
1480
1481 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
1482
1483 xtal_clk = clk_get(NULL, "xtal");
1484 BUG_ON(IS_ERR(xtal_clk));
1485
1486 xtal = clk_get_rate(xtal_clk);
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001487
1488 xtal_rate = xtal;
1489
Changhwan Younc8bef142010-07-27 17:52:39 +09001490 clk_put(xtal_clk);
1491
1492 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
1493
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001494 if (soc_is_exynos4210()) {
Kukjin Kima8550392012-03-09 14:19:10 -08001495 apll = s5p_get_pll45xx(xtal, __raw_readl(EXYNOS4_APLL_CON0),
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001496 pll_4508);
Kukjin Kima8550392012-03-09 14:19:10 -08001497 mpll = s5p_get_pll45xx(xtal, __raw_readl(EXYNOS4_MPLL_CON0),
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001498 pll_4508);
Kukjin Kima8550392012-03-09 14:19:10 -08001499 epll = s5p_get_pll46xx(xtal, __raw_readl(EXYNOS4_EPLL_CON0),
1500 __raw_readl(EXYNOS4_EPLL_CON1), pll_4600);
Changhwan Younc8bef142010-07-27 17:52:39 +09001501
Kukjin Kima8550392012-03-09 14:19:10 -08001502 vpllsrc = clk_get_rate(&exynos4_clk_vpllsrc.clk);
1503 vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(EXYNOS4_VPLL_CON0),
1504 __raw_readl(EXYNOS4_VPLL_CON1), pll_4650c);
Changhwan Younb88b1cc2011-10-04 17:08:56 +09001505 } else if (soc_is_exynos4212() || soc_is_exynos4412()) {
Kukjin Kima8550392012-03-09 14:19:10 -08001506 apll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS4_APLL_CON0));
1507 mpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS4_MPLL_CON0));
1508 epll = s5p_get_pll36xx(xtal, __raw_readl(EXYNOS4_EPLL_CON0),
1509 __raw_readl(EXYNOS4_EPLL_CON1));
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001510
Kukjin Kima8550392012-03-09 14:19:10 -08001511 vpllsrc = clk_get_rate(&exynos4_clk_vpllsrc.clk);
1512 vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(EXYNOS4_VPLL_CON0),
1513 __raw_readl(EXYNOS4_VPLL_CON1));
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001514 } else {
1515 /* nothing */
1516 }
Changhwan Younc8bef142010-07-27 17:52:39 +09001517
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001518 clk_fout_apll.ops = &exynos4_fout_apll_ops;
Changhwan Younc8bef142010-07-27 17:52:39 +09001519 clk_fout_mpll.rate = mpll;
1520 clk_fout_epll.rate = epll;
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001521 clk_fout_vpll.ops = &exynos4_vpll_ops;
Changhwan Younc8bef142010-07-27 17:52:39 +09001522 clk_fout_vpll.rate = vpll;
1523
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001524 printk(KERN_INFO "EXYNOS4: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
Changhwan Younc8bef142010-07-27 17:52:39 +09001525 apll, mpll, epll, vpll);
1526
Kukjin Kima8550392012-03-09 14:19:10 -08001527 armclk = clk_get_rate(&exynos4_clk_armclk.clk);
1528 sclk_dmc = clk_get_rate(&exynos4_clk_sclk_dmc.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +09001529
Kukjin Kima8550392012-03-09 14:19:10 -08001530 aclk_200 = clk_get_rate(&exynos4_clk_aclk_200.clk);
1531 aclk_100 = clk_get_rate(&exynos4_clk_aclk_100.clk);
1532 aclk_160 = clk_get_rate(&exynos4_clk_aclk_160.clk);
1533 aclk_133 = clk_get_rate(&exynos4_clk_aclk_133.clk);
Jongpill Lee228ef982010-08-18 22:24:53 +09001534
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001535 printk(KERN_INFO "EXYNOS4: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
Jongpill Lee228ef982010-08-18 22:24:53 +09001536 "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
1537 armclk, sclk_dmc, aclk_200,
1538 aclk_100, aclk_160, aclk_133);
Changhwan Younc8bef142010-07-27 17:52:39 +09001539
1540 clk_f.rate = armclk;
1541 clk_h.rate = sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001542 clk_p.rate = aclk_100;
Changhwan Younc8bef142010-07-27 17:52:39 +09001543
Kukjin Kima8550392012-03-09 14:19:10 -08001544 for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clksrcs); ptr++)
1545 s3c_set_clksrc(&exynos4_clksrcs[ptr], true);
Changhwan Younc8bef142010-07-27 17:52:39 +09001546}
1547
Kukjin Kima8550392012-03-09 14:19:10 -08001548static struct clk *exynos4_clks[] __initdata = {
1549 &exynos4_clk_sclk_hdmi27m,
1550 &exynos4_clk_sclk_hdmiphy,
1551 &exynos4_clk_sclk_usbphy0,
1552 &exynos4_clk_sclk_usbphy1,
Changhwan Younc8bef142010-07-27 17:52:39 +09001553};
1554
Jonghwan Choiacd35612011-08-24 21:52:45 +09001555#ifdef CONFIG_PM_SLEEP
1556static int exynos4_clock_suspend(void)
1557{
1558 s3c_pm_do_save(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
1559 return 0;
1560}
1561
1562static void exynos4_clock_resume(void)
1563{
1564 s3c_pm_do_restore_core(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
1565}
1566
1567#else
1568#define exynos4_clock_suspend NULL
1569#define exynos4_clock_resume NULL
1570#endif
1571
Kukjin Kime745e062012-01-21 10:47:14 +09001572static struct syscore_ops exynos4_clock_syscore_ops = {
Jonghwan Choiacd35612011-08-24 21:52:45 +09001573 .suspend = exynos4_clock_suspend,
1574 .resume = exynos4_clock_resume,
1575};
1576
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001577void __init exynos4_register_clocks(void)
Changhwan Younc8bef142010-07-27 17:52:39 +09001578{
Changhwan Younc8bef142010-07-27 17:52:39 +09001579 int ptr;
1580
Kukjin Kima8550392012-03-09 14:19:10 -08001581 s3c24xx_register_clocks(exynos4_clks, ARRAY_SIZE(exynos4_clks));
Changhwan Younc8bef142010-07-27 17:52:39 +09001582
Kukjin Kima8550392012-03-09 14:19:10 -08001583 for (ptr = 0; ptr < ARRAY_SIZE(exynos4_sysclks); ptr++)
1584 s3c_register_clksrc(exynos4_sysclks[ptr], 1);
Changhwan Younc8bef142010-07-27 17:52:39 +09001585
Kukjin Kima8550392012-03-09 14:19:10 -08001586 for (ptr = 0; ptr < ARRAY_SIZE(exynos4_sclk_tv); ptr++)
1587 s3c_register_clksrc(exynos4_sclk_tv[ptr], 1);
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001588
Kukjin Kima8550392012-03-09 14:19:10 -08001589 for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clksrc_cdev); ptr++)
1590 s3c_register_clksrc(exynos4_clksrc_cdev[ptr], 1);
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001591
Kukjin Kima8550392012-03-09 14:19:10 -08001592 s3c_register_clksrc(exynos4_clksrcs, ARRAY_SIZE(exynos4_clksrcs));
1593 s3c_register_clocks(exynos4_init_clocks_on, ARRAY_SIZE(exynos4_init_clocks_on));
Changhwan Younc8bef142010-07-27 17:52:39 +09001594
Kukjin Kima8550392012-03-09 14:19:10 -08001595 s3c24xx_register_clocks(exynos4_clk_cdev, ARRAY_SIZE(exynos4_clk_cdev));
1596 for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clk_cdev); ptr++)
1597 s3c_disable_clocks(exynos4_clk_cdev[ptr], 1);
Thomas Abraham66fdb292011-10-24 14:01:03 +02001598
Kukjin Kima8550392012-03-09 14:19:10 -08001599 s3c_register_clocks(exynos4_init_clocks_off, ARRAY_SIZE(exynos4_init_clocks_off));
1600 s3c_disable_clocks(exynos4_init_clocks_off, ARRAY_SIZE(exynos4_init_clocks_off));
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001601 clkdev_add_table(exynos4_clk_lookup, ARRAY_SIZE(exynos4_clk_lookup));
Changhwan Younc8bef142010-07-27 17:52:39 +09001602
Jonghwan Choiacd35612011-08-24 21:52:45 +09001603 register_syscore_ops(&exynos4_clock_syscore_ops);
Boojin Kimbf856fb2011-09-02 09:44:36 +09001604 s3c24xx_register_clock(&dummy_apb_pclk);
1605
Changhwan Younc8bef142010-07-27 17:52:39 +09001606 s3c_pwmclk_init();
1607}