blob: ddd654bc98659afd3630af8daf218272e6e6ba29 [file] [log] [blame]
Thomas Abrahame062b572013-03-09 17:02:52 +09001/*
2 * Copyright (c) 2013 Samsung Electronics Co., Ltd.
3 * Copyright (c) 2013 Linaro Ltd.
4 * Author: Thomas Abraham <thomas.ab@samsung.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Common Clock Framework support for all Exynos4 SoCs.
11*/
12
13#include <linux/clk.h>
14#include <linux/clkdev.h>
15#include <linux/clk-provider.h>
16#include <linux/of.h>
17#include <linux/of_address.h>
18
19#include <plat/cpu.h>
20#include "clk.h"
21#include "clk-pll.h"
22
23/* Exynos4 clock controller register offsets */
24#define SRC_LEFTBUS 0x4200
25#define E4X12_GATE_IP_IMAGE 0x4930
26#define GATE_IP_RIGHTBUS 0x8800
27#define E4X12_GATE_IP_PERIR 0x8960
28#define SRC_TOP0 0xc210
29#define SRC_TOP1 0xc214
30#define SRC_CAM 0xc220
31#define SRC_TV 0xc224
32#define SRC_MFC 0xcc28
33#define SRC_G3D 0xc22c
34#define E4210_SRC_IMAGE 0xc230
35#define SRC_LCD0 0xc234
36#define SRC_LCD1 0xc238
37#define SRC_MAUDIO 0xc23c
38#define SRC_FSYS 0xc240
39#define SRC_PERIL0 0xc250
40#define SRC_PERIL1 0xc254
41#define E4X12_SRC_CAM1 0xc258
42#define SRC_MASK_CAM 0xc320
43#define SRC_MASK_TV 0xc324
44#define SRC_MASK_LCD0 0xc334
45#define SRC_MASK_LCD1 0xc338
46#define SRC_MASK_MAUDIO 0xc33c
47#define SRC_MASK_FSYS 0xc340
48#define SRC_MASK_PERIL0 0xc350
49#define SRC_MASK_PERIL1 0xc354
50#define DIV_TOP 0xc510
51#define DIV_CAM 0xc520
52#define DIV_TV 0xc524
53#define DIV_MFC 0xc528
54#define DIV_G3D 0xc52c
55#define DIV_IMAGE 0xc530
56#define DIV_LCD0 0xc534
57#define E4210_DIV_LCD1 0xc538
58#define E4X12_DIV_ISP 0xc538
59#define DIV_MAUDIO 0xc53c
60#define DIV_FSYS0 0xc540
61#define DIV_FSYS1 0xc544
62#define DIV_FSYS2 0xc548
63#define DIV_FSYS3 0xc54c
64#define DIV_PERIL0 0xc550
65#define DIV_PERIL1 0xc554
66#define DIV_PERIL2 0xc558
67#define DIV_PERIL3 0xc55c
68#define DIV_PERIL4 0xc560
69#define DIV_PERIL5 0xc564
70#define E4X12_DIV_CAM1 0xc568
71#define GATE_SCLK_CAM 0xc820
72#define GATE_IP_CAM 0xc920
73#define GATE_IP_TV 0xc924
74#define GATE_IP_MFC 0xc928
75#define GATE_IP_G3D 0xc92c
76#define E4210_GATE_IP_IMAGE 0xc930
77#define GATE_IP_LCD0 0xc934
78#define GATE_IP_LCD1 0xc938
79#define E4X12_GATE_IP_MAUDIO 0xc93c
80#define GATE_IP_FSYS 0xc940
81#define GATE_IP_GPS 0xc94c
82#define GATE_IP_PERIL 0xc950
83#define GATE_IP_PERIR 0xc960
84#define E4X12_MPLL_CON0 0x10108
85#define E4X12_SRC_DMC 0x10200
86#define APLL_CON0 0x14100
87#define E4210_MPLL_CON0 0x14108
88#define SRC_CPU 0x14200
89#define DIV_CPU0 0x14500
Sylwester Nawrocki1e258102013-04-04 13:33:12 +090090#define E4X12_GATE_ISP0 0x18800
Thomas Abrahame062b572013-03-09 17:02:52 +090091
92/* the exynos4 soc type */
93enum exynos4_soc {
94 EXYNOS4210,
95 EXYNOS4X12,
96};
97
98/*
99 * Let each supported clock get a unique id. This id is used to lookup the clock
100 * for device tree based platforms. The clocks are categorized into three
101 * sections: core, sclk gate and bus interface gate clocks.
102 *
103 * When adding a new clock to this list, it is advised to choose a clock
104 * category and add it to the end of that category. That is because the the
105 * device tree source file is referring to these ids and any change in the
106 * sequence number of existing clocks will require corresponding change in the
107 * device tree files. This limitation would go away when pre-processor support
108 * for dtc would be available.
109 */
110enum exynos4_clks {
111 none,
112
113 /* core clocks */
114 xxti, xusbxti, fin_pll, fout_apll, fout_mpll, fout_epll, fout_vpll,
115 sclk_apll, sclk_mpll, sclk_epll, sclk_vpll, arm_clk, aclk200, aclk100,
Lukasz Majewskie77ba802013-04-04 13:32:59 +0900116 aclk160, aclk133, mout_mpll_user_t, mout_mpll_user_c, mout_core,
117 mout_apll, /* 20 */
Thomas Abrahame062b572013-03-09 17:02:52 +0900118
119 /* gate for special clocks (sclk) */
120 sclk_fimc0 = 128, sclk_fimc1, sclk_fimc2, sclk_fimc3, sclk_cam0,
121 sclk_cam1, sclk_csis0, sclk_csis1, sclk_hdmi, sclk_mixer, sclk_dac,
122 sclk_pixel, sclk_fimd0, sclk_mdnie0, sclk_mdnie_pwm0, sclk_mipi0,
123 sclk_audio0, sclk_mmc0, sclk_mmc1, sclk_mmc2, sclk_mmc3, sclk_mmc4,
124 sclk_sata, sclk_uart0, sclk_uart1, sclk_uart2, sclk_uart3, sclk_uart4,
125 sclk_audio1, sclk_audio2, sclk_spdif, sclk_spi0, sclk_spi1, sclk_spi2,
126 sclk_slimbus, sclk_fimd1, sclk_mipi1, sclk_pcm1, sclk_pcm2, sclk_i2s1,
Tomasz Figa8e1ce832013-04-04 13:33:17 +0900127 sclk_i2s2, sclk_mipihsi, sclk_mfc, sclk_pcm0, sclk_g3d,
Thomas Abrahame062b572013-03-09 17:02:52 +0900128
129 /* gate clocks */
130 fimc0 = 256, fimc1, fimc2, fimc3, csis0, csis1, jpeg, smmu_fimc0,
131 smmu_fimc1, smmu_fimc2, smmu_fimc3, smmu_jpeg, vp, mixer, tvenc, hdmi,
132 smmu_tv, mfc, smmu_mfcl, smmu_mfcr, g3d, g2d, rotator, mdma, smmu_g2d,
133 smmu_rotator, smmu_mdma, fimd0, mie0, mdnie0, dsim0, smmu_fimd0, fimd1,
134 mie1, dsim1, smmu_fimd1, pdma0, pdma1, pcie_phy, sata_phy, tsi, sdmmc0,
135 sdmmc1, sdmmc2, sdmmc3, sdmmc4, sata, sromc, usb_host, usb_device, pcie,
136 onenand, nfcon, smmu_pcie, gps, smmu_gps, uart0, uart1, uart2, uart3,
137 uart4, i2c0, i2c1, i2c2, i2c3, i2c4, i2c5, i2c6, i2c7, i2c_hdmi, tsadc,
138 spi0, spi1, spi2, i2s1, i2s2, pcm0, i2s0, pcm1, pcm2, pwm, slimbus,
139 spdif, ac97, modemif, chipid, sysreg, hdmi_cec, mct, wdt, rtc, keyif,
Sylwester Nawrocki1e258102013-04-04 13:33:12 +0900140 audss, mipi_hsi, mdma2, pixelasyncm0, pixelasyncm1, fimc_lite0,
141 fimc_lite1, ppmuispx, ppmuispmx,
142
143 /* mux clocks */
144 mout_fimc0 = 384, mout_fimc1, mout_fimc2, mout_fimc3, mout_cam0,
Tomasz Figa8e1ce832013-04-04 13:33:17 +0900145 mout_cam1, mout_csis0, mout_csis1, mout_g3d0, mout_g3d1, mout_g3d,
Thomas Abrahame062b572013-03-09 17:02:52 +0900146
147 nr_clks,
148};
149
150/*
151 * list of controller registers to be saved and restored during a
152 * suspend/resume cycle.
153 */
154static __initdata unsigned long exynos4_clk_regs[] = {
155 SRC_LEFTBUS,
156 E4X12_GATE_IP_IMAGE,
157 GATE_IP_RIGHTBUS,
158 E4X12_GATE_IP_PERIR,
159 SRC_TOP0,
160 SRC_TOP1,
161 SRC_CAM,
162 SRC_TV,
163 SRC_MFC,
164 SRC_G3D,
165 E4210_SRC_IMAGE,
166 SRC_LCD0,
167 SRC_LCD1,
168 SRC_MAUDIO,
169 SRC_FSYS,
170 SRC_PERIL0,
171 SRC_PERIL1,
172 E4X12_SRC_CAM1,
173 SRC_MASK_CAM,
174 SRC_MASK_TV,
175 SRC_MASK_LCD0,
176 SRC_MASK_LCD1,
177 SRC_MASK_MAUDIO,
178 SRC_MASK_FSYS,
179 SRC_MASK_PERIL0,
180 SRC_MASK_PERIL1,
181 DIV_TOP,
182 DIV_CAM,
183 DIV_TV,
184 DIV_MFC,
185 DIV_G3D,
186 DIV_IMAGE,
187 DIV_LCD0,
188 E4210_DIV_LCD1,
189 E4X12_DIV_ISP,
190 DIV_MAUDIO,
191 DIV_FSYS0,
192 DIV_FSYS1,
193 DIV_FSYS2,
194 DIV_FSYS3,
195 DIV_PERIL0,
196 DIV_PERIL1,
197 DIV_PERIL2,
198 DIV_PERIL3,
199 DIV_PERIL4,
200 DIV_PERIL5,
201 E4X12_DIV_CAM1,
202 GATE_SCLK_CAM,
203 GATE_IP_CAM,
204 GATE_IP_TV,
205 GATE_IP_MFC,
206 GATE_IP_G3D,
207 E4210_GATE_IP_IMAGE,
208 GATE_IP_LCD0,
209 GATE_IP_LCD1,
210 E4X12_GATE_IP_MAUDIO,
211 GATE_IP_FSYS,
212 GATE_IP_GPS,
213 GATE_IP_PERIL,
214 GATE_IP_PERIR,
215 E4X12_MPLL_CON0,
216 E4X12_SRC_DMC,
217 APLL_CON0,
218 E4210_MPLL_CON0,
219 SRC_CPU,
220 DIV_CPU0,
221};
222
223/* list of all parent clock list */
224PNAME(mout_apll_p) = { "fin_pll", "fout_apll", };
225PNAME(mout_mpll_p) = { "fin_pll", "fout_mpll", };
226PNAME(mout_epll_p) = { "fin_pll", "fout_epll", };
227PNAME(mout_vpllsrc_p) = { "fin_pll", "sclk_hdmi24m", };
Thomas Abrahame062b572013-03-09 17:02:52 +0900228PNAME(mout_vpll_p) = { "fin_pll", "fout_vpll", };
Thomas Abrahame062b572013-03-09 17:02:52 +0900229PNAME(sclk_evpll_p) = { "sclk_epll", "sclk_vpll", };
230PNAME(mout_mfc_p) = { "mout_mfc0", "mout_mfc1", };
231PNAME(mout_g3d_p) = { "mout_g3d0", "mout_g3d1", };
232PNAME(mout_g2d_p) = { "mout_g2d0", "mout_g2d1", };
Thomas Abrahame062b572013-03-09 17:02:52 +0900233PNAME(mout_hdmi_p) = { "sclk_pixel", "sclk_hdmiphy", };
234PNAME(mout_jpeg_p) = { "mout_jpeg0", "mout_jpeg1", };
Thomas Abrahame062b572013-03-09 17:02:52 +0900235PNAME(mout_spdif_p) = { "sclk_audio0", "sclk_audio1", "sclk_audio2",
236 "spdif_extclk", };
237
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900238/* Exynos 4210-specific parent groups */
239PNAME(sclk_vpll_p4210) = { "mout_vpllsrc", "fout_vpll", };
240PNAME(mout_core_p4210) = { "mout_apll", "sclk_mpll", };
241PNAME(sclk_ampll_p4210) = { "sclk_mpll", "sclk_apll", };
242PNAME(group1_p4210) = { "xxti", "xusbxti", "sclk_hdmi24m",
243 "sclk_usbphy0", "none", "sclk_hdmiphy",
244 "sclk_mpll", "sclk_epll", "sclk_vpll", };
245PNAME(mout_audio0_p4210) = { "cdclk0", "none", "sclk_hdmi24m",
246 "sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll",
247 "sclk_epll", "sclk_vpll" };
248PNAME(mout_audio1_p4210) = { "cdclk1", "none", "sclk_hdmi24m",
249 "sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll",
250 "sclk_epll", "sclk_vpll", };
251PNAME(mout_audio2_p4210) = { "cdclk2", "none", "sclk_hdmi24m",
252 "sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll",
253 "sclk_epll", "sclk_vpll", };
254PNAME(mout_mixer_p4210) = { "sclk_dac", "sclk_hdmi", };
255PNAME(mout_dac_p4210) = { "sclk_vpll", "sclk_hdmiphy", };
256
257/* Exynos 4x12-specific parent groups */
258PNAME(mout_mpll_user_p4x12) = { "fin_pll", "sclk_mpll", };
259PNAME(mout_core_p4x12) = { "mout_apll", "mout_mpll_user_c", };
260PNAME(sclk_ampll_p4x12) = { "mout_mpll_user_t", "sclk_apll", };
261PNAME(group1_p4x12) = { "xxti", "xusbxti", "sclk_hdmi24m", "sclk_usbphy0",
262 "none", "sclk_hdmiphy", "mout_mpll_user_t",
263 "sclk_epll", "sclk_vpll", };
264PNAME(mout_audio0_p4x12) = { "cdclk0", "none", "sclk_hdmi24m",
265 "sclk_usbphy0", "xxti", "xusbxti",
266 "mout_mpll_user_t", "sclk_epll", "sclk_vpll" };
267PNAME(mout_audio1_p4x12) = { "cdclk1", "none", "sclk_hdmi24m",
268 "sclk_usbphy0", "xxti", "xusbxti",
269 "mout_mpll_user_t", "sclk_epll", "sclk_vpll", };
270PNAME(mout_audio2_p4x12) = { "cdclk2", "none", "sclk_hdmi24m",
271 "sclk_usbphy0", "xxti", "xusbxti",
272 "mout_mpll_user_t", "sclk_epll", "sclk_vpll", };
273PNAME(aclk_p4412) = { "mout_mpll_user_t", "sclk_apll", };
274
Thomas Abrahame062b572013-03-09 17:02:52 +0900275/* fixed rate clocks generated outside the soc */
276struct samsung_fixed_rate_clock exynos4_fixed_rate_ext_clks[] __initdata = {
277 FRATE(xxti, "xxti", NULL, CLK_IS_ROOT, 0),
278 FRATE(xusbxti, "xusbxti", NULL, CLK_IS_ROOT, 0),
279};
280
281/* fixed rate clocks generated inside the soc */
282struct samsung_fixed_rate_clock exynos4_fixed_rate_clks[] __initdata = {
283 FRATE(none, "sclk_hdmi24m", NULL, CLK_IS_ROOT, 24000000),
284 FRATE(none, "sclk_hdmiphy", NULL, CLK_IS_ROOT, 27000000),
285 FRATE(none, "sclk_usbphy0", NULL, CLK_IS_ROOT, 48000000),
286};
287
288struct samsung_fixed_rate_clock exynos4210_fixed_rate_clks[] __initdata = {
289 FRATE(none, "sclk_usbphy1", NULL, CLK_IS_ROOT, 48000000),
290};
291
292/* list of mux clocks supported in all exynos4 soc's */
293struct samsung_mux_clock exynos4_mux_clks[] __initdata = {
Lukasz Majewskie77ba802013-04-04 13:32:59 +0900294 MUX_F(mout_apll, "mout_apll", mout_apll_p, SRC_CPU, 0, 1,
295 CLK_SET_RATE_PARENT, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900296 MUX(none, "mout_hdmi", mout_hdmi_p, SRC_TV, 0, 1),
Thomas Abrahame062b572013-03-09 17:02:52 +0900297 MUX(none, "mout_mfc1", sclk_evpll_p, SRC_MFC, 4, 1),
298 MUX(none, "mout_mfc", mout_mfc_p, SRC_MFC, 8, 1),
Tomasz Figa8e1ce832013-04-04 13:33:17 +0900299 MUX_F(mout_g3d1, "mout_g3d1", sclk_evpll_p, SRC_G3D, 4, 1,
300 CLK_SET_RATE_PARENT, 0),
301 MUX_F(mout_g3d, "mout_g3d", mout_g3d_p, SRC_G3D, 8, 1,
302 CLK_SET_RATE_PARENT, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900303 MUX(none, "mout_spdif", mout_spdif_p, SRC_PERIL1, 8, 2),
Thomas Abrahame062b572013-03-09 17:02:52 +0900304 MUX_A(sclk_epll, "sclk_epll", mout_epll_p, SRC_TOP0, 4, 1, "sclk_epll"),
305};
306
307/* list of mux clocks supported in exynos4210 soc */
308struct samsung_mux_clock exynos4210_mux_clks[] __initdata = {
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900309 MUX(none, "mout_aclk200", sclk_ampll_p4210, SRC_TOP0, 12, 1),
310 MUX(none, "mout_aclk100", sclk_ampll_p4210, SRC_TOP0, 16, 1),
311 MUX(none, "mout_aclk160", sclk_ampll_p4210, SRC_TOP0, 20, 1),
312 MUX(none, "mout_aclk133", sclk_ampll_p4210, SRC_TOP0, 24, 1),
Thomas Abrahame062b572013-03-09 17:02:52 +0900313 MUX(none, "mout_vpllsrc", mout_vpllsrc_p, SRC_TOP1, 0, 1),
314 MUX(none, "mout_mixer", mout_mixer_p4210, SRC_TV, 4, 1),
315 MUX(none, "mout_dac", mout_dac_p4210, SRC_TV, 8, 1),
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900316 MUX(none, "mout_g2d0", sclk_ampll_p4210, E4210_SRC_IMAGE, 0, 1),
Thomas Abrahame062b572013-03-09 17:02:52 +0900317 MUX(none, "mout_g2d1", sclk_evpll_p, E4210_SRC_IMAGE, 4, 1),
318 MUX(none, "mout_g2d", mout_g2d_p, E4210_SRC_IMAGE, 8, 1),
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900319 MUX(none, "mout_fimd1", group1_p4210, SRC_LCD1, 0, 4),
320 MUX(none, "mout_mipi1", group1_p4210, SRC_LCD1, 12, 4),
Thomas Abrahame062b572013-03-09 17:02:52 +0900321 MUX_A(sclk_mpll, "sclk_mpll", mout_mpll_p, SRC_CPU, 8, 1, "sclk_mpll"),
Tomasz Figafba79e32013-04-04 13:33:08 +0900322 MUX_A(mout_core, "mout_core", mout_core_p4210,
323 SRC_CPU, 16, 1, "mout_core"),
Thomas Abrahame062b572013-03-09 17:02:52 +0900324 MUX_A(sclk_vpll, "sclk_vpll", sclk_vpll_p4210,
325 SRC_TOP0, 8, 1, "sclk_vpll"),
Sylwester Nawrocki1e258102013-04-04 13:33:12 +0900326 MUX(mout_fimc0, "mout_fimc0", group1_p4210, SRC_CAM, 0, 4),
327 MUX(mout_fimc1, "mout_fimc1", group1_p4210, SRC_CAM, 4, 4),
328 MUX(mout_fimc2, "mout_fimc2", group1_p4210, SRC_CAM, 8, 4),
329 MUX(mout_fimc3, "mout_fimc3", group1_p4210, SRC_CAM, 12, 4),
330 MUX(mout_cam0, "mout_cam0", group1_p4210, SRC_CAM, 16, 4),
331 MUX(mout_cam1, "mout_cam1", group1_p4210, SRC_CAM, 20, 4),
332 MUX(mout_csis0, "mout_csis0", group1_p4210, SRC_CAM, 24, 4),
333 MUX(mout_csis1, "mout_csis1", group1_p4210, SRC_CAM, 28, 4),
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900334 MUX(none, "mout_mfc0", sclk_ampll_p4210, SRC_MFC, 0, 1),
Tomasz Figa8e1ce832013-04-04 13:33:17 +0900335 MUX_F(mout_g3d0, "mout_g3d0", sclk_ampll_p4210, SRC_G3D, 0, 1,
336 CLK_SET_RATE_PARENT, 0),
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900337 MUX(none, "mout_fimd0", group1_p4210, SRC_LCD0, 0, 4),
338 MUX(none, "mout_mipi0", group1_p4210, SRC_LCD0, 12, 4),
339 MUX(none, "mout_audio0", mout_audio0_p4210, SRC_MAUDIO, 0, 4),
340 MUX(none, "mout_mmc0", group1_p4210, SRC_FSYS, 0, 4),
341 MUX(none, "mout_mmc1", group1_p4210, SRC_FSYS, 4, 4),
342 MUX(none, "mout_mmc2", group1_p4210, SRC_FSYS, 8, 4),
343 MUX(none, "mout_mmc3", group1_p4210, SRC_FSYS, 12, 4),
344 MUX(none, "mout_mmc4", group1_p4210, SRC_FSYS, 16, 4),
345 MUX(none, "mout_uart0", group1_p4210, SRC_PERIL0, 0, 4),
346 MUX(none, "mout_uart1", group1_p4210, SRC_PERIL0, 4, 4),
347 MUX(none, "mout_uart2", group1_p4210, SRC_PERIL0, 8, 4),
348 MUX(none, "mout_uart3", group1_p4210, SRC_PERIL0, 12, 4),
349 MUX(none, "mout_uart4", group1_p4210, SRC_PERIL0, 16, 4),
350 MUX(none, "mout_audio1", mout_audio1_p4210, SRC_PERIL1, 0, 4),
351 MUX(none, "mout_audio2", mout_audio2_p4210, SRC_PERIL1, 4, 4),
352 MUX(none, "mout_spi0", group1_p4210, SRC_PERIL1, 16, 4),
353 MUX(none, "mout_spi1", group1_p4210, SRC_PERIL1, 20, 4),
354 MUX(none, "mout_spi2", group1_p4210, SRC_PERIL1, 24, 4),
Thomas Abrahame062b572013-03-09 17:02:52 +0900355};
356
357/* list of mux clocks supported in exynos4x12 soc */
358struct samsung_mux_clock exynos4x12_mux_clks[] __initdata = {
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900359 MUX(mout_mpll_user_c, "mout_mpll_user_c", mout_mpll_user_p4x12,
360 SRC_CPU, 24, 1),
361 MUX(mout_mpll_user_t, "mout_mpll_user_t", mout_mpll_user_p4x12,
362 SRC_TOP1, 12, 1),
Thomas Abrahame062b572013-03-09 17:02:52 +0900363 MUX(none, "mout_aclk200", aclk_p4412, SRC_TOP0, 12, 1),
364 MUX(none, "mout_aclk100", aclk_p4412, SRC_TOP0, 16, 1),
365 MUX(none, "mout_aclk160", aclk_p4412, SRC_TOP0, 20, 1),
366 MUX(none, "mout_aclk133", aclk_p4412, SRC_TOP0, 24, 1),
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900367 MUX(none, "mout_mdnie0", group1_p4x12, SRC_LCD0, 4, 4),
368 MUX(none, "mout_mdnie_pwm0", group1_p4x12, SRC_LCD0, 8, 4),
369 MUX(none, "mout_sata", sclk_ampll_p4x12, SRC_FSYS, 24, 1),
370 MUX(none, "mout_jpeg0", sclk_ampll_p4x12, E4X12_SRC_CAM1, 0, 1),
Thomas Abrahame062b572013-03-09 17:02:52 +0900371 MUX(none, "mout_jpeg1", sclk_evpll_p, E4X12_SRC_CAM1, 4, 1),
372 MUX(none, "mout_jpeg", mout_jpeg_p, E4X12_SRC_CAM1, 8, 1),
373 MUX_A(sclk_mpll, "sclk_mpll", mout_mpll_p,
374 E4X12_SRC_DMC, 12, 1, "sclk_mpll"),
375 MUX_A(sclk_vpll, "sclk_vpll", mout_vpll_p,
376 SRC_TOP0, 8, 1, "sclk_vpll"),
Lukasz Majewskie77ba802013-04-04 13:32:59 +0900377 MUX(mout_core, "mout_core", mout_core_p4x12, SRC_CPU, 16, 1),
Sylwester Nawrocki1e258102013-04-04 13:33:12 +0900378 MUX(mout_fimc0, "mout_fimc0", group1_p4x12, SRC_CAM, 0, 4),
379 MUX(mout_fimc1, "mout_fimc1", group1_p4x12, SRC_CAM, 4, 4),
380 MUX(mout_fimc2, "mout_fimc2", group1_p4x12, SRC_CAM, 8, 4),
381 MUX(mout_fimc3, "mout_fimc3", group1_p4x12, SRC_CAM, 12, 4),
382 MUX(mout_cam0, "mout_cam0", group1_p4x12, SRC_CAM, 16, 4),
383 MUX(mout_cam1, "mout_cam1", group1_p4x12, SRC_CAM, 20, 4),
384 MUX(mout_csis0, "mout_csis0", group1_p4x12, SRC_CAM, 24, 4),
385 MUX(mout_csis1, "mout_csis1", group1_p4x12, SRC_CAM, 28, 4),
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900386 MUX(none, "mout_mfc0", sclk_ampll_p4x12, SRC_MFC, 0, 1),
Tomasz Figa8e1ce832013-04-04 13:33:17 +0900387 MUX_F(mout_g3d0, "mout_g3d0", sclk_ampll_p4x12, SRC_G3D, 0, 1,
388 CLK_SET_RATE_PARENT, 0),
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900389 MUX(none, "mout_fimd0", group1_p4x12, SRC_LCD0, 0, 4),
390 MUX(none, "mout_mipi0", group1_p4x12, SRC_LCD0, 12, 4),
391 MUX(none, "mout_audio0", mout_audio0_p4x12, SRC_MAUDIO, 0, 4),
392 MUX(none, "mout_mmc0", group1_p4x12, SRC_FSYS, 0, 4),
393 MUX(none, "mout_mmc1", group1_p4x12, SRC_FSYS, 4, 4),
394 MUX(none, "mout_mmc2", group1_p4x12, SRC_FSYS, 8, 4),
395 MUX(none, "mout_mmc3", group1_p4x12, SRC_FSYS, 12, 4),
396 MUX(none, "mout_mmc4", group1_p4x12, SRC_FSYS, 16, 4),
Tomasz Figa4c3cc722013-04-04 13:32:43 +0900397 MUX(none, "mout_mipihsi", aclk_p4412, SRC_FSYS, 24, 1),
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900398 MUX(none, "mout_uart0", group1_p4x12, SRC_PERIL0, 0, 4),
399 MUX(none, "mout_uart1", group1_p4x12, SRC_PERIL0, 4, 4),
400 MUX(none, "mout_uart2", group1_p4x12, SRC_PERIL0, 8, 4),
401 MUX(none, "mout_uart3", group1_p4x12, SRC_PERIL0, 12, 4),
402 MUX(none, "mout_uart4", group1_p4x12, SRC_PERIL0, 16, 4),
403 MUX(none, "mout_audio1", mout_audio1_p4x12, SRC_PERIL1, 0, 4),
404 MUX(none, "mout_audio2", mout_audio2_p4x12, SRC_PERIL1, 4, 4),
405 MUX(none, "mout_spi0", group1_p4x12, SRC_PERIL1, 16, 4),
406 MUX(none, "mout_spi1", group1_p4x12, SRC_PERIL1, 20, 4),
407 MUX(none, "mout_spi2", group1_p4x12, SRC_PERIL1, 24, 4),
Thomas Abrahame062b572013-03-09 17:02:52 +0900408};
409
410/* list of divider clocks supported in all exynos4 soc's */
411struct samsung_div_clock exynos4_div_clks[] __initdata = {
412 DIV(none, "div_core", "mout_core", DIV_CPU0, 0, 3),
413 DIV(none, "div_core2", "div_core", DIV_CPU0, 28, 3),
414 DIV(none, "div_fimc0", "mout_fimc0", DIV_CAM, 0, 4),
415 DIV(none, "div_fimc1", "mout_fimc1", DIV_CAM, 4, 4),
416 DIV(none, "div_fimc2", "mout_fimc2", DIV_CAM, 8, 4),
417 DIV(none, "div_fimc3", "mout_fimc3", DIV_CAM, 12, 4),
418 DIV(none, "div_cam0", "mout_cam0", DIV_CAM, 16, 4),
419 DIV(none, "div_cam1", "mout_cam1", DIV_CAM, 20, 4),
420 DIV(none, "div_csis0", "mout_csis0", DIV_CAM, 24, 4),
421 DIV(none, "div_csis1", "mout_csis1", DIV_CAM, 28, 4),
Sylwester Nawrocki36fc0972013-04-04 13:32:33 +0900422 DIV(sclk_mfc, "sclk_mfc", "mout_mfc", DIV_MFC, 0, 4),
Tomasz Figa8e1ce832013-04-04 13:33:17 +0900423 DIV_F(none, "div_g3d", "mout_g3d", DIV_G3D, 0, 4,
424 CLK_SET_RATE_PARENT, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900425 DIV(none, "div_fimd0", "mout_fimd0", DIV_LCD0, 0, 4),
426 DIV(none, "div_mipi0", "mout_mipi0", DIV_LCD0, 16, 4),
427 DIV(none, "div_audio0", "mout_audio0", DIV_MAUDIO, 0, 4),
Tomasz Figa6976d272013-04-04 13:32:51 +0900428 DIV(sclk_pcm0, "sclk_pcm0", "sclk_audio0", DIV_MAUDIO, 4, 8),
Thomas Abrahame062b572013-03-09 17:02:52 +0900429 DIV(none, "div_mmc0", "mout_mmc0", DIV_FSYS1, 0, 4),
430 DIV(none, "div_mmc1", "mout_mmc1", DIV_FSYS1, 16, 4),
431 DIV(none, "div_mmc2", "mout_mmc2", DIV_FSYS2, 0, 4),
432 DIV(none, "div_mmc3", "mout_mmc3", DIV_FSYS2, 16, 4),
433 DIV(sclk_pixel, "sclk_pixel", "sclk_vpll", DIV_TV, 0, 4),
434 DIV(aclk200, "aclk200", "mout_aclk200", DIV_TOP, 0, 3),
435 DIV(aclk100, "aclk100", "mout_aclk100", DIV_TOP, 4, 4),
436 DIV(aclk160, "aclk160", "mout_aclk160", DIV_TOP, 8, 3),
437 DIV(aclk133, "aclk133", "mout_aclk133", DIV_TOP, 12, 3),
438 DIV(sclk_slimbus, "sclk_slimbus", "sclk_epll", DIV_PERIL3, 4, 4),
439 DIV(sclk_pcm1, "sclk_pcm1", "sclk_audio1", DIV_PERIL4, 4, 8),
440 DIV(sclk_pcm2, "sclk_pcm2", "sclk_audio2", DIV_PERIL4, 20, 8),
441 DIV(sclk_i2s1, "sclk_i2s1", "sclk_audio1", DIV_PERIL5, 0, 6),
442 DIV(sclk_i2s2, "sclk_i2s2", "sclk_audio2", DIV_PERIL5, 8, 6),
443 DIV(none, "div_mmc4", "mout_mmc4", DIV_FSYS3, 0, 4),
444 DIV(none, "div_mmc_pre4", "div_mmc4", DIV_FSYS3, 8, 8),
445 DIV(none, "div_uart0", "mout_uart0", DIV_PERIL0, 0, 4),
446 DIV(none, "div_uart1", "mout_uart1", DIV_PERIL0, 4, 4),
447 DIV(none, "div_uart2", "mout_uart2", DIV_PERIL0, 8, 4),
448 DIV(none, "div_uart3", "mout_uart3", DIV_PERIL0, 12, 4),
449 DIV(none, "div_uart4", "mout_uart4", DIV_PERIL0, 16, 4),
450 DIV(none, "div_spi0", "mout_spi0", DIV_PERIL1, 0, 4),
451 DIV(none, "div_spi_pre0", "div_spi0", DIV_PERIL1, 8, 8),
452 DIV(none, "div_spi1", "mout_spi1", DIV_PERIL1, 16, 4),
453 DIV(none, "div_spi_pre1", "div_spi1", DIV_PERIL1, 24, 8),
454 DIV(none, "div_spi2", "mout_spi2", DIV_PERIL2, 0, 4),
455 DIV(none, "div_spi_pre2", "div_spi2", DIV_PERIL2, 8, 8),
456 DIV(none, "div_audio1", "mout_audio1", DIV_PERIL4, 0, 4),
457 DIV(none, "div_audio2", "mout_audio2", DIV_PERIL4, 16, 4),
458 DIV_A(arm_clk, "arm_clk", "div_core2", DIV_CPU0, 28, 3, "arm_clk"),
459 DIV_A(sclk_apll, "sclk_apll", "mout_apll",
460 DIV_CPU0, 24, 3, "sclk_apll"),
461 DIV_F(none, "div_mipi_pre0", "div_mipi0", DIV_LCD0, 20, 4,
462 CLK_SET_RATE_PARENT, 0),
463 DIV_F(none, "div_mmc_pre0", "div_mmc0", DIV_FSYS1, 8, 8,
464 CLK_SET_RATE_PARENT, 0),
465 DIV_F(none, "div_mmc_pre1", "div_mmc1", DIV_FSYS1, 24, 8,
466 CLK_SET_RATE_PARENT, 0),
467 DIV_F(none, "div_mmc_pre2", "div_mmc2", DIV_FSYS2, 8, 8,
468 CLK_SET_RATE_PARENT, 0),
469 DIV_F(none, "div_mmc_pre3", "div_mmc3", DIV_FSYS2, 24, 8,
470 CLK_SET_RATE_PARENT, 0),
471};
472
473/* list of divider clocks supported in exynos4210 soc */
474struct samsung_div_clock exynos4210_div_clks[] __initdata = {
475 DIV(none, "div_g2d", "mout_g2d", DIV_IMAGE, 0, 4),
476 DIV(none, "div_fimd1", "mout_fimd1", E4210_DIV_LCD1, 0, 4),
477 DIV(none, "div_mipi1", "mout_mipi1", E4210_DIV_LCD1, 16, 4),
478 DIV(none, "div_sata", "mout_sata", DIV_FSYS0, 20, 4),
479 DIV_F(none, "div_mipi_pre1", "div_mipi1", E4210_DIV_LCD1, 20, 4,
480 CLK_SET_RATE_PARENT, 0),
481};
482
483/* list of divider clocks supported in exynos4x12 soc */
484struct samsung_div_clock exynos4x12_div_clks[] __initdata = {
485 DIV(none, "div_mdnie0", "mout_mdnie0", DIV_LCD0, 4, 4),
486 DIV(none, "div_mdnie_pwm0", "mout_mdnie_pwm0", DIV_LCD0, 8, 4),
487 DIV(none, "div_mdnie_pwm_pre0", "div_mdnie_pwm0", DIV_LCD0, 12, 4),
488 DIV(none, "div_mipihsi", "mout_mipihsi", DIV_FSYS0, 20, 4),
489 DIV(none, "div_jpeg", "mout_jpeg", E4X12_DIV_CAM1, 0, 4),
490};
491
492/* list of gate clocks supported in all exynos4 soc's */
493struct samsung_gate_clock exynos4_gate_clks[] __initdata = {
494 /*
495 * After all Exynos4 based platforms are migrated to use device tree,
496 * the device name and clock alias names specified below for some
497 * of the clocks can be removed.
498 */
499 GATE(sclk_hdmi, "sclk_hdmi", "mout_hdmi", SRC_MASK_TV, 0, 0, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900500 GATE(sclk_spdif, "sclk_spdif", "mout_spdif", 0xc354, 8, 0, 0),
501 GATE(jpeg, "jpeg", "aclk160", GATE_IP_CAM, 6, 0, 0),
502 GATE(mie0, "mie0", "aclk160", GATE_IP_LCD0, 1, 0, 0),
503 GATE(dsim0, "dsim0", "aclk160", GATE_IP_LCD0, 3, 0, 0),
504 GATE(fimd1, "fimd1", "aclk160", GATE_IP_LCD1, 0, 0, 0),
505 GATE(mie1, "mie1", "aclk160", GATE_IP_LCD1, 1, 0, 0),
506 GATE(dsim1, "dsim1", "aclk160", GATE_IP_LCD1, 3, 0, 0),
507 GATE(smmu_fimd1, "smmu_fimd1", "aclk160", GATE_IP_LCD1, 4, 0, 0),
508 GATE(tsi, "tsi", "aclk133", GATE_IP_FSYS, 4, 0, 0),
509 GATE(sromc, "sromc", "aclk133", GATE_IP_FSYS, 11, 0, 0),
Tomasz Figa8e1ce832013-04-04 13:33:17 +0900510 GATE(sclk_g3d, "sclk_g3d", "div_g3d", GATE_IP_G3D, 0,
511 CLK_SET_RATE_PARENT, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900512 GATE(usb_device, "usb_device", "aclk133", GATE_IP_FSYS, 13, 0, 0),
513 GATE(onenand, "onenand", "aclk133", GATE_IP_FSYS, 15, 0, 0),
514 GATE(nfcon, "nfcon", "aclk133", GATE_IP_FSYS, 16, 0, 0),
515 GATE(gps, "gps", "aclk133", GATE_IP_GPS, 0, 0, 0),
516 GATE(smmu_gps, "smmu_gps", "aclk133", GATE_IP_GPS, 1, 0, 0),
517 GATE(slimbus, "slimbus", "aclk100", GATE_IP_PERIL, 25, 0, 0),
518 GATE(sclk_cam0, "sclk_cam0", "div_cam0", GATE_SCLK_CAM, 4,
519 CLK_SET_RATE_PARENT, 0),
520 GATE(sclk_cam1, "sclk_cam1", "div_cam1", GATE_SCLK_CAM, 5,
521 CLK_SET_RATE_PARENT, 0),
522 GATE(sclk_mipi0, "sclk_mipi0", "div_mipi_pre0",
523 SRC_MASK_LCD0, 12, CLK_SET_RATE_PARENT, 0),
Tomasz Figa69aff2f2013-04-04 13:32:47 +0900524 GATE(sclk_audio0, "sclk_audio0", "div_audio0", SRC_MASK_MAUDIO, 0,
525 CLK_SET_RATE_PARENT, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900526 GATE(sclk_audio1, "sclk_audio1", "div_audio1", 0xc354, 0,
527 CLK_SET_RATE_PARENT, 0),
528 GATE_D(vp, "s5p-mixer", "vp", "aclk160", GATE_IP_TV, 0, 0, 0),
529 GATE_D(mixer, "s5p-mixer", "mixer", "aclk160", GATE_IP_TV, 1, 0, 0),
530 GATE_D(hdmi, "exynos4-hdmi", "hdmi", "aclk160", GATE_IP_TV, 3, 0, 0),
531 GATE_A(pwm, "pwm", "aclk100", GATE_IP_PERIL, 24, 0, 0, "timers"),
532 GATE_A(sdmmc4, "sdmmc4", "aclk133", GATE_IP_FSYS, 9, 0, 0, "biu"),
533 GATE_A(usb_host, "usb_host", "aclk133",
534 GATE_IP_FSYS, 12, 0, 0, "usbhost"),
535 GATE_DA(sclk_fimc0, "exynos4-fimc.0", "sclk_fimc0", "div_fimc0",
536 SRC_MASK_CAM, 0, CLK_SET_RATE_PARENT, 0, "sclk_fimc"),
537 GATE_DA(sclk_fimc1, "exynos4-fimc.1", "sclk_fimc1", "div_fimc1",
538 SRC_MASK_CAM, 4, CLK_SET_RATE_PARENT, 0, "sclk_fimc"),
539 GATE_DA(sclk_fimc2, "exynos4-fimc.2", "sclk_fimc2", "div_fimc2",
540 SRC_MASK_CAM, 8, CLK_SET_RATE_PARENT, 0, "sclk_fimc"),
541 GATE_DA(sclk_fimc3, "exynos4-fimc.3", "sclk_fimc3", "div_fimc3",
542 SRC_MASK_CAM, 12, CLK_SET_RATE_PARENT, 0, "sclk_fimc"),
543 GATE_DA(sclk_csis0, "s5p-mipi-csis.0", "sclk_csis0", "div_csis0",
544 SRC_MASK_CAM, 24, CLK_SET_RATE_PARENT, 0, "sclk_csis"),
545 GATE_DA(sclk_csis1, "s5p-mipi-csis.1", "sclk_csis1", "div_csis1",
546 SRC_MASK_CAM, 28, CLK_SET_RATE_PARENT, 0, "sclk_csis"),
547 GATE_DA(sclk_fimd0, "exynos4-fb.0", "sclk_fimd0", "div_fimd0",
548 SRC_MASK_LCD0, 0, CLK_SET_RATE_PARENT, 0, "sclk_fimd"),
549 GATE_DA(sclk_mmc0, "exynos4-sdhci.0", "sclk_mmc0", "div_mmc_pre0",
550 SRC_MASK_FSYS, 0, CLK_SET_RATE_PARENT, 0,
551 "mmc_busclk.2"),
552 GATE_DA(sclk_mmc1, "exynos4-sdhci.1", "sclk_mmc1", "div_mmc_pre1",
553 SRC_MASK_FSYS, 4, CLK_SET_RATE_PARENT, 0,
554 "mmc_busclk.2"),
555 GATE_DA(sclk_mmc2, "exynos4-sdhci.2", "sclk_mmc2", "div_mmc_pre2",
556 SRC_MASK_FSYS, 8, CLK_SET_RATE_PARENT, 0,
557 "mmc_busclk.2"),
558 GATE_DA(sclk_mmc3, "exynos4-sdhci.3", "sclk_mmc3", "div_mmc_pre3",
559 SRC_MASK_FSYS, 12, CLK_SET_RATE_PARENT, 0,
560 "mmc_busclk.2"),
561 GATE_DA(sclk_mmc4, NULL, "sclk_mmc4", "div_mmc_pre4",
562 SRC_MASK_FSYS, 16, CLK_SET_RATE_PARENT, 0, "ciu"),
563 GATE_DA(sclk_uart0, "exynos4210-uart.0", "uclk0", "div_uart0",
564 0xc350, 0, CLK_SET_RATE_PARENT, 0, "clk_uart_baud0"),
565 GATE_DA(sclk_uart1, "exynos4210-uart.1", "uclk1", "div_uart1",
566 0xc350, 4, CLK_SET_RATE_PARENT, 0, "clk_uart_baud0"),
567 GATE_DA(sclk_uart2, "exynos4210-uart.2", "uclk2", "div_uart2",
568 0xc350, 8, CLK_SET_RATE_PARENT, 0, "clk_uart_baud0"),
569 GATE_DA(sclk_uart3, "exynos4210-uart.3", "uclk3", "div_uart3",
570 0xc350, 12, CLK_SET_RATE_PARENT, 0, "clk_uart_baud0"),
571 GATE_DA(sclk_uart4, "exynos4210-uart.4", "uclk4", "div_uart4",
572 0xc350, 16, CLK_SET_RATE_PARENT, 0, "clk_uart_baud0"),
573 GATE(sclk_audio2, "sclk_audio2", "div_audio2", 0xc354, 4,
574 CLK_SET_RATE_PARENT, 0),
575 GATE_DA(sclk_spi0, "exynos4210-spi.0", "sclk_spi0", "div_spi_pre0",
576 0xc354, 16, CLK_SET_RATE_PARENT, 0, "spi_busclk0"),
577 GATE_DA(sclk_spi1, "exynos4210-spi.1", "sclk_spi1", "div_spi_pre1",
578 0xc354, 20, CLK_SET_RATE_PARENT, 0, "spi_busclk0"),
579 GATE_DA(sclk_spi2, "exynos4210-spi.2", "sclk_spi2", "div_spi_pre2",
580 0xc354, 24, CLK_SET_RATE_PARENT, 0, "spi_busclk0"),
581 GATE_DA(fimc0, "exynos4-fimc.0", "fimc0", "aclk160",
582 GATE_IP_CAM, 0, 0, 0, "fimc"),
583 GATE_DA(fimc1, "exynos4-fimc.1", "fimc1", "aclk160",
584 GATE_IP_CAM, 1, 0, 0, "fimc"),
585 GATE_DA(fimc2, "exynos4-fimc.2", "fimc2", "aclk160",
586 GATE_IP_CAM, 2, 0, 0, "fimc"),
587 GATE_DA(fimc3, "exynos4-fimc.3", "fimc3", "aclk160",
588 GATE_IP_CAM, 3, 0, 0, "fimc"),
589 GATE_DA(csis0, "s5p-mipi-csis.0", "csis0", "aclk160",
590 GATE_IP_CAM, 4, 0, 0, "fimc"),
591 GATE_DA(csis1, "s5p-mipi-csis.1", "csis1", "aclk160",
592 GATE_IP_CAM, 5, 0, 0, "fimc"),
593 GATE_DA(smmu_fimc0, "exynos-sysmmu.5", "smmu_fimc0", "aclk160",
594 GATE_IP_CAM, 7, 0, 0, "sysmmu"),
595 GATE_DA(smmu_fimc1, "exynos-sysmmu.6", "smmu_fimc1", "aclk160",
596 GATE_IP_CAM, 8, 0, 0, "sysmmu"),
597 GATE_DA(smmu_fimc2, "exynos-sysmmu.7", "smmu_fimc2", "aclk160",
598 GATE_IP_CAM, 9, 0, 0, "sysmmu"),
599 GATE_DA(smmu_fimc3, "exynos-sysmmu.8", "smmu_fimc3", "aclk160",
600 GATE_IP_CAM, 10, 0, 0, "sysmmu"),
601 GATE_DA(smmu_jpeg, "exynos-sysmmu.3", "smmu_jpeg", "aclk160",
602 GATE_IP_CAM, 11, 0, 0, "sysmmu"),
Sylwester Nawrocki1e258102013-04-04 13:33:12 +0900603 GATE(pixelasyncm0, "pxl_async0", "aclk160", GATE_IP_CAM, 17, 0, 0),
604 GATE(pixelasyncm1, "pxl_async1", "aclk160", GATE_IP_CAM, 18, 0, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900605 GATE_DA(smmu_tv, "exynos-sysmmu.2", "smmu_tv", "aclk160",
606 GATE_IP_TV, 4, 0, 0, "sysmmu"),
607 GATE_DA(mfc, "s5p-mfc", "mfc", "aclk100", GATE_IP_MFC, 0, 0, 0, "mfc"),
608 GATE_DA(smmu_mfcl, "exynos-sysmmu.0", "smmu_mfcl", "aclk100",
609 GATE_IP_MFC, 1, 0, 0, "sysmmu"),
610 GATE_DA(smmu_mfcr, "exynos-sysmmu.1", "smmu_mfcr", "aclk100",
611 GATE_IP_MFC, 2, 0, 0, "sysmmu"),
612 GATE_DA(fimd0, "exynos4-fb.0", "fimd0", "aclk160",
613 GATE_IP_LCD0, 0, 0, 0, "fimd"),
614 GATE_DA(smmu_fimd0, "exynos-sysmmu.10", "smmu_fimd0", "aclk160",
615 GATE_IP_LCD0, 4, 0, 0, "sysmmu"),
616 GATE_DA(pdma0, "dma-pl330.0", "pdma0", "aclk133",
617 GATE_IP_FSYS, 0, 0, 0, "dma"),
618 GATE_DA(pdma1, "dma-pl330.1", "pdma1", "aclk133",
619 GATE_IP_FSYS, 1, 0, 0, "dma"),
620 GATE_DA(sdmmc0, "exynos4-sdhci.0", "sdmmc0", "aclk133",
621 GATE_IP_FSYS, 5, 0, 0, "hsmmc"),
622 GATE_DA(sdmmc1, "exynos4-sdhci.1", "sdmmc1", "aclk133",
623 GATE_IP_FSYS, 6, 0, 0, "hsmmc"),
624 GATE_DA(sdmmc2, "exynos4-sdhci.2", "sdmmc2", "aclk133",
625 GATE_IP_FSYS, 7, 0, 0, "hsmmc"),
626 GATE_DA(sdmmc3, "exynos4-sdhci.3", "sdmmc3", "aclk133",
627 GATE_IP_FSYS, 8, 0, 0, "hsmmc"),
628 GATE_DA(uart0, "exynos4210-uart.0", "uart0", "aclk100",
629 GATE_IP_PERIL, 0, 0, 0, "uart"),
630 GATE_DA(uart1, "exynos4210-uart.1", "uart1", "aclk100",
631 GATE_IP_PERIL, 1, 0, 0, "uart"),
632 GATE_DA(uart2, "exynos4210-uart.2", "uart2", "aclk100",
633 GATE_IP_PERIL, 2, 0, 0, "uart"),
634 GATE_DA(uart3, "exynos4210-uart.3", "uart3", "aclk100",
635 GATE_IP_PERIL, 3, 0, 0, "uart"),
636 GATE_DA(uart4, "exynos4210-uart.4", "uart4", "aclk100",
637 GATE_IP_PERIL, 4, 0, 0, "uart"),
638 GATE_DA(i2c0, "s3c2440-i2c.0", "i2c0", "aclk100",
639 GATE_IP_PERIL, 6, 0, 0, "i2c"),
640 GATE_DA(i2c1, "s3c2440-i2c.1", "i2c1", "aclk100",
641 GATE_IP_PERIL, 7, 0, 0, "i2c"),
642 GATE_DA(i2c2, "s3c2440-i2c.2", "i2c2", "aclk100",
643 GATE_IP_PERIL, 8, 0, 0, "i2c"),
644 GATE_DA(i2c3, "s3c2440-i2c.3", "i2c3", "aclk100",
645 GATE_IP_PERIL, 9, 0, 0, "i2c"),
646 GATE_DA(i2c4, "s3c2440-i2c.4", "i2c4", "aclk100",
647 GATE_IP_PERIL, 10, 0, 0, "i2c"),
648 GATE_DA(i2c5, "s3c2440-i2c.5", "i2c5", "aclk100",
649 GATE_IP_PERIL, 11, 0, 0, "i2c"),
650 GATE_DA(i2c6, "s3c2440-i2c.6", "i2c6", "aclk100",
651 GATE_IP_PERIL, 12, 0, 0, "i2c"),
652 GATE_DA(i2c7, "s3c2440-i2c.7", "i2c7", "aclk100",
653 GATE_IP_PERIL, 13, 0, 0, "i2c"),
654 GATE_DA(i2c_hdmi, "s3c2440-hdmiphy-i2c", "i2c-hdmi", "aclk100",
655 GATE_IP_PERIL, 14, 0, 0, "i2c"),
656 GATE_DA(spi0, "exynos4210-spi.0", "spi0", "aclk100",
657 GATE_IP_PERIL, 16, 0, 0, "spi"),
658 GATE_DA(spi1, "exynos4210-spi.1", "spi1", "aclk100",
659 GATE_IP_PERIL, 17, 0, 0, "spi"),
660 GATE_DA(spi2, "exynos4210-spi.2", "spi2", "aclk100",
661 GATE_IP_PERIL, 18, 0, 0, "spi"),
662 GATE_DA(i2s1, "samsung-i2s.1", "i2s1", "aclk100",
663 GATE_IP_PERIL, 20, 0, 0, "iis"),
664 GATE_DA(i2s2, "samsung-i2s.2", "i2s2", "aclk100",
665 GATE_IP_PERIL, 21, 0, 0, "iis"),
666 GATE_DA(pcm1, "samsung-pcm.1", "pcm1", "aclk100",
667 GATE_IP_PERIL, 22, 0, 0, "pcm"),
668 GATE_DA(pcm2, "samsung-pcm.2", "pcm2", "aclk100",
669 GATE_IP_PERIL, 23, 0, 0, "pcm"),
670 GATE_DA(spdif, "samsung-spdif", "spdif", "aclk100",
671 GATE_IP_PERIL, 26, 0, 0, "spdif"),
672 GATE_DA(ac97, "samsung-ac97", "ac97", "aclk100",
673 GATE_IP_PERIL, 27, 0, 0, "ac97"),
674};
675
676/* list of gate clocks supported in exynos4210 soc */
677struct samsung_gate_clock exynos4210_gate_clks[] __initdata = {
678 GATE(tvenc, "tvenc", "aclk160", GATE_IP_TV, 2, 0, 0),
679 GATE(g2d, "g2d", "aclk200", E4210_GATE_IP_IMAGE, 0, 0, 0),
680 GATE(rotator, "rotator", "aclk200", E4210_GATE_IP_IMAGE, 1, 0, 0),
681 GATE(mdma, "mdma", "aclk200", E4210_GATE_IP_IMAGE, 2, 0, 0),
682 GATE(smmu_g2d, "smmu_g2d", "aclk200", E4210_GATE_IP_IMAGE, 3, 0, 0),
683 GATE(smmu_mdma, "smmu_mdma", "aclk200", E4210_GATE_IP_IMAGE, 5, 0, 0),
684 GATE(pcie_phy, "pcie_phy", "aclk133", GATE_IP_FSYS, 2, 0, 0),
685 GATE(sata_phy, "sata_phy", "aclk133", GATE_IP_FSYS, 3, 0, 0),
686 GATE(sata, "sata", "aclk133", GATE_IP_FSYS, 10, 0, 0),
687 GATE(pcie, "pcie", "aclk133", GATE_IP_FSYS, 14, 0, 0),
688 GATE(smmu_pcie, "smmu_pcie", "aclk133", GATE_IP_FSYS, 18, 0, 0),
689 GATE(modemif, "modemif", "aclk100", GATE_IP_PERIL, 28, 0, 0),
690 GATE(chipid, "chipid", "aclk100", GATE_IP_PERIR, 0, 0, 0),
691 GATE(sysreg, "sysreg", "aclk100", GATE_IP_PERIR, 0, 0, 0),
692 GATE(hdmi_cec, "hdmi_cec", "aclk100", GATE_IP_PERIR, 11, 0, 0),
693 GATE(smmu_rotator, "smmu_rotator", "aclk200",
694 E4210_GATE_IP_IMAGE, 4, 0, 0),
695 GATE(sclk_mipi1, "sclk_mipi1", "div_mipi_pre1",
696 SRC_MASK_LCD1, 12, CLK_SET_RATE_PARENT, 0),
697 GATE(sclk_sata, "sclk_sata", "div_sata",
698 SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0),
Tomasz Figa7bc1d2d2013-04-04 13:32:55 +0900699 GATE(sclk_mixer, "sclk_mixer", "mout_mixer", SRC_MASK_TV, 4, 0, 0),
700 GATE(sclk_dac, "sclk_dac", "mout_dac", SRC_MASK_TV, 8, 0, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900701 GATE_A(tsadc, "tsadc", "aclk100", GATE_IP_PERIL, 15, 0, 0, "adc"),
702 GATE_A(mct, "mct", "aclk100", GATE_IP_PERIR, 13, 0, 0, "mct"),
703 GATE_A(wdt, "watchdog", "aclk100", GATE_IP_PERIR, 14, 0, 0, "watchdog"),
704 GATE_A(rtc, "rtc", "aclk100", GATE_IP_PERIR, 15, 0, 0, "rtc"),
705 GATE_A(keyif, "keyif", "aclk100", GATE_IP_PERIR, 16, 0, 0, "keypad"),
706 GATE_DA(sclk_fimd1, "exynos4-fb.1", "sclk_fimd1", "div_fimd1",
707 SRC_MASK_LCD1, 0, CLK_SET_RATE_PARENT, 0, "sclk_fimd"),
708};
709
710/* list of gate clocks supported in exynos4x12 soc */
711struct samsung_gate_clock exynos4x12_gate_clks[] __initdata = {
712 GATE(audss, "audss", "sclk_epll", E4X12_GATE_IP_MAUDIO, 0, 0, 0),
713 GATE(mdnie0, "mdnie0", "aclk160", GATE_IP_LCD0, 2, 0, 0),
714 GATE(rotator, "rotator", "aclk200", E4X12_GATE_IP_IMAGE, 1, 0, 0),
715 GATE(mdma2, "mdma2", "aclk200", E4X12_GATE_IP_IMAGE, 2, 0, 0),
716 GATE(smmu_mdma, "smmu_mdma", "aclk200", E4X12_GATE_IP_IMAGE, 5, 0, 0),
717 GATE(mipi_hsi, "mipi_hsi", "aclk133", GATE_IP_FSYS, 10, 0, 0),
718 GATE(chipid, "chipid", "aclk100", E4X12_GATE_IP_PERIR, 0, 0, 0),
719 GATE(sysreg, "sysreg", "aclk100", E4X12_GATE_IP_PERIR, 1, 0, 0),
720 GATE(hdmi_cec, "hdmi_cec", "aclk100", E4X12_GATE_IP_PERIR, 11, 0, 0),
721 GATE(sclk_mdnie0, "sclk_mdnie0", "div_mdnie0",
722 SRC_MASK_LCD0, 4, CLK_SET_RATE_PARENT, 0),
723 GATE(sclk_mdnie_pwm0, "sclk_mdnie_pwm0", "div_mdnie_pwm_pre0",
724 SRC_MASK_LCD0, 8, CLK_SET_RATE_PARENT, 0),
725 GATE(sclk_mipihsi, "sclk_mipihsi", "div_mipihsi",
726 SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0),
727 GATE(smmu_rotator, "smmu_rotator", "aclk200",
728 E4X12_GATE_IP_IMAGE, 4, 0, 0),
729 GATE_A(mct, "mct", "aclk100", E4X12_GATE_IP_PERIR, 13, 0, 0, "mct"),
730 GATE_A(rtc, "rtc", "aclk100", E4X12_GATE_IP_PERIR, 15, 0, 0, "rtc"),
731 GATE_A(keyif, "keyif", "aclk100",
732 E4X12_GATE_IP_PERIR, 16, 0, 0, "keypad"),
733 GATE_A(wdt, "watchdog", "aclk100",
734 E4X12_GATE_IP_PERIR, 14, 0, 0, "watchdog"),
735 GATE_DA(pcm0, "samsung-pcm.0", "pcm0", "aclk100",
736 E4X12_GATE_IP_MAUDIO, 2, 0, 0, "pcm"),
737 GATE_DA(i2s0, "samsung-i2s.0", "i2s0", "aclk100",
738 E4X12_GATE_IP_MAUDIO, 3, 0, 0, "iis"),
Sylwester Nawrocki1e258102013-04-04 13:33:12 +0900739 GATE(fimc_lite0, "lite0", "aclk200", E4X12_GATE_ISP0, 3,
740 CLK_IGNORE_UNUSED, 0),
741 GATE(fimc_lite1, "lite1", "aclk200", E4X12_GATE_ISP0, 4,
742 CLK_IGNORE_UNUSED, 0),
743 GATE(ppmuispmx, "ppmuispmx", "aclk200", E4X12_GATE_ISP0, 20,
744 CLK_IGNORE_UNUSED, 0),
745 GATE(ppmuispx, "ppmuispx", "aclk200", E4X12_GATE_ISP0, 21,
746 CLK_IGNORE_UNUSED, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900747};
748
749#ifdef CONFIG_OF
750static struct of_device_id exynos4_clk_ids[] __initdata = {
751 { .compatible = "samsung,exynos4210-clock",
752 .data = (void *)EXYNOS4210, },
753 { .compatible = "samsung,exynos4412-clock",
754 .data = (void *)EXYNOS4X12, },
755 { },
756};
757#endif
758
759/*
760 * The parent of the fin_pll clock is selected by the XOM[0] bit. This bit
761 * resides in chipid register space, outside of the clock controller memory
762 * mapped space. So to determine the parent of fin_pll clock, the chipid
763 * controller is first remapped and the value of XOM[0] bit is read to
764 * determine the parent clock.
765 */
766static void __init exynos4_clk_register_finpll(void)
767{
768 struct samsung_fixed_rate_clock fclk;
769 struct device_node *np;
770 struct clk *clk;
771 void __iomem *chipid_base = S5P_VA_CHIPID;
772 unsigned long xom, finpll_f = 24000000;
773 char *parent_name;
774
775 np = of_find_compatible_node(NULL, NULL, "samsung,exynos4210-chipid");
776 if (np)
777 chipid_base = of_iomap(np, 0);
778
779 if (chipid_base) {
780 xom = readl(chipid_base + 8);
781 parent_name = xom & 1 ? "xusbxti" : "xxti";
782 clk = clk_get(NULL, parent_name);
783 if (IS_ERR(clk)) {
784 pr_err("%s: failed to lookup parent clock %s, assuming "
785 "fin_pll clock frequency is 24MHz\n", __func__,
786 parent_name);
787 } else {
788 finpll_f = clk_get_rate(clk);
789 }
790 } else {
791 pr_err("%s: failed to map chipid registers, assuming "
792 "fin_pll clock frequency is 24MHz\n", __func__);
793 }
794
795 fclk.id = fin_pll;
796 fclk.name = "fin_pll";
797 fclk.parent_name = NULL;
798 fclk.flags = CLK_IS_ROOT;
799 fclk.fixed_rate = finpll_f;
800 samsung_clk_register_fixed_rate(&fclk, 1);
801
802 if (np)
803 iounmap(chipid_base);
804}
805
806/*
807 * This function allows non-dt platforms to specify the clock speed of the
808 * xxti and xusbxti clocks. These clocks are then registered with the specified
809 * clock speed.
810 */
811void __init exynos4_clk_register_fixed_ext(unsigned long xxti_f,
812 unsigned long xusbxti_f)
813{
814 exynos4_fixed_rate_ext_clks[0].fixed_rate = xxti_f;
815 exynos4_fixed_rate_ext_clks[1].fixed_rate = xusbxti_f;
816 samsung_clk_register_fixed_rate(exynos4_fixed_rate_ext_clks,
817 ARRAY_SIZE(exynos4_fixed_rate_ext_clks));
818}
819
820static __initdata struct of_device_id ext_clk_match[] = {
821 { .compatible = "samsung,clock-xxti", .data = (void *)0, },
822 { .compatible = "samsung,clock-xusbxti", .data = (void *)1, },
823 {},
824};
825
826/* register exynos4 clocks */
827void __init exynos4_clk_init(struct device_node *np)
828{
829 void __iomem *reg_base;
830 struct clk *apll, *mpll, *epll, *vpll;
831 u32 exynos4_soc;
832
833 if (np) {
834 const struct of_device_id *match;
835 match = of_match_node(exynos4_clk_ids, np);
836 exynos4_soc = (u32)match->data;
837
838 reg_base = of_iomap(np, 0);
839 if (!reg_base)
840 panic("%s: failed to map registers\n", __func__);
841 } else {
842 reg_base = S5P_VA_CMU;
843 if (soc_is_exynos4210())
844 exynos4_soc = EXYNOS4210;
845 else if (soc_is_exynos4212() || soc_is_exynos4412())
846 exynos4_soc = EXYNOS4X12;
847 else
848 panic("%s: unable to determine soc\n", __func__);
849 }
850
851 samsung_clk_init(np, reg_base, nr_clks,
852 exynos4_clk_regs, ARRAY_SIZE(exynos4_clk_regs));
853
854 if (np)
855 samsung_clk_of_register_fixed_ext(exynos4_fixed_rate_ext_clks,
856 ARRAY_SIZE(exynos4_fixed_rate_ext_clks),
857 ext_clk_match);
858
859 exynos4_clk_register_finpll();
860
861 if (exynos4_soc == EXYNOS4210) {
862 apll = samsung_clk_register_pll45xx("fout_apll", "fin_pll",
863 reg_base + APLL_CON0, pll_4508);
864 mpll = samsung_clk_register_pll45xx("fout_mpll", "fin_pll",
865 reg_base + E4210_MPLL_CON0, pll_4508);
866 epll = samsung_clk_register_pll46xx("fout_epll", "fin_pll",
867 reg_base + 0xc110, pll_4600);
868 vpll = samsung_clk_register_pll46xx("fout_vpll", "mout_vpllsrc",
869 reg_base + 0xc120, pll_4650c);
870 } else {
871 apll = samsung_clk_register_pll35xx("fout_apll", "fin_pll",
872 reg_base + APLL_CON0);
873 mpll = samsung_clk_register_pll35xx("fout_mpll", "fin_pll",
874 reg_base + E4X12_MPLL_CON0);
875 epll = samsung_clk_register_pll36xx("fout_epll", "fin_pll",
876 reg_base + 0xc110);
877 vpll = samsung_clk_register_pll36xx("fout_vpll", "fin_pll",
878 reg_base + 0xc120);
879 }
880
881 samsung_clk_add_lookup(apll, fout_apll);
882 samsung_clk_add_lookup(mpll, fout_mpll);
883 samsung_clk_add_lookup(epll, fout_epll);
884 samsung_clk_add_lookup(vpll, fout_vpll);
885
886 samsung_clk_register_fixed_rate(exynos4_fixed_rate_clks,
887 ARRAY_SIZE(exynos4_fixed_rate_clks));
888 samsung_clk_register_mux(exynos4_mux_clks,
889 ARRAY_SIZE(exynos4_mux_clks));
890 samsung_clk_register_div(exynos4_div_clks,
891 ARRAY_SIZE(exynos4_div_clks));
892 samsung_clk_register_gate(exynos4_gate_clks,
893 ARRAY_SIZE(exynos4_gate_clks));
894
895 if (exynos4_soc == EXYNOS4210) {
896 samsung_clk_register_fixed_rate(exynos4210_fixed_rate_clks,
897 ARRAY_SIZE(exynos4210_fixed_rate_clks));
898 samsung_clk_register_mux(exynos4210_mux_clks,
899 ARRAY_SIZE(exynos4210_mux_clks));
900 samsung_clk_register_div(exynos4210_div_clks,
901 ARRAY_SIZE(exynos4210_div_clks));
902 samsung_clk_register_gate(exynos4210_gate_clks,
903 ARRAY_SIZE(exynos4210_gate_clks));
904 } else {
905 samsung_clk_register_mux(exynos4x12_mux_clks,
906 ARRAY_SIZE(exynos4x12_mux_clks));
907 samsung_clk_register_div(exynos4x12_div_clks,
908 ARRAY_SIZE(exynos4x12_div_clks));
909 samsung_clk_register_gate(exynos4x12_gate_clks,
910 ARRAY_SIZE(exynos4x12_gate_clks));
911 }
912
913 pr_info("%s clocks: sclk_apll = %ld, sclk_mpll = %ld\n"
914 "\tsclk_epll = %ld, sclk_vpll = %ld, arm_clk = %ld\n",
915 exynos4_soc == EXYNOS4210 ? "Exynos4210" : "Exynos4x12",
916 _get_rate("sclk_apll"), _get_rate("sclk_mpll"),
917 _get_rate("sclk_epll"), _get_rate("sclk_vpll"),
918 _get_rate("arm_clk"));
919}
920CLK_OF_DECLARE(exynos4210_clk, "samsung,exynos4210-clock", exynos4_clk_init);
921CLK_OF_DECLARE(exynos4412_clk, "samsung,exynos4412-clock", exynos4_clk_init);