blob: 0f1cf5d53dd823e5d06472bd6446491001947979 [file] [log] [blame]
Roland McGrath1eeaed72008-01-30 13:31:51 +01001/*
2 * Copyright (C) 1994 Linus Torvalds
3 *
4 * Pentium III FXSR, SSE support
5 * General FPU state handling cleanups
6 * Gareth Hughes <gareth@valinux.com>, May 2000
7 * x86-64 work by Andi Kleen 2002
8 */
9
H. Peter Anvin1965aae2008-10-22 22:26:29 -070010#ifndef _ASM_X86_I387_H
11#define _ASM_X86_I387_H
Roland McGrath1eeaed72008-01-30 13:31:51 +010012
Herbert Xu3b0d6592009-11-03 09:11:15 -050013#ifndef __ASSEMBLY__
14
Roland McGrath1eeaed72008-01-30 13:31:51 +010015#include <linux/sched.h>
16#include <linux/kernel_stat.h>
17#include <linux/regset.h>
Suresh Siddhae4914012008-08-13 22:02:26 +100018#include <linux/hardirq.h>
Avi Kivity86603282010-05-06 11:45:46 +030019#include <linux/slab.h>
H. Peter Anvin92c37fa2008-02-04 16:47:58 +010020#include <asm/asm.h>
H. Peter Anvinc9775b42010-05-11 17:49:54 -070021#include <asm/cpufeature.h>
Roland McGrath1eeaed72008-01-30 13:31:51 +010022#include <asm/processor.h>
23#include <asm/sigcontext.h>
24#include <asm/user.h>
25#include <asm/uaccess.h>
Suresh Siddhadc1e35c2008-07-29 10:29:19 -070026#include <asm/xsave.h>
Roland McGrath1eeaed72008-01-30 13:31:51 +010027
Suresh Siddha3c1c7f12008-07-29 10:29:21 -070028extern unsigned int sig_xstate_size;
Roland McGrath1eeaed72008-01-30 13:31:51 +010029extern void fpu_init(void);
Roland McGrath1eeaed72008-01-30 13:31:51 +010030extern void mxcsr_feature_mask_init(void);
Suresh Siddhaaa283f42008-03-10 15:28:05 -070031extern int init_fpu(struct task_struct *child);
Roland McGrath1eeaed72008-01-30 13:31:51 +010032extern asmlinkage void math_state_restore(void);
Jeremy Fitzhardingee6e9cac2009-04-24 00:40:59 -070033extern void __math_state_restore(void);
Suresh Siddha61c46282008-03-10 15:28:04 -070034extern void init_thread_xstate(void);
Jaswinder Singh36454932008-07-21 22:31:57 +053035extern int dump_fpu(struct pt_regs *, struct user_i387_struct *);
Roland McGrath1eeaed72008-01-30 13:31:51 +010036
37extern user_regset_active_fn fpregs_active, xfpregs_active;
Suresh Siddha5b3efd52010-02-11 11:50:59 -080038extern user_regset_get_fn fpregs_get, xfpregs_get, fpregs_soft_get,
39 xstateregs_get;
40extern user_regset_set_fn fpregs_set, xfpregs_set, fpregs_soft_set,
41 xstateregs_set;
42
43/*
44 * xstateregs_active == fpregs_active. Please refer to the comment
45 * at the definition of fpregs_active.
46 */
47#define xstateregs_active fpregs_active
Roland McGrath1eeaed72008-01-30 13:31:51 +010048
Suresh Siddhac37b5ef2008-07-29 10:29:25 -070049extern struct _fpx_sw_bytes fx_sw_reserved;
Roland McGrath1eeaed72008-01-30 13:31:51 +010050#ifdef CONFIG_IA32_EMULATION
Suresh Siddha3c1c7f12008-07-29 10:29:21 -070051extern unsigned int sig_xstate_ia32_size;
Suresh Siddhac37b5ef2008-07-29 10:29:25 -070052extern struct _fpx_sw_bytes fx_sw_reserved_ia32;
Roland McGrath1eeaed72008-01-30 13:31:51 +010053struct _fpstate_ia32;
Suresh Siddhaab513702008-07-29 10:29:22 -070054struct _xstate_ia32;
55extern int save_i387_xstate_ia32(void __user *buf);
56extern int restore_i387_xstate_ia32(void __user *buf);
Roland McGrath1eeaed72008-01-30 13:31:51 +010057#endif
58
Suresh Siddhab359e8a2008-07-29 10:29:20 -070059#define X87_FSW_ES (1 << 7) /* Exception Summary */
60
H. Peter Anvinc9775b42010-05-11 17:49:54 -070061static __always_inline __pure bool use_xsave(void)
Avi Kivityc9ad4882010-05-06 11:45:45 +030062{
H. Peter Anvinc9775b42010-05-11 17:49:54 -070063 return static_cpu_has(X86_FEATURE_XSAVE);
Avi Kivityc9ad4882010-05-06 11:45:45 +030064}
65
Roland McGrath1eeaed72008-01-30 13:31:51 +010066#ifdef CONFIG_X86_64
67
68/* Ignore delayed exceptions from user space */
69static inline void tolerant_fwait(void)
70{
71 asm volatile("1: fwait\n"
72 "2:\n"
Joe Perchesaffe6632008-03-23 01:02:18 -070073 _ASM_EXTABLE(1b, 2b));
Roland McGrath1eeaed72008-01-30 13:31:51 +010074}
75
Suresh Siddhab359e8a2008-07-29 10:29:20 -070076static inline int fxrstor_checking(struct i387_fxsave_struct *fx)
Roland McGrath1eeaed72008-01-30 13:31:51 +010077{
78 int err;
79
80 asm volatile("1: rex64/fxrstor (%[fx])\n\t"
81 "2:\n"
82 ".section .fixup,\"ax\"\n"
83 "3: movl $-1,%[err]\n"
84 " jmp 2b\n"
85 ".previous\n"
Joe Perchesaffe6632008-03-23 01:02:18 -070086 _ASM_EXTABLE(1b, 3b)
Roland McGrath1eeaed72008-01-30 13:31:51 +010087 : [err] "=r" (err)
Jiri Slaby4ecf4582009-04-08 13:32:00 +020088#if 0 /* See comment in fxsave() below. */
Roland McGrath1eeaed72008-01-30 13:31:51 +010089 : [fx] "r" (fx), "m" (*fx), "0" (0));
90#else
91 : [fx] "cdaSDb" (fx), "m" (*fx), "0" (0));
92#endif
Roland McGrath1eeaed72008-01-30 13:31:51 +010093 return err;
94}
95
Roland McGrath1eeaed72008-01-30 13:31:51 +010096/* AMD CPUs don't save/restore FDP/FIP/FOP unless an exception
97 is pending. Clear the x87 state here by setting it to fixed
98 values. The kernel data segment can be sometimes 0 and sometimes
99 new user value. Both should be ok.
100 Use the PDA as safe address because it should be already in L1. */
Avi Kivity86603282010-05-06 11:45:46 +0300101static inline void fpu_clear(struct fpu *fpu)
Roland McGrath1eeaed72008-01-30 13:31:51 +0100102{
Avi Kivity86603282010-05-06 11:45:46 +0300103 struct xsave_struct *xstate = &fpu->state->xsave;
104 struct i387_fxsave_struct *fx = &fpu->state->fxsave;
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700105
106 /*
107 * xsave header may indicate the init state of the FP.
108 */
Avi Kivityc9ad4882010-05-06 11:45:45 +0300109 if (use_xsave() &&
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700110 !(xstate->xsave_hdr.xstate_bv & XSTATE_FP))
111 return;
112
Roland McGrath1eeaed72008-01-30 13:31:51 +0100113 if (unlikely(fx->swd & X87_FSW_ES))
Joe Perchesaffe6632008-03-23 01:02:18 -0700114 asm volatile("fnclex");
Roland McGrath1eeaed72008-01-30 13:31:51 +0100115 alternative_input(ASM_NOP8 ASM_NOP2,
Joe Perchesaffe6632008-03-23 01:02:18 -0700116 " emms\n" /* clear stack tags */
117 " fildl %%gs:0", /* load to clear state */
118 X86_FEATURE_FXSAVE_LEAK);
Roland McGrath1eeaed72008-01-30 13:31:51 +0100119}
120
Avi Kivity86603282010-05-06 11:45:46 +0300121static inline void clear_fpu_state(struct task_struct *tsk)
122{
123 fpu_clear(&tsk->thread.fpu);
124}
125
Suresh Siddhac37b5ef2008-07-29 10:29:25 -0700126static inline int fxsave_user(struct i387_fxsave_struct __user *fx)
Roland McGrath1eeaed72008-01-30 13:31:51 +0100127{
128 int err;
129
Suresh Siddha8e221b62010-06-22 16:23:37 -0700130 /*
131 * Clear the bytes not touched by the fxsave and reserved
132 * for the SW usage.
133 */
134 err = __clear_user(&fx->sw_reserved,
135 sizeof(struct _fpx_sw_bytes));
136 if (unlikely(err))
137 return -EFAULT;
138
Roland McGrath1eeaed72008-01-30 13:31:51 +0100139 asm volatile("1: rex64/fxsave (%[fx])\n\t"
140 "2:\n"
141 ".section .fixup,\"ax\"\n"
142 "3: movl $-1,%[err]\n"
143 " jmp 2b\n"
144 ".previous\n"
Joe Perchesaffe6632008-03-23 01:02:18 -0700145 _ASM_EXTABLE(1b, 3b)
Roland McGrath1eeaed72008-01-30 13:31:51 +0100146 : [err] "=r" (err), "=m" (*fx)
Jiri Slaby4ecf4582009-04-08 13:32:00 +0200147#if 0 /* See comment in fxsave() below. */
Roland McGrath1eeaed72008-01-30 13:31:51 +0100148 : [fx] "r" (fx), "0" (0));
149#else
150 : [fx] "cdaSDb" (fx), "0" (0));
151#endif
Joe Perchesaffe6632008-03-23 01:02:18 -0700152 if (unlikely(err) &&
153 __clear_user(fx, sizeof(struct i387_fxsave_struct)))
Roland McGrath1eeaed72008-01-30 13:31:51 +0100154 err = -EFAULT;
155 /* No need to clear here because the caller clears USED_MATH */
156 return err;
157}
158
Avi Kivity86603282010-05-06 11:45:46 +0300159static inline void fpu_fxsave(struct fpu *fpu)
Roland McGrath1eeaed72008-01-30 13:31:51 +0100160{
161 /* Using "rex64; fxsave %0" is broken because, if the memory operand
162 uses any extended registers for addressing, a second REX prefix
163 will be generated (to the assembler, rex64 followed by semicolon
164 is a separate instruction), and hence the 64-bitness is lost. */
165#if 0
166 /* Using "fxsaveq %0" would be the ideal choice, but is only supported
167 starting with gas 2.16. */
168 __asm__ __volatile__("fxsaveq %0"
Avi Kivity86603282010-05-06 11:45:46 +0300169 : "=m" (fpu->state->fxsave));
Roland McGrath1eeaed72008-01-30 13:31:51 +0100170#elif 0
171 /* Using, as a workaround, the properly prefixed form below isn't
172 accepted by any binutils version so far released, complaining that
173 the same type of prefix is used twice if an extended register is
174 needed for addressing (fix submitted to mainline 2005-11-21). */
175 __asm__ __volatile__("rex64/fxsave %0"
Avi Kivity86603282010-05-06 11:45:46 +0300176 : "=m" (fpu->state->fxsave));
Roland McGrath1eeaed72008-01-30 13:31:51 +0100177#else
178 /* This, however, we can work around by forcing the compiler to select
179 an addressing mode that doesn't require extended registers. */
Suresh Siddha61c46282008-03-10 15:28:04 -0700180 __asm__ __volatile__("rex64/fxsave (%1)"
Avi Kivity86603282010-05-06 11:45:46 +0300181 : "=m" (fpu->state->fxsave)
182 : "cdaSDb" (&fpu->state->fxsave));
Roland McGrath1eeaed72008-01-30 13:31:51 +0100183#endif
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700184}
185
Avi Kivity86603282010-05-06 11:45:46 +0300186static inline void fpu_save_init(struct fpu *fpu)
187{
188 if (use_xsave())
189 fpu_xsave(fpu);
190 else
191 fpu_fxsave(fpu);
192
193 fpu_clear(fpu);
194}
195
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700196static inline void __save_init_fpu(struct task_struct *tsk)
197{
Avi Kivity86603282010-05-06 11:45:46 +0300198 fpu_save_init(&tsk->thread.fpu);
Roland McGrath1eeaed72008-01-30 13:31:51 +0100199 task_thread_info(tsk)->status &= ~TS_USEDFPU;
200}
201
Roland McGrath1eeaed72008-01-30 13:31:51 +0100202#else /* CONFIG_X86_32 */
203
Daniel Glöcknerab9e1852009-03-04 19:42:27 +0100204#ifdef CONFIG_MATH_EMULATION
Avi Kivity86603282010-05-06 11:45:46 +0300205extern void finit_soft_fpu(struct i387_soft_struct *soft);
Daniel Glöcknerab9e1852009-03-04 19:42:27 +0100206#else
Avi Kivity86603282010-05-06 11:45:46 +0300207static inline void finit_soft_fpu(struct i387_soft_struct *soft) {}
Daniel Glöcknerab9e1852009-03-04 19:42:27 +0100208#endif
Suresh Siddhae8a496a2008-05-23 16:26:37 -0700209
Roland McGrath1eeaed72008-01-30 13:31:51 +0100210static inline void tolerant_fwait(void)
211{
212 asm volatile("fnclex ; fwait");
213}
214
Jiri Slaby34ba4762009-04-08 13:31:59 +0200215/* perform fxrstor iff the processor has extended states, otherwise frstor */
216static inline int fxrstor_checking(struct i387_fxsave_struct *fx)
Roland McGrath1eeaed72008-01-30 13:31:51 +0100217{
218 /*
219 * The "nop" is needed to make the instructions the same
220 * length.
221 */
222 alternative_input(
223 "nop ; frstor %1",
224 "fxrstor %1",
225 X86_FEATURE_FXSR,
Jiri Slaby34ba4762009-04-08 13:31:59 +0200226 "m" (*fx));
227
Jiri Slabyfcb2ac52009-04-08 13:31:58 +0200228 return 0;
Roland McGrath1eeaed72008-01-30 13:31:51 +0100229}
230
231/* We need a safe address that is cheap to find and that is already
232 in L1 during context switch. The best choices are unfortunately
233 different for UP and SMP */
234#ifdef CONFIG_SMP
235#define safe_address (__per_cpu_offset[0])
236#else
237#define safe_address (kstat_cpu(0).cpustat.user)
238#endif
239
240/*
241 * These must be called with preempt disabled
242 */
Avi Kivity86603282010-05-06 11:45:46 +0300243static inline void fpu_save_init(struct fpu *fpu)
Roland McGrath1eeaed72008-01-30 13:31:51 +0100244{
Avi Kivityc9ad4882010-05-06 11:45:45 +0300245 if (use_xsave()) {
Avi Kivity86603282010-05-06 11:45:46 +0300246 struct xsave_struct *xstate = &fpu->state->xsave;
247 struct i387_fxsave_struct *fx = &fpu->state->fxsave;
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700248
Avi Kivity86603282010-05-06 11:45:46 +0300249 fpu_xsave(fpu);
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700250
251 /*
252 * xsave header may indicate the init state of the FP.
253 */
254 if (!(xstate->xsave_hdr.xstate_bv & XSTATE_FP))
255 goto end;
256
257 if (unlikely(fx->swd & X87_FSW_ES))
258 asm volatile("fnclex");
259
260 /*
261 * we can do a simple return here or be paranoid :)
262 */
263 goto clear_state;
264 }
265
Roland McGrath1eeaed72008-01-30 13:31:51 +0100266 /* Use more nops than strictly needed in case the compiler
267 varies code */
268 alternative_input(
269 "fnsave %[fx] ;fwait;" GENERIC_NOP8 GENERIC_NOP4,
270 "fxsave %[fx]\n"
271 "bt $7,%[fsw] ; jnc 1f ; fnclex\n1:",
272 X86_FEATURE_FXSR,
Avi Kivity86603282010-05-06 11:45:46 +0300273 [fx] "m" (fpu->state->fxsave),
274 [fsw] "m" (fpu->state->fxsave.swd) : "memory");
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700275clear_state:
Roland McGrath1eeaed72008-01-30 13:31:51 +0100276 /* AMD K7/K8 CPUs don't save/restore FDP/FIP/FOP unless an exception
277 is pending. Clear the x87 state here by setting it to fixed
278 values. safe_address is a random variable that should be in L1 */
279 alternative_input(
280 GENERIC_NOP8 GENERIC_NOP2,
281 "emms\n\t" /* clear stack tags */
282 "fildl %[addr]", /* set F?P to defined value */
283 X86_FEATURE_FXSAVE_LEAK,
284 [addr] "m" (safe_address));
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700285end:
Avi Kivity86603282010-05-06 11:45:46 +0300286 ;
287}
288
289static inline void __save_init_fpu(struct task_struct *tsk)
290{
291 fpu_save_init(&tsk->thread.fpu);
Roland McGrath1eeaed72008-01-30 13:31:51 +0100292 task_thread_info(tsk)->status &= ~TS_USEDFPU;
293}
294
Avi Kivity86603282010-05-06 11:45:46 +0300295
Suresh Siddhaab513702008-07-29 10:29:22 -0700296#endif /* CONFIG_X86_64 */
297
Avi Kivity86603282010-05-06 11:45:46 +0300298static inline int fpu_fxrstor_checking(struct fpu *fpu)
299{
300 return fxrstor_checking(&fpu->state->fxsave);
301}
302
303static inline int fpu_restore_checking(struct fpu *fpu)
304{
305 if (use_xsave())
306 return fpu_xrstor_checking(fpu);
307 else
308 return fpu_fxrstor_checking(fpu);
309}
310
Jiri Slaby34ba4762009-04-08 13:31:59 +0200311static inline int restore_fpu_checking(struct task_struct *tsk)
312{
Avi Kivity86603282010-05-06 11:45:46 +0300313 return fpu_restore_checking(&tsk->thread.fpu);
Jiri Slaby34ba4762009-04-08 13:31:59 +0200314}
315
Roland McGrath1eeaed72008-01-30 13:31:51 +0100316/*
317 * Signal frame handlers...
318 */
Suresh Siddhaab513702008-07-29 10:29:22 -0700319extern int save_i387_xstate(void __user *buf);
320extern int restore_i387_xstate(void __user *buf);
Roland McGrath1eeaed72008-01-30 13:31:51 +0100321
322static inline void __unlazy_fpu(struct task_struct *tsk)
323{
324 if (task_thread_info(tsk)->status & TS_USEDFPU) {
325 __save_init_fpu(tsk);
326 stts();
327 } else
328 tsk->fpu_counter = 0;
329}
330
331static inline void __clear_fpu(struct task_struct *tsk)
332{
333 if (task_thread_info(tsk)->status & TS_USEDFPU) {
334 tolerant_fwait();
335 task_thread_info(tsk)->status &= ~TS_USEDFPU;
336 stts();
337 }
338}
339
340static inline void kernel_fpu_begin(void)
341{
342 struct thread_info *me = current_thread_info();
343 preempt_disable();
344 if (me->status & TS_USEDFPU)
345 __save_init_fpu(me->task);
346 else
347 clts();
348}
349
350static inline void kernel_fpu_end(void)
351{
352 stts();
353 preempt_enable();
354}
355
Huang Yingae4b6882009-08-31 13:11:54 +0800356static inline bool irq_fpu_usable(void)
357{
358 struct pt_regs *regs;
359
360 return !in_interrupt() || !(regs = get_irq_regs()) || \
361 user_mode(regs) || (read_cr0() & X86_CR0_TS);
362}
363
Suresh Siddhae4914012008-08-13 22:02:26 +1000364/*
365 * Some instructions like VIA's padlock instructions generate a spurious
366 * DNA fault but don't modify SSE registers. And these instructions
Chuck Ebbert0b8c3d52009-06-09 10:40:50 -0400367 * get used from interrupt context as well. To prevent these kernel instructions
368 * in interrupt context interacting wrongly with other user/kernel fpu usage, we
Suresh Siddhae4914012008-08-13 22:02:26 +1000369 * should use them only in the context of irq_ts_save/restore()
370 */
371static inline int irq_ts_save(void)
372{
373 /*
Chuck Ebbert0b8c3d52009-06-09 10:40:50 -0400374 * If in process context and not atomic, we can take a spurious DNA fault.
375 * Otherwise, doing clts() in process context requires disabling preemption
376 * or some heavy lifting like kernel_fpu_begin()
Suresh Siddhae4914012008-08-13 22:02:26 +1000377 */
Chuck Ebbert0b8c3d52009-06-09 10:40:50 -0400378 if (!in_atomic())
Suresh Siddhae4914012008-08-13 22:02:26 +1000379 return 0;
380
381 if (read_cr0() & X86_CR0_TS) {
382 clts();
383 return 1;
384 }
385
386 return 0;
387}
388
389static inline void irq_ts_restore(int TS_state)
390{
391 if (TS_state)
392 stts();
393}
394
Roland McGrath1eeaed72008-01-30 13:31:51 +0100395#ifdef CONFIG_X86_64
396
397static inline void save_init_fpu(struct task_struct *tsk)
398{
399 __save_init_fpu(tsk);
400 stts();
401}
402
403#define unlazy_fpu __unlazy_fpu
404#define clear_fpu __clear_fpu
405
406#else /* CONFIG_X86_32 */
407
408/*
409 * These disable preemption on their own and are safe
410 */
411static inline void save_init_fpu(struct task_struct *tsk)
412{
413 preempt_disable();
414 __save_init_fpu(tsk);
415 stts();
416 preempt_enable();
417}
418
419static inline void unlazy_fpu(struct task_struct *tsk)
420{
421 preempt_disable();
422 __unlazy_fpu(tsk);
423 preempt_enable();
424}
425
426static inline void clear_fpu(struct task_struct *tsk)
427{
428 preempt_disable();
429 __clear_fpu(tsk);
430 preempt_enable();
431}
432
433#endif /* CONFIG_X86_64 */
434
435/*
Roland McGrath1eeaed72008-01-30 13:31:51 +0100436 * i387 state interaction
437 */
438static inline unsigned short get_fpu_cwd(struct task_struct *tsk)
439{
440 if (cpu_has_fxsr) {
Avi Kivity86603282010-05-06 11:45:46 +0300441 return tsk->thread.fpu.state->fxsave.cwd;
Roland McGrath1eeaed72008-01-30 13:31:51 +0100442 } else {
Avi Kivity86603282010-05-06 11:45:46 +0300443 return (unsigned short)tsk->thread.fpu.state->fsave.cwd;
Roland McGrath1eeaed72008-01-30 13:31:51 +0100444 }
445}
446
447static inline unsigned short get_fpu_swd(struct task_struct *tsk)
448{
449 if (cpu_has_fxsr) {
Avi Kivity86603282010-05-06 11:45:46 +0300450 return tsk->thread.fpu.state->fxsave.swd;
Roland McGrath1eeaed72008-01-30 13:31:51 +0100451 } else {
Avi Kivity86603282010-05-06 11:45:46 +0300452 return (unsigned short)tsk->thread.fpu.state->fsave.swd;
Roland McGrath1eeaed72008-01-30 13:31:51 +0100453 }
454}
455
456static inline unsigned short get_fpu_mxcsr(struct task_struct *tsk)
457{
458 if (cpu_has_xmm) {
Avi Kivity86603282010-05-06 11:45:46 +0300459 return tsk->thread.fpu.state->fxsave.mxcsr;
Roland McGrath1eeaed72008-01-30 13:31:51 +0100460 } else {
461 return MXCSR_DEFAULT;
462 }
463}
464
Avi Kivity86603282010-05-06 11:45:46 +0300465static bool fpu_allocated(struct fpu *fpu)
466{
467 return fpu->state != NULL;
468}
469
470static inline int fpu_alloc(struct fpu *fpu)
471{
472 if (fpu_allocated(fpu))
473 return 0;
474 fpu->state = kmem_cache_alloc(task_xstate_cachep, GFP_KERNEL);
475 if (!fpu->state)
476 return -ENOMEM;
477 WARN_ON((unsigned long)fpu->state & 15);
478 return 0;
479}
480
481static inline void fpu_free(struct fpu *fpu)
482{
483 if (fpu->state) {
484 kmem_cache_free(task_xstate_cachep, fpu->state);
485 fpu->state = NULL;
486 }
487}
488
489static inline void fpu_copy(struct fpu *dst, struct fpu *src)
490{
491 memcpy(dst->state, src->state, xstate_size);
492}
493
Herbert Xu3b0d6592009-11-03 09:11:15 -0500494#endif /* __ASSEMBLY__ */
495
496#define PSHUFB_XMM5_XMM0 .byte 0x66, 0x0f, 0x38, 0x00, 0xc5
497#define PSHUFB_XMM5_XMM6 .byte 0x66, 0x0f, 0x38, 0x00, 0xf5
498
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700499#endif /* _ASM_X86_I387_H */