blob: f0e4480b4ebe8e2a03703839b6ec9b15201b5387 [file] [log] [blame]
Tony Lindgren046d6b22005-11-10 14:26:52 +00001/*
Tony Lindgrena16e9702008-03-18 11:56:39 +02002 * linux/arch/arm/mach-omap2/clock24xx.h
Tony Lindgren046d6b22005-11-10 14:26:52 +00003 *
Tony Lindgrena16e9702008-03-18 11:56:39 +02004 * Copyright (C) 2005-2008 Texas Instruments, Inc.
5 * Copyright (C) 2004-2008 Nokia Corporation
6 *
7 * Contacts:
Tony Lindgren046d6b22005-11-10 14:26:52 +00008 * Richard Woodruff <r-woodruff2@ti.com>
Tony Lindgrena16e9702008-03-18 11:56:39 +02009 * Paul Walmsley
Tony Lindgren046d6b22005-11-10 14:26:52 +000010 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
Paul Walmsley6b8858a2008-03-18 10:35:15 +020016#ifndef __ARCH_ARM_MACH_OMAP2_CLOCK24XX_H
17#define __ARCH_ARM_MACH_OMAP2_CLOCK24XX_H
Tony Lindgren046d6b22005-11-10 14:26:52 +000018
Paul Walmsley6b8858a2008-03-18 10:35:15 +020019#include "clock.h"
20
21#include "prm.h"
22#include "cm.h"
23#include "prm-regbits-24xx.h"
24#include "cm-regbits-24xx.h"
25#include "sdrc.h"
26
Tony Lindgren8e3bd352009-05-25 11:26:42 -070027/* REVISIT: These should be set dynamically for CONFIG_MULTI_OMAP2 */
28#ifdef CONFIG_ARCH_OMAP2420
29#define OMAP24XX_PRCM_CLKOUT_CTRL OMAP2420_PRCM_CLKOUT_CTRL
30#define OMAP24XX_PRCM_CLKEMUL_CTRL OMAP2420_PRCM_CLKEMUL_CTRL
31#else
32#define OMAP24XX_PRCM_CLKOUT_CTRL OMAP2430_PRCM_CLKOUT_CTRL
33#define OMAP24XX_PRCM_CLKEMUL_CTRL OMAP2430_PRCM_CLKEMUL_CTRL
34#endif
35
Russell King8b9dbc12009-02-12 10:12:59 +000036static unsigned long omap2_table_mpu_recalc(struct clk *clk);
Tony Lindgrena16e9702008-03-18 11:56:39 +020037static int omap2_select_table_rate(struct clk *clk, unsigned long rate);
38static long omap2_round_to_table_rate(struct clk *clk, unsigned long rate);
Russell King8b9dbc12009-02-12 10:12:59 +000039static unsigned long omap2_sys_clk_recalc(struct clk *clk);
40static unsigned long omap2_osc_clk_recalc(struct clk *clk);
41static unsigned long omap2_sys_clk_recalc(struct clk *clk);
42static unsigned long omap2_dpllcore_recalc(struct clk *clk);
Paul Walmsley88b8ba92008-07-03 12:24:46 +030043static int omap2_reprogram_dpllcore(struct clk *clk, unsigned long rate);
Tony Lindgren046d6b22005-11-10 14:26:52 +000044
Tony Lindgren046d6b22005-11-10 14:26:52 +000045/* Key dividers which make up a PRCM set. Ratio's for a PRCM are mandated.
46 * xtal_speed, dpll_speed, mpu_speed, CM_CLKSEL_MPU,CM_CLKSEL_DSP
47 * CM_CLKSEL_GFX, CM_CLKSEL1_CORE, CM_CLKSEL1_PLL CM_CLKSEL2_PLL, CM_CLKSEL_MDM
48 */
49struct prcm_config {
50 unsigned long xtal_speed; /* crystal rate */
51 unsigned long dpll_speed; /* dpll: out*xtal*M/(N-1)table_recalc */
52 unsigned long mpu_speed; /* speed of MPU */
53 unsigned long cm_clksel_mpu; /* mpu divider */
54 unsigned long cm_clksel_dsp; /* dsp+iva1 div(2420), iva2.1(2430) */
55 unsigned long cm_clksel_gfx; /* gfx dividers */
56 unsigned long cm_clksel1_core; /* major subsystem dividers */
57 unsigned long cm_clksel1_pll; /* m,n */
58 unsigned long cm_clksel2_pll; /* dpllx1 or x2 out */
59 unsigned long cm_clksel_mdm; /* modem dividers 2430 only */
60 unsigned long base_sdrc_rfr; /* base refresh timing for a set */
61 unsigned char flags;
62};
63
Tony Lindgren046d6b22005-11-10 14:26:52 +000064/*
65 * The OMAP2 processor can be run at several discrete 'PRCM configurations'.
66 * These configurations are characterized by voltage and speed for clocks.
67 * The device is only validated for certain combinations. One way to express
68 * these combinations is via the 'ratio's' which the clocks operate with
69 * respect to each other. These ratio sets are for a given voltage/DPLL
70 * setting. All configurations can be described by a DPLL setting and a ratio
71 * There are 3 ratio sets for the 2430 and X ratio sets for 2420.
72 *
73 * 2430 differs from 2420 in that there are no more phase synchronizers used.
74 * They both have a slightly different clock domain setup. 2420(iva1,dsp) vs
75 * 2430 (iva2.1, NOdsp, mdm)
76 */
77
78/* Core fields for cm_clksel, not ratio governed */
79#define RX_CLKSEL_DSS1 (0x10 << 8)
80#define RX_CLKSEL_DSS2 (0x0 << 13)
81#define RX_CLKSEL_SSI (0x5 << 20)
82
83/*-------------------------------------------------------------------------
84 * Voltage/DPLL ratios
85 *-------------------------------------------------------------------------*/
86
87/* 2430 Ratio's, 2430-Ratio Config 1 */
88#define R1_CLKSEL_L3 (4 << 0)
89#define R1_CLKSEL_L4 (2 << 5)
90#define R1_CLKSEL_USB (4 << 25)
91#define R1_CM_CLKSEL1_CORE_VAL R1_CLKSEL_USB | RX_CLKSEL_SSI | \
92 RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
93 R1_CLKSEL_L4 | R1_CLKSEL_L3
94#define R1_CLKSEL_MPU (2 << 0)
95#define R1_CM_CLKSEL_MPU_VAL R1_CLKSEL_MPU
96#define R1_CLKSEL_DSP (2 << 0)
97#define R1_CLKSEL_DSP_IF (2 << 5)
98#define R1_CM_CLKSEL_DSP_VAL R1_CLKSEL_DSP | R1_CLKSEL_DSP_IF
99#define R1_CLKSEL_GFX (2 << 0)
100#define R1_CM_CLKSEL_GFX_VAL R1_CLKSEL_GFX
101#define R1_CLKSEL_MDM (4 << 0)
102#define R1_CM_CLKSEL_MDM_VAL R1_CLKSEL_MDM
103
104/* 2430-Ratio Config 2 */
105#define R2_CLKSEL_L3 (6 << 0)
106#define R2_CLKSEL_L4 (2 << 5)
107#define R2_CLKSEL_USB (2 << 25)
108#define R2_CM_CLKSEL1_CORE_VAL R2_CLKSEL_USB | RX_CLKSEL_SSI | \
109 RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
110 R2_CLKSEL_L4 | R2_CLKSEL_L3
111#define R2_CLKSEL_MPU (2 << 0)
112#define R2_CM_CLKSEL_MPU_VAL R2_CLKSEL_MPU
113#define R2_CLKSEL_DSP (2 << 0)
114#define R2_CLKSEL_DSP_IF (3 << 5)
115#define R2_CM_CLKSEL_DSP_VAL R2_CLKSEL_DSP | R2_CLKSEL_DSP_IF
116#define R2_CLKSEL_GFX (2 << 0)
117#define R2_CM_CLKSEL_GFX_VAL R2_CLKSEL_GFX
118#define R2_CLKSEL_MDM (6 << 0)
119#define R2_CM_CLKSEL_MDM_VAL R2_CLKSEL_MDM
120
121/* 2430-Ratio Bootm (BYPASS) */
122#define RB_CLKSEL_L3 (1 << 0)
123#define RB_CLKSEL_L4 (1 << 5)
124#define RB_CLKSEL_USB (1 << 25)
125#define RB_CM_CLKSEL1_CORE_VAL RB_CLKSEL_USB | RX_CLKSEL_SSI | \
126 RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
127 RB_CLKSEL_L4 | RB_CLKSEL_L3
128#define RB_CLKSEL_MPU (1 << 0)
129#define RB_CM_CLKSEL_MPU_VAL RB_CLKSEL_MPU
130#define RB_CLKSEL_DSP (1 << 0)
131#define RB_CLKSEL_DSP_IF (1 << 5)
132#define RB_CM_CLKSEL_DSP_VAL RB_CLKSEL_DSP | RB_CLKSEL_DSP_IF
133#define RB_CLKSEL_GFX (1 << 0)
134#define RB_CM_CLKSEL_GFX_VAL RB_CLKSEL_GFX
135#define RB_CLKSEL_MDM (1 << 0)
136#define RB_CM_CLKSEL_MDM_VAL RB_CLKSEL_MDM
137
138/* 2420 Ratio Equivalents */
139#define RXX_CLKSEL_VLYNQ (0x12 << 15)
140#define RXX_CLKSEL_SSI (0x8 << 20)
141
142/* 2420-PRCM III 532MHz core */
143#define RIII_CLKSEL_L3 (4 << 0) /* 133MHz */
144#define RIII_CLKSEL_L4 (2 << 5) /* 66.5MHz */
145#define RIII_CLKSEL_USB (4 << 25) /* 33.25MHz */
146#define RIII_CM_CLKSEL1_CORE_VAL RIII_CLKSEL_USB | RXX_CLKSEL_SSI | \
147 RXX_CLKSEL_VLYNQ | RX_CLKSEL_DSS2 | \
148 RX_CLKSEL_DSS1 | RIII_CLKSEL_L4 | \
149 RIII_CLKSEL_L3
150#define RIII_CLKSEL_MPU (2 << 0) /* 266MHz */
151#define RIII_CM_CLKSEL_MPU_VAL RIII_CLKSEL_MPU
152#define RIII_CLKSEL_DSP (3 << 0) /* c5x - 177.3MHz */
153#define RIII_CLKSEL_DSP_IF (2 << 5) /* c5x - 88.67MHz */
154#define RIII_SYNC_DSP (1 << 7) /* Enable sync */
155#define RIII_CLKSEL_IVA (6 << 8) /* iva1 - 88.67MHz */
156#define RIII_SYNC_IVA (1 << 13) /* Enable sync */
157#define RIII_CM_CLKSEL_DSP_VAL RIII_SYNC_IVA | RIII_CLKSEL_IVA | \
158 RIII_SYNC_DSP | RIII_CLKSEL_DSP_IF | \
159 RIII_CLKSEL_DSP
160#define RIII_CLKSEL_GFX (2 << 0) /* 66.5MHz */
161#define RIII_CM_CLKSEL_GFX_VAL RIII_CLKSEL_GFX
162
163/* 2420-PRCM II 600MHz core */
164#define RII_CLKSEL_L3 (6 << 0) /* 100MHz */
165#define RII_CLKSEL_L4 (2 << 5) /* 50MHz */
166#define RII_CLKSEL_USB (2 << 25) /* 50MHz */
167#define RII_CM_CLKSEL1_CORE_VAL RII_CLKSEL_USB | \
168 RXX_CLKSEL_SSI | RXX_CLKSEL_VLYNQ | \
169 RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
170 RII_CLKSEL_L4 | RII_CLKSEL_L3
171#define RII_CLKSEL_MPU (2 << 0) /* 300MHz */
172#define RII_CM_CLKSEL_MPU_VAL RII_CLKSEL_MPU
173#define RII_CLKSEL_DSP (3 << 0) /* c5x - 200MHz */
174#define RII_CLKSEL_DSP_IF (2 << 5) /* c5x - 100MHz */
175#define RII_SYNC_DSP (0 << 7) /* Bypass sync */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200176#define RII_CLKSEL_IVA (3 << 8) /* iva1 - 200MHz */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000177#define RII_SYNC_IVA (0 << 13) /* Bypass sync */
178#define RII_CM_CLKSEL_DSP_VAL RII_SYNC_IVA | RII_CLKSEL_IVA | \
179 RII_SYNC_DSP | RII_CLKSEL_DSP_IF | \
180 RII_CLKSEL_DSP
181#define RII_CLKSEL_GFX (2 << 0) /* 50MHz */
182#define RII_CM_CLKSEL_GFX_VAL RII_CLKSEL_GFX
183
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200184/* 2420-PRCM I 660MHz core */
185#define RI_CLKSEL_L3 (4 << 0) /* 165MHz */
186#define RI_CLKSEL_L4 (2 << 5) /* 82.5MHz */
187#define RI_CLKSEL_USB (4 << 25) /* 41.25MHz */
188#define RI_CM_CLKSEL1_CORE_VAL RI_CLKSEL_USB | \
189 RXX_CLKSEL_SSI | RXX_CLKSEL_VLYNQ | \
190 RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
191 RI_CLKSEL_L4 | RI_CLKSEL_L3
192#define RI_CLKSEL_MPU (2 << 0) /* 330MHz */
193#define RI_CM_CLKSEL_MPU_VAL RI_CLKSEL_MPU
194#define RI_CLKSEL_DSP (3 << 0) /* c5x - 220MHz */
195#define RI_CLKSEL_DSP_IF (2 << 5) /* c5x - 110MHz */
196#define RI_SYNC_DSP (1 << 7) /* Activate sync */
197#define RI_CLKSEL_IVA (4 << 8) /* iva1 - 165MHz */
198#define RI_SYNC_IVA (0 << 13) /* Bypass sync */
199#define RI_CM_CLKSEL_DSP_VAL RI_SYNC_IVA | RI_CLKSEL_IVA | \
200 RI_SYNC_DSP | RI_CLKSEL_DSP_IF | \
201 RI_CLKSEL_DSP
202#define RI_CLKSEL_GFX (1 << 0) /* 165MHz */
203#define RI_CM_CLKSEL_GFX_VAL RI_CLKSEL_GFX
204
Tony Lindgren046d6b22005-11-10 14:26:52 +0000205/* 2420-PRCM VII (boot) */
206#define RVII_CLKSEL_L3 (1 << 0)
207#define RVII_CLKSEL_L4 (1 << 5)
208#define RVII_CLKSEL_DSS1 (1 << 8)
209#define RVII_CLKSEL_DSS2 (0 << 13)
210#define RVII_CLKSEL_VLYNQ (1 << 15)
211#define RVII_CLKSEL_SSI (1 << 20)
212#define RVII_CLKSEL_USB (1 << 25)
213
214#define RVII_CM_CLKSEL1_CORE_VAL RVII_CLKSEL_USB | RVII_CLKSEL_SSI | \
215 RVII_CLKSEL_VLYNQ | RVII_CLKSEL_DSS2 | \
216 RVII_CLKSEL_DSS1 | RVII_CLKSEL_L4 | RVII_CLKSEL_L3
217
218#define RVII_CLKSEL_MPU (1 << 0) /* all divide by 1 */
219#define RVII_CM_CLKSEL_MPU_VAL RVII_CLKSEL_MPU
220
221#define RVII_CLKSEL_DSP (1 << 0)
222#define RVII_CLKSEL_DSP_IF (1 << 5)
223#define RVII_SYNC_DSP (0 << 7)
224#define RVII_CLKSEL_IVA (1 << 8)
225#define RVII_SYNC_IVA (0 << 13)
226#define RVII_CM_CLKSEL_DSP_VAL RVII_SYNC_IVA | RVII_CLKSEL_IVA | RVII_SYNC_DSP | \
227 RVII_CLKSEL_DSP_IF | RVII_CLKSEL_DSP
228
229#define RVII_CLKSEL_GFX (1 << 0)
230#define RVII_CM_CLKSEL_GFX_VAL RVII_CLKSEL_GFX
231
232/*-------------------------------------------------------------------------
233 * 2430 Target modes: Along with each configuration the CPU has several
234 * modes which goes along with them. Modes mainly are the addition of
235 * describe DPLL combinations to go along with a ratio.
236 *-------------------------------------------------------------------------*/
237
238/* Hardware governed */
239#define MX_48M_SRC (0 << 3)
240#define MX_54M_SRC (0 << 5)
241#define MX_APLLS_CLIKIN_12 (3 << 23)
242#define MX_APLLS_CLIKIN_13 (2 << 23)
243#define MX_APLLS_CLIKIN_19_2 (0 << 23)
244
245/*
246 * 2430 - standalone, 2*ref*M/(n+1), M/N is for exactness not relock speed
Tony Lindgren046d6b22005-11-10 14:26:52 +0000247 * #5a (ratio1) baseport-target, target DPLL = 266*2 = 532MHz
248 */
249#define M5A_DPLL_MULT_12 (133 << 12)
250#define M5A_DPLL_DIV_12 (5 << 8)
251#define M5A_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
252 M5A_DPLL_DIV_12 | M5A_DPLL_MULT_12 | \
253 MX_APLLS_CLIKIN_12
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200254#define M5A_DPLL_MULT_13 (61 << 12)
255#define M5A_DPLL_DIV_13 (2 << 8)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000256#define M5A_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
257 M5A_DPLL_DIV_13 | M5A_DPLL_MULT_13 | \
258 MX_APLLS_CLIKIN_13
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200259#define M5A_DPLL_MULT_19 (55 << 12)
260#define M5A_DPLL_DIV_19 (3 << 8)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000261#define M5A_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
262 M5A_DPLL_DIV_19 | M5A_DPLL_MULT_19 | \
263 MX_APLLS_CLIKIN_19_2
264/* #5b (ratio1) target DPLL = 200*2 = 400MHz */
265#define M5B_DPLL_MULT_12 (50 << 12)
266#define M5B_DPLL_DIV_12 (2 << 8)
267#define M5B_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
268 M5B_DPLL_DIV_12 | M5B_DPLL_MULT_12 | \
269 MX_APLLS_CLIKIN_12
270#define M5B_DPLL_MULT_13 (200 << 12)
271#define M5B_DPLL_DIV_13 (12 << 8)
272
273#define M5B_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
274 M5B_DPLL_DIV_13 | M5B_DPLL_MULT_13 | \
275 MX_APLLS_CLIKIN_13
276#define M5B_DPLL_MULT_19 (125 << 12)
277#define M5B_DPLL_DIV_19 (31 << 8)
278#define M5B_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
279 M5B_DPLL_DIV_19 | M5B_DPLL_MULT_19 | \
280 MX_APLLS_CLIKIN_19_2
281/*
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200282 * #4 (ratio2), DPLL = 399*2 = 798MHz, L3=133MHz
283 */
284#define M4_DPLL_MULT_12 (133 << 12)
285#define M4_DPLL_DIV_12 (3 << 8)
286#define M4_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
287 M4_DPLL_DIV_12 | M4_DPLL_MULT_12 | \
288 MX_APLLS_CLIKIN_12
289
290#define M4_DPLL_MULT_13 (399 << 12)
291#define M4_DPLL_DIV_13 (12 << 8)
292#define M4_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
293 M4_DPLL_DIV_13 | M4_DPLL_MULT_13 | \
294 MX_APLLS_CLIKIN_13
295
296#define M4_DPLL_MULT_19 (145 << 12)
297#define M4_DPLL_DIV_19 (6 << 8)
298#define M4_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
299 M4_DPLL_DIV_19 | M4_DPLL_MULT_19 | \
300 MX_APLLS_CLIKIN_19_2
301
302/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000303 * #3 (ratio2) baseport-target, target DPLL = 330*2 = 660MHz
304 */
305#define M3_DPLL_MULT_12 (55 << 12)
306#define M3_DPLL_DIV_12 (1 << 8)
307#define M3_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
308 M3_DPLL_DIV_12 | M3_DPLL_MULT_12 | \
309 MX_APLLS_CLIKIN_12
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200310#define M3_DPLL_MULT_13 (76 << 12)
311#define M3_DPLL_DIV_13 (2 << 8)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000312#define M3_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
313 M3_DPLL_DIV_13 | M3_DPLL_MULT_13 | \
314 MX_APLLS_CLIKIN_13
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200315#define M3_DPLL_MULT_19 (17 << 12)
316#define M3_DPLL_DIV_19 (0 << 8)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000317#define M3_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
318 M3_DPLL_DIV_19 | M3_DPLL_MULT_19 | \
319 MX_APLLS_CLIKIN_19_2
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200320
321/*
322 * #2 (ratio1) DPLL = 330*2 = 660MHz, L3=165MHz
323 */
324#define M2_DPLL_MULT_12 (55 << 12)
325#define M2_DPLL_DIV_12 (1 << 8)
326#define M2_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
327 M2_DPLL_DIV_12 | M2_DPLL_MULT_12 | \
328 MX_APLLS_CLIKIN_12
329
330/* Speed changes - Used 658.7MHz instead of 660MHz for LP-Refresh M=76 N=2,
331 * relock time issue */
332/* Core frequency changed from 330/165 to 329/164 MHz*/
333#define M2_DPLL_MULT_13 (76 << 12)
334#define M2_DPLL_DIV_13 (2 << 8)
335#define M2_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
336 M2_DPLL_DIV_13 | M2_DPLL_MULT_13 | \
337 MX_APLLS_CLIKIN_13
338
339#define M2_DPLL_MULT_19 (17 << 12)
340#define M2_DPLL_DIV_19 (0 << 8)
341#define M2_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
342 M2_DPLL_DIV_19 | M2_DPLL_MULT_19 | \
343 MX_APLLS_CLIKIN_19_2
344
Tony Lindgren046d6b22005-11-10 14:26:52 +0000345/* boot (boot) */
346#define MB_DPLL_MULT (1 << 12)
347#define MB_DPLL_DIV (0 << 8)
348#define MB_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
349 MB_DPLL_MULT | MX_APLLS_CLIKIN_12
350
351#define MB_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
352 MB_DPLL_MULT | MX_APLLS_CLIKIN_13
353
354#define MB_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
355 MB_DPLL_MULT | MX_APLLS_CLIKIN_19
356
357/*
358 * 2430 - chassis (sedna)
359 * 165 (ratio1) same as above #2
360 * 150 (ratio1)
361 * 133 (ratio2) same as above #4
362 * 110 (ratio2) same as above #3
363 * 104 (ratio2)
364 * boot (boot)
365 */
366
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200367/* PRCM I target DPLL = 2*330MHz = 660MHz */
368#define MI_DPLL_MULT_12 (55 << 12)
369#define MI_DPLL_DIV_12 (1 << 8)
370#define MI_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
371 MI_DPLL_DIV_12 | MI_DPLL_MULT_12 | \
372 MX_APLLS_CLIKIN_12
373
Tony Lindgren046d6b22005-11-10 14:26:52 +0000374/*
375 * 2420 Equivalent - mode registers
376 * PRCM II , target DPLL = 2*300MHz = 600MHz
377 */
378#define MII_DPLL_MULT_12 (50 << 12)
379#define MII_DPLL_DIV_12 (1 << 8)
380#define MII_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
381 MII_DPLL_DIV_12 | MII_DPLL_MULT_12 | \
382 MX_APLLS_CLIKIN_12
383#define MII_DPLL_MULT_13 (300 << 12)
384#define MII_DPLL_DIV_13 (12 << 8)
385#define MII_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
386 MII_DPLL_DIV_13 | MII_DPLL_MULT_13 | \
387 MX_APLLS_CLIKIN_13
388
389/* PRCM III target DPLL = 2*266 = 532MHz*/
390#define MIII_DPLL_MULT_12 (133 << 12)
391#define MIII_DPLL_DIV_12 (5 << 8)
392#define MIII_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
393 MIII_DPLL_DIV_12 | MIII_DPLL_MULT_12 | \
394 MX_APLLS_CLIKIN_12
395#define MIII_DPLL_MULT_13 (266 << 12)
396#define MIII_DPLL_DIV_13 (12 << 8)
397#define MIII_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
398 MIII_DPLL_DIV_13 | MIII_DPLL_MULT_13 | \
399 MX_APLLS_CLIKIN_13
400
401/* PRCM VII (boot bypass) */
402#define MVII_CM_CLKSEL1_PLL_12_VAL MB_CM_CLKSEL1_PLL_12_VAL
403#define MVII_CM_CLKSEL1_PLL_13_VAL MB_CM_CLKSEL1_PLL_13_VAL
404
405/* High and low operation value */
406#define MX_CLKSEL2_PLL_2x_VAL (2 << 0)
407#define MX_CLKSEL2_PLL_1x_VAL (1 << 0)
408
Tony Lindgren046d6b22005-11-10 14:26:52 +0000409/* MPU speed defines */
410#define S12M 12000000
411#define S13M 13000000
412#define S19M 19200000
413#define S26M 26000000
414#define S100M 100000000
415#define S133M 133000000
416#define S150M 150000000
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200417#define S164M 164000000
Tony Lindgren046d6b22005-11-10 14:26:52 +0000418#define S165M 165000000
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200419#define S199M 199000000
Tony Lindgren046d6b22005-11-10 14:26:52 +0000420#define S200M 200000000
421#define S266M 266000000
422#define S300M 300000000
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200423#define S329M 329000000
Tony Lindgren046d6b22005-11-10 14:26:52 +0000424#define S330M 330000000
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200425#define S399M 399000000
Tony Lindgren046d6b22005-11-10 14:26:52 +0000426#define S400M 400000000
427#define S532M 532000000
428#define S600M 600000000
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200429#define S658M 658000000
Tony Lindgren046d6b22005-11-10 14:26:52 +0000430#define S660M 660000000
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200431#define S798M 798000000
Tony Lindgren046d6b22005-11-10 14:26:52 +0000432
433/*-------------------------------------------------------------------------
434 * Key dividers which make up a PRCM set. Ratio's for a PRCM are mandated.
435 * xtal_speed, dpll_speed, mpu_speed, CM_CLKSEL_MPU,
436 * CM_CLKSEL_DSP, CM_CLKSEL_GFX, CM_CLKSEL1_CORE, CM_CLKSEL1_PLL,
437 * CM_CLKSEL2_PLL, CM_CLKSEL_MDM
438 *
439 * Filling in table based on H4 boards and 2430-SDPs variants available.
440 * There are quite a few more rates combinations which could be defined.
441 *
Simon Arlott6cbdc8c2007-05-11 20:40:30 +0100442 * When multiple values are defined the start up will try and choose the
Tony Lindgren046d6b22005-11-10 14:26:52 +0000443 * fastest one. If a 'fast' value is defined, then automatically, the /2
444 * one should be included as it can be used. Generally having more that
445 * one fast set does not make sense, as static timings need to be changed
446 * to change the set. The exception is the bypass setting which is
447 * availble for low power bypass.
448 *
449 * Note: This table needs to be sorted, fastest to slowest.
450 *-------------------------------------------------------------------------*/
451static struct prcm_config rate_table[] = {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200452 /* PRCM I - FAST */
453 {S12M, S660M, S330M, RI_CM_CLKSEL_MPU_VAL, /* 330MHz ARM */
454 RI_CM_CLKSEL_DSP_VAL, RI_CM_CLKSEL_GFX_VAL,
455 RI_CM_CLKSEL1_CORE_VAL, MI_CM_CLKSEL1_PLL_12_VAL,
456 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_165MHz,
457 RATE_IN_242X},
458
Tony Lindgren046d6b22005-11-10 14:26:52 +0000459 /* PRCM II - FAST */
460 {S12M, S600M, S300M, RII_CM_CLKSEL_MPU_VAL, /* 300MHz ARM */
461 RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
462 RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_12_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200463 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000464 RATE_IN_242X},
465
466 {S13M, S600M, S300M, RII_CM_CLKSEL_MPU_VAL, /* 300MHz ARM */
467 RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
468 RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_13_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200469 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000470 RATE_IN_242X},
471
472 /* PRCM III - FAST */
473 {S12M, S532M, S266M, RIII_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
474 RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
475 RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_12_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200476 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000477 RATE_IN_242X},
478
479 {S13M, S532M, S266M, RIII_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
480 RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
481 RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_13_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200482 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000483 RATE_IN_242X},
484
485 /* PRCM II - SLOW */
486 {S12M, S300M, S150M, RII_CM_CLKSEL_MPU_VAL, /* 150MHz ARM */
487 RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
488 RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_12_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200489 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000490 RATE_IN_242X},
491
492 {S13M, S300M, S150M, RII_CM_CLKSEL_MPU_VAL, /* 150MHz ARM */
493 RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
494 RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_13_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200495 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000496 RATE_IN_242X},
497
498 /* PRCM III - SLOW */
499 {S12M, S266M, S133M, RIII_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
500 RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
501 RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_12_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200502 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000503 RATE_IN_242X},
504
505 {S13M, S266M, S133M, RIII_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
506 RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
507 RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_13_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200508 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000509 RATE_IN_242X},
510
511 /* PRCM-VII (boot-bypass) */
512 {S12M, S12M, S12M, RVII_CM_CLKSEL_MPU_VAL, /* 12MHz ARM*/
513 RVII_CM_CLKSEL_DSP_VAL, RVII_CM_CLKSEL_GFX_VAL,
514 RVII_CM_CLKSEL1_CORE_VAL, MVII_CM_CLKSEL1_PLL_12_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200515 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_BYPASS,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000516 RATE_IN_242X},
517
518 /* PRCM-VII (boot-bypass) */
519 {S13M, S13M, S13M, RVII_CM_CLKSEL_MPU_VAL, /* 13MHz ARM */
520 RVII_CM_CLKSEL_DSP_VAL, RVII_CM_CLKSEL_GFX_VAL,
521 RVII_CM_CLKSEL1_CORE_VAL, MVII_CM_CLKSEL1_PLL_13_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200522 MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_BYPASS,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000523 RATE_IN_242X},
524
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200525 /* PRCM #4 - ratio2 (ES2.1) - FAST */
526 {S13M, S798M, S399M, R2_CM_CLKSEL_MPU_VAL, /* 399MHz ARM */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000527 R2_CM_CLKSEL_DSP_VAL, R2_CM_CLKSEL_GFX_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200528 R2_CM_CLKSEL1_CORE_VAL, M4_CM_CLKSEL1_PLL_13_VAL,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000529 MX_CLKSEL2_PLL_2x_VAL, R2_CM_CLKSEL_MDM_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200530 SDRC_RFR_CTRL_133MHz,
531 RATE_IN_243X},
532
533 /* PRCM #2 - ratio1 (ES2) - FAST */
534 {S13M, S658M, S329M, R1_CM_CLKSEL_MPU_VAL, /* 330MHz ARM */
535 R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
536 R1_CM_CLKSEL1_CORE_VAL, M2_CM_CLKSEL1_PLL_13_VAL,
537 MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
538 SDRC_RFR_CTRL_165MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000539 RATE_IN_243X},
540
541 /* PRCM #5a - ratio1 - FAST */
542 {S13M, S532M, S266M, R1_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
543 R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
544 R1_CM_CLKSEL1_CORE_VAL, M5A_CM_CLKSEL1_PLL_13_VAL,
545 MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200546 SDRC_RFR_CTRL_133MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000547 RATE_IN_243X},
548
549 /* PRCM #5b - ratio1 - FAST */
550 {S13M, S400M, S200M, R1_CM_CLKSEL_MPU_VAL, /* 200MHz ARM */
551 R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
552 R1_CM_CLKSEL1_CORE_VAL, M5B_CM_CLKSEL1_PLL_13_VAL,
553 MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200554 SDRC_RFR_CTRL_100MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000555 RATE_IN_243X},
556
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200557 /* PRCM #4 - ratio1 (ES2.1) - SLOW */
558 {S13M, S399M, S199M, R2_CM_CLKSEL_MPU_VAL, /* 200MHz ARM */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000559 R2_CM_CLKSEL_DSP_VAL, R2_CM_CLKSEL_GFX_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200560 R2_CM_CLKSEL1_CORE_VAL, M4_CM_CLKSEL1_PLL_13_VAL,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000561 MX_CLKSEL2_PLL_1x_VAL, R2_CM_CLKSEL_MDM_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200562 SDRC_RFR_CTRL_133MHz,
563 RATE_IN_243X},
564
565 /* PRCM #2 - ratio1 (ES2) - SLOW */
566 {S13M, S329M, S164M, R1_CM_CLKSEL_MPU_VAL, /* 165MHz ARM */
567 R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
568 R1_CM_CLKSEL1_CORE_VAL, M2_CM_CLKSEL1_PLL_13_VAL,
569 MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
570 SDRC_RFR_CTRL_165MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000571 RATE_IN_243X},
572
573 /* PRCM #5a - ratio1 - SLOW */
574 {S13M, S266M, S133M, R1_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
575 R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
576 R1_CM_CLKSEL1_CORE_VAL, M5A_CM_CLKSEL1_PLL_13_VAL,
577 MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200578 SDRC_RFR_CTRL_133MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000579 RATE_IN_243X},
580
581 /* PRCM #5b - ratio1 - SLOW*/
582 {S13M, S200M, S100M, R1_CM_CLKSEL_MPU_VAL, /* 100MHz ARM */
583 R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
584 R1_CM_CLKSEL1_CORE_VAL, M5B_CM_CLKSEL1_PLL_13_VAL,
585 MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200586 SDRC_RFR_CTRL_100MHz,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000587 RATE_IN_243X},
588
589 /* PRCM-boot/bypass */
590 {S13M, S13M, S13M, RB_CM_CLKSEL_MPU_VAL, /* 13Mhz */
591 RB_CM_CLKSEL_DSP_VAL, RB_CM_CLKSEL_GFX_VAL,
592 RB_CM_CLKSEL1_CORE_VAL, MB_CM_CLKSEL1_PLL_13_VAL,
593 MX_CLKSEL2_PLL_2x_VAL, RB_CM_CLKSEL_MDM_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200594 SDRC_RFR_CTRL_BYPASS,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000595 RATE_IN_243X},
596
597 /* PRCM-boot/bypass */
598 {S12M, S12M, S12M, RB_CM_CLKSEL_MPU_VAL, /* 12Mhz */
599 RB_CM_CLKSEL_DSP_VAL, RB_CM_CLKSEL_GFX_VAL,
600 RB_CM_CLKSEL1_CORE_VAL, MB_CM_CLKSEL1_PLL_12_VAL,
601 MX_CLKSEL2_PLL_2x_VAL, RB_CM_CLKSEL_MDM_VAL,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200602 SDRC_RFR_CTRL_BYPASS,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000603 RATE_IN_243X},
604
605 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
606};
607
608/*-------------------------------------------------------------------------
609 * 24xx clock tree.
610 *
611 * NOTE:In many cases here we are assigning a 'default' parent. In many
612 * cases the parent is selectable. The get/set parent calls will also
613 * switch sources.
614 *
615 * Many some clocks say always_enabled, but they can be auto idled for
616 * power savings. They will always be available upon clock request.
617 *
618 * Several sources are given initial rates which may be wrong, this will
619 * be fixed up in the init func.
620 *
621 * Things are broadly separated below by clock domains. It is
622 * noteworthy that most periferals have dependencies on multiple clock
623 * domains. Many get their interface clocks from the L4 domain, but get
624 * functional clocks from fixed sources or other core domain derived
625 * clocks.
626 *-------------------------------------------------------------------------*/
627
628/* Base external input clocks */
629static struct clk func_32k_ck = {
630 .name = "func_32k_ck",
Russell King897dcde2008-11-04 16:35:03 +0000631 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000632 .rate = 32000,
Russell King3f0a8202009-01-31 10:05:51 +0000633 .flags = RATE_FIXED,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300634 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +0000635};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200636
Paul Walmsleyf2480762009-04-23 21:11:10 -0600637static struct clk secure_32k_ck = {
638 .name = "secure_32k_ck",
639 .ops = &clkops_null,
640 .rate = 32768,
641 .flags = RATE_FIXED,
642 .clkdm_name = "wkup_clkdm",
643};
644
Tony Lindgren046d6b22005-11-10 14:26:52 +0000645/* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
646static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
647 .name = "osc_ck",
Russell King548d8492008-11-04 14:02:46 +0000648 .ops = &clkops_oscck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300649 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200650 .recalc = &omap2_osc_clk_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000651};
652
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300653/* Without modem likely 12MHz, with modem likely 13MHz */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000654static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
655 .name = "sys_ck", /* ~ ref_clk also */
Russell King897dcde2008-11-04 16:35:03 +0000656 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000657 .parent = &osc_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300658 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +0000659 .recalc = &omap2_sys_clk_recalc,
660};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200661
Tony Lindgren046d6b22005-11-10 14:26:52 +0000662static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
663 .name = "alt_ck",
Russell King897dcde2008-11-04 16:35:03 +0000664 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000665 .rate = 54000000,
Russell King3f0a8202009-01-31 10:05:51 +0000666 .flags = RATE_FIXED,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300667 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +0000668};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200669
Tony Lindgren046d6b22005-11-10 14:26:52 +0000670/*
671 * Analog domain root source clocks
672 */
673
674/* dpll_ck, is broken out in to special cases through clksel */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200675/* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
676 * deal with this
677 */
678
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300679static struct dpll_data dpll_dd = {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200680 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
681 .mult_mask = OMAP24XX_DPLL_MULT_MASK,
682 .div1_mask = OMAP24XX_DPLL_DIV_MASK,
Russell Kingc0bf3132009-02-19 13:29:22 +0000683 .clk_bypass = &sys_ck,
684 .clk_ref = &sys_ck,
685 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
686 .enable_mask = OMAP24XX_EN_DPLL_MASK,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300687 .max_multiplier = 1024,
Paul Walmsley95f538a2009-01-28 12:08:44 -0700688 .min_divider = 1,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300689 .max_divider = 16,
690 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200691};
692
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300693/*
694 * XXX Cannot add round_rate here yet, as this is still a composite clock,
695 * not just a DPLL
696 */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000697static struct clk dpll_ck = {
698 .name = "dpll_ck",
Russell King897dcde2008-11-04 16:35:03 +0000699 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000700 .parent = &sys_ck, /* Can be func_32k also */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200701 .dpll_data = &dpll_dd,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300702 .clkdm_name = "wkup_clkdm",
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300703 .recalc = &omap2_dpllcore_recalc,
704 .set_rate = &omap2_reprogram_dpllcore,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000705};
706
707static struct clk apll96_ck = {
708 .name = "apll96_ck",
Russell King548d8492008-11-04 14:02:46 +0000709 .ops = &clkops_fixed,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000710 .parent = &sys_ck,
711 .rate = 96000000,
Russell King3f0a8202009-01-31 10:05:51 +0000712 .flags = RATE_FIXED | ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300713 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200714 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
715 .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000716};
717
718static struct clk apll54_ck = {
719 .name = "apll54_ck",
Russell King548d8492008-11-04 14:02:46 +0000720 .ops = &clkops_fixed,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000721 .parent = &sys_ck,
722 .rate = 54000000,
Russell King3f0a8202009-01-31 10:05:51 +0000723 .flags = RATE_FIXED | ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300724 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200725 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
726 .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000727};
728
729/*
730 * PRCM digital base sources
731 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200732
733/* func_54m_ck */
734
735static const struct clksel_rate func_54m_apll54_rates[] = {
736 { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
737 { .div = 0 },
738};
739
740static const struct clksel_rate func_54m_alt_rates[] = {
741 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
742 { .div = 0 },
743};
744
745static const struct clksel func_54m_clksel[] = {
746 { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
747 { .parent = &alt_ck, .rates = func_54m_alt_rates, },
748 { .parent = NULL },
749};
750
Tony Lindgren046d6b22005-11-10 14:26:52 +0000751static struct clk func_54m_ck = {
752 .name = "func_54m_ck",
Russell King57137182008-11-04 16:48:35 +0000753 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000754 .parent = &apll54_ck, /* can also be alt_clk */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300755 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200756 .init = &omap2_init_clksel_parent,
757 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
758 .clksel_mask = OMAP24XX_54M_SOURCE,
759 .clksel = func_54m_clksel,
760 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000761};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200762
Tony Lindgren046d6b22005-11-10 14:26:52 +0000763static struct clk core_ck = {
764 .name = "core_ck",
Russell King897dcde2008-11-04 16:35:03 +0000765 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000766 .parent = &dpll_ck, /* can also be 32k */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300767 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200768 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000769};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200770
771/* func_96m_ck */
772static const struct clksel_rate func_96m_apll96_rates[] = {
773 { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
774 { .div = 0 },
Tony Lindgren046d6b22005-11-10 14:26:52 +0000775};
776
Paul Walmsleye32744b2008-03-18 15:47:55 +0200777static const struct clksel_rate func_96m_alt_rates[] = {
778 { .div = 1, .val = 1, .flags = RATE_IN_243X | DEFAULT_RATE },
779 { .div = 0 },
780};
781
782static const struct clksel func_96m_clksel[] = {
783 { .parent = &apll96_ck, .rates = func_96m_apll96_rates },
784 { .parent = &alt_ck, .rates = func_96m_alt_rates },
785 { .parent = NULL }
786};
787
788/* The parent of this clock is not selectable on 2420. */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000789static struct clk func_96m_ck = {
790 .name = "func_96m_ck",
Russell King57137182008-11-04 16:48:35 +0000791 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000792 .parent = &apll96_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300793 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200794 .init = &omap2_init_clksel_parent,
795 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
796 .clksel_mask = OMAP2430_96M_SOURCE,
797 .clksel = func_96m_clksel,
798 .recalc = &omap2_clksel_recalc,
799 .round_rate = &omap2_clksel_round_rate,
800 .set_rate = &omap2_clksel_set_rate
801};
802
803/* func_48m_ck */
804
805static const struct clksel_rate func_48m_apll96_rates[] = {
806 { .div = 2, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
807 { .div = 0 },
808};
809
810static const struct clksel_rate func_48m_alt_rates[] = {
811 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
812 { .div = 0 },
813};
814
815static const struct clksel func_48m_clksel[] = {
816 { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
817 { .parent = &alt_ck, .rates = func_48m_alt_rates },
818 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000819};
820
821static struct clk func_48m_ck = {
822 .name = "func_48m_ck",
Russell King57137182008-11-04 16:48:35 +0000823 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000824 .parent = &apll96_ck, /* 96M or Alt */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300825 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200826 .init = &omap2_init_clksel_parent,
827 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
828 .clksel_mask = OMAP24XX_48M_SOURCE,
829 .clksel = func_48m_clksel,
830 .recalc = &omap2_clksel_recalc,
831 .round_rate = &omap2_clksel_round_rate,
832 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000833};
834
835static struct clk func_12m_ck = {
836 .name = "func_12m_ck",
Russell King57137182008-11-04 16:48:35 +0000837 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000838 .parent = &func_48m_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200839 .fixed_div = 4,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300840 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200841 .recalc = &omap2_fixed_divisor_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000842};
843
844/* Secure timer, only available in secure mode */
845static struct clk wdt1_osc_ck = {
846 .name = "ck_wdt1_osc",
Russell King897dcde2008-11-04 16:35:03 +0000847 .ops = &clkops_null, /* RMK: missing? */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000848 .parent = &osc_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200849 .recalc = &followparent_recalc,
850};
851
852/*
853 * The common_clkout* clksel_rate structs are common to
854 * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
855 * sys_clkout2_* are 2420-only, so the
856 * clksel_rate flags fields are inaccurate for those clocks. This is
857 * harmless since access to those clocks are gated by the struct clk
858 * flags fields, which mark them as 2420-only.
859 */
860static const struct clksel_rate common_clkout_src_core_rates[] = {
861 { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
862 { .div = 0 }
863};
864
865static const struct clksel_rate common_clkout_src_sys_rates[] = {
866 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
867 { .div = 0 }
868};
869
870static const struct clksel_rate common_clkout_src_96m_rates[] = {
871 { .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
872 { .div = 0 }
873};
874
875static const struct clksel_rate common_clkout_src_54m_rates[] = {
876 { .div = 1, .val = 3, .flags = RATE_IN_24XX | DEFAULT_RATE },
877 { .div = 0 }
878};
879
880static const struct clksel common_clkout_src_clksel[] = {
881 { .parent = &core_ck, .rates = common_clkout_src_core_rates },
882 { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
883 { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
884 { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
885 { .parent = NULL }
886};
887
888static struct clk sys_clkout_src = {
889 .name = "sys_clkout_src",
Russell Kingc1168dc2008-11-04 21:24:00 +0000890 .ops = &clkops_omap2_dflt,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200891 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300892 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200893 .enable_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
894 .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
895 .init = &omap2_init_clksel_parent,
896 .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
897 .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
898 .clksel = common_clkout_src_clksel,
899 .recalc = &omap2_clksel_recalc,
900 .round_rate = &omap2_clksel_round_rate,
901 .set_rate = &omap2_clksel_set_rate
902};
903
904static const struct clksel_rate common_clkout_rates[] = {
905 { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
906 { .div = 2, .val = 1, .flags = RATE_IN_24XX },
907 { .div = 4, .val = 2, .flags = RATE_IN_24XX },
908 { .div = 8, .val = 3, .flags = RATE_IN_24XX },
909 { .div = 16, .val = 4, .flags = RATE_IN_24XX },
910 { .div = 0 },
911};
912
913static const struct clksel sys_clkout_clksel[] = {
914 { .parent = &sys_clkout_src, .rates = common_clkout_rates },
915 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000916};
917
918static struct clk sys_clkout = {
919 .name = "sys_clkout",
Russell King57137182008-11-04 16:48:35 +0000920 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200921 .parent = &sys_clkout_src,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300922 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200923 .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
924 .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
925 .clksel = sys_clkout_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000926 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200927 .round_rate = &omap2_clksel_round_rate,
928 .set_rate = &omap2_clksel_set_rate
929};
930
931/* In 2430, new in 2420 ES2 */
932static struct clk sys_clkout2_src = {
933 .name = "sys_clkout2_src",
Russell Kingc1168dc2008-11-04 21:24:00 +0000934 .ops = &clkops_omap2_dflt,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200935 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300936 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200937 .enable_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
938 .enable_bit = OMAP2420_CLKOUT2_EN_SHIFT,
939 .init = &omap2_init_clksel_parent,
940 .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
941 .clksel_mask = OMAP2420_CLKOUT2_SOURCE_MASK,
942 .clksel = common_clkout_src_clksel,
943 .recalc = &omap2_clksel_recalc,
944 .round_rate = &omap2_clksel_round_rate,
945 .set_rate = &omap2_clksel_set_rate
946};
947
948static const struct clksel sys_clkout2_clksel[] = {
949 { .parent = &sys_clkout2_src, .rates = common_clkout_rates },
950 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000951};
952
953/* In 2430, new in 2420 ES2 */
954static struct clk sys_clkout2 = {
955 .name = "sys_clkout2",
Russell King57137182008-11-04 16:48:35 +0000956 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200957 .parent = &sys_clkout2_src,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300958 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200959 .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
960 .clksel_mask = OMAP2420_CLKOUT2_DIV_MASK,
961 .clksel = sys_clkout2_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000962 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200963 .round_rate = &omap2_clksel_round_rate,
964 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000965};
966
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100967static struct clk emul_ck = {
968 .name = "emul_ck",
Russell Kingc1168dc2008-11-04 21:24:00 +0000969 .ops = &clkops_omap2_dflt,
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100970 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300971 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200972 .enable_reg = OMAP24XX_PRCM_CLKEMUL_CTRL,
973 .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
974 .recalc = &followparent_recalc,
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100975
976};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200977
Tony Lindgren046d6b22005-11-10 14:26:52 +0000978/*
979 * MPU clock domain
980 * Clocks:
981 * MPU_FCLK, MPU_ICLK
982 * INT_M_FCLK, INT_M_I_CLK
983 *
984 * - Individual clocks are hardware managed.
985 * - Base divider comes from: CM_CLKSEL_MPU
986 *
987 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200988static const struct clksel_rate mpu_core_rates[] = {
989 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
990 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
991 { .div = 4, .val = 4, .flags = RATE_IN_242X },
992 { .div = 6, .val = 6, .flags = RATE_IN_242X },
993 { .div = 8, .val = 8, .flags = RATE_IN_242X },
994 { .div = 0 },
995};
996
997static const struct clksel mpu_clksel[] = {
998 { .parent = &core_ck, .rates = mpu_core_rates },
999 { .parent = NULL }
1000};
1001
Tony Lindgren046d6b22005-11-10 14:26:52 +00001002static struct clk mpu_ck = { /* Control cpu */
1003 .name = "mpu_ck",
Russell King897dcde2008-11-04 16:35:03 +00001004 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001005 .parent = &core_ck,
Russell King3f0a8202009-01-31 10:05:51 +00001006 .flags = DELAYED_APP | CONFIG_PARTICIPANT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001007 .clkdm_name = "mpu_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001008 .init = &omap2_init_clksel_parent,
1009 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
1010 .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001011 .clksel = mpu_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001012 .recalc = &omap2_clksel_recalc,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001013 .round_rate = &omap2_clksel_round_rate,
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001014 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00001015};
Paul Walmsleye32744b2008-03-18 15:47:55 +02001016
Tony Lindgren046d6b22005-11-10 14:26:52 +00001017/*
1018 * DSP (2430-IVA2.1) (2420-UMA+IVA1) clock domain
1019 * Clocks:
Paul Walmsleye32744b2008-03-18 15:47:55 +02001020 * 2430: IVA2.1_FCLK (really just DSP_FCLK), IVA2.1_ICLK
Tony Lindgren046d6b22005-11-10 14:26:52 +00001021 * 2420: UMA_FCLK, UMA_ICLK, IVA_MPU, IVA_COP
Paul Walmsleye32744b2008-03-18 15:47:55 +02001022 *
Tony Lindgren046d6b22005-11-10 14:26:52 +00001023 * Won't be too specific here. The core clock comes into this block
1024 * it is divided then tee'ed. One branch goes directly to xyz enable
1025 * controls. The other branch gets further divided by 2 then possibly
1026 * routed into a synchronizer and out of clocks abc.
1027 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001028static const struct clksel_rate dsp_fck_core_rates[] = {
1029 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
1030 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
1031 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
1032 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
1033 { .div = 6, .val = 6, .flags = RATE_IN_242X },
1034 { .div = 8, .val = 8, .flags = RATE_IN_242X },
1035 { .div = 12, .val = 12, .flags = RATE_IN_242X },
1036 { .div = 0 },
1037};
1038
1039static const struct clksel dsp_fck_clksel[] = {
1040 { .parent = &core_ck, .rates = dsp_fck_core_rates },
1041 { .parent = NULL }
1042};
1043
Tony Lindgren046d6b22005-11-10 14:26:52 +00001044static struct clk dsp_fck = {
1045 .name = "dsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001046 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001047 .parent = &core_ck,
Russell King3f0a8202009-01-31 10:05:51 +00001048 .flags = DELAYED_APP | CONFIG_PARTICIPANT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001049 .clkdm_name = "dsp_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001050 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
1051 .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
1052 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
1053 .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
1054 .clksel = dsp_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001055 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001056 .round_rate = &omap2_clksel_round_rate,
1057 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00001058};
1059
Paul Walmsleye32744b2008-03-18 15:47:55 +02001060/* DSP interface clock */
1061static const struct clksel_rate dsp_irate_ick_rates[] = {
1062 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
1063 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
1064 { .div = 3, .val = 3, .flags = RATE_IN_243X },
1065 { .div = 0 },
1066};
1067
1068static const struct clksel dsp_irate_ick_clksel[] = {
1069 { .parent = &dsp_fck, .rates = dsp_irate_ick_rates },
1070 { .parent = NULL }
1071};
1072
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001073/* This clock does not exist as such in the TRM. */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001074static struct clk dsp_irate_ick = {
1075 .name = "dsp_irate_ick",
Russell King57137182008-11-04 16:48:35 +00001076 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001077 .parent = &dsp_fck,
Russell King8ad8ff62009-01-19 15:27:29 +00001078 .flags = DELAYED_APP | CONFIG_PARTICIPANT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001079 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
1080 .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
1081 .clksel = dsp_irate_ick_clksel,
1082 .recalc = &omap2_clksel_recalc,
1083 .round_rate = &omap2_clksel_round_rate,
1084 .set_rate = &omap2_clksel_set_rate
1085};
1086
1087/* 2420 only */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001088static struct clk dsp_ick = {
1089 .name = "dsp_ick", /* apparently ipi and isp */
Russell Kingb36ee722008-11-04 17:59:52 +00001090 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001091 .parent = &dsp_irate_ick,
Russell King8ad8ff62009-01-19 15:27:29 +00001092 .flags = DELAYED_APP | CONFIG_PARTICIPANT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001093 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_ICLKEN),
1094 .enable_bit = OMAP2420_EN_DSP_IPI_SHIFT, /* for ipi */
1095};
1096
1097/* 2430 only - EN_DSP controls both dsp fclk and iclk on 2430 */
1098static struct clk iva2_1_ick = {
1099 .name = "iva2_1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001100 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001101 .parent = &dsp_irate_ick,
Russell King8ad8ff62009-01-19 15:27:29 +00001102 .flags = DELAYED_APP | CONFIG_PARTICIPANT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001103 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
1104 .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001105};
1106
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001107/*
1108 * The IVA1 is an ARM7 core on the 2420 that has nothing to do with
1109 * the C54x, but which is contained in the DSP powerdomain. Does not
1110 * exist on later OMAPs.
1111 */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001112static struct clk iva1_ifck = {
1113 .name = "iva1_ifck",
Russell Kingb36ee722008-11-04 17:59:52 +00001114 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001115 .parent = &core_ck,
Russell King3f0a8202009-01-31 10:05:51 +00001116 .flags = CONFIG_PARTICIPANT | DELAYED_APP,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001117 .clkdm_name = "iva1_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001118 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
1119 .enable_bit = OMAP2420_EN_IVA_COP_SHIFT,
1120 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
1121 .clksel_mask = OMAP2420_CLKSEL_IVA_MASK,
1122 .clksel = dsp_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001123 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001124 .round_rate = &omap2_clksel_round_rate,
1125 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00001126};
1127
1128/* IVA1 mpu/int/i/f clocks are /2 of parent */
1129static struct clk iva1_mpu_int_ifck = {
1130 .name = "iva1_mpu_int_ifck",
Russell Kingb36ee722008-11-04 17:59:52 +00001131 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001132 .parent = &iva1_ifck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001133 .clkdm_name = "iva1_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001134 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
1135 .enable_bit = OMAP2420_EN_IVA_MPU_SHIFT,
1136 .fixed_div = 2,
1137 .recalc = &omap2_fixed_divisor_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001138};
1139
1140/*
1141 * L3 clock domain
1142 * L3 clocks are used for both interface and functional clocks to
1143 * multiple entities. Some of these clocks are completely managed
1144 * by hardware, and some others allow software control. Hardware
1145 * managed ones general are based on directly CLK_REQ signals and
1146 * various auto idle settings. The functional spec sets many of these
1147 * as 'tie-high' for their enables.
1148 *
1149 * I-CLOCKS:
1150 * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
1151 * CAM, HS-USB.
1152 * F-CLOCK
1153 * SSI.
1154 *
1155 * GPMC memories and SDRC have timing and clock sensitive registers which
1156 * may very well need notification when the clock changes. Currently for low
1157 * operating points, these are taken care of in sleep.S.
1158 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001159static const struct clksel_rate core_l3_core_rates[] = {
1160 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
1161 { .div = 2, .val = 2, .flags = RATE_IN_242X },
1162 { .div = 4, .val = 4, .flags = RATE_IN_24XX | DEFAULT_RATE },
1163 { .div = 6, .val = 6, .flags = RATE_IN_24XX },
1164 { .div = 8, .val = 8, .flags = RATE_IN_242X },
1165 { .div = 12, .val = 12, .flags = RATE_IN_242X },
1166 { .div = 16, .val = 16, .flags = RATE_IN_242X },
1167 { .div = 0 }
1168};
1169
1170static const struct clksel core_l3_clksel[] = {
1171 { .parent = &core_ck, .rates = core_l3_core_rates },
1172 { .parent = NULL }
1173};
1174
Tony Lindgren046d6b22005-11-10 14:26:52 +00001175static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
1176 .name = "core_l3_ck",
Russell King897dcde2008-11-04 16:35:03 +00001177 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001178 .parent = &core_ck,
Russell King3f0a8202009-01-31 10:05:51 +00001179 .flags = DELAYED_APP | CONFIG_PARTICIPANT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001180 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001181 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
1182 .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
1183 .clksel = core_l3_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001184 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001185 .round_rate = &omap2_clksel_round_rate,
1186 .set_rate = &omap2_clksel_set_rate
1187};
1188
1189/* usb_l4_ick */
1190static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
1191 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
1192 { .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
1193 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
1194 { .div = 0 }
1195};
1196
1197static const struct clksel usb_l4_ick_clksel[] = {
1198 { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
1199 { .parent = NULL },
Tony Lindgren046d6b22005-11-10 14:26:52 +00001200};
1201
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001202/* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001203static struct clk usb_l4_ick = { /* FS-USB interface clock */
1204 .name = "usb_l4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001205 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrenfde0fd42006-01-17 15:31:18 -08001206 .parent = &core_l3_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001207 .flags = DELAYED_APP | CONFIG_PARTICIPANT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001208 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001209 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1210 .enable_bit = OMAP24XX_EN_USB_SHIFT,
1211 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
1212 .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
1213 .clksel = usb_l4_ick_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001214 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001215 .round_rate = &omap2_clksel_round_rate,
1216 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00001217};
1218
1219/*
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001220 * L4 clock management domain
1221 *
1222 * This domain contains lots of interface clocks from the L4 interface, some
1223 * functional clocks. Fixed APLL functional source clocks are managed in
1224 * this domain.
1225 */
1226static const struct clksel_rate l4_core_l3_rates[] = {
1227 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
1228 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
1229 { .div = 0 }
1230};
1231
1232static const struct clksel l4_clksel[] = {
1233 { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
1234 { .parent = NULL }
1235};
1236
1237static struct clk l4_ck = { /* used both as an ick and fck */
1238 .name = "l4_ck",
Russell King897dcde2008-11-04 16:35:03 +00001239 .ops = &clkops_null,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001240 .parent = &core_l3_ck,
Russell King3f0a8202009-01-31 10:05:51 +00001241 .flags = DELAYED_APP,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001242 .clkdm_name = "core_l4_clkdm",
1243 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
1244 .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
1245 .clksel = l4_clksel,
1246 .recalc = &omap2_clksel_recalc,
1247 .round_rate = &omap2_clksel_round_rate,
1248 .set_rate = &omap2_clksel_set_rate
1249};
1250
1251/*
Tony Lindgren046d6b22005-11-10 14:26:52 +00001252 * SSI is in L3 management domain, its direct parent is core not l3,
1253 * many core power domain entities are grouped into the L3 clock
1254 * domain.
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001255 * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
Tony Lindgren046d6b22005-11-10 14:26:52 +00001256 *
1257 * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
1258 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001259static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
1260 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
1261 { .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
1262 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
1263 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
1264 { .div = 5, .val = 5, .flags = RATE_IN_243X },
1265 { .div = 6, .val = 6, .flags = RATE_IN_242X },
1266 { .div = 8, .val = 8, .flags = RATE_IN_242X },
1267 { .div = 0 }
1268};
1269
1270static const struct clksel ssi_ssr_sst_fck_clksel[] = {
1271 { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
1272 { .parent = NULL }
1273};
1274
Tony Lindgren046d6b22005-11-10 14:26:52 +00001275static struct clk ssi_ssr_sst_fck = {
1276 .name = "ssi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001277 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001278 .parent = &core_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001279 .flags = DELAYED_APP,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001280 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001281 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1282 .enable_bit = OMAP24XX_EN_SSI_SHIFT,
1283 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
1284 .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
1285 .clksel = ssi_ssr_sst_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001286 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001287 .round_rate = &omap2_clksel_round_rate,
1288 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00001289};
1290
Paul Walmsley9299fd82009-01-27 19:12:54 -07001291/*
1292 * Presumably this is the same as SSI_ICLK.
1293 * TRM contradicts itself on what clockdomain SSI_ICLK is in
1294 */
1295static struct clk ssi_l4_ick = {
1296 .name = "ssi_l4_ick",
1297 .ops = &clkops_omap2_dflt_wait,
1298 .parent = &l4_ck,
1299 .clkdm_name = "core_l4_clkdm",
1300 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1301 .enable_bit = OMAP24XX_EN_SSI_SHIFT,
1302 .recalc = &followparent_recalc,
1303};
1304
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001305
Tony Lindgren046d6b22005-11-10 14:26:52 +00001306/*
1307 * GFX clock domain
1308 * Clocks:
1309 * GFX_FCLK, GFX_ICLK
1310 * GFX_CG1(2d), GFX_CG2(3d)
1311 *
1312 * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
1313 * The 2d and 3d clocks run at a hardware determined
1314 * divided value of fclk.
1315 *
1316 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001317/* XXX REVISIT: GFX clock is part of CONFIG_PARTICIPANT, no? doublecheck. */
1318
1319/* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
1320static const struct clksel gfx_fck_clksel[] = {
1321 { .parent = &core_l3_ck, .rates = gfx_l3_rates },
1322 { .parent = NULL },
1323};
1324
Tony Lindgren046d6b22005-11-10 14:26:52 +00001325static struct clk gfx_3d_fck = {
1326 .name = "gfx_3d_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001327 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001328 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001329 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001330 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
1331 .enable_bit = OMAP24XX_EN_3D_SHIFT,
1332 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
1333 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
1334 .clksel = gfx_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001335 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001336 .round_rate = &omap2_clksel_round_rate,
1337 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00001338};
1339
1340static struct clk gfx_2d_fck = {
1341 .name = "gfx_2d_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001342 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001343 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001344 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001345 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
1346 .enable_bit = OMAP24XX_EN_2D_SHIFT,
1347 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
1348 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
1349 .clksel = gfx_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001350 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001351 .round_rate = &omap2_clksel_round_rate,
1352 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00001353};
1354
1355static struct clk gfx_ick = {
1356 .name = "gfx_ick", /* From l3 */
Russell Kingb36ee722008-11-04 17:59:52 +00001357 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001358 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001359 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001360 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
1361 .enable_bit = OMAP_EN_GFX_SHIFT,
1362 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001363};
1364
1365/*
1366 * Modem clock domain (2430)
1367 * CLOCKS:
1368 * MDM_OSC_CLK
1369 * MDM_ICLK
Paul Walmsleye32744b2008-03-18 15:47:55 +02001370 * These clocks are usable in chassis mode only.
Tony Lindgren046d6b22005-11-10 14:26:52 +00001371 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001372static const struct clksel_rate mdm_ick_core_rates[] = {
1373 { .div = 1, .val = 1, .flags = RATE_IN_243X },
1374 { .div = 4, .val = 4, .flags = RATE_IN_243X | DEFAULT_RATE },
1375 { .div = 6, .val = 6, .flags = RATE_IN_243X },
1376 { .div = 9, .val = 9, .flags = RATE_IN_243X },
1377 { .div = 0 }
1378};
1379
1380static const struct clksel mdm_ick_clksel[] = {
1381 { .parent = &core_ck, .rates = mdm_ick_core_rates },
1382 { .parent = NULL }
1383};
1384
Tony Lindgren046d6b22005-11-10 14:26:52 +00001385static struct clk mdm_ick = { /* used both as a ick and fck */
1386 .name = "mdm_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001387 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001388 .parent = &core_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001389 .flags = DELAYED_APP | CONFIG_PARTICIPANT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001390 .clkdm_name = "mdm_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001391 .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_ICLKEN),
1392 .enable_bit = OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT,
1393 .clksel_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_CLKSEL),
1394 .clksel_mask = OMAP2430_CLKSEL_MDM_MASK,
1395 .clksel = mdm_ick_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001396 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001397 .round_rate = &omap2_clksel_round_rate,
1398 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00001399};
1400
1401static struct clk mdm_osc_ck = {
1402 .name = "mdm_osc_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001403 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001404 .parent = &osc_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001405 .clkdm_name = "mdm_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001406 .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_FCLKEN),
1407 .enable_bit = OMAP2430_EN_OSC_SHIFT,
1408 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001409};
1410
1411/*
Tony Lindgren046d6b22005-11-10 14:26:52 +00001412 * DSS clock domain
1413 * CLOCKs:
1414 * DSS_L4_ICLK, DSS_L3_ICLK,
1415 * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
1416 *
1417 * DSS is both initiator and target.
1418 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001419/* XXX Add RATE_NOT_VALIDATED */
1420
1421static const struct clksel_rate dss1_fck_sys_rates[] = {
1422 { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
1423 { .div = 0 }
1424};
1425
1426static const struct clksel_rate dss1_fck_core_rates[] = {
1427 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
1428 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
1429 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
1430 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
1431 { .div = 5, .val = 5, .flags = RATE_IN_24XX },
1432 { .div = 6, .val = 6, .flags = RATE_IN_24XX },
1433 { .div = 8, .val = 8, .flags = RATE_IN_24XX },
1434 { .div = 9, .val = 9, .flags = RATE_IN_24XX },
1435 { .div = 12, .val = 12, .flags = RATE_IN_24XX },
1436 { .div = 16, .val = 16, .flags = RATE_IN_24XX | DEFAULT_RATE },
1437 { .div = 0 }
1438};
1439
1440static const struct clksel dss1_fck_clksel[] = {
1441 { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
1442 { .parent = &core_ck, .rates = dss1_fck_core_rates },
1443 { .parent = NULL },
1444};
1445
Tony Lindgren046d6b22005-11-10 14:26:52 +00001446static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
1447 .name = "dss_ick",
Russell Kingbc51da42008-11-04 18:59:32 +00001448 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001449 .parent = &l4_ck, /* really both l3 and l4 */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001450 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001451 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1452 .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
1453 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001454};
1455
1456static struct clk dss1_fck = {
1457 .name = "dss1_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00001458 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001459 .parent = &core_ck, /* Core or sys */
Russell King8ad8ff62009-01-19 15:27:29 +00001460 .flags = DELAYED_APP,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001461 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001462 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1463 .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
1464 .init = &omap2_init_clksel_parent,
1465 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
1466 .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
1467 .clksel = dss1_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001468 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001469 .round_rate = &omap2_clksel_round_rate,
1470 .set_rate = &omap2_clksel_set_rate
1471};
1472
1473static const struct clksel_rate dss2_fck_sys_rates[] = {
1474 { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
1475 { .div = 0 }
1476};
1477
1478static const struct clksel_rate dss2_fck_48m_rates[] = {
1479 { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
1480 { .div = 0 }
1481};
1482
1483static const struct clksel dss2_fck_clksel[] = {
1484 { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
1485 { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
1486 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +00001487};
1488
1489static struct clk dss2_fck = { /* Alt clk used in power management */
1490 .name = "dss2_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00001491 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001492 .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
Russell King8ad8ff62009-01-19 15:27:29 +00001493 .flags = DELAYED_APP,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001494 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001495 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1496 .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
1497 .init = &omap2_init_clksel_parent,
1498 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
1499 .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
1500 .clksel = dss2_fck_clksel,
1501 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001502};
1503
1504static struct clk dss_54m_fck = { /* Alt clk used in power management */
1505 .name = "dss_54m_fck", /* 54m tv clk */
Russell Kingb36ee722008-11-04 17:59:52 +00001506 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001507 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001508 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001509 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1510 .enable_bit = OMAP24XX_EN_TV_SHIFT,
1511 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001512};
1513
1514/*
1515 * CORE power domain ICLK & FCLK defines.
1516 * Many of the these can have more than one possible parent. Entries
1517 * here will likely have an L4 interface parent, and may have multiple
1518 * functional clock parents.
1519 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001520static const struct clksel_rate gpt_alt_rates[] = {
1521 { .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
1522 { .div = 0 }
1523};
1524
1525static const struct clksel omap24xx_gpt_clksel[] = {
1526 { .parent = &func_32k_ck, .rates = gpt_32k_rates },
1527 { .parent = &sys_ck, .rates = gpt_sys_rates },
1528 { .parent = &alt_ck, .rates = gpt_alt_rates },
1529 { .parent = NULL },
1530};
1531
Tony Lindgren046d6b22005-11-10 14:26:52 +00001532static struct clk gpt1_ick = {
1533 .name = "gpt1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001534 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001535 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001536 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001537 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1538 .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
1539 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001540};
1541
1542static struct clk gpt1_fck = {
1543 .name = "gpt1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001544 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001545 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001546 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001547 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1548 .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
1549 .init = &omap2_init_clksel_parent,
1550 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
1551 .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
1552 .clksel = omap24xx_gpt_clksel,
1553 .recalc = &omap2_clksel_recalc,
1554 .round_rate = &omap2_clksel_round_rate,
1555 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00001556};
1557
1558static struct clk gpt2_ick = {
1559 .name = "gpt2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001560 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001561 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001562 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001563 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1564 .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
1565 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001566};
1567
1568static struct clk gpt2_fck = {
1569 .name = "gpt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001570 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001571 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001572 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001573 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1574 .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
1575 .init = &omap2_init_clksel_parent,
1576 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1577 .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
1578 .clksel = omap24xx_gpt_clksel,
1579 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001580};
1581
1582static struct clk gpt3_ick = {
1583 .name = "gpt3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001584 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001585 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001586 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001587 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1588 .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
1589 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001590};
1591
1592static struct clk gpt3_fck = {
1593 .name = "gpt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001594 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001595 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001596 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001597 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1598 .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
1599 .init = &omap2_init_clksel_parent,
1600 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1601 .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
1602 .clksel = omap24xx_gpt_clksel,
1603 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001604};
1605
1606static struct clk gpt4_ick = {
1607 .name = "gpt4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001608 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001609 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001610 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001611 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1612 .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
1613 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001614};
1615
1616static struct clk gpt4_fck = {
1617 .name = "gpt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001618 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001619 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001620 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001621 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1622 .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
1623 .init = &omap2_init_clksel_parent,
1624 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1625 .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
1626 .clksel = omap24xx_gpt_clksel,
1627 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001628};
1629
1630static struct clk gpt5_ick = {
1631 .name = "gpt5_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001632 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001633 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001634 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001635 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1636 .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
1637 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001638};
1639
1640static struct clk gpt5_fck = {
1641 .name = "gpt5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001642 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001643 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001644 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001645 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1646 .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
1647 .init = &omap2_init_clksel_parent,
1648 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1649 .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
1650 .clksel = omap24xx_gpt_clksel,
1651 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001652};
1653
1654static struct clk gpt6_ick = {
1655 .name = "gpt6_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001656 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001657 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001658 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001659 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1660 .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
1661 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001662};
1663
1664static struct clk gpt6_fck = {
1665 .name = "gpt6_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001666 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001667 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001668 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001669 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1670 .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
1671 .init = &omap2_init_clksel_parent,
1672 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1673 .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
1674 .clksel = omap24xx_gpt_clksel,
1675 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001676};
1677
1678static struct clk gpt7_ick = {
1679 .name = "gpt7_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001680 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001681 .parent = &l4_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001682 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1683 .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
1684 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001685};
1686
1687static struct clk gpt7_fck = {
1688 .name = "gpt7_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001689 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001690 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001691 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001692 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1693 .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
1694 .init = &omap2_init_clksel_parent,
1695 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1696 .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
1697 .clksel = omap24xx_gpt_clksel,
1698 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001699};
1700
1701static struct clk gpt8_ick = {
1702 .name = "gpt8_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001703 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001704 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001705 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001706 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1707 .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
1708 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001709};
1710
1711static struct clk gpt8_fck = {
1712 .name = "gpt8_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001713 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001714 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001715 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001716 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1717 .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
1718 .init = &omap2_init_clksel_parent,
1719 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1720 .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
1721 .clksel = omap24xx_gpt_clksel,
1722 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001723};
1724
1725static struct clk gpt9_ick = {
1726 .name = "gpt9_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001727 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001728 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001729 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001730 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1731 .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
1732 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001733};
1734
1735static struct clk gpt9_fck = {
1736 .name = "gpt9_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001737 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001738 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001739 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001740 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1741 .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
1742 .init = &omap2_init_clksel_parent,
1743 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1744 .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
1745 .clksel = omap24xx_gpt_clksel,
1746 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001747};
1748
1749static struct clk gpt10_ick = {
1750 .name = "gpt10_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001751 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001752 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001753 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001754 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1755 .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
1756 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001757};
1758
1759static struct clk gpt10_fck = {
1760 .name = "gpt10_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001761 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001762 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001763 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001764 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1765 .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
1766 .init = &omap2_init_clksel_parent,
1767 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1768 .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
1769 .clksel = omap24xx_gpt_clksel,
1770 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001771};
1772
1773static struct clk gpt11_ick = {
1774 .name = "gpt11_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001775 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001776 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001777 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001778 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1779 .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
1780 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001781};
1782
1783static struct clk gpt11_fck = {
1784 .name = "gpt11_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001785 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001786 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001787 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001788 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1789 .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
1790 .init = &omap2_init_clksel_parent,
1791 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1792 .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
1793 .clksel = omap24xx_gpt_clksel,
1794 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001795};
1796
1797static struct clk gpt12_ick = {
1798 .name = "gpt12_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001799 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001800 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001801 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001802 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1803 .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
1804 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001805};
1806
1807static struct clk gpt12_fck = {
1808 .name = "gpt12_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001809 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyf2480762009-04-23 21:11:10 -06001810 .parent = &secure_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001811 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001812 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1813 .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
1814 .init = &omap2_init_clksel_parent,
1815 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1816 .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
1817 .clksel = omap24xx_gpt_clksel,
1818 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001819};
1820
1821static struct clk mcbsp1_ick = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001822 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001823 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001824 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001825 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001826 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001827 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1828 .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
1829 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001830};
1831
1832static struct clk mcbsp1_fck = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001833 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001834 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001835 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001836 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001837 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001838 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1839 .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
1840 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001841};
1842
1843static struct clk mcbsp2_ick = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001844 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001845 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001846 .id = 2,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001847 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001848 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001849 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1850 .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
1851 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001852};
1853
1854static struct clk mcbsp2_fck = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001855 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001856 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001857 .id = 2,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001858 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001859 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001860 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1861 .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
1862 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001863};
1864
1865static struct clk mcbsp3_ick = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001866 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001867 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001868 .id = 3,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001869 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001870 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001871 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1872 .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
1873 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001874};
1875
1876static struct clk mcbsp3_fck = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001877 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001878 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001879 .id = 3,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001880 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001881 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001882 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1883 .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
1884 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001885};
1886
1887static struct clk mcbsp4_ick = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001888 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001889 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001890 .id = 4,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001891 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001892 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001893 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1894 .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
1895 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001896};
1897
1898static struct clk mcbsp4_fck = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001899 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001900 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001901 .id = 4,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001902 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001903 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001904 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1905 .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
1906 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001907};
1908
1909static struct clk mcbsp5_ick = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001910 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001911 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001912 .id = 5,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001913 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001914 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001915 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1916 .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
1917 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001918};
1919
1920static struct clk mcbsp5_fck = {
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001921 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001922 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin44ec9a32008-07-03 12:24:40 +03001923 .id = 5,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001924 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001925 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001926 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1927 .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
1928 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001929};
1930
1931static struct clk mcspi1_ick = {
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001932 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001933 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001934 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001935 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001936 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001937 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1938 .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
1939 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001940};
1941
1942static struct clk mcspi1_fck = {
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001943 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001944 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001945 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001946 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001947 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001948 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1949 .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
1950 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001951};
1952
1953static struct clk mcspi2_ick = {
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001954 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001955 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001956 .id = 2,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001957 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001958 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001959 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1960 .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
1961 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001962};
1963
1964static struct clk mcspi2_fck = {
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001965 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001966 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001967 .id = 2,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001968 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001969 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001970 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1971 .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
1972 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001973};
1974
1975static struct clk mcspi3_ick = {
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001976 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001977 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001978 .id = 3,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001979 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001980 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001981 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1982 .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
1983 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001984};
1985
1986static struct clk mcspi3_fck = {
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001987 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001988 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001989 .id = 3,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001990 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001991 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001992 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1993 .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
1994 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001995};
1996
1997static struct clk uart1_ick = {
1998 .name = "uart1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001999 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002000 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002001 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002002 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2003 .enable_bit = OMAP24XX_EN_UART1_SHIFT,
2004 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002005};
2006
2007static struct clk uart1_fck = {
2008 .name = "uart1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002009 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002010 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002011 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002012 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2013 .enable_bit = OMAP24XX_EN_UART1_SHIFT,
2014 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002015};
2016
2017static struct clk uart2_ick = {
2018 .name = "uart2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002019 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002020 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002021 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002022 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2023 .enable_bit = OMAP24XX_EN_UART2_SHIFT,
2024 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002025};
2026
2027static struct clk uart2_fck = {
2028 .name = "uart2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002029 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002030 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002031 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002032 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2033 .enable_bit = OMAP24XX_EN_UART2_SHIFT,
2034 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002035};
2036
2037static struct clk uart3_ick = {
2038 .name = "uart3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002039 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002040 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002041 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002042 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2043 .enable_bit = OMAP24XX_EN_UART3_SHIFT,
2044 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002045};
2046
2047static struct clk uart3_fck = {
2048 .name = "uart3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002049 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002050 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002051 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002052 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
2053 .enable_bit = OMAP24XX_EN_UART3_SHIFT,
2054 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002055};
2056
2057static struct clk gpios_ick = {
2058 .name = "gpios_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002059 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002060 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002061 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002062 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2063 .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
2064 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002065};
2066
2067static struct clk gpios_fck = {
2068 .name = "gpios_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002069 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002070 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002071 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002072 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2073 .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
2074 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002075};
2076
2077static struct clk mpu_wdt_ick = {
2078 .name = "mpu_wdt_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002079 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002080 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002081 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002082 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2083 .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
2084 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002085};
2086
2087static struct clk mpu_wdt_fck = {
2088 .name = "mpu_wdt_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002089 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002090 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002091 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002092 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2093 .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
2094 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002095};
2096
2097static struct clk sync_32k_ick = {
2098 .name = "sync_32k_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002099 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002100 .parent = &l4_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00002101 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002102 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002103 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2104 .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
2105 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002106};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002107
Tony Lindgren046d6b22005-11-10 14:26:52 +00002108static struct clk wdt1_ick = {
2109 .name = "wdt1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002110 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002111 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002112 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002113 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2114 .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
2115 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002116};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002117
Tony Lindgren046d6b22005-11-10 14:26:52 +00002118static struct clk omapctrl_ick = {
2119 .name = "omapctrl_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002120 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002121 .parent = &l4_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00002122 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002123 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002124 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2125 .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
2126 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002127};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002128
Tony Lindgren046d6b22005-11-10 14:26:52 +00002129static struct clk icr_ick = {
2130 .name = "icr_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002131 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002132 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002133 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002134 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2135 .enable_bit = OMAP2430_EN_ICR_SHIFT,
2136 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002137};
2138
2139static struct clk cam_ick = {
2140 .name = "cam_ick",
Russell Kingbc51da42008-11-04 18:59:32 +00002141 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002142 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002143 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002144 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2145 .enable_bit = OMAP24XX_EN_CAM_SHIFT,
2146 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002147};
2148
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002149/*
2150 * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
2151 * split into two separate clocks, since the parent clocks are different
2152 * and the clockdomains are also different.
2153 */
Tony Lindgren046d6b22005-11-10 14:26:52 +00002154static struct clk cam_fck = {
2155 .name = "cam_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002156 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002157 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002158 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002159 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2160 .enable_bit = OMAP24XX_EN_CAM_SHIFT,
2161 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002162};
2163
2164static struct clk mailboxes_ick = {
2165 .name = "mailboxes_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002166 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002167 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002168 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002169 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2170 .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
2171 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002172};
2173
2174static struct clk wdt4_ick = {
2175 .name = "wdt4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002176 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002177 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002178 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002179 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2180 .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
2181 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002182};
2183
2184static struct clk wdt4_fck = {
2185 .name = "wdt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002186 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002187 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002188 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002189 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2190 .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
2191 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002192};
2193
2194static struct clk wdt3_ick = {
2195 .name = "wdt3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002196 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002197 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002198 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002199 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2200 .enable_bit = OMAP2420_EN_WDT3_SHIFT,
2201 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002202};
2203
2204static struct clk wdt3_fck = {
2205 .name = "wdt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002206 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002207 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002208 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002209 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2210 .enable_bit = OMAP2420_EN_WDT3_SHIFT,
2211 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002212};
2213
2214static struct clk mspro_ick = {
2215 .name = "mspro_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002216 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002217 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002218 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002219 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2220 .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
2221 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002222};
2223
2224static struct clk mspro_fck = {
2225 .name = "mspro_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002226 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002227 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002228 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002229 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2230 .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
2231 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002232};
2233
2234static struct clk mmc_ick = {
2235 .name = "mmc_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002236 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002237 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002238 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002239 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2240 .enable_bit = OMAP2420_EN_MMC_SHIFT,
2241 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002242};
2243
2244static struct clk mmc_fck = {
2245 .name = "mmc_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002246 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002247 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002248 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002249 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2250 .enable_bit = OMAP2420_EN_MMC_SHIFT,
2251 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002252};
2253
2254static struct clk fac_ick = {
2255 .name = "fac_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002256 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002257 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002258 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002259 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2260 .enable_bit = OMAP24XX_EN_FAC_SHIFT,
2261 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002262};
2263
2264static struct clk fac_fck = {
2265 .name = "fac_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002266 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002267 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002268 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002269 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2270 .enable_bit = OMAP24XX_EN_FAC_SHIFT,
2271 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002272};
2273
2274static struct clk eac_ick = {
2275 .name = "eac_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002276 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002277 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002278 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002279 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2280 .enable_bit = OMAP2420_EN_EAC_SHIFT,
2281 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002282};
2283
2284static struct clk eac_fck = {
2285 .name = "eac_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002286 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002287 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002288 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002289 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2290 .enable_bit = OMAP2420_EN_EAC_SHIFT,
2291 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002292};
2293
2294static struct clk hdq_ick = {
2295 .name = "hdq_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002296 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002297 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002298 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002299 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2300 .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
2301 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002302};
2303
2304static struct clk hdq_fck = {
2305 .name = "hdq_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002306 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002307 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002308 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002309 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2310 .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
2311 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002312};
2313
2314static struct clk i2c2_ick = {
Tony Lindgrenb824efa2006-04-02 17:46:20 +01002315 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002316 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrenb824efa2006-04-02 17:46:20 +01002317 .id = 2,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002318 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002319 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002320 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2321 .enable_bit = OMAP2420_EN_I2C2_SHIFT,
2322 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002323};
2324
2325static struct clk i2c2_fck = {
Tony Lindgrenb824efa2006-04-02 17:46:20 +01002326 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002327 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrenb824efa2006-04-02 17:46:20 +01002328 .id = 2,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002329 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002330 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002331 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2332 .enable_bit = OMAP2420_EN_I2C2_SHIFT,
2333 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002334};
2335
2336static struct clk i2chs2_fck = {
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -08002337 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002338 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleye32744b2008-03-18 15:47:55 +02002339 .id = 2,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002340 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002341 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002342 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
2343 .enable_bit = OMAP2430_EN_I2CHS2_SHIFT,
2344 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002345};
2346
2347static struct clk i2c1_ick = {
Tony Lindgrenb824efa2006-04-02 17:46:20 +01002348 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002349 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrenb824efa2006-04-02 17:46:20 +01002350 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002351 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002352 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002353 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2354 .enable_bit = OMAP2420_EN_I2C1_SHIFT,
2355 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002356};
2357
2358static struct clk i2c1_fck = {
Tony Lindgrenb824efa2006-04-02 17:46:20 +01002359 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002360 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrenb824efa2006-04-02 17:46:20 +01002361 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002362 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002363 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002364 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2365 .enable_bit = OMAP2420_EN_I2C1_SHIFT,
2366 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002367};
2368
2369static struct clk i2chs1_fck = {
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -08002370 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002371 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleye32744b2008-03-18 15:47:55 +02002372 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002373 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002374 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002375 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
2376 .enable_bit = OMAP2430_EN_I2CHS1_SHIFT,
2377 .recalc = &followparent_recalc,
2378};
2379
2380static struct clk gpmc_fck = {
2381 .name = "gpmc_fck",
Russell King897dcde2008-11-04 16:35:03 +00002382 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleye32744b2008-03-18 15:47:55 +02002383 .parent = &core_l3_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00002384 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002385 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002386 .recalc = &followparent_recalc,
2387};
2388
2389static struct clk sdma_fck = {
2390 .name = "sdma_fck",
Russell King897dcde2008-11-04 16:35:03 +00002391 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleye32744b2008-03-18 15:47:55 +02002392 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002393 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002394 .recalc = &followparent_recalc,
2395};
2396
2397static struct clk sdma_ick = {
2398 .name = "sdma_ick",
Russell King897dcde2008-11-04 16:35:03 +00002399 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleye32744b2008-03-18 15:47:55 +02002400 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002401 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002402 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002403};
2404
2405static struct clk vlynq_ick = {
2406 .name = "vlynq_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002407 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002408 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002409 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002410 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2411 .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
2412 .recalc = &followparent_recalc,
2413};
2414
2415static const struct clksel_rate vlynq_fck_96m_rates[] = {
2416 { .div = 1, .val = 0, .flags = RATE_IN_242X | DEFAULT_RATE },
2417 { .div = 0 }
2418};
2419
2420static const struct clksel_rate vlynq_fck_core_rates[] = {
2421 { .div = 1, .val = 1, .flags = RATE_IN_242X },
2422 { .div = 2, .val = 2, .flags = RATE_IN_242X },
2423 { .div = 3, .val = 3, .flags = RATE_IN_242X },
2424 { .div = 4, .val = 4, .flags = RATE_IN_242X },
2425 { .div = 6, .val = 6, .flags = RATE_IN_242X },
2426 { .div = 8, .val = 8, .flags = RATE_IN_242X },
2427 { .div = 9, .val = 9, .flags = RATE_IN_242X },
2428 { .div = 12, .val = 12, .flags = RATE_IN_242X },
2429 { .div = 16, .val = 16, .flags = RATE_IN_242X | DEFAULT_RATE },
2430 { .div = 18, .val = 18, .flags = RATE_IN_242X },
2431 { .div = 0 }
2432};
2433
2434static const struct clksel vlynq_fck_clksel[] = {
2435 { .parent = &func_96m_ck, .rates = vlynq_fck_96m_rates },
2436 { .parent = &core_ck, .rates = vlynq_fck_core_rates },
2437 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +00002438};
2439
2440static struct clk vlynq_fck = {
2441 .name = "vlynq_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002442 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002443 .parent = &func_96m_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00002444 .flags = DELAYED_APP,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002445 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002446 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2447 .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
2448 .init = &omap2_init_clksel_parent,
2449 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
2450 .clksel_mask = OMAP2420_CLKSEL_VLYNQ_MASK,
2451 .clksel = vlynq_fck_clksel,
2452 .recalc = &omap2_clksel_recalc,
2453 .round_rate = &omap2_clksel_round_rate,
2454 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +00002455};
2456
2457static struct clk sdrc_ick = {
2458 .name = "sdrc_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002459 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002460 .parent = &l4_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00002461 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002462 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002463 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
2464 .enable_bit = OMAP2430_EN_SDRC_SHIFT,
2465 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002466};
2467
2468static struct clk des_ick = {
2469 .name = "des_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002470 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002471 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002472 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002473 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
2474 .enable_bit = OMAP24XX_EN_DES_SHIFT,
2475 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002476};
2477
2478static struct clk sha_ick = {
2479 .name = "sha_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002480 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002481 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002482 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002483 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
2484 .enable_bit = OMAP24XX_EN_SHA_SHIFT,
2485 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002486};
2487
2488static struct clk rng_ick = {
2489 .name = "rng_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002490 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002491 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002492 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002493 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
2494 .enable_bit = OMAP24XX_EN_RNG_SHIFT,
2495 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002496};
2497
2498static struct clk aes_ick = {
2499 .name = "aes_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002500 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002501 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002502 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002503 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
2504 .enable_bit = OMAP24XX_EN_AES_SHIFT,
2505 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002506};
2507
2508static struct clk pka_ick = {
2509 .name = "pka_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002510 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002511 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002512 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002513 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
2514 .enable_bit = OMAP24XX_EN_PKA_SHIFT,
2515 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002516};
2517
2518static struct clk usb_fck = {
2519 .name = "usb_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002520 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002521 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002522 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002523 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
2524 .enable_bit = OMAP24XX_EN_USB_SHIFT,
2525 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002526};
2527
2528static struct clk usbhs_ick = {
2529 .name = "usbhs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002530 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrenfde0fd42006-01-17 15:31:18 -08002531 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002532 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002533 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2534 .enable_bit = OMAP2430_EN_USBHS_SHIFT,
2535 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002536};
2537
2538static struct clk mmchs1_ick = {
Paul Walmsleye32744b2008-03-18 15:47:55 +02002539 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002540 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002541 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002542 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002543 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2544 .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
2545 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002546};
2547
2548static struct clk mmchs1_fck = {
Paul Walmsleye32744b2008-03-18 15:47:55 +02002549 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002550 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002551 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002552 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002553 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
2554 .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
2555 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002556};
2557
2558static struct clk mmchs2_ick = {
Paul Walmsleye32744b2008-03-18 15:47:55 +02002559 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002560 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08002561 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002562 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002563 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002564 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2565 .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
2566 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002567};
2568
2569static struct clk mmchs2_fck = {
Paul Walmsleye32744b2008-03-18 15:47:55 +02002570 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002571 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08002572 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002573 .parent = &func_96m_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +02002574 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
2575 .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
2576 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002577};
2578
2579static struct clk gpio5_ick = {
2580 .name = "gpio5_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002581 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002582 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002583 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002584 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2585 .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
2586 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002587};
2588
2589static struct clk gpio5_fck = {
2590 .name = "gpio5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002591 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002592 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002593 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002594 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
2595 .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
2596 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002597};
2598
2599static struct clk mdm_intc_ick = {
2600 .name = "mdm_intc_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002601 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002602 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002603 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002604 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2605 .enable_bit = OMAP2430_EN_MDM_INTC_SHIFT,
2606 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002607};
2608
2609static struct clk mmchsdb1_fck = {
Paul Walmsleye32744b2008-03-18 15:47:55 +02002610 .name = "mmchsdb_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002611 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002612 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002613 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002614 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
2615 .enable_bit = OMAP2430_EN_MMCHSDB1_SHIFT,
2616 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002617};
2618
2619static struct clk mmchsdb2_fck = {
Paul Walmsleye32744b2008-03-18 15:47:55 +02002620 .name = "mmchsdb_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002621 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08002622 .id = 1,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002623 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03002624 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02002625 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
2626 .enable_bit = OMAP2430_EN_MMCHSDB2_SHIFT,
2627 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002628};
Paul Walmsleye32744b2008-03-18 15:47:55 +02002629
Tony Lindgren046d6b22005-11-10 14:26:52 +00002630/*
2631 * This clock is a composite clock which does entire set changes then
2632 * forces a rebalance. It keys on the MPU speed, but it really could
2633 * be any key speed part of a set in the rate table.
2634 *
2635 * to really change a set, you need memory table sets which get changed
2636 * in sram, pre-notifiers & post notifiers, changing the top set, without
2637 * having low level display recalc's won't work... this is why dpm notifiers
2638 * work, isr's off, walk a list of clocks already _off_ and not messing with
2639 * the bus.
2640 *
2641 * This clock should have no parent. It embodies the entire upper level
2642 * active set. A parent will mess up some of the init also.
2643 */
2644static struct clk virt_prcm_set = {
2645 .name = "virt_prcm_set",
Russell King897dcde2008-11-04 16:35:03 +00002646 .ops = &clkops_null,
Russell King8ad8ff62009-01-19 15:27:29 +00002647 .flags = DELAYED_APP,
Tony Lindgren046d6b22005-11-10 14:26:52 +00002648 .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
Paul Walmsleye32744b2008-03-18 15:47:55 +02002649 .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
Tony Lindgren046d6b22005-11-10 14:26:52 +00002650 .set_rate = &omap2_select_table_rate,
2651 .round_rate = &omap2_round_to_table_rate,
2652};
Paul Walmsleye32744b2008-03-18 15:47:55 +02002653
Tony Lindgren046d6b22005-11-10 14:26:52 +00002654#endif
Paul Walmsley6b8858a2008-03-18 10:35:15 +02002655