blob: 4eabb737a48da59b72e2c2f84251167611392add [file] [log] [blame]
Brett Russ20f733e2005-09-01 18:26:17 -04001/*
2 * sata_mv.c - Marvell SATA support
3 *
Mark Lorde12bef52008-03-31 19:33:56 -04004 * Copyright 2008: Marvell Corporation, all rights reserved.
Jeff Garzik8b260242005-11-12 12:32:50 -05005 * Copyright 2005: EMC Corporation, all rights reserved.
Jeff Garzike2b1be52005-11-18 14:04:23 -05006 * Copyright 2005 Red Hat, Inc. All rights reserved.
Brett Russ20f733e2005-09-01 18:26:17 -04007 *
8 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; version 2 of the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22 *
23 */
24
Jeff Garzik4a05e202007-05-24 23:40:15 -040025/*
Mark Lord85afb932008-04-19 14:54:41 -040026 * sata_mv TODO list:
27 *
28 * --> Errata workaround for NCQ device errors.
29 *
30 * --> More errata workarounds for PCI-X.
31 *
32 * --> Complete a full errata audit for all chipsets to identify others.
33 *
34 * --> ATAPI support (Marvell claims the 60xx/70xx chips can do it).
35 *
36 * --> Investigate problems with PCI Message Signalled Interrupts (MSI).
37 *
38 * --> Cache frequently-accessed registers in mv_port_priv to reduce overhead.
39 *
40 * --> Develop a low-power-consumption strategy, and implement it.
41 *
42 * --> [Experiment, low priority] Investigate interrupt coalescing.
43 * Quite often, especially with PCI Message Signalled Interrupts (MSI),
44 * the overhead reduced by interrupt mitigation is quite often not
45 * worth the latency cost.
46 *
47 * --> [Experiment, Marvell value added] Is it possible to use target
48 * mode to cross-connect two Linux boxes with Marvell cards? If so,
49 * creating LibATA target mode support would be very interesting.
50 *
51 * Target mode, for those without docs, is the ability to directly
52 * connect two SATA ports.
53 */
Jeff Garzik4a05e202007-05-24 23:40:15 -040054
Brett Russ20f733e2005-09-01 18:26:17 -040055#include <linux/kernel.h>
56#include <linux/module.h>
57#include <linux/pci.h>
58#include <linux/init.h>
59#include <linux/blkdev.h>
60#include <linux/delay.h>
61#include <linux/interrupt.h>
Andrew Morton8d8b6002008-02-04 23:43:44 -080062#include <linux/dmapool.h>
Brett Russ20f733e2005-09-01 18:26:17 -040063#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050064#include <linux/device.h>
Saeed Bisharaf351b2d2008-02-01 18:08:03 -050065#include <linux/platform_device.h>
66#include <linux/ata_platform.h>
Lennert Buytenhek15a32632008-03-27 14:51:39 -040067#include <linux/mbus.h>
Brett Russ20f733e2005-09-01 18:26:17 -040068#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050069#include <scsi/scsi_cmnd.h>
Jeff Garzik6c087722007-10-12 00:16:23 -040070#include <scsi/scsi_device.h>
Brett Russ20f733e2005-09-01 18:26:17 -040071#include <linux/libata.h>
Brett Russ20f733e2005-09-01 18:26:17 -040072
73#define DRV_NAME "sata_mv"
Mark Lord1fd2e1c2008-01-26 18:33:59 -050074#define DRV_VERSION "1.20"
Brett Russ20f733e2005-09-01 18:26:17 -040075
76enum {
77 /* BAR's are enumerated in terms of pci_resource_start() terms */
78 MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */
79 MV_IO_BAR = 2, /* offset 0x18: IO space */
80 MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */
81
82 MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */
83 MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */
84
85 MV_PCI_REG_BASE = 0,
86 MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */
Mark Lord615ab952006-05-19 16:24:56 -040087 MV_IRQ_COAL_CAUSE = (MV_IRQ_COAL_REG_BASE + 0x08),
88 MV_IRQ_COAL_CAUSE_LO = (MV_IRQ_COAL_REG_BASE + 0x88),
89 MV_IRQ_COAL_CAUSE_HI = (MV_IRQ_COAL_REG_BASE + 0x8c),
90 MV_IRQ_COAL_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xcc),
91 MV_IRQ_COAL_TIME_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xd0),
92
Brett Russ20f733e2005-09-01 18:26:17 -040093 MV_SATAHC0_REG_BASE = 0x20000,
Mark Lord8e7decd2008-05-02 02:07:51 -040094 MV_FLASH_CTL_OFS = 0x1046c,
95 MV_GPIO_PORT_CTL_OFS = 0x104f0,
96 MV_RESET_CFG_OFS = 0x180d8,
Brett Russ20f733e2005-09-01 18:26:17 -040097
98 MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ,
99 MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ,
100 MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */
101 MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ,
102
Brett Russ31961942005-09-30 01:36:00 -0400103 MV_MAX_Q_DEPTH = 32,
104 MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1,
105
106 /* CRQB needs alignment on a 1KB boundary. Size == 1KB
107 * CRPB needs alignment on a 256B boundary. Size == 256B
Brett Russ31961942005-09-30 01:36:00 -0400108 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
109 */
110 MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH),
111 MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH),
Mark Lordda2fa9b2008-01-26 18:32:45 -0500112 MV_MAX_SG_CT = 256,
Brett Russ31961942005-09-30 01:36:00 -0400113 MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT),
Brett Russ31961942005-09-30 01:36:00 -0400114
Mark Lord352fab72008-04-19 14:43:42 -0400115 /* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */
Brett Russ20f733e2005-09-01 18:26:17 -0400116 MV_PORT_HC_SHIFT = 2,
Mark Lord352fab72008-04-19 14:43:42 -0400117 MV_PORTS_PER_HC = (1 << MV_PORT_HC_SHIFT), /* 4 */
118 /* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */
119 MV_PORT_MASK = (MV_PORTS_PER_HC - 1), /* 3 */
Brett Russ20f733e2005-09-01 18:26:17 -0400120
121 /* Host Flags */
122 MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */
123 MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100124 /* SoC integrated controllers, no PCI interface */
Mark Lorde12bef52008-03-31 19:33:56 -0400125 MV_FLAG_SOC = (1 << 28),
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100126
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400127 MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400128 ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI |
129 ATA_FLAG_PIO_POLLING,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500130 MV_6XXX_FLAGS = MV_FLAG_IRQ_COALESCE,
Brett Russ20f733e2005-09-01 18:26:17 -0400131
Brett Russ31961942005-09-30 01:36:00 -0400132 CRQB_FLAG_READ = (1 << 0),
133 CRQB_TAG_SHIFT = 1,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400134 CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */
Mark Lorde12bef52008-03-31 19:33:56 -0400135 CRQB_PMP_SHIFT = 12, /* CRQB Gen-II/IIE PMP shift */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400136 CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */
Brett Russ31961942005-09-30 01:36:00 -0400137 CRQB_CMD_ADDR_SHIFT = 8,
138 CRQB_CMD_CS = (0x2 << 11),
139 CRQB_CMD_LAST = (1 << 15),
140
141 CRPB_FLAG_STATUS_SHIFT = 8,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400142 CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */
143 CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */
Brett Russ31961942005-09-30 01:36:00 -0400144
145 EPRD_FLAG_END_OF_TBL = (1 << 31),
146
Brett Russ20f733e2005-09-01 18:26:17 -0400147 /* PCI interface registers */
148
Brett Russ31961942005-09-30 01:36:00 -0400149 PCI_COMMAND_OFS = 0xc00,
Mark Lord8e7decd2008-05-02 02:07:51 -0400150 PCI_COMMAND_MRDTRIG = (1 << 7), /* PCI Master Read Trigger */
Brett Russ31961942005-09-30 01:36:00 -0400151
Brett Russ20f733e2005-09-01 18:26:17 -0400152 PCI_MAIN_CMD_STS_OFS = 0xd30,
153 STOP_PCI_MASTER = (1 << 2),
154 PCI_MASTER_EMPTY = (1 << 3),
155 GLOB_SFT_RST = (1 << 4),
156
Mark Lord8e7decd2008-05-02 02:07:51 -0400157 MV_PCI_MODE_OFS = 0xd00,
158 MV_PCI_MODE_MASK = 0x30,
159
Jeff Garzik522479f2005-11-12 22:14:02 -0500160 MV_PCI_EXP_ROM_BAR_CTL = 0xd2c,
161 MV_PCI_DISC_TIMER = 0xd04,
162 MV_PCI_MSI_TRIGGER = 0xc38,
163 MV_PCI_SERR_MASK = 0xc28,
Mark Lord8e7decd2008-05-02 02:07:51 -0400164 MV_PCI_XBAR_TMOUT_OFS = 0x1d04,
Jeff Garzik522479f2005-11-12 22:14:02 -0500165 MV_PCI_ERR_LOW_ADDRESS = 0x1d40,
166 MV_PCI_ERR_HIGH_ADDRESS = 0x1d44,
167 MV_PCI_ERR_ATTRIBUTE = 0x1d48,
168 MV_PCI_ERR_COMMAND = 0x1d50,
169
Mark Lord02a121d2007-12-01 13:07:22 -0500170 PCI_IRQ_CAUSE_OFS = 0x1d58,
171 PCI_IRQ_MASK_OFS = 0x1d5c,
Brett Russ20f733e2005-09-01 18:26:17 -0400172 PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */
173
Mark Lord02a121d2007-12-01 13:07:22 -0500174 PCIE_IRQ_CAUSE_OFS = 0x1900,
175 PCIE_IRQ_MASK_OFS = 0x1910,
Mark Lord646a4da2008-01-26 18:30:37 -0500176 PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */
Mark Lord02a121d2007-12-01 13:07:22 -0500177
Mark Lord7368f912008-04-25 11:24:24 -0400178 /* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */
179 PCI_HC_MAIN_IRQ_CAUSE_OFS = 0x1d60,
180 PCI_HC_MAIN_IRQ_MASK_OFS = 0x1d64,
181 SOC_HC_MAIN_IRQ_CAUSE_OFS = 0x20020,
182 SOC_HC_MAIN_IRQ_MASK_OFS = 0x20024,
Mark Lord352fab72008-04-19 14:43:42 -0400183 ERR_IRQ = (1 << 0), /* shift by port # */
184 DONE_IRQ = (1 << 1), /* shift by port # */
Brett Russ20f733e2005-09-01 18:26:17 -0400185 HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */
186 HC_SHIFT = 9, /* bits 9-17 = HC1's ports */
187 PCI_ERR = (1 << 18),
188 TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */
189 TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */
Jeff Garzikfb621e22007-02-25 04:19:45 -0500190 PORTS_0_3_COAL_DONE = (1 << 8),
191 PORTS_4_7_COAL_DONE = (1 << 17),
Brett Russ20f733e2005-09-01 18:26:17 -0400192 PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */
193 GPIO_INT = (1 << 22),
194 SELF_INT = (1 << 23),
195 TWSI_INT = (1 << 24),
196 HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */
Jeff Garzikfb621e22007-02-25 04:19:45 -0500197 HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */
Mark Lorde12bef52008-03-31 19:33:56 -0400198 HC_MAIN_RSVD_SOC = (0x3fffffb << 6), /* bits 31-9, 7-6 */
Jeff Garzik8b260242005-11-12 12:32:50 -0500199 HC_MAIN_MASKED_IRQS = (TRAN_LO_DONE | TRAN_HI_DONE |
Mark Lordf9f7fe02008-04-19 14:44:42 -0400200 PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
Brett Russ20f733e2005-09-01 18:26:17 -0400201 PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT |
202 HC_MAIN_RSVD),
Jeff Garzikfb621e22007-02-25 04:19:45 -0500203 HC_MAIN_MASKED_IRQS_5 = (PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
204 HC_MAIN_RSVD_5),
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500205 HC_MAIN_MASKED_IRQS_SOC = (PORTS_0_3_COAL_DONE | HC_MAIN_RSVD_SOC),
Brett Russ20f733e2005-09-01 18:26:17 -0400206
207 /* SATAHC registers */
208 HC_CFG_OFS = 0,
209
210 HC_IRQ_CAUSE_OFS = 0x14,
Mark Lord352fab72008-04-19 14:43:42 -0400211 DMA_IRQ = (1 << 0), /* shift by port # */
212 HC_COAL_IRQ = (1 << 4), /* IRQ coalescing */
Brett Russ20f733e2005-09-01 18:26:17 -0400213 DEV_IRQ = (1 << 8), /* shift by port # */
214
215 /* Shadow block registers */
Brett Russ31961942005-09-30 01:36:00 -0400216 SHD_BLK_OFS = 0x100,
217 SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */
Brett Russ20f733e2005-09-01 18:26:17 -0400218
219 /* SATA registers */
220 SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */
221 SATA_ACTIVE_OFS = 0x350,
Mark Lord0c589122008-01-26 18:31:16 -0500222 SATA_FIS_IRQ_CAUSE_OFS = 0x364,
Mark Lord17c5aab2008-04-16 14:56:51 -0400223
Mark Lorde12bef52008-03-31 19:33:56 -0400224 LTMODE_OFS = 0x30c,
Mark Lord17c5aab2008-04-16 14:56:51 -0400225 LTMODE_BIT8 = (1 << 8), /* unknown, but necessary */
226
Jeff Garzik47c2b672005-11-12 21:13:17 -0500227 PHY_MODE3 = 0x310,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500228 PHY_MODE4 = 0x314,
229 PHY_MODE2 = 0x330,
Mark Lorde12bef52008-03-31 19:33:56 -0400230 SATA_IFCTL_OFS = 0x344,
Mark Lord8e7decd2008-05-02 02:07:51 -0400231 SATA_TESTCTL_OFS = 0x348,
Mark Lorde12bef52008-03-31 19:33:56 -0400232 SATA_IFSTAT_OFS = 0x34c,
233 VENDOR_UNIQUE_FIS_OFS = 0x35c,
Mark Lord17c5aab2008-04-16 14:56:51 -0400234
Mark Lord8e7decd2008-05-02 02:07:51 -0400235 FISCFG_OFS = 0x360,
236 FISCFG_WAIT_DEV_ERR = (1 << 8), /* wait for host on DevErr */
237 FISCFG_SINGLE_SYNC = (1 << 16), /* SYNC on DMA activation */
Mark Lord17c5aab2008-04-16 14:56:51 -0400238
Jeff Garzikc9d39132005-11-13 17:47:51 -0500239 MV5_PHY_MODE = 0x74,
Mark Lord8e7decd2008-05-02 02:07:51 -0400240 MV5_LTMODE_OFS = 0x30,
241 MV5_PHY_CTL_OFS = 0x0C,
242 SATA_INTERFACE_CFG_OFS = 0x050,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500243
244 MV_M2_PREAMP_MASK = 0x7e0,
Brett Russ20f733e2005-09-01 18:26:17 -0400245
246 /* Port registers */
247 EDMA_CFG_OFS = 0,
Mark Lord0c589122008-01-26 18:31:16 -0500248 EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */
249 EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */
250 EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */
251 EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */
252 EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */
Mark Lorde12bef52008-03-31 19:33:56 -0400253 EDMA_CFG_EDMA_FBS = (1 << 16), /* EDMA FIS-Based Switching */
254 EDMA_CFG_FBS = (1 << 26), /* FIS-Based Switching */
Brett Russ20f733e2005-09-01 18:26:17 -0400255
256 EDMA_ERR_IRQ_CAUSE_OFS = 0x8,
257 EDMA_ERR_IRQ_MASK_OFS = 0xc,
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400258 EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */
259 EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */
260 EDMA_ERR_DEV = (1 << 2), /* device error */
261 EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */
262 EDMA_ERR_DEV_CON = (1 << 4), /* device connected */
263 EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400264 EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */
265 EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400266 EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400267 EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400268 EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */
269 EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */
270 EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */
271 EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */
Mark Lord646a4da2008-01-26 18:30:37 -0500272
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400273 EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500274 EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */
275 EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */
276 EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */
277 EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */
278
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400279 EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500280
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400281 EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500282 EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */
283 EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */
284 EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */
285 EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */
286 EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */
287
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400288 EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500289
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400290 EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400291 EDMA_ERR_OVERRUN_5 = (1 << 5),
292 EDMA_ERR_UNDERRUN_5 = (1 << 6),
Mark Lord646a4da2008-01-26 18:30:37 -0500293
294 EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 |
295 EDMA_ERR_LNK_CTRL_RX_1 |
296 EDMA_ERR_LNK_CTRL_RX_3 |
Mark Lord85afb932008-04-19 14:54:41 -0400297 EDMA_ERR_LNK_CTRL_TX,
Mark Lord646a4da2008-01-26 18:30:37 -0500298
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400299 EDMA_EH_FREEZE = EDMA_ERR_D_PAR |
300 EDMA_ERR_PRD_PAR |
301 EDMA_ERR_DEV_DCON |
302 EDMA_ERR_DEV_CON |
303 EDMA_ERR_SERR |
304 EDMA_ERR_SELF_DIS |
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400305 EDMA_ERR_CRQB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400306 EDMA_ERR_CRPB_PAR |
307 EDMA_ERR_INTRL_PAR |
308 EDMA_ERR_IORDY |
309 EDMA_ERR_LNK_CTRL_RX_2 |
310 EDMA_ERR_LNK_DATA_RX |
311 EDMA_ERR_LNK_DATA_TX |
312 EDMA_ERR_TRANS_PROTO,
Mark Lorde12bef52008-03-31 19:33:56 -0400313
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400314 EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR |
315 EDMA_ERR_PRD_PAR |
316 EDMA_ERR_DEV_DCON |
317 EDMA_ERR_DEV_CON |
318 EDMA_ERR_OVERRUN_5 |
319 EDMA_ERR_UNDERRUN_5 |
320 EDMA_ERR_SELF_DIS_5 |
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400321 EDMA_ERR_CRQB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400322 EDMA_ERR_CRPB_PAR |
323 EDMA_ERR_INTRL_PAR |
324 EDMA_ERR_IORDY,
Brett Russ20f733e2005-09-01 18:26:17 -0400325
Brett Russ31961942005-09-30 01:36:00 -0400326 EDMA_REQ_Q_BASE_HI_OFS = 0x10,
327 EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400328
329 EDMA_REQ_Q_OUT_PTR_OFS = 0x18,
330 EDMA_REQ_Q_PTR_SHIFT = 5,
331
332 EDMA_RSP_Q_BASE_HI_OFS = 0x1c,
333 EDMA_RSP_Q_IN_PTR_OFS = 0x20,
334 EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400335 EDMA_RSP_Q_PTR_SHIFT = 3,
336
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400337 EDMA_CMD_OFS = 0x28, /* EDMA command register */
338 EDMA_EN = (1 << 0), /* enable EDMA */
339 EDMA_DS = (1 << 1), /* disable EDMA; self-negated */
Mark Lord8e7decd2008-05-02 02:07:51 -0400340 EDMA_RESET = (1 << 2), /* reset eng/trans/link/phy */
Brett Russ20f733e2005-09-01 18:26:17 -0400341
Mark Lord8e7decd2008-05-02 02:07:51 -0400342 EDMA_STATUS_OFS = 0x30, /* EDMA engine status */
343 EDMA_STATUS_CACHE_EMPTY = (1 << 6), /* GenIIe command cache empty */
344 EDMA_STATUS_IDLE = (1 << 7), /* GenIIe EDMA enabled/idle */
345
346 EDMA_IORDY_TMOUT_OFS = 0x34,
347 EDMA_ARB_CFG_OFS = 0x38,
348
349 EDMA_HALTCOND_OFS = 0x60, /* GenIIe halt conditions */
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500350
Mark Lord352fab72008-04-19 14:43:42 -0400351 GEN_II_NCQ_MAX_SECTORS = 256, /* max sects/io on Gen2 w/NCQ */
352
Brett Russ31961942005-09-30 01:36:00 -0400353 /* Host private flags (hp_flags) */
354 MV_HP_FLAG_MSI = (1 << 0),
Jeff Garzik47c2b672005-11-12 21:13:17 -0500355 MV_HP_ERRATA_50XXB0 = (1 << 1),
356 MV_HP_ERRATA_50XXB2 = (1 << 2),
357 MV_HP_ERRATA_60X1B2 = (1 << 3),
358 MV_HP_ERRATA_60X1C0 = (1 << 4),
Jeff Garzike4e7b892006-01-31 12:18:41 -0500359 MV_HP_ERRATA_XX42A0 = (1 << 5),
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400360 MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */
361 MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */
362 MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */
Mark Lord02a121d2007-12-01 13:07:22 -0500363 MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */
Brett Russ20f733e2005-09-01 18:26:17 -0400364
Brett Russ31961942005-09-30 01:36:00 -0400365 /* Port private flags (pp_flags) */
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400366 MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */
Mark Lord72109162008-01-26 18:31:33 -0500367 MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */
Brett Russ31961942005-09-30 01:36:00 -0400368};
369
Jeff Garzikee9ccdf2007-07-12 15:51:22 -0400370#define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
371#define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
Jeff Garzike4e7b892006-01-31 12:18:41 -0500372#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
Mark Lord8e7decd2008-05-02 02:07:51 -0400373#define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE)
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100374#define HAS_PCI(host) (!((host)->ports[0]->flags & MV_FLAG_SOC))
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500375
Lennert Buytenhek15a32632008-03-27 14:51:39 -0400376#define WINDOW_CTRL(i) (0x20030 + ((i) << 4))
377#define WINDOW_BASE(i) (0x20034 + ((i) << 4))
378
Jeff Garzik095fec82005-11-12 09:50:49 -0500379enum {
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400380 /* DMA boundary 0xffff is required by the s/g splitting
381 * we need on /length/ in mv_fill-sg().
382 */
383 MV_DMA_BOUNDARY = 0xffffU,
Jeff Garzik095fec82005-11-12 09:50:49 -0500384
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400385 /* mask of register bits containing lower 32 bits
386 * of EDMA request queue DMA address
387 */
Jeff Garzik095fec82005-11-12 09:50:49 -0500388 EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U,
389
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400390 /* ditto, for response queue */
Jeff Garzik095fec82005-11-12 09:50:49 -0500391 EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U,
392};
393
Jeff Garzik522479f2005-11-12 22:14:02 -0500394enum chip_type {
395 chip_504x,
396 chip_508x,
397 chip_5080,
398 chip_604x,
399 chip_608x,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500400 chip_6042,
401 chip_7042,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500402 chip_soc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500403};
404
Brett Russ31961942005-09-30 01:36:00 -0400405/* Command ReQuest Block: 32B */
406struct mv_crqb {
Mark Lorde1469872006-05-22 19:02:03 -0400407 __le32 sg_addr;
408 __le32 sg_addr_hi;
409 __le16 ctrl_flags;
410 __le16 ata_cmd[11];
Brett Russ31961942005-09-30 01:36:00 -0400411};
412
Jeff Garzike4e7b892006-01-31 12:18:41 -0500413struct mv_crqb_iie {
Mark Lorde1469872006-05-22 19:02:03 -0400414 __le32 addr;
415 __le32 addr_hi;
416 __le32 flags;
417 __le32 len;
418 __le32 ata_cmd[4];
Jeff Garzike4e7b892006-01-31 12:18:41 -0500419};
420
Brett Russ31961942005-09-30 01:36:00 -0400421/* Command ResPonse Block: 8B */
422struct mv_crpb {
Mark Lorde1469872006-05-22 19:02:03 -0400423 __le16 id;
424 __le16 flags;
425 __le32 tmstmp;
Brett Russ31961942005-09-30 01:36:00 -0400426};
427
428/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
429struct mv_sg {
Mark Lorde1469872006-05-22 19:02:03 -0400430 __le32 addr;
431 __le32 flags_size;
432 __le32 addr_hi;
433 __le32 reserved;
Brett Russ20f733e2005-09-01 18:26:17 -0400434};
435
436struct mv_port_priv {
Brett Russ31961942005-09-30 01:36:00 -0400437 struct mv_crqb *crqb;
438 dma_addr_t crqb_dma;
439 struct mv_crpb *crpb;
440 dma_addr_t crpb_dma;
Mark Lordeb73d552008-01-29 13:24:00 -0500441 struct mv_sg *sg_tbl[MV_MAX_Q_DEPTH];
442 dma_addr_t sg_tbl_dma[MV_MAX_Q_DEPTH];
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400443
444 unsigned int req_idx;
445 unsigned int resp_idx;
446
Brett Russ31961942005-09-30 01:36:00 -0400447 u32 pp_flags;
Brett Russ20f733e2005-09-01 18:26:17 -0400448};
449
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500450struct mv_port_signal {
451 u32 amps;
452 u32 pre;
453};
454
Mark Lord02a121d2007-12-01 13:07:22 -0500455struct mv_host_priv {
456 u32 hp_flags;
457 struct mv_port_signal signal[8];
458 const struct mv_hw_ops *ops;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500459 int n_ports;
460 void __iomem *base;
Mark Lord7368f912008-04-25 11:24:24 -0400461 void __iomem *main_irq_cause_addr;
462 void __iomem *main_irq_mask_addr;
Mark Lord02a121d2007-12-01 13:07:22 -0500463 u32 irq_cause_ofs;
464 u32 irq_mask_ofs;
465 u32 unmask_all_irqs;
Mark Lordda2fa9b2008-01-26 18:32:45 -0500466 /*
467 * These consistent DMA memory pools give us guaranteed
468 * alignment for hardware-accessed data structures,
469 * and less memory waste in accomplishing the alignment.
470 */
471 struct dma_pool *crqb_pool;
472 struct dma_pool *crpb_pool;
473 struct dma_pool *sg_tbl_pool;
Mark Lord02a121d2007-12-01 13:07:22 -0500474};
475
Jeff Garzik47c2b672005-11-12 21:13:17 -0500476struct mv_hw_ops {
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500477 void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
478 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500479 void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
480 void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
481 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500482 int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
483 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500484 void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100485 void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500486};
487
Tejun Heoda3dbb12007-07-16 14:29:40 +0900488static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
489static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
490static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
491static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
Brett Russ31961942005-09-30 01:36:00 -0400492static int mv_port_start(struct ata_port *ap);
493static void mv_port_stop(struct ata_port *ap);
494static void mv_qc_prep(struct ata_queued_cmd *qc);
Jeff Garzike4e7b892006-01-31 12:18:41 -0500495static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900496static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900497static int mv_hardreset(struct ata_link *link, unsigned int *class,
498 unsigned long deadline);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400499static void mv_eh_freeze(struct ata_port *ap);
500static void mv_eh_thaw(struct ata_port *ap);
Mark Lordf2738272008-01-26 18:32:29 -0500501static void mv6_dev_config(struct ata_device *dev);
Brett Russ20f733e2005-09-01 18:26:17 -0400502
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500503static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
504 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500505static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
506static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
507 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500508static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
509 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500510static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100511static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500512
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500513static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
514 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500515static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
516static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
517 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500518static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
519 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500520static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500521static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
522 void __iomem *mmio);
523static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
524 void __iomem *mmio);
525static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
526 void __iomem *mmio, unsigned int n_hc);
527static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
528 void __iomem *mmio);
529static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100530static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
Mark Lorde12bef52008-03-31 19:33:56 -0400531static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500532 unsigned int port_no);
Mark Lorde12bef52008-03-31 19:33:56 -0400533static int mv_stop_edma(struct ata_port *ap);
Mark Lordb5624682008-03-31 19:34:40 -0400534static int mv_stop_edma_engine(void __iomem *port_mmio);
Mark Lorde12bef52008-03-31 19:33:56 -0400535static void mv_edma_cfg(struct ata_port *ap, int want_ncq);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500536
Mark Lorde49856d2008-04-16 14:59:07 -0400537static void mv_pmp_select(struct ata_port *ap, int pmp);
538static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
539 unsigned long deadline);
540static int mv_softreset(struct ata_link *link, unsigned int *class,
541 unsigned long deadline);
Brett Russ20f733e2005-09-01 18:26:17 -0400542
Mark Lordeb73d552008-01-29 13:24:00 -0500543/* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
544 * because we have to allow room for worst case splitting of
545 * PRDs for 64K boundaries in mv_fill_sg().
546 */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400547static struct scsi_host_template mv5_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900548 ATA_BASE_SHT(DRV_NAME),
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400549 .sg_tablesize = MV_MAX_SG_CT / 2,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400550 .dma_boundary = MV_DMA_BOUNDARY,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400551};
552
553static struct scsi_host_template mv6_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900554 ATA_NCQ_SHT(DRV_NAME),
Mark Lord138bfdd2008-01-26 18:33:18 -0500555 .can_queue = MV_MAX_Q_DEPTH - 1,
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400556 .sg_tablesize = MV_MAX_SG_CT / 2,
Brett Russ20f733e2005-09-01 18:26:17 -0400557 .dma_boundary = MV_DMA_BOUNDARY,
Brett Russ20f733e2005-09-01 18:26:17 -0400558};
559
Tejun Heo029cfd62008-03-25 12:22:49 +0900560static struct ata_port_operations mv5_ops = {
561 .inherits = &ata_sff_port_ops,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500562
563 .qc_prep = mv_qc_prep,
564 .qc_issue = mv_qc_issue,
565
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400566 .freeze = mv_eh_freeze,
567 .thaw = mv_eh_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900568 .hardreset = mv_hardreset,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900569 .error_handler = ata_std_error_handler, /* avoid SFF EH */
Tejun Heo029cfd62008-03-25 12:22:49 +0900570 .post_internal_cmd = ATA_OP_NULL,
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400571
Jeff Garzikc9d39132005-11-13 17:47:51 -0500572 .scr_read = mv5_scr_read,
573 .scr_write = mv5_scr_write,
574
575 .port_start = mv_port_start,
576 .port_stop = mv_port_stop,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500577};
578
Tejun Heo029cfd62008-03-25 12:22:49 +0900579static struct ata_port_operations mv6_ops = {
580 .inherits = &mv5_ops,
Mark Lorde49856d2008-04-16 14:59:07 -0400581 .qc_defer = sata_pmp_qc_defer_cmd_switch,
Mark Lordf2738272008-01-26 18:32:29 -0500582 .dev_config = mv6_dev_config,
Brett Russ20f733e2005-09-01 18:26:17 -0400583 .scr_read = mv_scr_read,
584 .scr_write = mv_scr_write,
585
Mark Lorde49856d2008-04-16 14:59:07 -0400586 .pmp_hardreset = mv_pmp_hardreset,
587 .pmp_softreset = mv_softreset,
588 .softreset = mv_softreset,
589 .error_handler = sata_pmp_error_handler,
Brett Russ20f733e2005-09-01 18:26:17 -0400590};
591
Tejun Heo029cfd62008-03-25 12:22:49 +0900592static struct ata_port_operations mv_iie_ops = {
593 .inherits = &mv6_ops,
Mark Lorde49856d2008-04-16 14:59:07 -0400594 .qc_defer = ata_std_qc_defer, /* FIS-based switching */
Tejun Heo029cfd62008-03-25 12:22:49 +0900595 .dev_config = ATA_OP_NULL,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500596 .qc_prep = mv_qc_prep_iie,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500597};
598
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100599static const struct ata_port_info mv_port_info[] = {
Brett Russ20f733e2005-09-01 18:26:17 -0400600 { /* chip_504x */
Jeff Garzikcca39742006-08-24 03:19:22 -0400601 .flags = MV_COMMON_FLAGS,
Brett Russ31961942005-09-30 01:36:00 -0400602 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400603 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500604 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400605 },
606 { /* chip_508x */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400607 .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
Brett Russ31961942005-09-30 01:36:00 -0400608 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400609 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500610 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400611 },
Jeff Garzik47c2b672005-11-12 21:13:17 -0500612 { /* chip_5080 */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400613 .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500614 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400615 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500616 .port_ops = &mv5_ops,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500617 },
Brett Russ20f733e2005-09-01 18:26:17 -0400618 { /* chip_604x */
Mark Lord138bfdd2008-01-26 18:33:18 -0500619 .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Mark Lorde49856d2008-04-16 14:59:07 -0400620 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord138bfdd2008-01-26 18:33:18 -0500621 ATA_FLAG_NCQ,
Brett Russ31961942005-09-30 01:36:00 -0400622 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400623 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500624 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400625 },
626 { /* chip_608x */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400627 .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Mark Lorde49856d2008-04-16 14:59:07 -0400628 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord138bfdd2008-01-26 18:33:18 -0500629 ATA_FLAG_NCQ | MV_FLAG_DUAL_HC,
Brett Russ31961942005-09-30 01:36:00 -0400630 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400631 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500632 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400633 },
Jeff Garzike4e7b892006-01-31 12:18:41 -0500634 { /* chip_6042 */
Mark Lord138bfdd2008-01-26 18:33:18 -0500635 .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Mark Lorde49856d2008-04-16 14:59:07 -0400636 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord138bfdd2008-01-26 18:33:18 -0500637 ATA_FLAG_NCQ,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500638 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400639 .udma_mask = ATA_UDMA6,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500640 .port_ops = &mv_iie_ops,
641 },
642 { /* chip_7042 */
Mark Lord138bfdd2008-01-26 18:33:18 -0500643 .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Mark Lorde49856d2008-04-16 14:59:07 -0400644 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord138bfdd2008-01-26 18:33:18 -0500645 ATA_FLAG_NCQ,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500646 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400647 .udma_mask = ATA_UDMA6,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500648 .port_ops = &mv_iie_ops,
649 },
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500650 { /* chip_soc */
Mark Lord02c1f322008-04-16 14:58:13 -0400651 .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Mark Lorde49856d2008-04-16 14:59:07 -0400652 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord02c1f322008-04-16 14:58:13 -0400653 ATA_FLAG_NCQ | MV_FLAG_SOC,
Mark Lord17c5aab2008-04-16 14:56:51 -0400654 .pio_mask = 0x1f, /* pio0-4 */
655 .udma_mask = ATA_UDMA6,
656 .port_ops = &mv_iie_ops,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500657 },
Brett Russ20f733e2005-09-01 18:26:17 -0400658};
659
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500660static const struct pci_device_id mv_pci_tbl[] = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400661 { PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
662 { PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
663 { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
664 { PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
Alan Coxcfbf7232007-07-09 14:38:41 +0100665 /* RocketRAID 1740/174x have different identifiers */
666 { PCI_VDEVICE(TTI, 0x1740), chip_508x },
667 { PCI_VDEVICE(TTI, 0x1742), chip_508x },
Brett Russ20f733e2005-09-01 18:26:17 -0400668
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400669 { PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
670 { PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
671 { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
672 { PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
673 { PCI_VDEVICE(MARVELL, 0x6081), chip_608x },
Jeff Garzik29179532005-11-11 08:08:03 -0500674
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400675 { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },
676
Florian Attenbergerd9f9c6b2007-07-02 17:09:29 +0200677 /* Adaptec 1430SA */
678 { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },
679
Mark Lord02a121d2007-12-01 13:07:22 -0500680 /* Marvell 7042 support */
Morrison, Tom6a3d5862007-03-06 02:38:10 -0800681 { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },
682
Mark Lord02a121d2007-12-01 13:07:22 -0500683 /* Highpoint RocketRAID PCIe series */
684 { PCI_VDEVICE(TTI, 0x2300), chip_7042 },
685 { PCI_VDEVICE(TTI, 0x2310), chip_7042 },
686
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400687 { } /* terminate list */
Brett Russ20f733e2005-09-01 18:26:17 -0400688};
689
Jeff Garzik47c2b672005-11-12 21:13:17 -0500690static const struct mv_hw_ops mv5xxx_ops = {
691 .phy_errata = mv5_phy_errata,
692 .enable_leds = mv5_enable_leds,
693 .read_preamp = mv5_read_preamp,
694 .reset_hc = mv5_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500695 .reset_flash = mv5_reset_flash,
696 .reset_bus = mv5_reset_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500697};
698
699static const struct mv_hw_ops mv6xxx_ops = {
700 .phy_errata = mv6_phy_errata,
701 .enable_leds = mv6_enable_leds,
702 .read_preamp = mv6_read_preamp,
703 .reset_hc = mv6_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500704 .reset_flash = mv6_reset_flash,
705 .reset_bus = mv_reset_pci_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500706};
707
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500708static const struct mv_hw_ops mv_soc_ops = {
709 .phy_errata = mv6_phy_errata,
710 .enable_leds = mv_soc_enable_leds,
711 .read_preamp = mv_soc_read_preamp,
712 .reset_hc = mv_soc_reset_hc,
713 .reset_flash = mv_soc_reset_flash,
714 .reset_bus = mv_soc_reset_bus,
715};
716
Brett Russ20f733e2005-09-01 18:26:17 -0400717/*
718 * Functions
719 */
720
721static inline void writelfl(unsigned long data, void __iomem *addr)
722{
723 writel(data, addr);
724 (void) readl(addr); /* flush to avoid PCI posted write */
725}
726
Jeff Garzikc9d39132005-11-13 17:47:51 -0500727static inline unsigned int mv_hc_from_port(unsigned int port)
728{
729 return port >> MV_PORT_HC_SHIFT;
730}
731
732static inline unsigned int mv_hardport_from_port(unsigned int port)
733{
734 return port & MV_PORT_MASK;
735}
736
Mark Lord1cfd19a2008-04-19 15:05:50 -0400737/*
738 * Consolidate some rather tricky bit shift calculations.
739 * This is hot-path stuff, so not a function.
740 * Simple code, with two return values, so macro rather than inline.
741 *
742 * port is the sole input, in range 0..7.
Mark Lord7368f912008-04-25 11:24:24 -0400743 * shift is one output, for use with main_irq_cause / main_irq_mask registers.
744 * hardport is the other output, in range 0..3.
Mark Lord1cfd19a2008-04-19 15:05:50 -0400745 *
746 * Note that port and hardport may be the same variable in some cases.
747 */
748#define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport) \
749{ \
750 shift = mv_hc_from_port(port) * HC_SHIFT; \
751 hardport = mv_hardport_from_port(port); \
752 shift += hardport * 2; \
753}
754
Mark Lord352fab72008-04-19 14:43:42 -0400755static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
756{
757 return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
758}
759
Jeff Garzikc9d39132005-11-13 17:47:51 -0500760static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
761 unsigned int port)
762{
763 return mv_hc_base(base, mv_hc_from_port(port));
764}
765
Brett Russ20f733e2005-09-01 18:26:17 -0400766static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
767{
Jeff Garzikc9d39132005-11-13 17:47:51 -0500768 return mv_hc_base_from_port(base, port) +
Jeff Garzik8b260242005-11-12 12:32:50 -0500769 MV_SATAHC_ARBTR_REG_SZ +
Jeff Garzikc9d39132005-11-13 17:47:51 -0500770 (mv_hardport_from_port(port) * MV_PORT_REG_SZ);
Brett Russ20f733e2005-09-01 18:26:17 -0400771}
772
Mark Lorde12bef52008-03-31 19:33:56 -0400773static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
774{
775 void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
776 unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
777
778 return hc_mmio + ofs;
779}
780
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500781static inline void __iomem *mv_host_base(struct ata_host *host)
782{
783 struct mv_host_priv *hpriv = host->private_data;
784 return hpriv->base;
785}
786
Brett Russ20f733e2005-09-01 18:26:17 -0400787static inline void __iomem *mv_ap_base(struct ata_port *ap)
788{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500789 return mv_port_base(mv_host_base(ap->host), ap->port_no);
Brett Russ20f733e2005-09-01 18:26:17 -0400790}
791
Jeff Garzikcca39742006-08-24 03:19:22 -0400792static inline int mv_get_hc_count(unsigned long port_flags)
Brett Russ20f733e2005-09-01 18:26:17 -0400793{
Jeff Garzikcca39742006-08-24 03:19:22 -0400794 return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
Brett Russ20f733e2005-09-01 18:26:17 -0400795}
796
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400797static void mv_set_edma_ptrs(void __iomem *port_mmio,
798 struct mv_host_priv *hpriv,
799 struct mv_port_priv *pp)
800{
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400801 u32 index;
802
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400803 /*
804 * initialize request queue
805 */
Mark Lordfcfb1f72008-04-19 15:06:40 -0400806 pp->req_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
807 index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400808
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400809 WARN_ON(pp->crqb_dma & 0x3ff);
810 writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400811 writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400812 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
813
814 if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400815 writelfl((pp->crqb_dma & 0xffffffff) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400816 port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
817 else
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400818 writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400819
820 /*
821 * initialize response queue
822 */
Mark Lordfcfb1f72008-04-19 15:06:40 -0400823 pp->resp_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
824 index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400825
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400826 WARN_ON(pp->crpb_dma & 0xff);
827 writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
828
829 if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400830 writelfl((pp->crpb_dma & 0xffffffff) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400831 port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
832 else
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400833 writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400834
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400835 writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400836 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400837}
838
Brett Russ05b308e2005-10-05 17:08:53 -0400839/**
840 * mv_start_dma - Enable eDMA engine
841 * @base: port base address
842 * @pp: port private data
843 *
Tejun Heobeec7db2006-02-11 19:11:13 +0900844 * Verify the local cache of the eDMA state is accurate with a
845 * WARN_ON.
Brett Russ05b308e2005-10-05 17:08:53 -0400846 *
847 * LOCKING:
848 * Inherited from caller.
849 */
Mark Lord0c589122008-01-26 18:31:16 -0500850static void mv_start_dma(struct ata_port *ap, void __iomem *port_mmio,
Mark Lord72109162008-01-26 18:31:33 -0500851 struct mv_port_priv *pp, u8 protocol)
Brett Russ31961942005-09-30 01:36:00 -0400852{
Mark Lord72109162008-01-26 18:31:33 -0500853 int want_ncq = (protocol == ATA_PROT_NCQ);
854
855 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
856 int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
857 if (want_ncq != using_ncq)
Mark Lordb5624682008-03-31 19:34:40 -0400858 mv_stop_edma(ap);
Mark Lord72109162008-01-26 18:31:33 -0500859 }
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400860 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
Mark Lord0c589122008-01-26 18:31:16 -0500861 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lord352fab72008-04-19 14:43:42 -0400862 int hardport = mv_hardport_from_port(ap->port_no);
Mark Lord0c589122008-01-26 18:31:16 -0500863 void __iomem *hc_mmio = mv_hc_base_from_port(
Mark Lord352fab72008-04-19 14:43:42 -0400864 mv_host_base(ap->host), hardport);
Mark Lord0c589122008-01-26 18:31:16 -0500865 u32 hc_irq_cause, ipending;
866
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400867 /* clear EDMA event indicators, if any */
Mark Lordf630d562008-01-26 18:31:00 -0500868 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400869
Mark Lord0c589122008-01-26 18:31:16 -0500870 /* clear EDMA interrupt indicator, if any */
871 hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
Mark Lord352fab72008-04-19 14:43:42 -0400872 ipending = (DEV_IRQ | DMA_IRQ) << hardport;
Mark Lord0c589122008-01-26 18:31:16 -0500873 if (hc_irq_cause & ipending) {
874 writelfl(hc_irq_cause & ~ipending,
875 hc_mmio + HC_IRQ_CAUSE_OFS);
876 }
877
Mark Lorde12bef52008-03-31 19:33:56 -0400878 mv_edma_cfg(ap, want_ncq);
Mark Lord0c589122008-01-26 18:31:16 -0500879
880 /* clear FIS IRQ Cause */
881 writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
882
Mark Lordf630d562008-01-26 18:31:00 -0500883 mv_set_edma_ptrs(port_mmio, hpriv, pp);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400884
Mark Lordf630d562008-01-26 18:31:00 -0500885 writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS);
Brett Russafb0edd2005-10-05 17:08:42 -0400886 pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
887 }
Brett Russ31961942005-09-30 01:36:00 -0400888}
889
Brett Russ05b308e2005-10-05 17:08:53 -0400890/**
Mark Lorde12bef52008-03-31 19:33:56 -0400891 * mv_stop_edma_engine - Disable eDMA engine
Mark Lordb5624682008-03-31 19:34:40 -0400892 * @port_mmio: io base address
Brett Russ05b308e2005-10-05 17:08:53 -0400893 *
894 * LOCKING:
895 * Inherited from caller.
896 */
Mark Lordb5624682008-03-31 19:34:40 -0400897static int mv_stop_edma_engine(void __iomem *port_mmio)
Brett Russ31961942005-09-30 01:36:00 -0400898{
Mark Lordb5624682008-03-31 19:34:40 -0400899 int i;
Brett Russ31961942005-09-30 01:36:00 -0400900
Mark Lordb5624682008-03-31 19:34:40 -0400901 /* Disable eDMA. The disable bit auto clears. */
902 writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
Jeff Garzik8b260242005-11-12 12:32:50 -0500903
Mark Lordb5624682008-03-31 19:34:40 -0400904 /* Wait for the chip to confirm eDMA is off. */
905 for (i = 10000; i > 0; i--) {
906 u32 reg = readl(port_mmio + EDMA_CMD_OFS);
Jeff Garzik4537deb2007-07-12 14:30:19 -0400907 if (!(reg & EDMA_EN))
Mark Lordb5624682008-03-31 19:34:40 -0400908 return 0;
909 udelay(10);
Brett Russ31961942005-09-30 01:36:00 -0400910 }
Mark Lordb5624682008-03-31 19:34:40 -0400911 return -EIO;
Brett Russ31961942005-09-30 01:36:00 -0400912}
913
Mark Lorde12bef52008-03-31 19:33:56 -0400914static int mv_stop_edma(struct ata_port *ap)
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400915{
Mark Lordb5624682008-03-31 19:34:40 -0400916 void __iomem *port_mmio = mv_ap_base(ap);
917 struct mv_port_priv *pp = ap->private_data;
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400918
Mark Lordb5624682008-03-31 19:34:40 -0400919 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
920 return 0;
921 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
922 if (mv_stop_edma_engine(port_mmio)) {
923 ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
924 return -EIO;
925 }
926 return 0;
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400927}
928
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400929#ifdef ATA_DEBUG
Brett Russ31961942005-09-30 01:36:00 -0400930static void mv_dump_mem(void __iomem *start, unsigned bytes)
931{
Brett Russ31961942005-09-30 01:36:00 -0400932 int b, w;
933 for (b = 0; b < bytes; ) {
934 DPRINTK("%p: ", start + b);
935 for (w = 0; b < bytes && w < 4; w++) {
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400936 printk("%08x ", readl(start + b));
Brett Russ31961942005-09-30 01:36:00 -0400937 b += sizeof(u32);
938 }
939 printk("\n");
940 }
Brett Russ31961942005-09-30 01:36:00 -0400941}
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400942#endif
943
Brett Russ31961942005-09-30 01:36:00 -0400944static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
945{
946#ifdef ATA_DEBUG
947 int b, w;
948 u32 dw;
949 for (b = 0; b < bytes; ) {
950 DPRINTK("%02x: ", b);
951 for (w = 0; b < bytes && w < 4; w++) {
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400952 (void) pci_read_config_dword(pdev, b, &dw);
953 printk("%08x ", dw);
Brett Russ31961942005-09-30 01:36:00 -0400954 b += sizeof(u32);
955 }
956 printk("\n");
957 }
958#endif
959}
960static void mv_dump_all_regs(void __iomem *mmio_base, int port,
961 struct pci_dev *pdev)
962{
963#ifdef ATA_DEBUG
Jeff Garzik8b260242005-11-12 12:32:50 -0500964 void __iomem *hc_base = mv_hc_base(mmio_base,
Brett Russ31961942005-09-30 01:36:00 -0400965 port >> MV_PORT_HC_SHIFT);
966 void __iomem *port_base;
967 int start_port, num_ports, p, start_hc, num_hcs, hc;
968
969 if (0 > port) {
970 start_hc = start_port = 0;
971 num_ports = 8; /* shld be benign for 4 port devs */
972 num_hcs = 2;
973 } else {
974 start_hc = port >> MV_PORT_HC_SHIFT;
975 start_port = port;
976 num_ports = num_hcs = 1;
977 }
Jeff Garzik8b260242005-11-12 12:32:50 -0500978 DPRINTK("All registers for port(s) %u-%u:\n", start_port,
Brett Russ31961942005-09-30 01:36:00 -0400979 num_ports > 1 ? num_ports - 1 : start_port);
980
981 if (NULL != pdev) {
982 DPRINTK("PCI config space regs:\n");
983 mv_dump_pci_cfg(pdev, 0x68);
984 }
985 DPRINTK("PCI regs:\n");
986 mv_dump_mem(mmio_base+0xc00, 0x3c);
987 mv_dump_mem(mmio_base+0xd00, 0x34);
988 mv_dump_mem(mmio_base+0xf00, 0x4);
989 mv_dump_mem(mmio_base+0x1d00, 0x6c);
990 for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
Dan Alonid220c372006-04-10 23:20:22 -0700991 hc_base = mv_hc_base(mmio_base, hc);
Brett Russ31961942005-09-30 01:36:00 -0400992 DPRINTK("HC regs (HC %i):\n", hc);
993 mv_dump_mem(hc_base, 0x1c);
994 }
995 for (p = start_port; p < start_port + num_ports; p++) {
996 port_base = mv_port_base(mmio_base, p);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400997 DPRINTK("EDMA regs (port %i):\n", p);
Brett Russ31961942005-09-30 01:36:00 -0400998 mv_dump_mem(port_base, 0x54);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400999 DPRINTK("SATA regs (port %i):\n", p);
Brett Russ31961942005-09-30 01:36:00 -04001000 mv_dump_mem(port_base+0x300, 0x60);
1001 }
1002#endif
1003}
1004
Brett Russ20f733e2005-09-01 18:26:17 -04001005static unsigned int mv_scr_offset(unsigned int sc_reg_in)
1006{
1007 unsigned int ofs;
1008
1009 switch (sc_reg_in) {
1010 case SCR_STATUS:
1011 case SCR_CONTROL:
1012 case SCR_ERROR:
1013 ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
1014 break;
1015 case SCR_ACTIVE:
1016 ofs = SATA_ACTIVE_OFS; /* active is not with the others */
1017 break;
1018 default:
1019 ofs = 0xffffffffU;
1020 break;
1021 }
1022 return ofs;
1023}
1024
Tejun Heoda3dbb12007-07-16 14:29:40 +09001025static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
Brett Russ20f733e2005-09-01 18:26:17 -04001026{
1027 unsigned int ofs = mv_scr_offset(sc_reg_in);
1028
Tejun Heoda3dbb12007-07-16 14:29:40 +09001029 if (ofs != 0xffffffffU) {
1030 *val = readl(mv_ap_base(ap) + ofs);
1031 return 0;
1032 } else
1033 return -EINVAL;
Brett Russ20f733e2005-09-01 18:26:17 -04001034}
1035
Tejun Heoda3dbb12007-07-16 14:29:40 +09001036static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
Brett Russ20f733e2005-09-01 18:26:17 -04001037{
1038 unsigned int ofs = mv_scr_offset(sc_reg_in);
1039
Tejun Heoda3dbb12007-07-16 14:29:40 +09001040 if (ofs != 0xffffffffU) {
Brett Russ20f733e2005-09-01 18:26:17 -04001041 writelfl(val, mv_ap_base(ap) + ofs);
Tejun Heoda3dbb12007-07-16 14:29:40 +09001042 return 0;
1043 } else
1044 return -EINVAL;
Brett Russ20f733e2005-09-01 18:26:17 -04001045}
1046
Mark Lordf2738272008-01-26 18:32:29 -05001047static void mv6_dev_config(struct ata_device *adev)
1048{
1049 /*
Mark Lorde49856d2008-04-16 14:59:07 -04001050 * Deal with Gen-II ("mv6") hardware quirks/restrictions:
1051 *
1052 * Gen-II does not support NCQ over a port multiplier
1053 * (no FIS-based switching).
1054 *
Mark Lordf2738272008-01-26 18:32:29 -05001055 * We don't have hob_nsect when doing NCQ commands on Gen-II.
1056 * See mv_qc_prep() for more info.
1057 */
Mark Lorde49856d2008-04-16 14:59:07 -04001058 if (adev->flags & ATA_DFLAG_NCQ) {
Mark Lord352fab72008-04-19 14:43:42 -04001059 if (sata_pmp_attached(adev->link->ap)) {
Mark Lorde49856d2008-04-16 14:59:07 -04001060 adev->flags &= ~ATA_DFLAG_NCQ;
Mark Lord352fab72008-04-19 14:43:42 -04001061 ata_dev_printk(adev, KERN_INFO,
1062 "NCQ disabled for command-based switching\n");
1063 } else if (adev->max_sectors > GEN_II_NCQ_MAX_SECTORS) {
1064 adev->max_sectors = GEN_II_NCQ_MAX_SECTORS;
1065 ata_dev_printk(adev, KERN_INFO,
1066 "max_sectors limited to %u for NCQ\n",
1067 adev->max_sectors);
1068 }
Mark Lorde49856d2008-04-16 14:59:07 -04001069 }
Mark Lordf2738272008-01-26 18:32:29 -05001070}
1071
Mark Lorde49856d2008-04-16 14:59:07 -04001072static void mv_config_fbs(void __iomem *port_mmio, int enable_fbs)
1073{
Mark Lord8e7decd2008-05-02 02:07:51 -04001074 u32 old_fiscfg, new_fiscfg, old_ltmode, new_ltmode;
Mark Lorde49856d2008-04-16 14:59:07 -04001075 /*
1076 * Various bit settings required for operation
1077 * in FIS-based switching (fbs) mode on GenIIe:
1078 */
Mark Lord8e7decd2008-05-02 02:07:51 -04001079 old_fiscfg = readl(port_mmio + FISCFG_OFS);
Mark Lorde49856d2008-04-16 14:59:07 -04001080 old_ltmode = readl(port_mmio + LTMODE_OFS);
1081 if (enable_fbs) {
Mark Lord8e7decd2008-05-02 02:07:51 -04001082 new_fiscfg = old_fiscfg | FISCFG_SINGLE_SYNC;
Mark Lorde49856d2008-04-16 14:59:07 -04001083 new_ltmode = old_ltmode | LTMODE_BIT8;
1084 } else { /* disable fbs */
Mark Lord8e7decd2008-05-02 02:07:51 -04001085 new_fiscfg = old_fiscfg & ~FISCFG_SINGLE_SYNC;
Mark Lorde49856d2008-04-16 14:59:07 -04001086 new_ltmode = old_ltmode & ~LTMODE_BIT8;
1087 }
Mark Lord8e7decd2008-05-02 02:07:51 -04001088 if (new_fiscfg != old_fiscfg)
1089 writelfl(new_fiscfg, port_mmio + FISCFG_OFS);
Mark Lorde49856d2008-04-16 14:59:07 -04001090 if (new_ltmode != old_ltmode)
1091 writelfl(new_ltmode, port_mmio + LTMODE_OFS);
Mark Lord0c589122008-01-26 18:31:16 -05001092}
Jeff Garzike4e7b892006-01-31 12:18:41 -05001093
Mark Lorde12bef52008-03-31 19:33:56 -04001094static void mv_edma_cfg(struct ata_port *ap, int want_ncq)
Jeff Garzike4e7b892006-01-31 12:18:41 -05001095{
1096 u32 cfg;
Mark Lorde12bef52008-03-31 19:33:56 -04001097 struct mv_port_priv *pp = ap->private_data;
1098 struct mv_host_priv *hpriv = ap->host->private_data;
1099 void __iomem *port_mmio = mv_ap_base(ap);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001100
1101 /* set up non-NCQ EDMA configuration */
1102 cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */
1103
1104 if (IS_GEN_I(hpriv))
1105 cfg |= (1 << 8); /* enab config burst size mask */
1106
1107 else if (IS_GEN_II(hpriv))
1108 cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
1109
1110 else if (IS_GEN_IIE(hpriv)) {
Jeff Garzike728eab2007-02-25 02:53:41 -05001111 cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */
1112 cfg |= (1 << 22); /* enab 4-entry host queue cache */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001113 cfg |= (1 << 18); /* enab early completion */
Jeff Garzike728eab2007-02-25 02:53:41 -05001114 cfg |= (1 << 17); /* enab cut-through (dis stor&forwrd) */
Mark Lorde49856d2008-04-16 14:59:07 -04001115
1116 if (want_ncq && sata_pmp_attached(ap)) {
1117 cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */
1118 mv_config_fbs(port_mmio, 1);
1119 } else {
1120 mv_config_fbs(port_mmio, 0);
1121 }
Jeff Garzike4e7b892006-01-31 12:18:41 -05001122 }
1123
Mark Lord72109162008-01-26 18:31:33 -05001124 if (want_ncq) {
1125 cfg |= EDMA_CFG_NCQ;
1126 pp->pp_flags |= MV_PP_FLAG_NCQ_EN;
1127 } else
1128 pp->pp_flags &= ~MV_PP_FLAG_NCQ_EN;
1129
Jeff Garzike4e7b892006-01-31 12:18:41 -05001130 writelfl(cfg, port_mmio + EDMA_CFG_OFS);
1131}
1132
Mark Lordda2fa9b2008-01-26 18:32:45 -05001133static void mv_port_free_dma_mem(struct ata_port *ap)
1134{
1135 struct mv_host_priv *hpriv = ap->host->private_data;
1136 struct mv_port_priv *pp = ap->private_data;
Mark Lordeb73d552008-01-29 13:24:00 -05001137 int tag;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001138
1139 if (pp->crqb) {
1140 dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
1141 pp->crqb = NULL;
1142 }
1143 if (pp->crpb) {
1144 dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
1145 pp->crpb = NULL;
1146 }
Mark Lordeb73d552008-01-29 13:24:00 -05001147 /*
1148 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
1149 * For later hardware, we have one unique sg_tbl per NCQ tag.
1150 */
1151 for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1152 if (pp->sg_tbl[tag]) {
1153 if (tag == 0 || !IS_GEN_I(hpriv))
1154 dma_pool_free(hpriv->sg_tbl_pool,
1155 pp->sg_tbl[tag],
1156 pp->sg_tbl_dma[tag]);
1157 pp->sg_tbl[tag] = NULL;
1158 }
Mark Lordda2fa9b2008-01-26 18:32:45 -05001159 }
1160}
1161
Brett Russ05b308e2005-10-05 17:08:53 -04001162/**
1163 * mv_port_start - Port specific init/start routine.
1164 * @ap: ATA channel to manipulate
1165 *
1166 * Allocate and point to DMA memory, init port private memory,
1167 * zero indices.
1168 *
1169 * LOCKING:
1170 * Inherited from caller.
1171 */
Brett Russ31961942005-09-30 01:36:00 -04001172static int mv_port_start(struct ata_port *ap)
1173{
Jeff Garzikcca39742006-08-24 03:19:22 -04001174 struct device *dev = ap->host->dev;
1175 struct mv_host_priv *hpriv = ap->host->private_data;
Brett Russ31961942005-09-30 01:36:00 -04001176 struct mv_port_priv *pp;
James Bottomleydde20202008-02-19 11:36:56 +01001177 int tag;
Brett Russ31961942005-09-30 01:36:00 -04001178
Tejun Heo24dc5f32007-01-20 16:00:28 +09001179 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001180 if (!pp)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001181 return -ENOMEM;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001182 ap->private_data = pp;
Brett Russ31961942005-09-30 01:36:00 -04001183
Mark Lordda2fa9b2008-01-26 18:32:45 -05001184 pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
1185 if (!pp->crqb)
1186 return -ENOMEM;
1187 memset(pp->crqb, 0, MV_CRQB_Q_SZ);
Brett Russ31961942005-09-30 01:36:00 -04001188
Mark Lordda2fa9b2008-01-26 18:32:45 -05001189 pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
1190 if (!pp->crpb)
1191 goto out_port_free_dma_mem;
1192 memset(pp->crpb, 0, MV_CRPB_Q_SZ);
Brett Russ31961942005-09-30 01:36:00 -04001193
Mark Lordeb73d552008-01-29 13:24:00 -05001194 /*
1195 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
1196 * For later hardware, we need one unique sg_tbl per NCQ tag.
1197 */
1198 for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1199 if (tag == 0 || !IS_GEN_I(hpriv)) {
1200 pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
1201 GFP_KERNEL, &pp->sg_tbl_dma[tag]);
1202 if (!pp->sg_tbl[tag])
1203 goto out_port_free_dma_mem;
1204 } else {
1205 pp->sg_tbl[tag] = pp->sg_tbl[0];
1206 pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
1207 }
1208 }
Brett Russ31961942005-09-30 01:36:00 -04001209 return 0;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001210
1211out_port_free_dma_mem:
1212 mv_port_free_dma_mem(ap);
1213 return -ENOMEM;
Brett Russ31961942005-09-30 01:36:00 -04001214}
1215
Brett Russ05b308e2005-10-05 17:08:53 -04001216/**
1217 * mv_port_stop - Port specific cleanup/stop routine.
1218 * @ap: ATA channel to manipulate
1219 *
1220 * Stop DMA, cleanup port memory.
1221 *
1222 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04001223 * This routine uses the host lock to protect the DMA stop.
Brett Russ05b308e2005-10-05 17:08:53 -04001224 */
Brett Russ31961942005-09-30 01:36:00 -04001225static void mv_port_stop(struct ata_port *ap)
1226{
Mark Lorde12bef52008-03-31 19:33:56 -04001227 mv_stop_edma(ap);
Mark Lordda2fa9b2008-01-26 18:32:45 -05001228 mv_port_free_dma_mem(ap);
Brett Russ31961942005-09-30 01:36:00 -04001229}
1230
Brett Russ05b308e2005-10-05 17:08:53 -04001231/**
1232 * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
1233 * @qc: queued command whose SG list to source from
1234 *
1235 * Populate the SG list and mark the last entry.
1236 *
1237 * LOCKING:
1238 * Inherited from caller.
1239 */
Jeff Garzik6c087722007-10-12 00:16:23 -04001240static void mv_fill_sg(struct ata_queued_cmd *qc)
Brett Russ31961942005-09-30 01:36:00 -04001241{
1242 struct mv_port_priv *pp = qc->ap->private_data;
Jeff Garzik972c26b2005-10-18 22:14:54 -04001243 struct scatterlist *sg;
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001244 struct mv_sg *mv_sg, *last_sg = NULL;
Tejun Heoff2aeb12007-12-05 16:43:11 +09001245 unsigned int si;
Brett Russ31961942005-09-30 01:36:00 -04001246
Mark Lordeb73d552008-01-29 13:24:00 -05001247 mv_sg = pp->sg_tbl[qc->tag];
Tejun Heoff2aeb12007-12-05 16:43:11 +09001248 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Jeff Garzikd88184f2007-02-26 01:26:06 -05001249 dma_addr_t addr = sg_dma_address(sg);
1250 u32 sg_len = sg_dma_len(sg);
Brett Russ31961942005-09-30 01:36:00 -04001251
Olof Johansson4007b492007-10-02 20:45:27 -05001252 while (sg_len) {
1253 u32 offset = addr & 0xffff;
1254 u32 len = sg_len;
Brett Russ31961942005-09-30 01:36:00 -04001255
Olof Johansson4007b492007-10-02 20:45:27 -05001256 if ((offset + sg_len > 0x10000))
1257 len = 0x10000 - offset;
Jeff Garzik972c26b2005-10-18 22:14:54 -04001258
Olof Johansson4007b492007-10-02 20:45:27 -05001259 mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
1260 mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
Jeff Garzik6c087722007-10-12 00:16:23 -04001261 mv_sg->flags_size = cpu_to_le32(len & 0xffff);
Olof Johansson4007b492007-10-02 20:45:27 -05001262
1263 sg_len -= len;
1264 addr += len;
1265
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001266 last_sg = mv_sg;
Olof Johansson4007b492007-10-02 20:45:27 -05001267 mv_sg++;
Olof Johansson4007b492007-10-02 20:45:27 -05001268 }
Brett Russ31961942005-09-30 01:36:00 -04001269 }
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001270
1271 if (likely(last_sg))
1272 last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
Brett Russ31961942005-09-30 01:36:00 -04001273}
1274
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001275static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
Brett Russ31961942005-09-30 01:36:00 -04001276{
Mark Lord559eeda2006-05-19 16:40:15 -04001277 u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
Brett Russ31961942005-09-30 01:36:00 -04001278 (last ? CRQB_CMD_LAST : 0);
Mark Lord559eeda2006-05-19 16:40:15 -04001279 *cmdw = cpu_to_le16(tmp);
Brett Russ31961942005-09-30 01:36:00 -04001280}
1281
Brett Russ05b308e2005-10-05 17:08:53 -04001282/**
1283 * mv_qc_prep - Host specific command preparation.
1284 * @qc: queued command to prepare
1285 *
1286 * This routine simply redirects to the general purpose routine
1287 * if command is not DMA. Else, it handles prep of the CRQB
1288 * (command request block), does some sanity checking, and calls
1289 * the SG load routine.
1290 *
1291 * LOCKING:
1292 * Inherited from caller.
1293 */
Brett Russ31961942005-09-30 01:36:00 -04001294static void mv_qc_prep(struct ata_queued_cmd *qc)
1295{
1296 struct ata_port *ap = qc->ap;
1297 struct mv_port_priv *pp = ap->private_data;
Mark Lorde1469872006-05-22 19:02:03 -04001298 __le16 *cw;
Brett Russ31961942005-09-30 01:36:00 -04001299 struct ata_taskfile *tf;
1300 u16 flags = 0;
Mark Lorda6432432006-05-19 16:36:36 -04001301 unsigned in_index;
Brett Russ31961942005-09-30 01:36:00 -04001302
Mark Lord138bfdd2008-01-26 18:33:18 -05001303 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1304 (qc->tf.protocol != ATA_PROT_NCQ))
Brett Russ31961942005-09-30 01:36:00 -04001305 return;
Brett Russ20f733e2005-09-01 18:26:17 -04001306
Brett Russ31961942005-09-30 01:36:00 -04001307 /* Fill in command request block
1308 */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001309 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
Brett Russ31961942005-09-30 01:36:00 -04001310 flags |= CRQB_FLAG_READ;
Tejun Heobeec7db2006-02-11 19:11:13 +09001311 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Brett Russ31961942005-09-30 01:36:00 -04001312 flags |= qc->tag << CRQB_TAG_SHIFT;
Mark Lorde49856d2008-04-16 14:59:07 -04001313 flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
Brett Russ31961942005-09-30 01:36:00 -04001314
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001315 /* get current queue index from software */
Mark Lordfcfb1f72008-04-19 15:06:40 -04001316 in_index = pp->req_idx;
Brett Russ31961942005-09-30 01:36:00 -04001317
Mark Lorda6432432006-05-19 16:36:36 -04001318 pp->crqb[in_index].sg_addr =
Mark Lordeb73d552008-01-29 13:24:00 -05001319 cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
Mark Lorda6432432006-05-19 16:36:36 -04001320 pp->crqb[in_index].sg_addr_hi =
Mark Lordeb73d552008-01-29 13:24:00 -05001321 cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
Mark Lorda6432432006-05-19 16:36:36 -04001322 pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1323
1324 cw = &pp->crqb[in_index].ata_cmd[0];
Brett Russ31961942005-09-30 01:36:00 -04001325 tf = &qc->tf;
1326
1327 /* Sadly, the CRQB cannot accomodate all registers--there are
1328 * only 11 bytes...so we must pick and choose required
1329 * registers based on the command. So, we drop feature and
1330 * hob_feature for [RW] DMA commands, but they are needed for
1331 * NCQ. NCQ will drop hob_nsect.
1332 */
1333 switch (tf->command) {
1334 case ATA_CMD_READ:
1335 case ATA_CMD_READ_EXT:
1336 case ATA_CMD_WRITE:
1337 case ATA_CMD_WRITE_EXT:
Jens Axboec15d85c2006-02-15 15:59:25 +01001338 case ATA_CMD_WRITE_FUA_EXT:
Brett Russ31961942005-09-30 01:36:00 -04001339 mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
1340 break;
Brett Russ31961942005-09-30 01:36:00 -04001341 case ATA_CMD_FPDMA_READ:
1342 case ATA_CMD_FPDMA_WRITE:
Jeff Garzik8b260242005-11-12 12:32:50 -05001343 mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
Brett Russ31961942005-09-30 01:36:00 -04001344 mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
1345 break;
Brett Russ31961942005-09-30 01:36:00 -04001346 default:
1347 /* The only other commands EDMA supports in non-queued and
1348 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
1349 * of which are defined/used by Linux. If we get here, this
1350 * driver needs work.
1351 *
1352 * FIXME: modify libata to give qc_prep a return value and
1353 * return error here.
1354 */
1355 BUG_ON(tf->command);
1356 break;
1357 }
1358 mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
1359 mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
1360 mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
1361 mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
1362 mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
1363 mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
1364 mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
1365 mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
1366 mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */
1367
Jeff Garzike4e7b892006-01-31 12:18:41 -05001368 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
Brett Russ31961942005-09-30 01:36:00 -04001369 return;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001370 mv_fill_sg(qc);
1371}
1372
1373/**
1374 * mv_qc_prep_iie - Host specific command preparation.
1375 * @qc: queued command to prepare
1376 *
1377 * This routine simply redirects to the general purpose routine
1378 * if command is not DMA. Else, it handles prep of the CRQB
1379 * (command request block), does some sanity checking, and calls
1380 * the SG load routine.
1381 *
1382 * LOCKING:
1383 * Inherited from caller.
1384 */
1385static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
1386{
1387 struct ata_port *ap = qc->ap;
1388 struct mv_port_priv *pp = ap->private_data;
1389 struct mv_crqb_iie *crqb;
1390 struct ata_taskfile *tf;
Mark Lorda6432432006-05-19 16:36:36 -04001391 unsigned in_index;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001392 u32 flags = 0;
1393
Mark Lord138bfdd2008-01-26 18:33:18 -05001394 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1395 (qc->tf.protocol != ATA_PROT_NCQ))
Jeff Garzike4e7b892006-01-31 12:18:41 -05001396 return;
1397
Mark Lorde12bef52008-03-31 19:33:56 -04001398 /* Fill in Gen IIE command request block */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001399 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1400 flags |= CRQB_FLAG_READ;
1401
Tejun Heobeec7db2006-02-11 19:11:13 +09001402 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001403 flags |= qc->tag << CRQB_TAG_SHIFT;
Mark Lord8c0aeb42008-01-26 18:31:48 -05001404 flags |= qc->tag << CRQB_HOSTQ_SHIFT;
Mark Lorde49856d2008-04-16 14:59:07 -04001405 flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001406
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001407 /* get current queue index from software */
Mark Lordfcfb1f72008-04-19 15:06:40 -04001408 in_index = pp->req_idx;
Mark Lorda6432432006-05-19 16:36:36 -04001409
1410 crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
Mark Lordeb73d552008-01-29 13:24:00 -05001411 crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1412 crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001413 crqb->flags = cpu_to_le32(flags);
1414
1415 tf = &qc->tf;
1416 crqb->ata_cmd[0] = cpu_to_le32(
1417 (tf->command << 16) |
1418 (tf->feature << 24)
1419 );
1420 crqb->ata_cmd[1] = cpu_to_le32(
1421 (tf->lbal << 0) |
1422 (tf->lbam << 8) |
1423 (tf->lbah << 16) |
1424 (tf->device << 24)
1425 );
1426 crqb->ata_cmd[2] = cpu_to_le32(
1427 (tf->hob_lbal << 0) |
1428 (tf->hob_lbam << 8) |
1429 (tf->hob_lbah << 16) |
1430 (tf->hob_feature << 24)
1431 );
1432 crqb->ata_cmd[3] = cpu_to_le32(
1433 (tf->nsect << 0) |
1434 (tf->hob_nsect << 8)
1435 );
1436
1437 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1438 return;
Brett Russ31961942005-09-30 01:36:00 -04001439 mv_fill_sg(qc);
1440}
1441
Brett Russ05b308e2005-10-05 17:08:53 -04001442/**
1443 * mv_qc_issue - Initiate a command to the host
1444 * @qc: queued command to start
1445 *
1446 * This routine simply redirects to the general purpose routine
1447 * if command is not DMA. Else, it sanity checks our local
1448 * caches of the request producer/consumer indices then enables
1449 * DMA and bumps the request producer index.
1450 *
1451 * LOCKING:
1452 * Inherited from caller.
1453 */
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001454static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
Brett Russ31961942005-09-30 01:36:00 -04001455{
Jeff Garzikc5d3e452007-07-11 18:30:50 -04001456 struct ata_port *ap = qc->ap;
1457 void __iomem *port_mmio = mv_ap_base(ap);
1458 struct mv_port_priv *pp = ap->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001459 u32 in_index;
Brett Russ31961942005-09-30 01:36:00 -04001460
Mark Lord138bfdd2008-01-26 18:33:18 -05001461 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1462 (qc->tf.protocol != ATA_PROT_NCQ)) {
Mark Lord17c5aab2008-04-16 14:56:51 -04001463 /*
1464 * We're about to send a non-EDMA capable command to the
Brett Russ31961942005-09-30 01:36:00 -04001465 * port. Turn off EDMA so there won't be problems accessing
1466 * shadow block, etc registers.
1467 */
Mark Lordb5624682008-03-31 19:34:40 -04001468 mv_stop_edma(ap);
Mark Lorde49856d2008-04-16 14:59:07 -04001469 mv_pmp_select(ap, qc->dev->link->pmp);
Tejun Heo9363c382008-04-07 22:47:16 +09001470 return ata_sff_qc_issue(qc);
Brett Russ31961942005-09-30 01:36:00 -04001471 }
1472
Mark Lord72109162008-01-26 18:31:33 -05001473 mv_start_dma(ap, port_mmio, pp, qc->tf.protocol);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001474
Mark Lordfcfb1f72008-04-19 15:06:40 -04001475 pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK;
1476 in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
Brett Russ31961942005-09-30 01:36:00 -04001477
1478 /* and write the request in pointer to kick the EDMA to life */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001479 writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
1480 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
Brett Russ31961942005-09-30 01:36:00 -04001481
1482 return 0;
1483}
1484
Mark Lord8f767f82008-04-19 14:53:07 -04001485static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap)
1486{
1487 struct mv_port_priv *pp = ap->private_data;
1488 struct ata_queued_cmd *qc;
1489
1490 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
1491 return NULL;
1492 qc = ata_qc_from_tag(ap, ap->link.active_tag);
1493 if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
1494 qc = NULL;
1495 return qc;
1496}
1497
1498static void mv_unexpected_intr(struct ata_port *ap)
1499{
1500 struct mv_port_priv *pp = ap->private_data;
1501 struct ata_eh_info *ehi = &ap->link.eh_info;
1502 char *when = "";
1503
1504 /*
1505 * We got a device interrupt from something that
1506 * was supposed to be using EDMA or polling.
1507 */
1508 ata_ehi_clear_desc(ehi);
1509 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
1510 when = " while EDMA enabled";
1511 } else {
1512 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
1513 if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
1514 when = " while polling";
1515 }
1516 ata_ehi_push_desc(ehi, "unexpected device interrupt%s", when);
1517 ehi->err_mask |= AC_ERR_OTHER;
1518 ehi->action |= ATA_EH_RESET;
1519 ata_port_freeze(ap);
1520}
1521
Brett Russ05b308e2005-10-05 17:08:53 -04001522/**
Brett Russ05b308e2005-10-05 17:08:53 -04001523 * mv_err_intr - Handle error interrupts on the port
1524 * @ap: ATA channel to manipulate
Mark Lord8d073792008-04-19 15:07:49 -04001525 * @qc: affected command (non-NCQ), or NULL
Brett Russ05b308e2005-10-05 17:08:53 -04001526 *
Mark Lord8d073792008-04-19 15:07:49 -04001527 * Most cases require a full reset of the chip's state machine,
1528 * which also performs a COMRESET.
1529 * Also, if the port disabled DMA, update our cached copy to match.
Brett Russ05b308e2005-10-05 17:08:53 -04001530 *
1531 * LOCKING:
1532 * Inherited from caller.
1533 */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001534static void mv_err_intr(struct ata_port *ap, struct ata_queued_cmd *qc)
Brett Russ20f733e2005-09-01 18:26:17 -04001535{
Brett Russ31961942005-09-30 01:36:00 -04001536 void __iomem *port_mmio = mv_ap_base(ap);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001537 u32 edma_err_cause, eh_freeze_mask, serr = 0;
1538 struct mv_port_priv *pp = ap->private_data;
1539 struct mv_host_priv *hpriv = ap->host->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001540 unsigned int action = 0, err_mask = 0;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001541 struct ata_eh_info *ehi = &ap->link.eh_info;
Brett Russ20f733e2005-09-01 18:26:17 -04001542
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001543 ata_ehi_clear_desc(ehi);
Brett Russ20f733e2005-09-01 18:26:17 -04001544
Mark Lord8d073792008-04-19 15:07:49 -04001545 /*
1546 * Read and clear the err_cause bits. This won't actually
1547 * clear for some errors (eg. SError), but we will be doing
1548 * a hard reset in those cases regardless, which *will* clear it.
1549 */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001550 edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Mark Lord8d073792008-04-19 15:07:49 -04001551 writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001552
Mark Lord352fab72008-04-19 14:43:42 -04001553 ata_ehi_push_desc(ehi, "edma_err_cause=%08x", edma_err_cause);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001554
1555 /*
Mark Lord352fab72008-04-19 14:43:42 -04001556 * All generations share these EDMA error cause bits:
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001557 */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001558 if (edma_err_cause & EDMA_ERR_DEV)
1559 err_mask |= AC_ERR_DEV;
1560 if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
Jeff Garzik6c1153e2007-07-13 15:20:15 -04001561 EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001562 EDMA_ERR_INTRL_PAR)) {
1563 err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001564 action |= ATA_EH_RESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09001565 ata_ehi_push_desc(ehi, "parity error");
Brett Russafb0edd2005-10-05 17:08:42 -04001566 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001567 if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
1568 ata_ehi_hotplugged(ehi);
1569 ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
Tejun Heob64bbc32007-07-16 14:29:39 +09001570 "dev disconnect" : "dev connect");
Tejun Heocf480622008-01-24 00:05:14 +09001571 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001572 }
1573
Mark Lord352fab72008-04-19 14:43:42 -04001574 /*
1575 * Gen-I has a different SELF_DIS bit,
1576 * different FREEZE bits, and no SERR bit:
1577 */
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04001578 if (IS_GEN_I(hpriv)) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001579 eh_freeze_mask = EDMA_EH_FREEZE_5;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001580 if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001581 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Tejun Heob64bbc32007-07-16 14:29:39 +09001582 ata_ehi_push_desc(ehi, "EDMA self-disable");
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001583 }
1584 } else {
1585 eh_freeze_mask = EDMA_EH_FREEZE;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001586 if (edma_err_cause & EDMA_ERR_SELF_DIS) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001587 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Tejun Heob64bbc32007-07-16 14:29:39 +09001588 ata_ehi_push_desc(ehi, "EDMA self-disable");
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001589 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001590 if (edma_err_cause & EDMA_ERR_SERR) {
Mark Lord8d073792008-04-19 15:07:49 -04001591 /*
1592 * Ensure that we read our own SCR, not a pmp link SCR:
1593 */
1594 ap->ops->scr_read(ap, SCR_ERROR, &serr);
1595 /*
1596 * Don't clear SError here; leave it for libata-eh:
1597 */
1598 ata_ehi_push_desc(ehi, "SError=%08x", serr);
1599 err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001600 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001601 }
1602 }
Brett Russ20f733e2005-09-01 18:26:17 -04001603
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001604 if (!err_mask) {
1605 err_mask = AC_ERR_OTHER;
Tejun Heocf480622008-01-24 00:05:14 +09001606 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001607 }
1608
1609 ehi->serror |= serr;
1610 ehi->action |= action;
1611
1612 if (qc)
1613 qc->err_mask |= err_mask;
1614 else
1615 ehi->err_mask |= err_mask;
1616
1617 if (edma_err_cause & eh_freeze_mask)
1618 ata_port_freeze(ap);
1619 else
1620 ata_port_abort(ap);
1621}
1622
Mark Lordfcfb1f72008-04-19 15:06:40 -04001623static void mv_process_crpb_response(struct ata_port *ap,
1624 struct mv_crpb *response, unsigned int tag, int ncq_enabled)
1625{
1626 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag);
1627
1628 if (qc) {
1629 u8 ata_status;
1630 u16 edma_status = le16_to_cpu(response->flags);
1631 /*
1632 * edma_status from a response queue entry:
1633 * LSB is from EDMA_ERR_IRQ_CAUSE_OFS (non-NCQ only).
1634 * MSB is saved ATA status from command completion.
1635 */
1636 if (!ncq_enabled) {
1637 u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV;
1638 if (err_cause) {
1639 /*
1640 * Error will be seen/handled by mv_err_intr().
1641 * So do nothing at all here.
1642 */
1643 return;
1644 }
1645 }
1646 ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT;
1647 qc->err_mask |= ac_err_mask(ata_status);
1648 ata_qc_complete(qc);
1649 } else {
1650 ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n",
1651 __func__, tag);
1652 }
1653}
1654
1655static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001656{
1657 void __iomem *port_mmio = mv_ap_base(ap);
1658 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordfcfb1f72008-04-19 15:06:40 -04001659 u32 in_index;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001660 bool work_done = false;
Mark Lordfcfb1f72008-04-19 15:06:40 -04001661 int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001662
Mark Lordfcfb1f72008-04-19 15:06:40 -04001663 /* Get the hardware queue position index */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001664 in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
1665 >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
1666
Mark Lordfcfb1f72008-04-19 15:06:40 -04001667 /* Process new responses from since the last time we looked */
1668 while (in_index != pp->resp_idx) {
Jeff Garzik6c1153e2007-07-13 15:20:15 -04001669 unsigned int tag;
Mark Lordfcfb1f72008-04-19 15:06:40 -04001670 struct mv_crpb *response = &pp->crpb[pp->resp_idx];
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001671
Mark Lordfcfb1f72008-04-19 15:06:40 -04001672 pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001673
Mark Lordfcfb1f72008-04-19 15:06:40 -04001674 if (IS_GEN_I(hpriv)) {
1675 /* 50xx: no NCQ, only one command active at a time */
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001676 tag = ap->link.active_tag;
Mark Lordfcfb1f72008-04-19 15:06:40 -04001677 } else {
1678 /* Gen II/IIE: get command tag from CRPB entry */
1679 tag = le16_to_cpu(response->id) & 0x1f;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001680 }
Mark Lordfcfb1f72008-04-19 15:06:40 -04001681 mv_process_crpb_response(ap, response, tag, ncq_enabled);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001682 work_done = true;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001683 }
1684
Mark Lord352fab72008-04-19 14:43:42 -04001685 /* Update the software queue position index in hardware */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001686 if (work_done)
1687 writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
Mark Lordfcfb1f72008-04-19 15:06:40 -04001688 (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT),
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001689 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04001690}
1691
Brett Russ05b308e2005-10-05 17:08:53 -04001692/**
1693 * mv_host_intr - Handle all interrupts on the given host controller
Jeff Garzikcca39742006-08-24 03:19:22 -04001694 * @host: host specific structure
Mark Lord7368f912008-04-25 11:24:24 -04001695 * @main_irq_cause: Main interrupt cause register for the chip.
Brett Russ05b308e2005-10-05 17:08:53 -04001696 *
1697 * LOCKING:
1698 * Inherited from caller.
1699 */
Mark Lord7368f912008-04-25 11:24:24 -04001700static int mv_host_intr(struct ata_host *host, u32 main_irq_cause)
Brett Russ20f733e2005-09-01 18:26:17 -04001701{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05001702 struct mv_host_priv *hpriv = host->private_data;
Mark Lorda3718c12008-04-19 15:07:18 -04001703 void __iomem *mmio = hpriv->base, *hc_mmio = NULL;
1704 u32 hc_irq_cause = 0;
1705 unsigned int handled = 0, port;
Brett Russ20f733e2005-09-01 18:26:17 -04001706
Mark Lorda3718c12008-04-19 15:07:18 -04001707 for (port = 0; port < hpriv->n_ports; port++) {
Jeff Garzikcca39742006-08-24 03:19:22 -04001708 struct ata_port *ap = host->ports[port];
Yinghai Lu8f71efe2008-02-07 15:06:17 -08001709 struct mv_port_priv *pp;
Mark Lorda3718c12008-04-19 15:07:18 -04001710 unsigned int shift, hardport, port_cause;
1711 /*
1712 * When we move to the second hc, flag our cached
1713 * copies of hc_mmio (and hc_irq_cause) as invalid again.
1714 */
1715 if (port == MV_PORTS_PER_HC)
1716 hc_mmio = NULL;
1717 /*
1718 * Do nothing if port is not interrupting or is disabled:
1719 */
1720 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
Mark Lord7368f912008-04-25 11:24:24 -04001721 port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ);
Mark Lorda3718c12008-04-19 15:07:18 -04001722 if (!port_cause || !ap || (ap->flags & ATA_FLAG_DISABLED))
Jeff Garzika2c91a82005-11-17 05:44:44 -05001723 continue;
Mark Lorda3718c12008-04-19 15:07:18 -04001724 /*
1725 * Each hc within the host has its own hc_irq_cause register.
1726 * We defer reading it until we know we need it, right now:
1727 *
1728 * FIXME later: we don't really need to read this register
1729 * (some logic changes required below if we go that way),
1730 * because it doesn't tell us anything new. But we do need
1731 * to write to it, outside the top of this loop,
1732 * to reset the interrupt triggers for next time.
1733 */
1734 if (!hc_mmio) {
1735 hc_mmio = mv_hc_base_from_port(mmio, port);
1736 hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
1737 writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
1738 handled = 1;
1739 }
Mark Lord8f767f82008-04-19 14:53:07 -04001740 /*
1741 * Process completed CRPB response(s) before other events.
1742 */
Mark Lorda3718c12008-04-19 15:07:18 -04001743 pp = ap->private_data;
Mark Lord8f767f82008-04-19 14:53:07 -04001744 if (hc_irq_cause & (DMA_IRQ << hardport)) {
1745 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN)
Mark Lordfcfb1f72008-04-19 15:06:40 -04001746 mv_process_crpb_entries(ap, pp);
Mark Lord8f767f82008-04-19 14:53:07 -04001747 }
1748 /*
1749 * Handle chip-reported errors, or continue on to handle PIO.
1750 */
1751 if (unlikely(port_cause & ERR_IRQ)) {
1752 mv_err_intr(ap, mv_get_active_qc(ap));
1753 } else if (hc_irq_cause & (DEV_IRQ << hardport)) {
1754 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
1755 struct ata_queued_cmd *qc = mv_get_active_qc(ap);
1756 if (qc) {
1757 ata_sff_host_intr(ap, qc);
1758 continue;
1759 }
1760 }
1761 mv_unexpected_intr(ap);
Brett Russ20f733e2005-09-01 18:26:17 -04001762 }
1763 }
Mark Lorda3718c12008-04-19 15:07:18 -04001764 return handled;
Brett Russ20f733e2005-09-01 18:26:17 -04001765}
1766
Mark Lorda3718c12008-04-19 15:07:18 -04001767static int mv_pci_error(struct ata_host *host, void __iomem *mmio)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001768{
Mark Lord02a121d2007-12-01 13:07:22 -05001769 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001770 struct ata_port *ap;
1771 struct ata_queued_cmd *qc;
1772 struct ata_eh_info *ehi;
1773 unsigned int i, err_mask, printed = 0;
1774 u32 err_cause;
1775
Mark Lord02a121d2007-12-01 13:07:22 -05001776 err_cause = readl(mmio + hpriv->irq_cause_ofs);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001777
1778 dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
1779 err_cause);
1780
1781 DPRINTK("All regs @ PCI error\n");
1782 mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
1783
Mark Lord02a121d2007-12-01 13:07:22 -05001784 writelfl(0, mmio + hpriv->irq_cause_ofs);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001785
1786 for (i = 0; i < host->n_ports; i++) {
1787 ap = host->ports[i];
Tejun Heo936fd732007-08-06 18:36:23 +09001788 if (!ata_link_offline(&ap->link)) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001789 ehi = &ap->link.eh_info;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001790 ata_ehi_clear_desc(ehi);
1791 if (!printed++)
1792 ata_ehi_push_desc(ehi,
1793 "PCI err cause 0x%08x", err_cause);
1794 err_mask = AC_ERR_HOST_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001795 ehi->action = ATA_EH_RESET;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001796 qc = ata_qc_from_tag(ap, ap->link.active_tag);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001797 if (qc)
1798 qc->err_mask |= err_mask;
1799 else
1800 ehi->err_mask |= err_mask;
1801
1802 ata_port_freeze(ap);
1803 }
1804 }
Mark Lorda3718c12008-04-19 15:07:18 -04001805 return 1; /* handled */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001806}
1807
Brett Russ05b308e2005-10-05 17:08:53 -04001808/**
Jeff Garzikc5d3e452007-07-11 18:30:50 -04001809 * mv_interrupt - Main interrupt event handler
Brett Russ05b308e2005-10-05 17:08:53 -04001810 * @irq: unused
1811 * @dev_instance: private data; in this case the host structure
Brett Russ05b308e2005-10-05 17:08:53 -04001812 *
1813 * Read the read only register to determine if any host
1814 * controllers have pending interrupts. If so, call lower level
1815 * routine to handle. Also check for PCI errors which are only
1816 * reported here.
1817 *
Jeff Garzik8b260242005-11-12 12:32:50 -05001818 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04001819 * This routine holds the host lock while processing pending
Brett Russ05b308e2005-10-05 17:08:53 -04001820 * interrupts.
1821 */
David Howells7d12e782006-10-05 14:55:46 +01001822static irqreturn_t mv_interrupt(int irq, void *dev_instance)
Brett Russ20f733e2005-09-01 18:26:17 -04001823{
Jeff Garzikcca39742006-08-24 03:19:22 -04001824 struct ata_host *host = dev_instance;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05001825 struct mv_host_priv *hpriv = host->private_data;
Mark Lorda3718c12008-04-19 15:07:18 -04001826 unsigned int handled = 0;
Mark Lord7368f912008-04-25 11:24:24 -04001827 u32 main_irq_cause, main_irq_mask;
Brett Russ20f733e2005-09-01 18:26:17 -04001828
Mark Lord646a4da2008-01-26 18:30:37 -05001829 spin_lock(&host->lock);
Mark Lord7368f912008-04-25 11:24:24 -04001830 main_irq_cause = readl(hpriv->main_irq_cause_addr);
1831 main_irq_mask = readl(hpriv->main_irq_mask_addr);
Mark Lord352fab72008-04-19 14:43:42 -04001832 /*
1833 * Deal with cases where we either have nothing pending, or have read
1834 * a bogus register value which can indicate HW removal or PCI fault.
Brett Russ20f733e2005-09-01 18:26:17 -04001835 */
Mark Lord7368f912008-04-25 11:24:24 -04001836 if ((main_irq_cause & main_irq_mask) && (main_irq_cause != 0xffffffffU)) {
1837 if (unlikely((main_irq_cause & PCI_ERR) && HAS_PCI(host)))
Mark Lorda3718c12008-04-19 15:07:18 -04001838 handled = mv_pci_error(host, hpriv->base);
1839 else
Mark Lord7368f912008-04-25 11:24:24 -04001840 handled = mv_host_intr(host, main_irq_cause);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001841 }
Jeff Garzikcca39742006-08-24 03:19:22 -04001842 spin_unlock(&host->lock);
Brett Russ20f733e2005-09-01 18:26:17 -04001843 return IRQ_RETVAL(handled);
1844}
1845
Jeff Garzikc9d39132005-11-13 17:47:51 -05001846static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
1847{
1848 unsigned int ofs;
1849
1850 switch (sc_reg_in) {
1851 case SCR_STATUS:
1852 case SCR_ERROR:
1853 case SCR_CONTROL:
1854 ofs = sc_reg_in * sizeof(u32);
1855 break;
1856 default:
1857 ofs = 0xffffffffU;
1858 break;
1859 }
1860 return ofs;
1861}
1862
Tejun Heoda3dbb12007-07-16 14:29:40 +09001863static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
Jeff Garzikc9d39132005-11-13 17:47:51 -05001864{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05001865 struct mv_host_priv *hpriv = ap->host->private_data;
1866 void __iomem *mmio = hpriv->base;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001867 void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001868 unsigned int ofs = mv5_scr_offset(sc_reg_in);
1869
Tejun Heoda3dbb12007-07-16 14:29:40 +09001870 if (ofs != 0xffffffffU) {
1871 *val = readl(addr + ofs);
1872 return 0;
1873 } else
1874 return -EINVAL;
Jeff Garzikc9d39132005-11-13 17:47:51 -05001875}
1876
Tejun Heoda3dbb12007-07-16 14:29:40 +09001877static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
Jeff Garzikc9d39132005-11-13 17:47:51 -05001878{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05001879 struct mv_host_priv *hpriv = ap->host->private_data;
1880 void __iomem *mmio = hpriv->base;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001881 void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001882 unsigned int ofs = mv5_scr_offset(sc_reg_in);
1883
Tejun Heoda3dbb12007-07-16 14:29:40 +09001884 if (ofs != 0xffffffffU) {
Tejun Heo0d5ff562007-02-01 15:06:36 +09001885 writelfl(val, addr + ofs);
Tejun Heoda3dbb12007-07-16 14:29:40 +09001886 return 0;
1887 } else
1888 return -EINVAL;
Jeff Garzikc9d39132005-11-13 17:47:51 -05001889}
1890
Saeed Bishara7bb3c522008-01-30 11:50:45 -11001891static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
Jeff Garzik522479f2005-11-12 22:14:02 -05001892{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11001893 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzik522479f2005-11-12 22:14:02 -05001894 int early_5080;
1895
Auke Kok44c10132007-06-08 15:46:36 -07001896 early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
Jeff Garzik522479f2005-11-12 22:14:02 -05001897
1898 if (!early_5080) {
1899 u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
1900 tmp |= (1 << 0);
1901 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
1902 }
1903
Saeed Bishara7bb3c522008-01-30 11:50:45 -11001904 mv_reset_pci_bus(host, mmio);
Jeff Garzik522479f2005-11-12 22:14:02 -05001905}
1906
1907static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
1908{
Mark Lord8e7decd2008-05-02 02:07:51 -04001909 writel(0x0fcfffff, mmio + MV_FLASH_CTL_OFS);
Jeff Garzik522479f2005-11-12 22:14:02 -05001910}
1911
Jeff Garzik47c2b672005-11-12 21:13:17 -05001912static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001913 void __iomem *mmio)
1914{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001915 void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
1916 u32 tmp;
1917
1918 tmp = readl(phy_mmio + MV5_PHY_MODE);
1919
1920 hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */
1921 hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001922}
1923
Jeff Garzik47c2b672005-11-12 21:13:17 -05001924static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001925{
Jeff Garzik522479f2005-11-12 22:14:02 -05001926 u32 tmp;
1927
Mark Lord8e7decd2008-05-02 02:07:51 -04001928 writel(0, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik522479f2005-11-12 22:14:02 -05001929
1930 /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
1931
1932 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
1933 tmp |= ~(1 << 0);
1934 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001935}
1936
Jeff Garzik2a47ce02005-11-12 23:05:14 -05001937static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
1938 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001939{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001940 void __iomem *phy_mmio = mv5_phy_base(mmio, port);
1941 const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
1942 u32 tmp;
1943 int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
1944
1945 if (fix_apm_sq) {
Mark Lord8e7decd2008-05-02 02:07:51 -04001946 tmp = readl(phy_mmio + MV5_LTMODE_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001947 tmp |= (1 << 19);
Mark Lord8e7decd2008-05-02 02:07:51 -04001948 writel(tmp, phy_mmio + MV5_LTMODE_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001949
Mark Lord8e7decd2008-05-02 02:07:51 -04001950 tmp = readl(phy_mmio + MV5_PHY_CTL_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001951 tmp &= ~0x3;
1952 tmp |= 0x1;
Mark Lord8e7decd2008-05-02 02:07:51 -04001953 writel(tmp, phy_mmio + MV5_PHY_CTL_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001954 }
1955
1956 tmp = readl(phy_mmio + MV5_PHY_MODE);
1957 tmp &= ~mask;
1958 tmp |= hpriv->signal[port].pre;
1959 tmp |= hpriv->signal[port].amps;
1960 writel(tmp, phy_mmio + MV5_PHY_MODE);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001961}
1962
Jeff Garzikc9d39132005-11-13 17:47:51 -05001963
1964#undef ZERO
1965#define ZERO(reg) writel(0, port_mmio + (reg))
1966static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
1967 unsigned int port)
Jeff Garzik47c2b672005-11-12 21:13:17 -05001968{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001969 void __iomem *port_mmio = mv_port_base(mmio, port);
1970
Mark Lorde12bef52008-03-31 19:33:56 -04001971 mv_reset_channel(hpriv, mmio, port);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001972
1973 ZERO(0x028); /* command */
1974 writel(0x11f, port_mmio + EDMA_CFG_OFS);
1975 ZERO(0x004); /* timer */
1976 ZERO(0x008); /* irq err cause */
1977 ZERO(0x00c); /* irq err mask */
1978 ZERO(0x010); /* rq bah */
1979 ZERO(0x014); /* rq inp */
1980 ZERO(0x018); /* rq outp */
1981 ZERO(0x01c); /* respq bah */
1982 ZERO(0x024); /* respq outp */
1983 ZERO(0x020); /* respq inp */
1984 ZERO(0x02c); /* test control */
Mark Lord8e7decd2008-05-02 02:07:51 -04001985 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001986}
1987#undef ZERO
1988
1989#define ZERO(reg) writel(0, hc_mmio + (reg))
1990static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
1991 unsigned int hc)
1992{
1993 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
1994 u32 tmp;
1995
1996 ZERO(0x00c);
1997 ZERO(0x010);
1998 ZERO(0x014);
1999 ZERO(0x018);
2000
2001 tmp = readl(hc_mmio + 0x20);
2002 tmp &= 0x1c1c1c1c;
2003 tmp |= 0x03030303;
2004 writel(tmp, hc_mmio + 0x20);
2005}
2006#undef ZERO
2007
2008static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2009 unsigned int n_hc)
2010{
2011 unsigned int hc, port;
2012
2013 for (hc = 0; hc < n_hc; hc++) {
2014 for (port = 0; port < MV_PORTS_PER_HC; port++)
2015 mv5_reset_hc_port(hpriv, mmio,
2016 (hc * MV_PORTS_PER_HC) + port);
2017
2018 mv5_reset_one_hc(hpriv, mmio, hc);
2019 }
2020
2021 return 0;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002022}
2023
Jeff Garzik101ffae2005-11-12 22:17:49 -05002024#undef ZERO
2025#define ZERO(reg) writel(0, mmio + (reg))
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002026static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002027{
Mark Lord02a121d2007-12-01 13:07:22 -05002028 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzik101ffae2005-11-12 22:17:49 -05002029 u32 tmp;
2030
Mark Lord8e7decd2008-05-02 02:07:51 -04002031 tmp = readl(mmio + MV_PCI_MODE_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002032 tmp &= 0xff00ffff;
Mark Lord8e7decd2008-05-02 02:07:51 -04002033 writel(tmp, mmio + MV_PCI_MODE_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002034
2035 ZERO(MV_PCI_DISC_TIMER);
2036 ZERO(MV_PCI_MSI_TRIGGER);
Mark Lord8e7decd2008-05-02 02:07:51 -04002037 writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT_OFS);
Mark Lord7368f912008-04-25 11:24:24 -04002038 ZERO(PCI_HC_MAIN_IRQ_MASK_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002039 ZERO(MV_PCI_SERR_MASK);
Mark Lord02a121d2007-12-01 13:07:22 -05002040 ZERO(hpriv->irq_cause_ofs);
2041 ZERO(hpriv->irq_mask_ofs);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002042 ZERO(MV_PCI_ERR_LOW_ADDRESS);
2043 ZERO(MV_PCI_ERR_HIGH_ADDRESS);
2044 ZERO(MV_PCI_ERR_ATTRIBUTE);
2045 ZERO(MV_PCI_ERR_COMMAND);
2046}
2047#undef ZERO
2048
2049static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2050{
2051 u32 tmp;
2052
2053 mv5_reset_flash(hpriv, mmio);
2054
Mark Lord8e7decd2008-05-02 02:07:51 -04002055 tmp = readl(mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002056 tmp &= 0x3;
2057 tmp |= (1 << 5) | (1 << 6);
Mark Lord8e7decd2008-05-02 02:07:51 -04002058 writel(tmp, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002059}
2060
2061/**
2062 * mv6_reset_hc - Perform the 6xxx global soft reset
2063 * @mmio: base address of the HBA
2064 *
2065 * This routine only applies to 6xxx parts.
2066 *
2067 * LOCKING:
2068 * Inherited from caller.
2069 */
Jeff Garzikc9d39132005-11-13 17:47:51 -05002070static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2071 unsigned int n_hc)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002072{
2073 void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
2074 int i, rc = 0;
2075 u32 t;
2076
2077 /* Following procedure defined in PCI "main command and status
2078 * register" table.
2079 */
2080 t = readl(reg);
2081 writel(t | STOP_PCI_MASTER, reg);
2082
2083 for (i = 0; i < 1000; i++) {
2084 udelay(1);
2085 t = readl(reg);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002086 if (PCI_MASTER_EMPTY & t)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002087 break;
Jeff Garzik101ffae2005-11-12 22:17:49 -05002088 }
2089 if (!(PCI_MASTER_EMPTY & t)) {
2090 printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
2091 rc = 1;
2092 goto done;
2093 }
2094
2095 /* set reset */
2096 i = 5;
2097 do {
2098 writel(t | GLOB_SFT_RST, reg);
2099 t = readl(reg);
2100 udelay(1);
2101 } while (!(GLOB_SFT_RST & t) && (i-- > 0));
2102
2103 if (!(GLOB_SFT_RST & t)) {
2104 printk(KERN_ERR DRV_NAME ": can't set global reset\n");
2105 rc = 1;
2106 goto done;
2107 }
2108
2109 /* clear reset and *reenable the PCI master* (not mentioned in spec) */
2110 i = 5;
2111 do {
2112 writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
2113 t = readl(reg);
2114 udelay(1);
2115 } while ((GLOB_SFT_RST & t) && (i-- > 0));
2116
2117 if (GLOB_SFT_RST & t) {
2118 printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
2119 rc = 1;
2120 }
2121done:
2122 return rc;
2123}
2124
Jeff Garzik47c2b672005-11-12 21:13:17 -05002125static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002126 void __iomem *mmio)
2127{
2128 void __iomem *port_mmio;
2129 u32 tmp;
2130
Mark Lord8e7decd2008-05-02 02:07:51 -04002131 tmp = readl(mmio + MV_RESET_CFG_OFS);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002132 if ((tmp & (1 << 0)) == 0) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002133 hpriv->signal[idx].amps = 0x7 << 8;
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002134 hpriv->signal[idx].pre = 0x1 << 5;
2135 return;
2136 }
2137
2138 port_mmio = mv_port_base(mmio, idx);
2139 tmp = readl(port_mmio + PHY_MODE2);
2140
2141 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
2142 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
2143}
2144
Jeff Garzik47c2b672005-11-12 21:13:17 -05002145static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002146{
Mark Lord8e7decd2008-05-02 02:07:51 -04002147 writel(0x00000060, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002148}
2149
Jeff Garzikc9d39132005-11-13 17:47:51 -05002150static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002151 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002152{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002153 void __iomem *port_mmio = mv_port_base(mmio, port);
2154
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002155 u32 hp_flags = hpriv->hp_flags;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002156 int fix_phy_mode2 =
2157 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002158 int fix_phy_mode4 =
Jeff Garzik47c2b672005-11-12 21:13:17 -05002159 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
2160 u32 m2, tmp;
2161
2162 if (fix_phy_mode2) {
2163 m2 = readl(port_mmio + PHY_MODE2);
2164 m2 &= ~(1 << 16);
2165 m2 |= (1 << 31);
2166 writel(m2, port_mmio + PHY_MODE2);
2167
2168 udelay(200);
2169
2170 m2 = readl(port_mmio + PHY_MODE2);
2171 m2 &= ~((1 << 16) | (1 << 31));
2172 writel(m2, port_mmio + PHY_MODE2);
2173
2174 udelay(200);
2175 }
2176
2177 /* who knows what this magic does */
2178 tmp = readl(port_mmio + PHY_MODE3);
2179 tmp &= ~0x7F800000;
2180 tmp |= 0x2A800000;
2181 writel(tmp, port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002182
2183 if (fix_phy_mode4) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002184 u32 m4;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002185
2186 m4 = readl(port_mmio + PHY_MODE4);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002187
2188 if (hp_flags & MV_HP_ERRATA_60X1B2)
Mark Lorde12bef52008-03-31 19:33:56 -04002189 tmp = readl(port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002190
Mark Lorde12bef52008-03-31 19:33:56 -04002191 /* workaround for errata FEr SATA#10 (part 1) */
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002192 m4 = (m4 & ~(1 << 1)) | (1 << 0);
2193
2194 writel(m4, port_mmio + PHY_MODE4);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002195
2196 if (hp_flags & MV_HP_ERRATA_60X1B2)
Mark Lorde12bef52008-03-31 19:33:56 -04002197 writel(tmp, port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002198 }
2199
2200 /* Revert values of pre-emphasis and signal amps to the saved ones */
2201 m2 = readl(port_mmio + PHY_MODE2);
2202
2203 m2 &= ~MV_M2_PREAMP_MASK;
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002204 m2 |= hpriv->signal[port].amps;
2205 m2 |= hpriv->signal[port].pre;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002206 m2 &= ~(1 << 16);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002207
Jeff Garzike4e7b892006-01-31 12:18:41 -05002208 /* according to mvSata 3.6.1, some IIE values are fixed */
2209 if (IS_GEN_IIE(hpriv)) {
2210 m2 &= ~0xC30FF01F;
2211 m2 |= 0x0000900F;
2212 }
2213
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002214 writel(m2, port_mmio + PHY_MODE2);
2215}
2216
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002217/* TODO: use the generic LED interface to configure the SATA Presence */
2218/* & Acitivy LEDs on the board */
2219static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
2220 void __iomem *mmio)
2221{
2222 return;
2223}
2224
2225static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
2226 void __iomem *mmio)
2227{
2228 void __iomem *port_mmio;
2229 u32 tmp;
2230
2231 port_mmio = mv_port_base(mmio, idx);
2232 tmp = readl(port_mmio + PHY_MODE2);
2233
2234 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
2235 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
2236}
2237
2238#undef ZERO
2239#define ZERO(reg) writel(0, port_mmio + (reg))
2240static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
2241 void __iomem *mmio, unsigned int port)
2242{
2243 void __iomem *port_mmio = mv_port_base(mmio, port);
2244
Mark Lorde12bef52008-03-31 19:33:56 -04002245 mv_reset_channel(hpriv, mmio, port);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002246
2247 ZERO(0x028); /* command */
2248 writel(0x101f, port_mmio + EDMA_CFG_OFS);
2249 ZERO(0x004); /* timer */
2250 ZERO(0x008); /* irq err cause */
2251 ZERO(0x00c); /* irq err mask */
2252 ZERO(0x010); /* rq bah */
2253 ZERO(0x014); /* rq inp */
2254 ZERO(0x018); /* rq outp */
2255 ZERO(0x01c); /* respq bah */
2256 ZERO(0x024); /* respq outp */
2257 ZERO(0x020); /* respq inp */
2258 ZERO(0x02c); /* test control */
Mark Lord8e7decd2008-05-02 02:07:51 -04002259 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002260}
2261
2262#undef ZERO
2263
2264#define ZERO(reg) writel(0, hc_mmio + (reg))
2265static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
2266 void __iomem *mmio)
2267{
2268 void __iomem *hc_mmio = mv_hc_base(mmio, 0);
2269
2270 ZERO(0x00c);
2271 ZERO(0x010);
2272 ZERO(0x014);
2273
2274}
2275
2276#undef ZERO
2277
2278static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
2279 void __iomem *mmio, unsigned int n_hc)
2280{
2281 unsigned int port;
2282
2283 for (port = 0; port < hpriv->n_ports; port++)
2284 mv_soc_reset_hc_port(hpriv, mmio, port);
2285
2286 mv_soc_reset_one_hc(hpriv, mmio);
2287
2288 return 0;
2289}
2290
2291static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
2292 void __iomem *mmio)
2293{
2294 return;
2295}
2296
2297static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
2298{
2299 return;
2300}
2301
Mark Lord8e7decd2008-05-02 02:07:51 -04002302static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i)
Mark Lordb67a1062008-03-31 19:35:13 -04002303{
Mark Lord8e7decd2008-05-02 02:07:51 -04002304 u32 ifcfg = readl(port_mmio + SATA_INTERFACE_CFG_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002305
Mark Lord8e7decd2008-05-02 02:07:51 -04002306 ifcfg = (ifcfg & 0xf7f) | 0x9b1000; /* from chip spec */
Mark Lordb67a1062008-03-31 19:35:13 -04002307 if (want_gen2i)
Mark Lord8e7decd2008-05-02 02:07:51 -04002308 ifcfg |= (1 << 7); /* enable gen2i speed */
2309 writelfl(ifcfg, port_mmio + SATA_INTERFACE_CFG_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002310}
2311
Mark Lorde12bef52008-03-31 19:33:56 -04002312static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzikc9d39132005-11-13 17:47:51 -05002313 unsigned int port_no)
Brett Russ20f733e2005-09-01 18:26:17 -04002314{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002315 void __iomem *port_mmio = mv_port_base(mmio, port_no);
Brett Russ20f733e2005-09-01 18:26:17 -04002316
Mark Lord8e7decd2008-05-02 02:07:51 -04002317 /*
2318 * The datasheet warns against setting EDMA_RESET when EDMA is active
2319 * (but doesn't say what the problem might be). So we first try
2320 * to disable the EDMA engine before doing the EDMA_RESET operation.
2321 */
Mark Lord0d8be5c2008-04-16 14:56:12 -04002322 mv_stop_edma_engine(port_mmio);
Mark Lord8e7decd2008-05-02 02:07:51 -04002323 writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002324
Mark Lordb67a1062008-03-31 19:35:13 -04002325 if (!IS_GEN_I(hpriv)) {
Mark Lord8e7decd2008-05-02 02:07:51 -04002326 /* Enable 3.0gb/s link speed: this survives EDMA_RESET */
2327 mv_setup_ifcfg(port_mmio, 1);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002328 }
Mark Lordb67a1062008-03-31 19:35:13 -04002329 /*
Mark Lord8e7decd2008-05-02 02:07:51 -04002330 * Strobing EDMA_RESET here causes a hard reset of the SATA transport,
Mark Lordb67a1062008-03-31 19:35:13 -04002331 * link, and physical layers. It resets all SATA interface registers
2332 * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev.
Brett Russ20f733e2005-09-01 18:26:17 -04002333 */
Mark Lord8e7decd2008-05-02 02:07:51 -04002334 writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002335 udelay(25); /* allow reset propagation */
Brett Russ31961942005-09-30 01:36:00 -04002336 writelfl(0, port_mmio + EDMA_CMD_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002337
Jeff Garzikc9d39132005-11-13 17:47:51 -05002338 hpriv->ops->phy_errata(hpriv, mmio, port_no);
2339
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002340 if (IS_GEN_I(hpriv))
Jeff Garzikc9d39132005-11-13 17:47:51 -05002341 mdelay(1);
2342}
2343
Mark Lorde49856d2008-04-16 14:59:07 -04002344static void mv_pmp_select(struct ata_port *ap, int pmp)
Jeff Garzikc9d39132005-11-13 17:47:51 -05002345{
Mark Lorde49856d2008-04-16 14:59:07 -04002346 if (sata_pmp_supported(ap)) {
2347 void __iomem *port_mmio = mv_ap_base(ap);
2348 u32 reg = readl(port_mmio + SATA_IFCTL_OFS);
2349 int old = reg & 0xf;
Jeff Garzikc9d39132005-11-13 17:47:51 -05002350
Mark Lorde49856d2008-04-16 14:59:07 -04002351 if (old != pmp) {
2352 reg = (reg & ~0xf) | pmp;
2353 writelfl(reg, port_mmio + SATA_IFCTL_OFS);
2354 }
Tejun Heoda3dbb12007-07-16 14:29:40 +09002355 }
Brett Russ20f733e2005-09-01 18:26:17 -04002356}
2357
Mark Lorde49856d2008-04-16 14:59:07 -04002358static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
2359 unsigned long deadline)
Jeff Garzik22374672005-11-17 10:59:48 -05002360{
Mark Lorde49856d2008-04-16 14:59:07 -04002361 mv_pmp_select(link->ap, sata_srst_pmp(link));
2362 return sata_std_hardreset(link, class, deadline);
2363}
Jeff Garzik0ea9e172007-07-13 17:06:45 -04002364
Mark Lorde49856d2008-04-16 14:59:07 -04002365static int mv_softreset(struct ata_link *link, unsigned int *class,
2366 unsigned long deadline)
2367{
2368 mv_pmp_select(link->ap, sata_srst_pmp(link));
2369 return ata_sff_softreset(link, class, deadline);
Jeff Garzik22374672005-11-17 10:59:48 -05002370}
2371
Tejun Heocc0680a2007-08-06 18:36:23 +09002372static int mv_hardreset(struct ata_link *link, unsigned int *class,
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002373 unsigned long deadline)
2374{
Tejun Heocc0680a2007-08-06 18:36:23 +09002375 struct ata_port *ap = link->ap;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002376 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordb5624682008-03-31 19:34:40 -04002377 struct mv_port_priv *pp = ap->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002378 void __iomem *mmio = hpriv->base;
Mark Lord0d8be5c2008-04-16 14:56:12 -04002379 int rc, attempts = 0, extra = 0;
2380 u32 sstatus;
2381 bool online;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002382
Mark Lorde12bef52008-03-31 19:33:56 -04002383 mv_reset_channel(hpriv, mmio, ap->port_no);
Mark Lordb5624682008-03-31 19:34:40 -04002384 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002385
Mark Lord0d8be5c2008-04-16 14:56:12 -04002386 /* Workaround for errata FEr SATA#10 (part 2) */
2387 do {
Mark Lord17c5aab2008-04-16 14:56:51 -04002388 const unsigned long *timing =
2389 sata_ehc_deb_timing(&link->eh_context);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002390
Mark Lord17c5aab2008-04-16 14:56:51 -04002391 rc = sata_link_hardreset(link, timing, deadline + extra,
2392 &online, NULL);
2393 if (rc)
Mark Lord0d8be5c2008-04-16 14:56:12 -04002394 return rc;
Mark Lord0d8be5c2008-04-16 14:56:12 -04002395 sata_scr_read(link, SCR_STATUS, &sstatus);
2396 if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
2397 /* Force 1.5gb/s link speed and try again */
Mark Lord8e7decd2008-05-02 02:07:51 -04002398 mv_setup_ifcfg(mv_ap_base(ap), 0);
Mark Lord0d8be5c2008-04-16 14:56:12 -04002399 if (time_after(jiffies + HZ, deadline))
2400 extra = HZ; /* only extend it once, max */
2401 }
2402 } while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002403
Mark Lord17c5aab2008-04-16 14:56:51 -04002404 return rc;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002405}
2406
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002407static void mv_eh_freeze(struct ata_port *ap)
Brett Russ20f733e2005-09-01 18:26:17 -04002408{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002409 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lord1cfd19a2008-04-19 15:05:50 -04002410 unsigned int shift, hardport, port = ap->port_no;
Mark Lord7368f912008-04-25 11:24:24 -04002411 u32 main_irq_mask;
Brett Russ31961942005-09-30 01:36:00 -04002412
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002413 /* FIXME: handle coalescing completion events properly */
Brett Russ31961942005-09-30 01:36:00 -04002414
Mark Lord1cfd19a2008-04-19 15:05:50 -04002415 mv_stop_edma(ap);
2416 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
Brett Russ31961942005-09-30 01:36:00 -04002417
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002418 /* disable assertion of portN err, done events */
Mark Lord7368f912008-04-25 11:24:24 -04002419 main_irq_mask = readl(hpriv->main_irq_mask_addr);
2420 main_irq_mask &= ~((DONE_IRQ | ERR_IRQ) << shift);
2421 writelfl(main_irq_mask, hpriv->main_irq_mask_addr);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002422}
2423
2424static void mv_eh_thaw(struct ata_port *ap)
2425{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002426 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lord1cfd19a2008-04-19 15:05:50 -04002427 unsigned int shift, hardport, port = ap->port_no;
2428 void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002429 void __iomem *port_mmio = mv_ap_base(ap);
Mark Lord7368f912008-04-25 11:24:24 -04002430 u32 main_irq_mask, hc_irq_cause;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002431
2432 /* FIXME: handle coalescing completion events properly */
2433
Mark Lord1cfd19a2008-04-19 15:05:50 -04002434 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002435
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002436 /* clear EDMA errors on this port */
2437 writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2438
2439 /* clear pending irq events */
2440 hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
Mark Lord1cfd19a2008-04-19 15:05:50 -04002441 hc_irq_cause &= ~((DEV_IRQ | DMA_IRQ) << hardport);
2442 writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002443
2444 /* enable assertion of portN err, done events */
Mark Lord7368f912008-04-25 11:24:24 -04002445 main_irq_mask = readl(hpriv->main_irq_mask_addr);
2446 main_irq_mask |= ((DONE_IRQ | ERR_IRQ) << shift);
2447 writelfl(main_irq_mask, hpriv->main_irq_mask_addr);
Brett Russ31961942005-09-30 01:36:00 -04002448}
2449
Brett Russ05b308e2005-10-05 17:08:53 -04002450/**
2451 * mv_port_init - Perform some early initialization on a single port.
2452 * @port: libata data structure storing shadow register addresses
2453 * @port_mmio: base address of the port
2454 *
2455 * Initialize shadow register mmio addresses, clear outstanding
2456 * interrupts on the port, and unmask interrupts for the future
2457 * start of the port.
2458 *
2459 * LOCKING:
2460 * Inherited from caller.
2461 */
Brett Russ31961942005-09-30 01:36:00 -04002462static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio)
2463{
Tejun Heo0d5ff562007-02-01 15:06:36 +09002464 void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
Brett Russ31961942005-09-30 01:36:00 -04002465 unsigned serr_ofs;
2466
Jeff Garzik8b260242005-11-12 12:32:50 -05002467 /* PIO related setup
Brett Russ31961942005-09-30 01:36:00 -04002468 */
2469 port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
Jeff Garzik8b260242005-11-12 12:32:50 -05002470 port->error_addr =
Brett Russ31961942005-09-30 01:36:00 -04002471 port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
2472 port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
2473 port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
2474 port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
2475 port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
2476 port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
Jeff Garzik8b260242005-11-12 12:32:50 -05002477 port->status_addr =
Brett Russ31961942005-09-30 01:36:00 -04002478 port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
2479 /* special case: control/altstatus doesn't have ATA_REG_ address */
2480 port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;
2481
2482 /* unused: */
Randy Dunlap8d9db2d2007-02-16 01:40:06 -08002483 port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
Brett Russ20f733e2005-09-01 18:26:17 -04002484
Brett Russ31961942005-09-30 01:36:00 -04002485 /* Clear any currently outstanding port interrupt conditions */
2486 serr_ofs = mv_scr_offset(SCR_ERROR);
2487 writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
2488 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2489
Mark Lord646a4da2008-01-26 18:30:37 -05002490 /* unmask all non-transient EDMA error interrupts */
2491 writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002492
Jeff Garzik8b260242005-11-12 12:32:50 -05002493 VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
Brett Russ31961942005-09-30 01:36:00 -04002494 readl(port_mmio + EDMA_CFG_OFS),
2495 readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
2496 readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
Brett Russ20f733e2005-09-01 18:26:17 -04002497}
2498
Tejun Heo4447d352007-04-17 23:44:08 +09002499static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002500{
Tejun Heo4447d352007-04-17 23:44:08 +09002501 struct pci_dev *pdev = to_pci_dev(host->dev);
2502 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002503 u32 hp_flags = hpriv->hp_flags;
2504
Jeff Garzik5796d1c2007-10-26 00:03:37 -04002505 switch (board_idx) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002506 case chip_5080:
2507 hpriv->ops = &mv5xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002508 hp_flags |= MV_HP_GEN_I;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002509
Auke Kok44c10132007-06-08 15:46:36 -07002510 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002511 case 0x1:
2512 hp_flags |= MV_HP_ERRATA_50XXB0;
2513 break;
2514 case 0x3:
2515 hp_flags |= MV_HP_ERRATA_50XXB2;
2516 break;
2517 default:
2518 dev_printk(KERN_WARNING, &pdev->dev,
2519 "Applying 50XXB2 workarounds to unknown rev\n");
2520 hp_flags |= MV_HP_ERRATA_50XXB2;
2521 break;
2522 }
2523 break;
2524
2525 case chip_504x:
2526 case chip_508x:
2527 hpriv->ops = &mv5xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002528 hp_flags |= MV_HP_GEN_I;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002529
Auke Kok44c10132007-06-08 15:46:36 -07002530 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002531 case 0x0:
2532 hp_flags |= MV_HP_ERRATA_50XXB0;
2533 break;
2534 case 0x3:
2535 hp_flags |= MV_HP_ERRATA_50XXB2;
2536 break;
2537 default:
2538 dev_printk(KERN_WARNING, &pdev->dev,
2539 "Applying B2 workarounds to unknown rev\n");
2540 hp_flags |= MV_HP_ERRATA_50XXB2;
2541 break;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002542 }
2543 break;
2544
2545 case chip_604x:
2546 case chip_608x:
Jeff Garzik47c2b672005-11-12 21:13:17 -05002547 hpriv->ops = &mv6xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002548 hp_flags |= MV_HP_GEN_II;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002549
Auke Kok44c10132007-06-08 15:46:36 -07002550 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002551 case 0x7:
2552 hp_flags |= MV_HP_ERRATA_60X1B2;
2553 break;
2554 case 0x9:
2555 hp_flags |= MV_HP_ERRATA_60X1C0;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002556 break;
2557 default:
2558 dev_printk(KERN_WARNING, &pdev->dev,
Jeff Garzik47c2b672005-11-12 21:13:17 -05002559 "Applying B2 workarounds to unknown rev\n");
2560 hp_flags |= MV_HP_ERRATA_60X1B2;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002561 break;
2562 }
2563 break;
2564
Jeff Garzike4e7b892006-01-31 12:18:41 -05002565 case chip_7042:
Mark Lord02a121d2007-12-01 13:07:22 -05002566 hp_flags |= MV_HP_PCIE;
Mark Lord306b30f2007-12-04 14:07:52 -05002567 if (pdev->vendor == PCI_VENDOR_ID_TTI &&
2568 (pdev->device == 0x2300 || pdev->device == 0x2310))
2569 {
Mark Lord4e520032007-12-11 12:58:05 -05002570 /*
2571 * Highpoint RocketRAID PCIe 23xx series cards:
2572 *
2573 * Unconfigured drives are treated as "Legacy"
2574 * by the BIOS, and it overwrites sector 8 with
2575 * a "Lgcy" metadata block prior to Linux boot.
2576 *
2577 * Configured drives (RAID or JBOD) leave sector 8
2578 * alone, but instead overwrite a high numbered
2579 * sector for the RAID metadata. This sector can
2580 * be determined exactly, by truncating the physical
2581 * drive capacity to a nice even GB value.
2582 *
2583 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
2584 *
2585 * Warn the user, lest they think we're just buggy.
2586 */
2587 printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
2588 " BIOS CORRUPTS DATA on all attached drives,"
2589 " regardless of if/how they are configured."
2590 " BEWARE!\n");
2591 printk(KERN_WARNING DRV_NAME ": For data safety, do not"
2592 " use sectors 8-9 on \"Legacy\" drives,"
2593 " and avoid the final two gigabytes on"
2594 " all RocketRAID BIOS initialized drives.\n");
Mark Lord306b30f2007-12-04 14:07:52 -05002595 }
Mark Lord8e7decd2008-05-02 02:07:51 -04002596 /* drop through */
Jeff Garzike4e7b892006-01-31 12:18:41 -05002597 case chip_6042:
2598 hpriv->ops = &mv6xxx_ops;
Jeff Garzike4e7b892006-01-31 12:18:41 -05002599 hp_flags |= MV_HP_GEN_IIE;
2600
Auke Kok44c10132007-06-08 15:46:36 -07002601 switch (pdev->revision) {
Jeff Garzike4e7b892006-01-31 12:18:41 -05002602 case 0x0:
2603 hp_flags |= MV_HP_ERRATA_XX42A0;
2604 break;
2605 case 0x1:
2606 hp_flags |= MV_HP_ERRATA_60X1C0;
2607 break;
2608 default:
2609 dev_printk(KERN_WARNING, &pdev->dev,
2610 "Applying 60X1C0 workarounds to unknown rev\n");
2611 hp_flags |= MV_HP_ERRATA_60X1C0;
2612 break;
2613 }
2614 break;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002615 case chip_soc:
2616 hpriv->ops = &mv_soc_ops;
2617 hp_flags |= MV_HP_ERRATA_60X1C0;
2618 break;
Jeff Garzike4e7b892006-01-31 12:18:41 -05002619
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002620 default:
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002621 dev_printk(KERN_ERR, host->dev,
Jeff Garzik5796d1c2007-10-26 00:03:37 -04002622 "BUG: invalid board index %u\n", board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002623 return 1;
2624 }
2625
2626 hpriv->hp_flags = hp_flags;
Mark Lord02a121d2007-12-01 13:07:22 -05002627 if (hp_flags & MV_HP_PCIE) {
2628 hpriv->irq_cause_ofs = PCIE_IRQ_CAUSE_OFS;
2629 hpriv->irq_mask_ofs = PCIE_IRQ_MASK_OFS;
2630 hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS;
2631 } else {
2632 hpriv->irq_cause_ofs = PCI_IRQ_CAUSE_OFS;
2633 hpriv->irq_mask_ofs = PCI_IRQ_MASK_OFS;
2634 hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS;
2635 }
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002636
2637 return 0;
2638}
2639
Brett Russ05b308e2005-10-05 17:08:53 -04002640/**
Jeff Garzik47c2b672005-11-12 21:13:17 -05002641 * mv_init_host - Perform some early initialization of the host.
Tejun Heo4447d352007-04-17 23:44:08 +09002642 * @host: ATA host to initialize
2643 * @board_idx: controller index
Brett Russ05b308e2005-10-05 17:08:53 -04002644 *
2645 * If possible, do an early global reset of the host. Then do
2646 * our port init and clear/unmask all/relevant host interrupts.
2647 *
2648 * LOCKING:
2649 * Inherited from caller.
2650 */
Tejun Heo4447d352007-04-17 23:44:08 +09002651static int mv_init_host(struct ata_host *host, unsigned int board_idx)
Brett Russ20f733e2005-09-01 18:26:17 -04002652{
2653 int rc = 0, n_hc, port, hc;
Tejun Heo4447d352007-04-17 23:44:08 +09002654 struct mv_host_priv *hpriv = host->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002655 void __iomem *mmio = hpriv->base;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002656
Tejun Heo4447d352007-04-17 23:44:08 +09002657 rc = mv_chip_id(host, board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002658 if (rc)
Mark Lord352fab72008-04-19 14:43:42 -04002659 goto done;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002660
2661 if (HAS_PCI(host)) {
Mark Lord7368f912008-04-25 11:24:24 -04002662 hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE_OFS;
2663 hpriv->main_irq_mask_addr = mmio + PCI_HC_MAIN_IRQ_MASK_OFS;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002664 } else {
Mark Lord7368f912008-04-25 11:24:24 -04002665 hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE_OFS;
2666 hpriv->main_irq_mask_addr = mmio + SOC_HC_MAIN_IRQ_MASK_OFS;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002667 }
Mark Lord352fab72008-04-19 14:43:42 -04002668
2669 /* global interrupt mask: 0 == mask everything */
Mark Lord7368f912008-04-25 11:24:24 -04002670 writel(0, hpriv->main_irq_mask_addr);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002671
Tejun Heo4447d352007-04-17 23:44:08 +09002672 n_hc = mv_get_hc_count(host->ports[0]->flags);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002673
Tejun Heo4447d352007-04-17 23:44:08 +09002674 for (port = 0; port < host->n_ports; port++)
Jeff Garzik47c2b672005-11-12 21:13:17 -05002675 hpriv->ops->read_preamp(hpriv, port, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04002676
Jeff Garzikc9d39132005-11-13 17:47:51 -05002677 rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002678 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04002679 goto done;
Brett Russ20f733e2005-09-01 18:26:17 -04002680
Jeff Garzik522479f2005-11-12 22:14:02 -05002681 hpriv->ops->reset_flash(hpriv, mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002682 hpriv->ops->reset_bus(host, mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002683 hpriv->ops->enable_leds(hpriv, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04002684
Tejun Heo4447d352007-04-17 23:44:08 +09002685 for (port = 0; port < host->n_ports; port++) {
Tejun Heocbcdd872007-08-18 13:14:55 +09002686 struct ata_port *ap = host->ports[port];
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002687 void __iomem *port_mmio = mv_port_base(mmio, port);
Tejun Heocbcdd872007-08-18 13:14:55 +09002688
2689 mv_port_init(&ap->ioaddr, port_mmio);
2690
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002691#ifdef CONFIG_PCI
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002692 if (HAS_PCI(host)) {
2693 unsigned int offset = port_mmio - mmio;
2694 ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
2695 ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
2696 }
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002697#endif
Brett Russ20f733e2005-09-01 18:26:17 -04002698 }
2699
2700 for (hc = 0; hc < n_hc; hc++) {
Brett Russ31961942005-09-30 01:36:00 -04002701 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
2702
2703 VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
2704 "(before clear)=0x%08x\n", hc,
2705 readl(hc_mmio + HC_CFG_OFS),
2706 readl(hc_mmio + HC_IRQ_CAUSE_OFS));
2707
2708 /* Clear any currently outstanding hc interrupt conditions */
2709 writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002710 }
2711
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002712 if (HAS_PCI(host)) {
2713 /* Clear any currently outstanding host interrupt conditions */
2714 writelfl(0, mmio + hpriv->irq_cause_ofs);
Brett Russ31961942005-09-30 01:36:00 -04002715
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002716 /* and unmask interrupt generation for host regs */
2717 writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs);
2718 if (IS_GEN_I(hpriv))
2719 writelfl(~HC_MAIN_MASKED_IRQS_5,
Mark Lord7368f912008-04-25 11:24:24 -04002720 hpriv->main_irq_mask_addr);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002721 else
2722 writelfl(~HC_MAIN_MASKED_IRQS,
Mark Lord7368f912008-04-25 11:24:24 -04002723 hpriv->main_irq_mask_addr);
Jeff Garzikfb621e22007-02-25 04:19:45 -05002724
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002725 VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x "
2726 "PCI int cause/mask=0x%08x/0x%08x\n",
Mark Lord7368f912008-04-25 11:24:24 -04002727 readl(hpriv->main_irq_cause_addr),
2728 readl(hpriv->main_irq_mask_addr),
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002729 readl(mmio + hpriv->irq_cause_ofs),
2730 readl(mmio + hpriv->irq_mask_ofs));
2731 } else {
2732 writelfl(~HC_MAIN_MASKED_IRQS_SOC,
Mark Lord7368f912008-04-25 11:24:24 -04002733 hpriv->main_irq_mask_addr);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002734 VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x\n",
Mark Lord7368f912008-04-25 11:24:24 -04002735 readl(hpriv->main_irq_cause_addr),
2736 readl(hpriv->main_irq_mask_addr));
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002737 }
Brett Russ31961942005-09-30 01:36:00 -04002738done:
Brett Russ20f733e2005-09-01 18:26:17 -04002739 return rc;
2740}
2741
Byron Bradleyfbf14e22008-02-10 21:17:30 +00002742static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
2743{
2744 hpriv->crqb_pool = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
2745 MV_CRQB_Q_SZ, 0);
2746 if (!hpriv->crqb_pool)
2747 return -ENOMEM;
2748
2749 hpriv->crpb_pool = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
2750 MV_CRPB_Q_SZ, 0);
2751 if (!hpriv->crpb_pool)
2752 return -ENOMEM;
2753
2754 hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
2755 MV_SG_TBL_SZ, 0);
2756 if (!hpriv->sg_tbl_pool)
2757 return -ENOMEM;
2758
2759 return 0;
2760}
2761
Lennert Buytenhek15a32632008-03-27 14:51:39 -04002762static void mv_conf_mbus_windows(struct mv_host_priv *hpriv,
2763 struct mbus_dram_target_info *dram)
2764{
2765 int i;
2766
2767 for (i = 0; i < 4; i++) {
2768 writel(0, hpriv->base + WINDOW_CTRL(i));
2769 writel(0, hpriv->base + WINDOW_BASE(i));
2770 }
2771
2772 for (i = 0; i < dram->num_cs; i++) {
2773 struct mbus_dram_window *cs = dram->cs + i;
2774
2775 writel(((cs->size - 1) & 0xffff0000) |
2776 (cs->mbus_attr << 8) |
2777 (dram->mbus_dram_target_id << 4) | 1,
2778 hpriv->base + WINDOW_CTRL(i));
2779 writel(cs->base, hpriv->base + WINDOW_BASE(i));
2780 }
2781}
2782
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002783/**
2784 * mv_platform_probe - handle a positive probe of an soc Marvell
2785 * host
2786 * @pdev: platform device found
2787 *
2788 * LOCKING:
2789 * Inherited from caller.
2790 */
2791static int mv_platform_probe(struct platform_device *pdev)
2792{
2793 static int printed_version;
2794 const struct mv_sata_platform_data *mv_platform_data;
2795 const struct ata_port_info *ppi[] =
2796 { &mv_port_info[chip_soc], NULL };
2797 struct ata_host *host;
2798 struct mv_host_priv *hpriv;
2799 struct resource *res;
2800 int n_ports, rc;
2801
2802 if (!printed_version++)
2803 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
2804
2805 /*
2806 * Simple resource validation ..
2807 */
2808 if (unlikely(pdev->num_resources != 2)) {
2809 dev_err(&pdev->dev, "invalid number of resources\n");
2810 return -EINVAL;
2811 }
2812
2813 /*
2814 * Get the register base first
2815 */
2816 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2817 if (res == NULL)
2818 return -EINVAL;
2819
2820 /* allocate host */
2821 mv_platform_data = pdev->dev.platform_data;
2822 n_ports = mv_platform_data->n_ports;
2823
2824 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
2825 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
2826
2827 if (!host || !hpriv)
2828 return -ENOMEM;
2829 host->private_data = hpriv;
2830 hpriv->n_ports = n_ports;
2831
2832 host->iomap = NULL;
Saeed Bisharaf1cb0ea2008-02-18 07:42:28 -11002833 hpriv->base = devm_ioremap(&pdev->dev, res->start,
2834 res->end - res->start + 1);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002835 hpriv->base -= MV_SATAHC0_REG_BASE;
2836
Lennert Buytenhek15a32632008-03-27 14:51:39 -04002837 /*
2838 * (Re-)program MBUS remapping windows if we are asked to.
2839 */
2840 if (mv_platform_data->dram != NULL)
2841 mv_conf_mbus_windows(hpriv, mv_platform_data->dram);
2842
Byron Bradleyfbf14e22008-02-10 21:17:30 +00002843 rc = mv_create_dma_pools(hpriv, &pdev->dev);
2844 if (rc)
2845 return rc;
2846
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002847 /* initialize adapter */
2848 rc = mv_init_host(host, chip_soc);
2849 if (rc)
2850 return rc;
2851
2852 dev_printk(KERN_INFO, &pdev->dev,
2853 "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH,
2854 host->n_ports);
2855
2856 return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt,
2857 IRQF_SHARED, &mv6_sht);
2858}
2859
2860/*
2861 *
2862 * mv_platform_remove - unplug a platform interface
2863 * @pdev: platform device
2864 *
2865 * A platform bus SATA device has been unplugged. Perform the needed
2866 * cleanup. Also called on module unload for any active devices.
2867 */
2868static int __devexit mv_platform_remove(struct platform_device *pdev)
2869{
2870 struct device *dev = &pdev->dev;
2871 struct ata_host *host = dev_get_drvdata(dev);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002872
2873 ata_host_detach(host);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002874 return 0;
2875}
2876
2877static struct platform_driver mv_platform_driver = {
2878 .probe = mv_platform_probe,
2879 .remove = __devexit_p(mv_platform_remove),
2880 .driver = {
2881 .name = DRV_NAME,
2882 .owner = THIS_MODULE,
2883 },
2884};
2885
2886
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002887#ifdef CONFIG_PCI
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002888static int mv_pci_init_one(struct pci_dev *pdev,
2889 const struct pci_device_id *ent);
2890
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002891
2892static struct pci_driver mv_pci_driver = {
2893 .name = DRV_NAME,
2894 .id_table = mv_pci_tbl,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002895 .probe = mv_pci_init_one,
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002896 .remove = ata_pci_remove_one,
2897};
2898
2899/*
2900 * module options
2901 */
2902static int msi; /* Use PCI msi; either zero (off, default) or non-zero */
2903
2904
2905/* move to PCI layer or libata core? */
2906static int pci_go_64(struct pci_dev *pdev)
2907{
2908 int rc;
2909
2910 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
2911 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
2912 if (rc) {
2913 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
2914 if (rc) {
2915 dev_printk(KERN_ERR, &pdev->dev,
2916 "64-bit DMA enable failed\n");
2917 return rc;
2918 }
2919 }
2920 } else {
2921 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
2922 if (rc) {
2923 dev_printk(KERN_ERR, &pdev->dev,
2924 "32-bit DMA enable failed\n");
2925 return rc;
2926 }
2927 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
2928 if (rc) {
2929 dev_printk(KERN_ERR, &pdev->dev,
2930 "32-bit consistent DMA enable failed\n");
2931 return rc;
2932 }
2933 }
2934
2935 return rc;
2936}
2937
Brett Russ05b308e2005-10-05 17:08:53 -04002938/**
2939 * mv_print_info - Dump key info to kernel log for perusal.
Tejun Heo4447d352007-04-17 23:44:08 +09002940 * @host: ATA host to print info about
Brett Russ05b308e2005-10-05 17:08:53 -04002941 *
2942 * FIXME: complete this.
2943 *
2944 * LOCKING:
2945 * Inherited from caller.
2946 */
Tejun Heo4447d352007-04-17 23:44:08 +09002947static void mv_print_info(struct ata_host *host)
Brett Russ31961942005-09-30 01:36:00 -04002948{
Tejun Heo4447d352007-04-17 23:44:08 +09002949 struct pci_dev *pdev = to_pci_dev(host->dev);
2950 struct mv_host_priv *hpriv = host->private_data;
Auke Kok44c10132007-06-08 15:46:36 -07002951 u8 scc;
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04002952 const char *scc_s, *gen;
Brett Russ31961942005-09-30 01:36:00 -04002953
2954 /* Use this to determine the HW stepping of the chip so we know
2955 * what errata to workaround
2956 */
Brett Russ31961942005-09-30 01:36:00 -04002957 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
2958 if (scc == 0)
2959 scc_s = "SCSI";
2960 else if (scc == 0x01)
2961 scc_s = "RAID";
2962 else
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04002963 scc_s = "?";
2964
2965 if (IS_GEN_I(hpriv))
2966 gen = "I";
2967 else if (IS_GEN_II(hpriv))
2968 gen = "II";
2969 else if (IS_GEN_IIE(hpriv))
2970 gen = "IIE";
2971 else
2972 gen = "?";
Brett Russ31961942005-09-30 01:36:00 -04002973
Jeff Garzika9524a72005-10-30 14:39:11 -05002974 dev_printk(KERN_INFO, &pdev->dev,
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04002975 "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
2976 gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
Brett Russ31961942005-09-30 01:36:00 -04002977 scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
2978}
2979
Brett Russ05b308e2005-10-05 17:08:53 -04002980/**
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002981 * mv_pci_init_one - handle a positive probe of a PCI Marvell host
Brett Russ05b308e2005-10-05 17:08:53 -04002982 * @pdev: PCI device found
2983 * @ent: PCI device ID entry for the matched host
2984 *
2985 * LOCKING:
2986 * Inherited from caller.
2987 */
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002988static int mv_pci_init_one(struct pci_dev *pdev,
2989 const struct pci_device_id *ent)
Brett Russ20f733e2005-09-01 18:26:17 -04002990{
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002991 static int printed_version;
Brett Russ20f733e2005-09-01 18:26:17 -04002992 unsigned int board_idx = (unsigned int)ent->driver_data;
Tejun Heo4447d352007-04-17 23:44:08 +09002993 const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
2994 struct ata_host *host;
2995 struct mv_host_priv *hpriv;
2996 int n_ports, rc;
Brett Russ20f733e2005-09-01 18:26:17 -04002997
Jeff Garzika9524a72005-10-30 14:39:11 -05002998 if (!printed_version++)
2999 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
Brett Russ20f733e2005-09-01 18:26:17 -04003000
Tejun Heo4447d352007-04-17 23:44:08 +09003001 /* allocate host */
3002 n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;
3003
3004 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
3005 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
3006 if (!host || !hpriv)
3007 return -ENOMEM;
3008 host->private_data = hpriv;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003009 hpriv->n_ports = n_ports;
Tejun Heo4447d352007-04-17 23:44:08 +09003010
3011 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09003012 rc = pcim_enable_device(pdev);
3013 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04003014 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003015
Tejun Heo0d5ff562007-02-01 15:06:36 +09003016 rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
3017 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003018 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09003019 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003020 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +09003021 host->iomap = pcim_iomap_table(pdev);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003022 hpriv->base = host->iomap[MV_PRIMARY_BAR];
Brett Russ20f733e2005-09-01 18:26:17 -04003023
Jeff Garzikd88184f2007-02-26 01:26:06 -05003024 rc = pci_go_64(pdev);
3025 if (rc)
3026 return rc;
3027
Mark Lordda2fa9b2008-01-26 18:32:45 -05003028 rc = mv_create_dma_pools(hpriv, &pdev->dev);
3029 if (rc)
3030 return rc;
3031
Brett Russ20f733e2005-09-01 18:26:17 -04003032 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09003033 rc = mv_init_host(host, board_idx);
Tejun Heo24dc5f32007-01-20 16:00:28 +09003034 if (rc)
3035 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003036
Brett Russ31961942005-09-30 01:36:00 -04003037 /* Enable interrupts */
Tejun Heo6a59dcf2007-02-24 15:12:31 +09003038 if (msi && pci_enable_msi(pdev))
Brett Russ31961942005-09-30 01:36:00 -04003039 pci_intx(pdev, 1);
Brett Russ20f733e2005-09-01 18:26:17 -04003040
Brett Russ31961942005-09-30 01:36:00 -04003041 mv_dump_pci_cfg(pdev, 0x68);
Tejun Heo4447d352007-04-17 23:44:08 +09003042 mv_print_info(host);
Brett Russ20f733e2005-09-01 18:26:17 -04003043
Tejun Heo4447d352007-04-17 23:44:08 +09003044 pci_set_master(pdev);
Jeff Garzikea8b4db2007-07-17 02:21:50 -04003045 pci_try_set_mwi(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +09003046 return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
Jeff Garzikc5d3e452007-07-11 18:30:50 -04003047 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
Brett Russ20f733e2005-09-01 18:26:17 -04003048}
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003049#endif
Brett Russ20f733e2005-09-01 18:26:17 -04003050
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003051static int mv_platform_probe(struct platform_device *pdev);
3052static int __devexit mv_platform_remove(struct platform_device *pdev);
3053
Brett Russ20f733e2005-09-01 18:26:17 -04003054static int __init mv_init(void)
3055{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003056 int rc = -ENODEV;
3057#ifdef CONFIG_PCI
3058 rc = pci_register_driver(&mv_pci_driver);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003059 if (rc < 0)
3060 return rc;
3061#endif
3062 rc = platform_driver_register(&mv_platform_driver);
3063
3064#ifdef CONFIG_PCI
3065 if (rc < 0)
3066 pci_unregister_driver(&mv_pci_driver);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003067#endif
3068 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003069}
3070
3071static void __exit mv_exit(void)
3072{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003073#ifdef CONFIG_PCI
Brett Russ20f733e2005-09-01 18:26:17 -04003074 pci_unregister_driver(&mv_pci_driver);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003075#endif
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003076 platform_driver_unregister(&mv_platform_driver);
Brett Russ20f733e2005-09-01 18:26:17 -04003077}
3078
3079MODULE_AUTHOR("Brett Russ");
3080MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
3081MODULE_LICENSE("GPL");
3082MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
3083MODULE_VERSION(DRV_VERSION);
Mark Lord17c5aab2008-04-16 14:56:51 -04003084MODULE_ALIAS("platform:" DRV_NAME);
Brett Russ20f733e2005-09-01 18:26:17 -04003085
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003086#ifdef CONFIG_PCI
Jeff Garzikddef9bb2006-02-02 16:17:06 -05003087module_param(msi, int, 0444);
3088MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003089#endif
Jeff Garzikddef9bb2006-02-02 16:17:06 -05003090
Brett Russ20f733e2005-09-01 18:26:17 -04003091module_init(mv_init);
3092module_exit(mv_exit);