blob: ba1f8890cf514bc040012f66cb143814cbd21c1a [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_MCE_H
2#define _ASM_X86_MCE_H
Thomas Gleixnere2f43022007-10-17 18:04:40 +02003
Jaswinder Singh Rajput999b6972009-01-30 22:47:27 +05304#include <linux/types.h>
Thomas Gleixnere2f43022007-10-17 18:04:40 +02005#include <asm/ioctls.h>
Thomas Gleixnere2f43022007-10-17 18:04:40 +02006
7/*
8 * Machine Check support for x86
9 */
10
Thomas Gleixner01c66802009-04-08 12:31:24 +020011#define MCG_BANKCNT_MASK 0xff /* Number of Banks */
12#define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
13#define MCG_EXT_P (1ULL<<9) /* Extended registers available */
14#define MCG_CMCI_P (1ULL<<10) /* CMCI supported */
15#define MCG_EXT_CNT_MASK 0xff0000 /* Number of Extended registers */
16#define MCG_EXT_CNT_SHIFT 16
17#define MCG_EXT_CNT(c) (((c) & MCG_EXT_CNT_MASK) >> MCG_EXT_CNT_SHIFT)
Thomas Gleixnere2f43022007-10-17 18:04:40 +020018
Ingo Molnar06b851d2009-04-08 12:31:25 +020019#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
20#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
21#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
Thomas Gleixnere2f43022007-10-17 18:04:40 +020022
Ingo Molnar06b851d2009-04-08 12:31:25 +020023#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
24#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
25#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
26#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
27#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
28#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
29#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
Thomas Gleixnere2f43022007-10-17 18:04:40 +020030
31/* Fields are zero when not available */
32struct mce {
33 __u64 status;
34 __u64 misc;
35 __u64 addr;
36 __u64 mcgstatus;
H. Peter Anvin65ea5b02008-01-30 13:30:56 +010037 __u64 ip;
Thomas Gleixnere2f43022007-10-17 18:04:40 +020038 __u64 tsc; /* cpu time stamp counter */
Andi Kleen8ee08342009-05-27 21:56:56 +020039 __u64 time; /* wall time_t when error was detected */
40 __u8 cpuvendor; /* cpu vendor as encoded in system.h */
41 __u8 pad1;
42 __u16 pad2;
43 __u32 cpuid; /* CPUID 1 EAX */
Thomas Gleixnere2f43022007-10-17 18:04:40 +020044 __u8 cs; /* code segment */
45 __u8 bank; /* machine check bank */
Andi Kleend620c672009-05-27 21:56:56 +020046 __u8 cpu; /* cpu number; obsolete; use extcpu now */
Thomas Gleixnere2f43022007-10-17 18:04:40 +020047 __u8 finished; /* entry is valid */
Andi Kleend620c672009-05-27 21:56:56 +020048 __u32 extcpu; /* linux cpu number that detected the error */
Andi Kleen8ee08342009-05-27 21:56:56 +020049 __u32 socketid; /* CPU socket ID */
50 __u32 apicid; /* CPU initial apic ID */
51 __u64 mcgcap; /* MCGCAP MSR: machine check capabilities of CPU */
Thomas Gleixnere2f43022007-10-17 18:04:40 +020052};
53
54/*
55 * This structure contains all data related to the MCE log. Also
56 * carries a signature to make it easier to find from external
57 * debugging tools. Each entry is only valid when its finished flag
58 * is set.
59 */
60
61#define MCE_LOG_LEN 32
62
63struct mce_log {
64 char signature[12]; /* "MACHINECHECK" */
65 unsigned len; /* = MCE_LOG_LEN */
66 unsigned next;
67 unsigned flags;
Andi Kleenf6fb0ac2009-05-27 21:56:55 +020068 unsigned recordlen; /* length of struct mce */
Thomas Gleixnere2f43022007-10-17 18:04:40 +020069 struct mce entry[MCE_LOG_LEN];
70};
71
72#define MCE_OVERFLOW 0 /* bit 0 in flags means overflow */
73
74#define MCE_LOG_SIGNATURE "MACHINECHECK"
75
76#define MCE_GET_RECORD_LEN _IOR('M', 1, int)
77#define MCE_GET_LOG_LEN _IOR('M', 2, int)
78#define MCE_GETCLEAR_FLAGS _IOR('M', 3, int)
79
80/* Software defined banks */
81#define MCE_EXTENDED_BANK 128
82#define MCE_THERMAL_BANK MCE_EXTENDED_BANK + 0
83
84#define K8_MCE_THRESHOLD_BASE (MCE_EXTENDED_BANK + 1) /* MCE_AMD */
85#define K8_MCE_THRESHOLD_BANK_0 (MCE_THRESHOLD_BASE + 0 * 9)
86#define K8_MCE_THRESHOLD_BANK_1 (MCE_THRESHOLD_BASE + 1 * 9)
87#define K8_MCE_THRESHOLD_BANK_2 (MCE_THRESHOLD_BASE + 2 * 9)
88#define K8_MCE_THRESHOLD_BANK_3 (MCE_THRESHOLD_BASE + 3 * 9)
89#define K8_MCE_THRESHOLD_BANK_4 (MCE_THRESHOLD_BASE + 4 * 9)
90#define K8_MCE_THRESHOLD_BANK_5 (MCE_THRESHOLD_BASE + 5 * 9)
91#define K8_MCE_THRESHOLD_DRAM_ECC (MCE_THRESHOLD_BANK_4 + 0)
92
Thomas Gleixnere2f43022007-10-17 18:04:40 +020093#ifdef __KERNEL__
94
Thomas Gleixnere2f43022007-10-17 18:04:40 +020095extern int mce_disabled;
Thomas Gleixnere2f43022007-10-17 18:04:40 +020096
97#include <asm/atomic.h>
Andi Kleen01ca79f2009-05-27 21:56:52 +020098#include <linux/percpu.h>
Thomas Gleixnere2f43022007-10-17 18:04:40 +020099
Andi Kleenb5f2fa42009-02-12 13:43:22 +0100100void mce_setup(struct mce *m);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200101void mce_log(struct mce *m);
Ingo Molnarcb491fc2009-04-08 12:31:17 +0200102DECLARE_PER_CPU(struct sys_device, mce_dev);
Rafael J. Wysocki87357282008-08-22 22:23:09 +0200103extern void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200104
Andi Kleen41fdff32009-02-12 13:49:30 +0100105/*
106 * To support more than 128 would need to escape the predefined
107 * Linux defined extended banks first.
108 */
109#define MAX_NR_BANKS (MCE_EXTENDED_BANK - 1)
110
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200111#ifdef CONFIG_X86_MCE_INTEL
112void mce_intel_feature_init(struct cpuinfo_x86 *c);
Andi Kleen88ccbed2009-02-12 13:49:36 +0100113void cmci_clear(void);
114void cmci_reenable(void);
115void cmci_rediscover(int dying);
116void cmci_recheck(void);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200117#else
118static inline void mce_intel_feature_init(struct cpuinfo_x86 *c) { }
Andi Kleen88ccbed2009-02-12 13:49:36 +0100119static inline void cmci_clear(void) {}
120static inline void cmci_reenable(void) {}
121static inline void cmci_rediscover(int dying) {}
122static inline void cmci_recheck(void) {}
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200123#endif
124
125#ifdef CONFIG_X86_MCE_AMD
126void mce_amd_feature_init(struct cpuinfo_x86 *c);
127#else
128static inline void mce_amd_feature_init(struct cpuinfo_x86 *c) { }
129#endif
130
H. Peter Anvin38736072009-05-28 10:05:33 -0700131int mce_available(struct cpuinfo_x86 *c);
Andi Kleen88ccbed2009-02-12 13:49:36 +0100132
Andi Kleen01ca79f2009-05-27 21:56:52 +0200133DECLARE_PER_CPU(unsigned, mce_exception_count);
Andi Kleenca84f692009-05-27 21:56:57 +0200134DECLARE_PER_CPU(unsigned, mce_poll_count);
Andi Kleen01ca79f2009-05-27 21:56:52 +0200135
Andi Kleenb5f2fa42009-02-12 13:43:22 +0100136void mce_log_therm_throt_event(__u64 status);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200137
138extern atomic_t mce_entry;
139
H. Peter Anvin38736072009-05-28 10:05:33 -0700140void do_machine_check(struct pt_regs *, long);
Andi Kleenb79109c2009-02-12 13:43:23 +0100141
Andi Kleenee031c32009-02-12 13:49:34 +0100142typedef DECLARE_BITMAP(mce_banks_t, MAX_NR_BANKS);
143DECLARE_PER_CPU(mce_banks_t, mce_poll_banks);
144
Andi Kleenb79109c2009-02-12 13:43:23 +0100145enum mcp_flags {
146 MCP_TIMESTAMP = (1 << 0), /* log time stamp */
147 MCP_UC = (1 << 1), /* log uncorrected errors */
Andi Kleen5679af42009-04-07 17:06:55 +0200148 MCP_DONTLOG = (1 << 2), /* only clear, don't log */
Andi Kleenb79109c2009-02-12 13:43:23 +0100149};
H. Peter Anvin38736072009-05-28 10:05:33 -0700150void machine_check_poll(enum mcp_flags flags, mce_banks_t *b);
Andi Kleenb79109c2009-02-12 13:43:23 +0100151
H. Peter Anvin38736072009-05-28 10:05:33 -0700152int mce_notify_user(void);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200153
Andi Kleenea149b32009-04-29 19:31:00 +0200154DECLARE_PER_CPU(struct mce, injectm);
155extern struct file_operations mce_chrdev_ops;
156
Thomas Gleixneraf7a78e2008-01-30 13:30:17 +0100157#ifdef CONFIG_X86_MCE
H. Peter Anvin38736072009-05-28 10:05:33 -0700158void mcheck_init(struct cpuinfo_x86 *c);
Thomas Gleixneraf7a78e2008-01-30 13:30:17 +0100159#else
160#define mcheck_init(c) do { } while (0)
161#endif
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200162
Andi Kleenb2762682009-02-12 13:49:31 +0100163extern void (*mce_threshold_vector)(void);
164
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200165#endif /* __KERNEL__ */
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700166#endif /* _ASM_X86_MCE_H */