blob: f28b86c5d346dd967e53cb3c3d06fed91184220b [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Jiri Slabyfa1c1142007-08-12 17:33:16 +020043#include <linux/module.h>
44#include <linux/delay.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020045#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020046#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020047#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020048#include <linux/netdevice.h>
49#include <linux/cache.h>
50#include <linux/pci.h>
51#include <linux/ethtool.h>
52#include <linux/uaccess.h>
53
54#include <net/ieee80211_radiotap.h>
55
56#include <asm/unaligned.h>
57
58#include "base.h"
59#include "reg.h"
60#include "debug.h"
61
Jiri Slabyfa1c1142007-08-12 17:33:16 +020062static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
Bob Copeland9ad9a262008-10-29 08:30:54 -040063static int modparam_nohwcrypt;
64module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
65MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020066
67
68/******************\
69* Internal defines *
70\******************/
71
72/* Module info */
73MODULE_AUTHOR("Jiri Slaby");
74MODULE_AUTHOR("Nick Kossifidis");
75MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
76MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
77MODULE_LICENSE("Dual BSD/GPL");
Nick Kossifidis0d5f0312008-09-29 01:27:27 +030078MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020079
80
81/* Known PCI ids */
Jiri Slaby2c91108c2009-03-07 10:26:41 +010082static const struct pci_device_id ath5k_pci_id_table[] = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +020083 { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
84 { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
85 { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
86 { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
87 { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
88 { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
89 { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
90 { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
91 { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
92 { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
93 { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
94 { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
95 { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
96 { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
97 { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
98 { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
Nick Kossifidis0d5f0312008-09-29 01:27:27 +030099 { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* PCI-E cards */
100 { PCI_VDEVICE(ATHEROS, 0x001d), .driver_data = AR5K_AR5212 }, /* 2417 Nala */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200101 { 0 }
102};
103MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
104
105/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100106static const struct ath5k_srev_name srev_names[] = {
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300107 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
108 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
109 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
110 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
111 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
112 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
113 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
114 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
115 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
116 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
117 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
118 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
119 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
120 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
121 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
122 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
123 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
124 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
125 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200126 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
127 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300128 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200129 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
130 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
131 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300132 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200133 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
134 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300135 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
136 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
137 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
138 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
139 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
140 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200141 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
142 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
143};
144
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100145static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200146 { .bitrate = 10,
147 .hw_value = ATH5K_RATE_CODE_1M, },
148 { .bitrate = 20,
149 .hw_value = ATH5K_RATE_CODE_2M,
150 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
151 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
152 { .bitrate = 55,
153 .hw_value = ATH5K_RATE_CODE_5_5M,
154 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
155 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
156 { .bitrate = 110,
157 .hw_value = ATH5K_RATE_CODE_11M,
158 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
159 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
160 { .bitrate = 60,
161 .hw_value = ATH5K_RATE_CODE_6M,
162 .flags = 0 },
163 { .bitrate = 90,
164 .hw_value = ATH5K_RATE_CODE_9M,
165 .flags = 0 },
166 { .bitrate = 120,
167 .hw_value = ATH5K_RATE_CODE_12M,
168 .flags = 0 },
169 { .bitrate = 180,
170 .hw_value = ATH5K_RATE_CODE_18M,
171 .flags = 0 },
172 { .bitrate = 240,
173 .hw_value = ATH5K_RATE_CODE_24M,
174 .flags = 0 },
175 { .bitrate = 360,
176 .hw_value = ATH5K_RATE_CODE_36M,
177 .flags = 0 },
178 { .bitrate = 480,
179 .hw_value = ATH5K_RATE_CODE_48M,
180 .flags = 0 },
181 { .bitrate = 540,
182 .hw_value = ATH5K_RATE_CODE_54M,
183 .flags = 0 },
184 /* XR missing */
185};
186
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200187/*
188 * Prototypes - PCI stack related functions
189 */
190static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
191 const struct pci_device_id *id);
192static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
193#ifdef CONFIG_PM
194static int ath5k_pci_suspend(struct pci_dev *pdev,
195 pm_message_t state);
196static int ath5k_pci_resume(struct pci_dev *pdev);
197#else
198#define ath5k_pci_suspend NULL
199#define ath5k_pci_resume NULL
200#endif /* CONFIG_PM */
201
John W. Linville04a9e452008-02-01 16:03:45 -0500202static struct pci_driver ath5k_pci_driver = {
Johannes Berg9764f3f2008-11-10 18:56:59 +0100203 .name = KBUILD_MODNAME,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200204 .id_table = ath5k_pci_id_table,
205 .probe = ath5k_pci_probe,
206 .remove = __devexit_p(ath5k_pci_remove),
207 .suspend = ath5k_pci_suspend,
208 .resume = ath5k_pci_resume,
209};
210
211
212
213/*
214 * Prototypes - MAC 802.11 stack related functions
215 */
Johannes Berge039fa42008-05-15 12:55:29 +0200216static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
Jiri Slabyd7dc1002008-07-23 13:17:35 +0200217static int ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel);
218static int ath5k_reset_wake(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200219static int ath5k_start(struct ieee80211_hw *hw);
220static void ath5k_stop(struct ieee80211_hw *hw);
221static int ath5k_add_interface(struct ieee80211_hw *hw,
222 struct ieee80211_if_init_conf *conf);
223static void ath5k_remove_interface(struct ieee80211_hw *hw,
224 struct ieee80211_if_init_conf *conf);
Johannes Berge8975582008-10-09 12:18:51 +0200225static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
Johannes Berg32bfd352007-12-19 01:31:26 +0100226static int ath5k_config_interface(struct ieee80211_hw *hw,
227 struct ieee80211_vif *vif,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200228 struct ieee80211_if_conf *conf);
229static void ath5k_configure_filter(struct ieee80211_hw *hw,
230 unsigned int changed_flags,
231 unsigned int *new_flags,
232 int mc_count, struct dev_mc_list *mclist);
233static int ath5k_set_key(struct ieee80211_hw *hw,
234 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +0100235 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200236 struct ieee80211_key_conf *key);
237static int ath5k_get_stats(struct ieee80211_hw *hw,
238 struct ieee80211_low_level_stats *stats);
239static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
240 struct ieee80211_tx_queue_stats *stats);
241static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100242static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200243static void ath5k_reset_tsf(struct ieee80211_hw *hw);
David S. Miller5b9ab2e2008-11-26 23:48:40 -0800244static int ath5k_beacon_update(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200245 struct sk_buff *skb);
Martin Xu02969b32008-11-24 10:49:27 +0800246static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
247 struct ieee80211_vif *vif,
248 struct ieee80211_bss_conf *bss_conf,
249 u32 changes);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200250
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100251static const struct ieee80211_ops ath5k_hw_ops = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200252 .tx = ath5k_tx,
253 .start = ath5k_start,
254 .stop = ath5k_stop,
255 .add_interface = ath5k_add_interface,
256 .remove_interface = ath5k_remove_interface,
257 .config = ath5k_config,
258 .config_interface = ath5k_config_interface,
259 .configure_filter = ath5k_configure_filter,
260 .set_key = ath5k_set_key,
261 .get_stats = ath5k_get_stats,
262 .conf_tx = NULL,
263 .get_tx_stats = ath5k_get_tx_stats,
264 .get_tsf = ath5k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100265 .set_tsf = ath5k_set_tsf,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200266 .reset_tsf = ath5k_reset_tsf,
Martin Xu02969b32008-11-24 10:49:27 +0800267 .bss_info_changed = ath5k_bss_info_changed,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200268};
269
270/*
271 * Prototypes - Internal functions
272 */
273/* Attach detach */
274static int ath5k_attach(struct pci_dev *pdev,
275 struct ieee80211_hw *hw);
276static void ath5k_detach(struct pci_dev *pdev,
277 struct ieee80211_hw *hw);
278/* Channel/mode setup */
279static inline short ath5k_ieee2mhz(short chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200280static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
281 struct ieee80211_channel *channels,
282 unsigned int mode,
283 unsigned int max);
Bruno Randolf63266a62008-07-30 17:12:58 +0200284static int ath5k_setup_bands(struct ieee80211_hw *hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200285static int ath5k_chan_set(struct ath5k_softc *sc,
286 struct ieee80211_channel *chan);
287static void ath5k_setcurmode(struct ath5k_softc *sc,
288 unsigned int mode);
289static void ath5k_mode_setup(struct ath5k_softc *sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500290
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200291/* Descriptor setup */
292static int ath5k_desc_alloc(struct ath5k_softc *sc,
293 struct pci_dev *pdev);
294static void ath5k_desc_free(struct ath5k_softc *sc,
295 struct pci_dev *pdev);
296/* Buffers setup */
297static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
298 struct ath5k_buf *bf);
299static int ath5k_txbuf_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200300 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200301static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
302 struct ath5k_buf *bf)
303{
304 BUG_ON(!bf);
305 if (!bf->skb)
306 return;
307 pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
308 PCI_DMA_TODEVICE);
Jiri Slaby00482972008-08-18 21:45:27 +0200309 dev_kfree_skb_any(bf->skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200310 bf->skb = NULL;
311}
312
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100313static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
314 struct ath5k_buf *bf)
315{
316 BUG_ON(!bf);
317 if (!bf->skb)
318 return;
319 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
320 PCI_DMA_FROMDEVICE);
321 dev_kfree_skb_any(bf->skb);
322 bf->skb = NULL;
323}
324
325
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200326/* Queues setup */
327static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
328 int qtype, int subtype);
329static int ath5k_beaconq_setup(struct ath5k_hw *ah);
330static int ath5k_beaconq_config(struct ath5k_softc *sc);
331static void ath5k_txq_drainq(struct ath5k_softc *sc,
332 struct ath5k_txq *txq);
333static void ath5k_txq_cleanup(struct ath5k_softc *sc);
334static void ath5k_txq_release(struct ath5k_softc *sc);
335/* Rx handling */
336static int ath5k_rx_start(struct ath5k_softc *sc);
337static void ath5k_rx_stop(struct ath5k_softc *sc);
338static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
339 struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +0900340 struct sk_buff *skb,
341 struct ath5k_rx_status *rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200342static void ath5k_tasklet_rx(unsigned long data);
343/* Tx handling */
344static void ath5k_tx_processq(struct ath5k_softc *sc,
345 struct ath5k_txq *txq);
346static void ath5k_tasklet_tx(unsigned long data);
347/* Beacon handling */
348static int ath5k_beacon_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200349 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200350static void ath5k_beacon_send(struct ath5k_softc *sc);
351static void ath5k_beacon_config(struct ath5k_softc *sc);
Bruno Randolf9804b982008-01-19 18:17:59 +0900352static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500353static void ath5k_tasklet_beacon(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200354
355static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
356{
357 u64 tsf = ath5k_hw_get_tsf64(ah);
358
359 if ((tsf & 0x7fff) < rstamp)
360 tsf -= 0x8000;
361
362 return (tsf & ~0x7fff) | rstamp;
363}
364
365/* Interrupt handling */
Bob Copelandbb2beca2009-01-19 11:20:54 -0500366static int ath5k_init(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200367static int ath5k_stop_locked(struct ath5k_softc *sc);
Bob Copelandbb2beca2009-01-19 11:20:54 -0500368static int ath5k_stop_hw(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200369static irqreturn_t ath5k_intr(int irq, void *dev_id);
370static void ath5k_tasklet_reset(unsigned long data);
371
372static void ath5k_calibrate(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200373
374/*
375 * Module init/exit functions
376 */
377static int __init
378init_ath5k_pci(void)
379{
380 int ret;
381
382 ath5k_debug_init();
383
John W. Linville04a9e452008-02-01 16:03:45 -0500384 ret = pci_register_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200385 if (ret) {
386 printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
387 return ret;
388 }
389
390 return 0;
391}
392
393static void __exit
394exit_ath5k_pci(void)
395{
John W. Linville04a9e452008-02-01 16:03:45 -0500396 pci_unregister_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200397
398 ath5k_debug_finish();
399}
400
401module_init(init_ath5k_pci);
402module_exit(exit_ath5k_pci);
403
404
405/********************\
406* PCI Initialization *
407\********************/
408
409static const char *
410ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
411{
412 const char *name = "xxxxx";
413 unsigned int i;
414
415 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
416 if (srev_names[i].sr_type != type)
417 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300418
419 if ((val & 0xf0) == srev_names[i].sr_val)
420 name = srev_names[i].sr_name;
421
422 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200423 name = srev_names[i].sr_name;
424 break;
425 }
426 }
427
428 return name;
429}
430
431static int __devinit
432ath5k_pci_probe(struct pci_dev *pdev,
433 const struct pci_device_id *id)
434{
435 void __iomem *mem;
436 struct ath5k_softc *sc;
437 struct ieee80211_hw *hw;
438 int ret;
439 u8 csz;
440
441 ret = pci_enable_device(pdev);
442 if (ret) {
443 dev_err(&pdev->dev, "can't enable device\n");
444 goto err;
445 }
446
447 /* XXX 32-bit addressing only */
448 ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
449 if (ret) {
450 dev_err(&pdev->dev, "32-bit DMA not available\n");
451 goto err_dis;
452 }
453
454 /*
455 * Cache line size is used to size and align various
456 * structures used to communicate with the hardware.
457 */
458 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
459 if (csz == 0) {
460 /*
461 * Linux 2.4.18 (at least) writes the cache line size
462 * register as a 16-bit wide register which is wrong.
463 * We must have this setup properly for rx buffer
464 * DMA to work so force a reasonable value here if it
465 * comes up zero.
466 */
467 csz = L1_CACHE_BYTES / sizeof(u32);
468 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
469 }
470 /*
471 * The default setting of latency timer yields poor results,
472 * set it to the value used by other systems. It may be worth
473 * tweaking this setting more.
474 */
475 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
476
477 /* Enable bus mastering */
478 pci_set_master(pdev);
479
480 /*
481 * Disable the RETRY_TIMEOUT register (0x41) to keep
482 * PCI Tx retries from interfering with C3 CPU state.
483 */
484 pci_write_config_byte(pdev, 0x41, 0);
485
486 ret = pci_request_region(pdev, 0, "ath5k");
487 if (ret) {
488 dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
489 goto err_dis;
490 }
491
492 mem = pci_iomap(pdev, 0, 0);
493 if (!mem) {
494 dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
495 ret = -EIO;
496 goto err_reg;
497 }
498
499 /*
500 * Allocate hw (mac80211 main struct)
501 * and hw->priv (driver private data)
502 */
503 hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
504 if (hw == NULL) {
505 dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
506 ret = -ENOMEM;
507 goto err_map;
508 }
509
510 dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
511
512 /* Initialize driver private data */
513 SET_IEEE80211_DEV(hw, &pdev->dev);
Bruno Randolf566bfe52008-05-08 19:15:40 +0200514 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
515 IEEE80211_HW_SIGNAL_DBM |
516 IEEE80211_HW_NOISE_DBM;
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700517
518 hw->wiphy->interface_modes =
519 BIT(NL80211_IFTYPE_STATION) |
520 BIT(NL80211_IFTYPE_ADHOC) |
521 BIT(NL80211_IFTYPE_MESH_POINT);
522
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200523 hw->extra_tx_headroom = 2;
524 hw->channel_change_time = 5000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200525 sc = hw->priv;
526 sc->hw = hw;
527 sc->pdev = pdev;
528
529 ath5k_debug_init_device(sc);
530
531 /*
532 * Mark the device as detached to avoid processing
533 * interrupts until setup is complete.
534 */
535 __set_bit(ATH_STAT_INVALID, sc->status);
536
537 sc->iobase = mem; /* So we can unmap it on detach */
538 sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
Johannes Berg05c914f2008-09-11 00:01:58 +0200539 sc->opmode = NL80211_IFTYPE_STATION;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200540 mutex_init(&sc->lock);
541 spin_lock_init(&sc->rxbuflock);
542 spin_lock_init(&sc->txbuflock);
Jiri Slaby00482972008-08-18 21:45:27 +0200543 spin_lock_init(&sc->block);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200544
545 /* Set private data */
546 pci_set_drvdata(pdev, hw);
547
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200548 /* Setup interrupt handler */
549 ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
550 if (ret) {
551 ATH5K_ERR(sc, "request_irq failed\n");
552 goto err_free;
553 }
554
555 /* Initialize device */
556 sc->ah = ath5k_hw_attach(sc, id->driver_data);
557 if (IS_ERR(sc->ah)) {
558 ret = PTR_ERR(sc->ah);
559 goto err_irq;
560 }
561
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200562 /* set up multi-rate retry capabilities */
563 if (sc->ah->ah_version == AR5K_AR5212) {
Johannes Berge6a98542008-10-21 12:40:02 +0200564 hw->max_rates = 4;
565 hw->max_rate_tries = 11;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200566 }
567
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200568 /* Finish private driver data initialization */
569 ret = ath5k_attach(pdev, hw);
570 if (ret)
571 goto err_ah;
572
573 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300574 ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200575 sc->ah->ah_mac_srev,
576 sc->ah->ah_phy_revision);
577
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500578 if (!sc->ah->ah_single_chip) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200579 /* Single chip radio (!RF5111) */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500580 if (sc->ah->ah_radio_5ghz_revision &&
581 !sc->ah->ah_radio_2ghz_revision) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200582 /* No 5GHz support -> report 2GHz radio */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500583 if (!test_bit(AR5K_MODE_11A,
584 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200585 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500586 ath5k_chip_name(AR5K_VERSION_RAD,
587 sc->ah->ah_radio_5ghz_revision),
588 sc->ah->ah_radio_5ghz_revision);
589 /* No 2GHz support (5110 and some
590 * 5Ghz only cards) -> report 5Ghz radio */
591 } else if (!test_bit(AR5K_MODE_11B,
592 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200593 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500594 ath5k_chip_name(AR5K_VERSION_RAD,
595 sc->ah->ah_radio_5ghz_revision),
596 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200597 /* Multiband radio */
598 } else {
599 ATH5K_INFO(sc, "RF%s multiband radio found"
600 " (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500601 ath5k_chip_name(AR5K_VERSION_RAD,
602 sc->ah->ah_radio_5ghz_revision),
603 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200604 }
605 }
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500606 /* Multi chip radio (RF5111 - RF2111) ->
607 * report both 2GHz/5GHz radios */
608 else if (sc->ah->ah_radio_5ghz_revision &&
609 sc->ah->ah_radio_2ghz_revision){
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200610 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500611 ath5k_chip_name(AR5K_VERSION_RAD,
612 sc->ah->ah_radio_5ghz_revision),
613 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200614 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500615 ath5k_chip_name(AR5K_VERSION_RAD,
616 sc->ah->ah_radio_2ghz_revision),
617 sc->ah->ah_radio_2ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200618 }
619 }
620
621
622 /* ready to process interrupts */
623 __clear_bit(ATH_STAT_INVALID, sc->status);
624
625 return 0;
626err_ah:
627 ath5k_hw_detach(sc->ah);
628err_irq:
629 free_irq(pdev->irq, sc);
630err_free:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200631 ieee80211_free_hw(hw);
632err_map:
633 pci_iounmap(pdev, mem);
634err_reg:
635 pci_release_region(pdev, 0);
636err_dis:
637 pci_disable_device(pdev);
638err:
639 return ret;
640}
641
642static void __devexit
643ath5k_pci_remove(struct pci_dev *pdev)
644{
645 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
646 struct ath5k_softc *sc = hw->priv;
647
648 ath5k_debug_finish_device(sc);
649 ath5k_detach(pdev, hw);
650 ath5k_hw_detach(sc->ah);
651 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200652 pci_iounmap(pdev, sc->iobase);
653 pci_release_region(pdev, 0);
654 pci_disable_device(pdev);
655 ieee80211_free_hw(hw);
656}
657
658#ifdef CONFIG_PM
659static int
660ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
661{
662 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
663 struct ath5k_softc *sc = hw->priv;
664
Bob Copeland3a078872008-06-25 22:35:28 -0400665 ath5k_led_off(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200666
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200667 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200668 pci_save_state(pdev);
669 pci_disable_device(pdev);
670 pci_set_power_state(pdev, PCI_D3hot);
671
672 return 0;
673}
674
675static int
676ath5k_pci_resume(struct pci_dev *pdev)
677{
678 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
679 struct ath5k_softc *sc = hw->priv;
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +0200680 int err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200681
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200682 pci_restore_state(pdev);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200683
684 err = pci_enable_device(pdev);
685 if (err)
686 return err;
687
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200688 err = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
689 if (err) {
690 ATH5K_ERR(sc, "request_irq failed\n");
Michael Karcher37465c82008-08-07 19:34:01 +0200691 goto err_no_irq;
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200692 }
693
Bob Copeland3a078872008-06-25 22:35:28 -0400694 ath5k_led_enable(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200695 return 0;
Bob Copelandbb2beca2009-01-19 11:20:54 -0500696
Michael Karcher37465c82008-08-07 19:34:01 +0200697err_no_irq:
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200698 pci_disable_device(pdev);
699 return err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200700}
701#endif /* CONFIG_PM */
702
703
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200704/***********************\
705* Driver Initialization *
706\***********************/
707
708static int
709ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
710{
711 struct ath5k_softc *sc = hw->priv;
712 struct ath5k_hw *ah = sc->ah;
Bob Copeland0e149cf2008-11-17 23:40:38 -0500713 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200714 int ret;
715
716 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
717
718 /*
719 * Check if the MAC has multi-rate retry support.
720 * We do this by trying to setup a fake extended
721 * descriptor. MAC's that don't have support will
722 * return false w/o doing anything. MAC's that do
723 * support it will return true w/o doing anything.
724 */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300725 ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
Jiri Slabyb9887632008-02-15 21:58:52 +0100726 if (ret < 0)
727 goto err;
728 if (ret > 0)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200729 __set_bit(ATH_STAT_MRRETRY, sc->status);
730
731 /*
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200732 * Collect the channel list. The 802.11 layer
733 * is resposible for filtering this list based
734 * on settings like the phy mode and regulatory
735 * domain restrictions.
736 */
Bruno Randolf63266a62008-07-30 17:12:58 +0200737 ret = ath5k_setup_bands(hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200738 if (ret) {
739 ATH5K_ERR(sc, "can't get channels\n");
740 goto err;
741 }
742
743 /* NB: setup here so ath5k_rate_update is happy */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500744 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
745 ath5k_setcurmode(sc, AR5K_MODE_11A);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200746 else
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500747 ath5k_setcurmode(sc, AR5K_MODE_11B);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200748
749 /*
750 * Allocate tx+rx descriptors and populate the lists.
751 */
752 ret = ath5k_desc_alloc(sc, pdev);
753 if (ret) {
754 ATH5K_ERR(sc, "can't allocate descriptors\n");
755 goto err;
756 }
757
758 /*
759 * Allocate hardware transmit queues: one queue for
760 * beacon frames and one data queue for each QoS
761 * priority. Note that hw functions handle reseting
762 * these queues at the needed time.
763 */
764 ret = ath5k_beaconq_setup(ah);
765 if (ret < 0) {
766 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
767 goto err_desc;
768 }
769 sc->bhalq = ret;
770
771 sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
772 if (IS_ERR(sc->txq)) {
773 ATH5K_ERR(sc, "can't setup xmit queue\n");
774 ret = PTR_ERR(sc->txq);
775 goto err_bhal;
776 }
777
778 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
779 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
780 tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500781 tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200782 setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200783
Bob Copeland0e149cf2008-11-17 23:40:38 -0500784 ret = ath5k_eeprom_read_mac(ah, mac);
785 if (ret) {
786 ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
787 sc->pdev->device);
788 goto err_queues;
789 }
790
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200791 SET_IEEE80211_PERM_ADDR(hw, mac);
792 /* All MAC address bits matter for ACKs */
793 memset(sc->bssidmask, 0xff, ETH_ALEN);
794 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
795
796 ret = ieee80211_register_hw(hw);
797 if (ret) {
798 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
799 goto err_queues;
800 }
801
Bob Copeland3a078872008-06-25 22:35:28 -0400802 ath5k_init_leds(sc);
803
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200804 return 0;
805err_queues:
806 ath5k_txq_release(sc);
807err_bhal:
808 ath5k_hw_release_tx_queue(ah, sc->bhalq);
809err_desc:
810 ath5k_desc_free(sc, pdev);
811err:
812 return ret;
813}
814
815static void
816ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
817{
818 struct ath5k_softc *sc = hw->priv;
819
820 /*
821 * NB: the order of these is important:
822 * o call the 802.11 layer before detaching ath5k_hw to
823 * insure callbacks into the driver to delete global
824 * key cache entries can be handled
825 * o reclaim the tx queue data structures after calling
826 * the 802.11 layer as we'll get called back to reclaim
827 * node state and potentially want to use them
828 * o to cleanup the tx queues the hal is called, so detach
829 * it last
830 * XXX: ??? detach ath5k_hw ???
831 * Other than that, it's straightforward...
832 */
833 ieee80211_unregister_hw(hw);
834 ath5k_desc_free(sc, pdev);
835 ath5k_txq_release(sc);
836 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
Bob Copeland3a078872008-06-25 22:35:28 -0400837 ath5k_unregister_leds(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200838
839 /*
840 * NB: can't reclaim these until after ieee80211_ifdetach
841 * returns because we'll get called back to reclaim node
842 * state and potentially want to use them.
843 */
844}
845
846
847
848
849/********************\
850* Channel/mode setup *
851\********************/
852
853/*
854 * Convert IEEE channel number to MHz frequency.
855 */
856static inline short
857ath5k_ieee2mhz(short chan)
858{
859 if (chan <= 14 || chan >= 27)
860 return ieee80211chan2mhz(chan);
861 else
862 return 2212 + chan * 20;
863}
864
865static unsigned int
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200866ath5k_copy_channels(struct ath5k_hw *ah,
867 struct ieee80211_channel *channels,
868 unsigned int mode,
869 unsigned int max)
870{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500871 unsigned int i, count, size, chfreq, freq, ch;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200872
873 if (!test_bit(mode, ah->ah_modes))
874 return 0;
875
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200876 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500877 case AR5K_MODE_11A:
878 case AR5K_MODE_11A_TURBO:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200879 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500880 size = 220 ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200881 chfreq = CHANNEL_5GHZ;
882 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500883 case AR5K_MODE_11B:
884 case AR5K_MODE_11G:
885 case AR5K_MODE_11G_TURBO:
886 size = 26;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200887 chfreq = CHANNEL_2GHZ;
888 break;
889 default:
890 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
891 return 0;
892 }
893
894 for (i = 0, count = 0; i < size && max > 0; i++) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500895 ch = i + 1 ;
896 freq = ath5k_ieee2mhz(ch);
897
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200898 /* Check if channel is supported by the chipset */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500899 if (!ath5k_channel_ok(ah, freq, chfreq))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200900 continue;
901
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500902 /* Write channel info and increment counter */
903 channels[count].center_freq = freq;
Luis R. Rodrigueza3f4b912008-02-03 21:52:10 -0500904 channels[count].band = (chfreq == CHANNEL_2GHZ) ?
905 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500906 switch (mode) {
907 case AR5K_MODE_11A:
908 case AR5K_MODE_11G:
909 channels[count].hw_value = chfreq | CHANNEL_OFDM;
910 break;
911 case AR5K_MODE_11A_TURBO:
912 case AR5K_MODE_11G_TURBO:
913 channels[count].hw_value = chfreq |
914 CHANNEL_OFDM | CHANNEL_TURBO;
915 break;
916 case AR5K_MODE_11B:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500917 channels[count].hw_value = CHANNEL_B;
918 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200919
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200920 count++;
921 max--;
922 }
923
924 return count;
925}
926
Bruno Randolf63266a62008-07-30 17:12:58 +0200927static void
928ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
929{
930 u8 i;
931
932 for (i = 0; i < AR5K_MAX_RATES; i++)
933 sc->rate_idx[b->band][i] = -1;
934
935 for (i = 0; i < b->n_bitrates; i++) {
936 sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
937 if (b->bitrates[i].hw_value_short)
938 sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
939 }
940}
941
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200942static int
Bruno Randolf63266a62008-07-30 17:12:58 +0200943ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200944{
945 struct ath5k_softc *sc = hw->priv;
946 struct ath5k_hw *ah = sc->ah;
Bruno Randolf63266a62008-07-30 17:12:58 +0200947 struct ieee80211_supported_band *sband;
948 int max_c, count_c = 0;
949 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200950
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500951 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200952 max_c = ARRAY_SIZE(sc->channels);
953
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500954 /* 2GHz band */
Bruno Randolf63266a62008-07-30 17:12:58 +0200955 sband = &sc->sbands[IEEE80211_BAND_2GHZ];
956 sband->band = IEEE80211_BAND_2GHZ;
957 sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200958
Bruno Randolf63266a62008-07-30 17:12:58 +0200959 if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
960 /* G mode */
961 memcpy(sband->bitrates, &ath5k_rates[0],
962 sizeof(struct ieee80211_rate) * 12);
963 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200964
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500965 sband->channels = sc->channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500966 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +0200967 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500968
969 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +0200970 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500971 max_c -= count_c;
Bruno Randolf63266a62008-07-30 17:12:58 +0200972 } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
973 /* B mode */
974 memcpy(sband->bitrates, &ath5k_rates[0],
975 sizeof(struct ieee80211_rate) * 4);
976 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500977
Bruno Randolf63266a62008-07-30 17:12:58 +0200978 /* 5211 only supports B rates and uses 4bit rate codes
979 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
980 * fix them up here:
981 */
982 if (ah->ah_version == AR5K_AR5211) {
983 for (i = 0; i < 4; i++) {
984 sband->bitrates[i].hw_value =
985 sband->bitrates[i].hw_value & 0xF;
986 sband->bitrates[i].hw_value_short =
987 sband->bitrates[i].hw_value_short & 0xF;
988 }
989 }
990
991 sband->channels = sc->channels;
992 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
993 AR5K_MODE_11B, max_c);
994
995 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
996 count_c = sband->n_channels;
997 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500998 }
Bruno Randolf63266a62008-07-30 17:12:58 +0200999 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001000
Bruno Randolf63266a62008-07-30 17:12:58 +02001001 /* 5GHz band, A mode */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001002 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +02001003 sband = &sc->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001004 sband->band = IEEE80211_BAND_5GHZ;
Bruno Randolf63266a62008-07-30 17:12:58 +02001005 sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
1006
1007 memcpy(sband->bitrates, &ath5k_rates[4],
1008 sizeof(struct ieee80211_rate) * 8);
1009 sband->n_bitrates = 8;
1010
1011 sband->channels = &sc->channels[count_c];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001012 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1013 AR5K_MODE_11A, max_c);
1014
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001015 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
1016 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001017 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001018
Luis R. Rodriguezb4461972008-02-04 10:03:54 -05001019 ath5k_debug_dump_bands(sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001020
1021 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001022}
1023
1024/*
1025 * Set/change channels. If the channel is really being changed,
1026 * it's done by reseting the chip. To accomplish this we must
1027 * first cleanup any pending DMA, then restart stuff after a la
1028 * ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -05001029 *
1030 * Called with sc->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001031 */
1032static int
1033ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
1034{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001035 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
1036 sc->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001037
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001038 if (chan->center_freq != sc->curchan->center_freq ||
1039 chan->hw_value != sc->curchan->hw_value) {
1040
1041 sc->curchan = chan;
1042 sc->curband = &sc->sbands[chan->band];
1043
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001044 /*
1045 * To switch channels clear any pending DMA operations;
1046 * wait long enough for the RX fifo to drain, reset the
1047 * hardware at the new frequency, and then re-enable
1048 * the relevant bits of the h/w.
1049 */
Jiri Slabyd7dc1002008-07-23 13:17:35 +02001050 return ath5k_reset(sc, true, true);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001051 }
1052
1053 return 0;
1054}
1055
1056static void
1057ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
1058{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001059 sc->curmode = mode;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001060
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001061 if (mode == AR5K_MODE_11A) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001062 sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
1063 } else {
1064 sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
1065 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001066}
1067
1068static void
1069ath5k_mode_setup(struct ath5k_softc *sc)
1070{
1071 struct ath5k_hw *ah = sc->ah;
1072 u32 rfilt;
1073
1074 /* configure rx filter */
1075 rfilt = sc->filter_flags;
1076 ath5k_hw_set_rx_filter(ah, rfilt);
1077
1078 if (ath5k_hw_hasbssidmask(ah))
1079 ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
1080
1081 /* configure operational mode */
1082 ath5k_hw_set_opmode(ah);
1083
1084 ath5k_hw_set_mcast_filter(ah, 0, 0);
1085 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
1086}
1087
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001088static inline int
Bruno Randolf63266a62008-07-30 17:12:58 +02001089ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
1090{
Jiri Slabydb5b4f72009-02-26 23:44:31 +01001091 WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
1092 "hw_rix out of bounds: %x\n", hw_rix);
Bruno Randolf63266a62008-07-30 17:12:58 +02001093 return sc->rate_idx[sc->curband->band][hw_rix];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001094}
1095
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001096/***************\
1097* Buffers setup *
1098\***************/
1099
Bob Copelandb6ea0352009-01-10 14:42:54 -05001100static
1101struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
1102{
1103 struct sk_buff *skb;
1104 unsigned int off;
1105
1106 /*
1107 * Allocate buffer with headroom_needed space for the
1108 * fake physical layer header at the start.
1109 */
1110 skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
1111
1112 if (!skb) {
1113 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
1114 sc->rxbufsize + sc->cachelsz - 1);
1115 return NULL;
1116 }
1117 /*
1118 * Cache-line-align. This is important (for the
1119 * 5210 at least) as not doing so causes bogus data
1120 * in rx'd frames.
1121 */
1122 off = ((unsigned long)skb->data) % sc->cachelsz;
1123 if (off != 0)
1124 skb_reserve(skb, sc->cachelsz - off);
1125
1126 *skb_addr = pci_map_single(sc->pdev,
1127 skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
1128 if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
1129 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
1130 dev_kfree_skb(skb);
1131 return NULL;
1132 }
1133 return skb;
1134}
1135
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001136static int
1137ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
1138{
1139 struct ath5k_hw *ah = sc->ah;
1140 struct sk_buff *skb = bf->skb;
1141 struct ath5k_desc *ds;
1142
Bob Copelandb6ea0352009-01-10 14:42:54 -05001143 if (!skb) {
1144 skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
1145 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001146 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001147 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001148 }
1149
1150 /*
1151 * Setup descriptors. For receive we always terminate
1152 * the descriptor list with a self-linked entry so we'll
1153 * not get overrun under high load (as can happen with a
1154 * 5212 when ANI processing enables PHY error frames).
1155 *
1156 * To insure the last descriptor is self-linked we create
1157 * each descriptor as self-linked and add it to the end. As
1158 * each additional descriptor is added the previous self-linked
1159 * entry is ``fixed'' naturally. This should be safe even
1160 * if DMA is happening. When processing RX interrupts we
1161 * never remove/process the last, self-linked, entry on the
1162 * descriptor list. This insures the hardware always has
1163 * someplace to write a new frame.
1164 */
1165 ds = bf->desc;
1166 ds->ds_link = bf->daddr; /* link to self */
1167 ds->ds_data = bf->skbaddr;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001168 ah->ah_setup_rx_desc(ah, ds,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001169 skb_tailroom(skb), /* buffer size */
1170 0);
1171
1172 if (sc->rxlink != NULL)
1173 *sc->rxlink = bf->daddr;
1174 sc->rxlink = &ds->ds_link;
1175 return 0;
1176}
1177
1178static int
Johannes Berge039fa42008-05-15 12:55:29 +02001179ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001180{
1181 struct ath5k_hw *ah = sc->ah;
1182 struct ath5k_txq *txq = sc->txq;
1183 struct ath5k_desc *ds = bf->desc;
1184 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001185 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001186 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001187 struct ieee80211_rate *rate;
1188 unsigned int mrr_rate[3], mrr_tries[3];
1189 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -05001190 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -05001191 u16 cts_rate = 0;
1192 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -05001193 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001194
1195 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +02001196
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001197 /* XXX endianness */
1198 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1199 PCI_DMA_TODEVICE);
1200
Bob Copeland8902ff42009-01-22 08:44:20 -05001201 rate = ieee80211_get_tx_rate(sc->hw, info);
1202
Johannes Berge039fa42008-05-15 12:55:29 +02001203 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001204 flags |= AR5K_TXDESC_NOACK;
1205
Bob Copeland8902ff42009-01-22 08:44:20 -05001206 rc_flags = info->control.rates[0].flags;
1207 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
1208 rate->hw_value_short : rate->hw_value;
1209
Bruno Randolf281c56d2008-02-05 18:44:55 +09001210 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001211
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001212 /* FIXME: If we are in g mode and rate is a CCK rate
1213 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1214 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -05001215 if (info->control.hw_key) {
1216 keyidx = info->control.hw_key->hw_key_idx;
1217 pktlen += info->control.hw_key->icv_len;
1218 }
Bob Copeland07c1e852009-01-22 08:44:21 -05001219 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
1220 flags |= AR5K_TXDESC_RTSENA;
1221 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1222 duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
1223 sc->vif, pktlen, info));
1224 }
1225 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1226 flags |= AR5K_TXDESC_CTSENA;
1227 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1228 duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
1229 sc->vif, pktlen, info));
1230 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001231 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
1232 ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001233 (sc->power_level * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -05001234 hw_rate,
Bob Copeland07c1e852009-01-22 08:44:21 -05001235 info->control.rates[0].count, keyidx, 0, flags,
1236 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001237 if (ret)
1238 goto err_unmap;
1239
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001240 memset(mrr_rate, 0, sizeof(mrr_rate));
1241 memset(mrr_tries, 0, sizeof(mrr_tries));
1242 for (i = 0; i < 3; i++) {
1243 rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
1244 if (!rate)
1245 break;
1246
1247 mrr_rate[i] = rate->hw_value;
Johannes Berge6a98542008-10-21 12:40:02 +02001248 mrr_tries[i] = info->control.rates[i + 1].count;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001249 }
1250
1251 ah->ah_setup_mrr_tx_desc(ah, ds,
1252 mrr_rate[0], mrr_tries[0],
1253 mrr_rate[1], mrr_tries[1],
1254 mrr_rate[2], mrr_tries[2]);
1255
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001256 ds->ds_link = 0;
1257 ds->ds_data = bf->skbaddr;
1258
1259 spin_lock_bh(&txq->lock);
1260 list_add_tail(&bf->list, &txq->q);
Johannes Berg57ffc582008-04-29 17:18:59 +02001261 sc->tx_stats[txq->qnum].len++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001262 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001263 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001264 else /* no, so only link it */
1265 *txq->link = bf->daddr;
1266
1267 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001268 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +02001269 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001270 spin_unlock_bh(&txq->lock);
1271
1272 return 0;
1273err_unmap:
1274 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1275 return ret;
1276}
1277
1278/*******************\
1279* Descriptors setup *
1280\*******************/
1281
1282static int
1283ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
1284{
1285 struct ath5k_desc *ds;
1286 struct ath5k_buf *bf;
1287 dma_addr_t da;
1288 unsigned int i;
1289 int ret;
1290
1291 /* allocate descriptors */
1292 sc->desc_len = sizeof(struct ath5k_desc) *
1293 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
1294 sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
1295 if (sc->desc == NULL) {
1296 ATH5K_ERR(sc, "can't allocate descriptors\n");
1297 ret = -ENOMEM;
1298 goto err;
1299 }
1300 ds = sc->desc;
1301 da = sc->desc_daddr;
1302 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
1303 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
1304
1305 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
1306 sizeof(struct ath5k_buf), GFP_KERNEL);
1307 if (bf == NULL) {
1308 ATH5K_ERR(sc, "can't allocate bufptr\n");
1309 ret = -ENOMEM;
1310 goto err_free;
1311 }
1312 sc->bufptr = bf;
1313
1314 INIT_LIST_HEAD(&sc->rxbuf);
1315 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
1316 bf->desc = ds;
1317 bf->daddr = da;
1318 list_add_tail(&bf->list, &sc->rxbuf);
1319 }
1320
1321 INIT_LIST_HEAD(&sc->txbuf);
1322 sc->txbuf_len = ATH_TXBUF;
1323 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
1324 da += sizeof(*ds)) {
1325 bf->desc = ds;
1326 bf->daddr = da;
1327 list_add_tail(&bf->list, &sc->txbuf);
1328 }
1329
1330 /* beacon buffer */
1331 bf->desc = ds;
1332 bf->daddr = da;
1333 sc->bbuf = bf;
1334
1335 return 0;
1336err_free:
1337 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1338err:
1339 sc->desc = NULL;
1340 return ret;
1341}
1342
1343static void
1344ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
1345{
1346 struct ath5k_buf *bf;
1347
1348 ath5k_txbuf_free(sc, sc->bbuf);
1349 list_for_each_entry(bf, &sc->txbuf, list)
1350 ath5k_txbuf_free(sc, bf);
1351 list_for_each_entry(bf, &sc->rxbuf, list)
Felix Fietkaua6c8d372009-01-30 01:36:48 +01001352 ath5k_rxbuf_free(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001353
1354 /* Free memory associated with all descriptors */
1355 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1356
1357 kfree(sc->bufptr);
1358 sc->bufptr = NULL;
1359}
1360
1361
1362
1363
1364
1365/**************\
1366* Queues setup *
1367\**************/
1368
1369static struct ath5k_txq *
1370ath5k_txq_setup(struct ath5k_softc *sc,
1371 int qtype, int subtype)
1372{
1373 struct ath5k_hw *ah = sc->ah;
1374 struct ath5k_txq *txq;
1375 struct ath5k_txq_info qi = {
1376 .tqi_subtype = subtype,
1377 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1378 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1379 .tqi_cw_max = AR5K_TXQ_USEDEFAULT
1380 };
1381 int qnum;
1382
1383 /*
1384 * Enable interrupts only for EOL and DESC conditions.
1385 * We mark tx descriptors to receive a DESC interrupt
1386 * when a tx queue gets deep; otherwise waiting for the
1387 * EOL to reap descriptors. Note that this is done to
1388 * reduce interrupt load and this only defers reaping
1389 * descriptors, never transmitting frames. Aside from
1390 * reducing interrupts this also permits more concurrency.
1391 * The only potential downside is if the tx queue backs
1392 * up in which case the top half of the kernel may backup
1393 * due to a lack of tx descriptors.
1394 */
1395 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
1396 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
1397 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
1398 if (qnum < 0) {
1399 /*
1400 * NB: don't print a message, this happens
1401 * normally on parts with too few tx queues
1402 */
1403 return ERR_PTR(qnum);
1404 }
1405 if (qnum >= ARRAY_SIZE(sc->txqs)) {
1406 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
1407 qnum, ARRAY_SIZE(sc->txqs));
1408 ath5k_hw_release_tx_queue(ah, qnum);
1409 return ERR_PTR(-EINVAL);
1410 }
1411 txq = &sc->txqs[qnum];
1412 if (!txq->setup) {
1413 txq->qnum = qnum;
1414 txq->link = NULL;
1415 INIT_LIST_HEAD(&txq->q);
1416 spin_lock_init(&txq->lock);
1417 txq->setup = true;
1418 }
1419 return &sc->txqs[qnum];
1420}
1421
1422static int
1423ath5k_beaconq_setup(struct ath5k_hw *ah)
1424{
1425 struct ath5k_txq_info qi = {
1426 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1427 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1428 .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
1429 /* NB: for dynamic turbo, don't enable any other interrupts */
1430 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
1431 };
1432
1433 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
1434}
1435
1436static int
1437ath5k_beaconq_config(struct ath5k_softc *sc)
1438{
1439 struct ath5k_hw *ah = sc->ah;
1440 struct ath5k_txq_info qi;
1441 int ret;
1442
1443 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
1444 if (ret)
1445 return ret;
Johannes Berg05c914f2008-09-11 00:01:58 +02001446 if (sc->opmode == NL80211_IFTYPE_AP ||
1447 sc->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001448 /*
1449 * Always burst out beacon and CAB traffic
1450 * (aifs = cwmin = cwmax = 0)
1451 */
1452 qi.tqi_aifs = 0;
1453 qi.tqi_cw_min = 0;
1454 qi.tqi_cw_max = 0;
Johannes Berg05c914f2008-09-11 00:01:58 +02001455 } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001456 /*
1457 * Adhoc mode; backoff between 0 and (2 * cw_min).
1458 */
1459 qi.tqi_aifs = 0;
1460 qi.tqi_cw_min = 0;
1461 qi.tqi_cw_max = 2 * ah->ah_cw_min;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001462 }
1463
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001464 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1465 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1466 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1467
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001468 ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001469 if (ret) {
1470 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
1471 "hardware queue!\n", __func__);
1472 return ret;
1473 }
1474
1475 return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
1476}
1477
1478static void
1479ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1480{
1481 struct ath5k_buf *bf, *bf0;
1482
1483 /*
1484 * NB: this assumes output has been stopped and
1485 * we do not need to block ath5k_tx_tasklet
1486 */
1487 spin_lock_bh(&txq->lock);
1488 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolfb47f4072008-03-05 18:35:45 +09001489 ath5k_debug_printtxbuf(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001490
1491 ath5k_txbuf_free(sc, bf);
1492
1493 spin_lock_bh(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02001494 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001495 list_move_tail(&bf->list, &sc->txbuf);
1496 sc->txbuf_len++;
1497 spin_unlock_bh(&sc->txbuflock);
1498 }
1499 txq->link = NULL;
1500 spin_unlock_bh(&txq->lock);
1501}
1502
1503/*
1504 * Drain the transmit queues and reclaim resources.
1505 */
1506static void
1507ath5k_txq_cleanup(struct ath5k_softc *sc)
1508{
1509 struct ath5k_hw *ah = sc->ah;
1510 unsigned int i;
1511
1512 /* XXX return value */
1513 if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
1514 /* don't touch the hardware if marked invalid */
1515 ath5k_hw_stop_tx_dma(ah, sc->bhalq);
1516 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001517 ath5k_hw_get_txdp(ah, sc->bhalq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001518 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1519 if (sc->txqs[i].setup) {
1520 ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
1521 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
1522 "link %p\n",
1523 sc->txqs[i].qnum,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001524 ath5k_hw_get_txdp(ah,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001525 sc->txqs[i].qnum),
1526 sc->txqs[i].link);
1527 }
1528 }
Johannes Berg36d68252008-05-15 12:55:26 +02001529 ieee80211_wake_queues(sc->hw); /* XXX move to callers */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001530
1531 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1532 if (sc->txqs[i].setup)
1533 ath5k_txq_drainq(sc, &sc->txqs[i]);
1534}
1535
1536static void
1537ath5k_txq_release(struct ath5k_softc *sc)
1538{
1539 struct ath5k_txq *txq = sc->txqs;
1540 unsigned int i;
1541
1542 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1543 if (txq->setup) {
1544 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1545 txq->setup = false;
1546 }
1547}
1548
1549
1550
1551
1552/*************\
1553* RX Handling *
1554\*************/
1555
1556/*
1557 * Enable the receive h/w following a reset.
1558 */
1559static int
1560ath5k_rx_start(struct ath5k_softc *sc)
1561{
1562 struct ath5k_hw *ah = sc->ah;
1563 struct ath5k_buf *bf;
1564 int ret;
1565
1566 sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
1567
1568 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
1569 sc->cachelsz, sc->rxbufsize);
1570
1571 sc->rxlink = NULL;
1572
1573 spin_lock_bh(&sc->rxbuflock);
1574 list_for_each_entry(bf, &sc->rxbuf, list) {
1575 ret = ath5k_rxbuf_setup(sc, bf);
1576 if (ret != 0) {
1577 spin_unlock_bh(&sc->rxbuflock);
1578 goto err;
1579 }
1580 }
1581 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1582 spin_unlock_bh(&sc->rxbuflock);
1583
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001584 ath5k_hw_set_rxdp(ah, bf->daddr);
1585 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001586 ath5k_mode_setup(sc); /* set filters, etc. */
1587 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1588
1589 return 0;
1590err:
1591 return ret;
1592}
1593
1594/*
1595 * Disable the receive h/w in preparation for a reset.
1596 */
1597static void
1598ath5k_rx_stop(struct ath5k_softc *sc)
1599{
1600 struct ath5k_hw *ah = sc->ah;
1601
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001602 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001603 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
1604 ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001605
1606 ath5k_debug_printrxbuffs(sc, ah);
1607
1608 sc->rxlink = NULL; /* just in case */
1609}
1610
1611static unsigned int
1612ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +09001613 struct sk_buff *skb, struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001614{
1615 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001616 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001617
Bruno Randolfb47f4072008-03-05 18:35:45 +09001618 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1619 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001620 return RX_FLAG_DECRYPTED;
1621
1622 /* Apparently when a default key is used to decrypt the packet
1623 the hw does not set the index used to decrypt. In such cases
1624 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001625 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001626 if (ieee80211_has_protected(hdr->frame_control) &&
1627 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1628 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001629 keyix = skb->data[hlen + 3] >> 6;
1630
1631 if (test_bit(keyix, sc->keymap))
1632 return RX_FLAG_DECRYPTED;
1633 }
1634
1635 return 0;
1636}
1637
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001638
1639static void
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001640ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
1641 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001642{
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001643 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001644 u32 hw_tu;
1645 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1646
Harvey Harrison24b56e72008-06-14 23:33:38 -07001647 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001648 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001649 memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
1650 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001651 * Received an IBSS beacon with the same BSSID. Hardware *must*
1652 * have updated the local TSF. We have to work around various
1653 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001654 */
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001655 tsf = ath5k_hw_get_tsf64(sc->ah);
1656 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1657 hw_tu = TSF_TO_TU(tsf);
1658
1659 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1660 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001661 (unsigned long long)bc_tstamp,
1662 (unsigned long long)rxs->mactime,
1663 (unsigned long long)(rxs->mactime - bc_tstamp),
1664 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001665
1666 /*
1667 * Sometimes the HW will give us a wrong tstamp in the rx
1668 * status, causing the timestamp extension to go wrong.
1669 * (This seems to happen especially with beacon frames bigger
1670 * than 78 byte (incl. FCS))
1671 * But we know that the receive timestamp must be later than the
1672 * timestamp of the beacon since HW must have synced to that.
1673 *
1674 * NOTE: here we assume mactime to be after the frame was
1675 * received, not like mac80211 which defines it at the start.
1676 */
1677 if (bc_tstamp > rxs->mactime) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001678 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001679 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001680 (unsigned long long)rxs->mactime,
1681 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001682 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001683 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001684
1685 /*
1686 * Local TSF might have moved higher than our beacon timers,
1687 * in that case we have to update them to continue sending
1688 * beacons. This also takes care of synchronizing beacon sending
1689 * times with other stations.
1690 */
1691 if (hw_tu >= sc->nexttbtt)
1692 ath5k_beacon_update_timers(sc, bc_tstamp);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001693 }
1694}
1695
Bob Copelandacf3c1a2009-02-15 12:06:11 -05001696static void ath5k_tasklet_beacon(unsigned long data)
1697{
1698 struct ath5k_softc *sc = (struct ath5k_softc *) data;
1699
1700 /*
1701 * Software beacon alert--time to send a beacon.
1702 *
1703 * In IBSS mode we use this interrupt just to
1704 * keep track of the next TBTT (target beacon
1705 * transmission time) in order to detect wether
1706 * automatic TSF updates happened.
1707 */
1708 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
1709 /* XXX: only if VEOL suppported */
1710 u64 tsf = ath5k_hw_get_tsf64(sc->ah);
1711 sc->nexttbtt += sc->bintval;
1712 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1713 "SWBA nexttbtt: %x hw_tu: %x "
1714 "TSF: %llx\n",
1715 sc->nexttbtt,
1716 TSF_TO_TU(tsf),
1717 (unsigned long long) tsf);
1718 } else {
1719 spin_lock(&sc->block);
1720 ath5k_beacon_send(sc);
1721 spin_unlock(&sc->block);
1722 }
1723}
1724
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001725static void
1726ath5k_tasklet_rx(unsigned long data)
1727{
1728 struct ieee80211_rx_status rxs = {};
Bruno Randolfb47f4072008-03-05 18:35:45 +09001729 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05001730 struct sk_buff *skb, *next_skb;
1731 dma_addr_t next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001732 struct ath5k_softc *sc = (void *)data;
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001733 struct ath5k_buf *bf, *bf_last;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001734 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001735 int ret;
1736 int hdrlen;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001737 int padsize;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001738
1739 spin_lock(&sc->rxbuflock);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001740 if (list_empty(&sc->rxbuf)) {
1741 ATH5K_WARN(sc, "empty rx buf pool\n");
1742 goto unlock;
1743 }
1744 bf_last = list_entry(sc->rxbuf.prev, struct ath5k_buf, list);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001745 do {
Bob Copelandd6894b52008-05-12 21:16:44 -04001746 rxs.flag = 0;
1747
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001748 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1749 BUG_ON(bf->skb == NULL);
1750 skb = bf->skb;
1751 ds = bf->desc;
1752
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001753 /*
1754 * last buffer must not be freed to ensure proper hardware
1755 * function. When the hardware finishes also a packet next to
1756 * it, we are sure, it doesn't use it anymore and we can go on.
1757 */
1758 if (bf_last == bf)
1759 bf->flags |= 1;
1760 if (bf->flags) {
1761 struct ath5k_buf *bf_next = list_entry(bf->list.next,
1762 struct ath5k_buf, list);
1763 ret = sc->ah->ah_proc_rx_desc(sc->ah, bf_next->desc,
1764 &rs);
1765 if (ret)
1766 break;
1767 bf->flags &= ~1;
1768 /* skip the overwritten one (even status is martian) */
1769 goto next;
1770 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001771
Bruno Randolfb47f4072008-03-05 18:35:45 +09001772 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001773 if (unlikely(ret == -EINPROGRESS))
1774 break;
1775 else if (unlikely(ret)) {
1776 ATH5K_ERR(sc, "error in processing rx descriptor\n");
Jiri Slaby65872e62008-02-15 21:58:51 +01001777 spin_unlock(&sc->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001778 return;
1779 }
1780
Bruno Randolfb47f4072008-03-05 18:35:45 +09001781 if (unlikely(rs.rs_more)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001782 ATH5K_WARN(sc, "unsupported jumbo\n");
1783 goto next;
1784 }
1785
Bruno Randolfb47f4072008-03-05 18:35:45 +09001786 if (unlikely(rs.rs_status)) {
1787 if (rs.rs_status & AR5K_RXERR_PHY)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001788 goto next;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001789 if (rs.rs_status & AR5K_RXERR_DECRYPT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001790 /*
1791 * Decrypt error. If the error occurred
1792 * because there was no hardware key, then
1793 * let the frame through so the upper layers
1794 * can process it. This is necessary for 5210
1795 * parts which have no way to setup a ``clear''
1796 * key cache entry.
1797 *
1798 * XXX do key cache faulting
1799 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001800 if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
1801 !(rs.rs_status & AR5K_RXERR_CRC))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001802 goto accept;
1803 }
Bruno Randolfb47f4072008-03-05 18:35:45 +09001804 if (rs.rs_status & AR5K_RXERR_MIC) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001805 rxs.flag |= RX_FLAG_MMIC_ERROR;
1806 goto accept;
1807 }
1808
1809 /* let crypto-error packets fall through in MNTR */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001810 if ((rs.rs_status &
1811 ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
Johannes Berg05c914f2008-09-11 00:01:58 +02001812 sc->opmode != NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001813 goto next;
1814 }
1815accept:
Bob Copelandb6ea0352009-01-10 14:42:54 -05001816 next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
1817
1818 /*
1819 * If we can't replace bf->skb with a new skb under memory
1820 * pressure, just skip this packet
1821 */
1822 if (!next_skb)
1823 goto next;
1824
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001825 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
1826 PCI_DMA_FROMDEVICE);
Bruno Randolfb47f4072008-03-05 18:35:45 +09001827 skb_put(skb, rs.rs_datalen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001828
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001829 /* The MAC header is padded to have 32-bit boundary if the
1830 * packet payload is non-zero. The general calculation for
1831 * padsize would take into account odd header lengths:
1832 * padsize = (4 - hdrlen % 4) % 4; However, since only
1833 * even-length headers are used, padding can only be 0 or 2
1834 * bytes and we can optimize this a bit. In addition, we must
1835 * not try to remove padding from short control frames that do
1836 * not have payload. */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001837 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Bob Copelandfd6effc2008-12-18 23:23:05 -05001838 padsize = ath5k_pad_size(hdrlen);
1839 if (padsize) {
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001840 memmove(skb->data + padsize, skb->data, hdrlen);
1841 skb_pull(skb, padsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001842 }
1843
Bruno Randolfc0e18992008-01-21 11:09:46 +09001844 /*
1845 * always extend the mac timestamp, since this information is
1846 * also needed for proper IBSS merging.
1847 *
1848 * XXX: it might be too late to do it here, since rs_tstamp is
1849 * 15bit only. that means TSF extension has to be done within
1850 * 32768usec (about 32ms). it might be necessary to move this to
1851 * the interrupt handler, like it is done in madwifi.
Bruno Randolfe14296c2008-03-05 18:36:05 +09001852 *
1853 * Unfortunately we don't know when the hardware takes the rx
1854 * timestamp (beginning of phy frame, data frame, end of rx?).
1855 * The only thing we know is that it is hardware specific...
1856 * On AR5213 it seems the rx timestamp is at the end of the
1857 * frame, but i'm not sure.
1858 *
1859 * NOTE: mac80211 defines mactime at the beginning of the first
1860 * data symbol. Since we don't have any time references it's
1861 * impossible to comply to that. This affects IBSS merge only
1862 * right now, so it's not too bad...
Bruno Randolfc0e18992008-01-21 11:09:46 +09001863 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001864 rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
Bruno Randolfc0e18992008-01-21 11:09:46 +09001865 rxs.flag |= RX_FLAG_TSFT;
1866
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001867 rxs.freq = sc->curchan->center_freq;
1868 rxs.band = sc->curband->band;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001869
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001870 rxs.noise = sc->ah->ah_noise_floor;
Bruno Randolf566bfe52008-05-08 19:15:40 +02001871 rxs.signal = rxs.noise + rs.rs_rssi;
Luis R. Rodriguez6e0e0bf2008-10-13 14:08:10 -07001872
1873 /* An rssi of 35 indicates you should be able use
1874 * 54 Mbps reliably. A more elaborate scheme can be used
1875 * here but it requires a map of SNR/throughput for each
1876 * possible mode used */
1877 rxs.qual = rs.rs_rssi * 100 / 35;
1878
1879 /* rssi can be more than 35 though, anything above that
1880 * should be considered at 100% */
1881 if (rxs.qual > 100)
1882 rxs.qual = 100;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001883
Bruno Randolfb47f4072008-03-05 18:35:45 +09001884 rxs.antenna = rs.rs_antenna;
1885 rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
1886 rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001887
Bruno Randolf06303352008-08-05 19:32:23 +02001888 if (rxs.rate_idx >= 0 && rs.rs_rate ==
1889 sc->curband->bitrates[rxs.rate_idx].hw_value_short)
Bruno Randolf63266a62008-07-30 17:12:58 +02001890 rxs.flag |= RX_FLAG_SHORTPRE;
Bruno Randolf06303352008-08-05 19:32:23 +02001891
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001892 ath5k_debug_dump_skb(sc, skb, "RX ", 0);
1893
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001894 /* check beacons in IBSS mode */
Johannes Berg05c914f2008-09-11 00:01:58 +02001895 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001896 ath5k_check_ibss_tsf(sc, skb, &rxs);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001897
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001898 __ieee80211_rx(sc->hw, skb, &rxs);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001899
1900 bf->skb = next_skb;
1901 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001902next:
1903 list_move_tail(&bf->list, &sc->rxbuf);
1904 } while (ath5k_rxbuf_setup(sc, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001905unlock:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001906 spin_unlock(&sc->rxbuflock);
1907}
1908
1909
1910
1911
1912/*************\
1913* TX Handling *
1914\*************/
1915
1916static void
1917ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1918{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001919 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001920 struct ath5k_buf *bf, *bf0;
1921 struct ath5k_desc *ds;
1922 struct sk_buff *skb;
Johannes Berge039fa42008-05-15 12:55:29 +02001923 struct ieee80211_tx_info *info;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001924 int i, ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001925
1926 spin_lock(&txq->lock);
1927 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1928 ds = bf->desc;
1929
Bruno Randolfb47f4072008-03-05 18:35:45 +09001930 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001931 if (unlikely(ret == -EINPROGRESS))
1932 break;
1933 else if (unlikely(ret)) {
1934 ATH5K_ERR(sc, "error %d while processing queue %u\n",
1935 ret, txq->qnum);
1936 break;
1937 }
1938
1939 skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001940 info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001941 bf->skb = NULL;
Johannes Berge039fa42008-05-15 12:55:29 +02001942
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001943 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
1944 PCI_DMA_TODEVICE);
1945
Johannes Berge6a98542008-10-21 12:40:02 +02001946 ieee80211_tx_info_clear_status(info);
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001947 for (i = 0; i < 4; i++) {
Johannes Berge6a98542008-10-21 12:40:02 +02001948 struct ieee80211_tx_rate *r =
1949 &info->status.rates[i];
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001950
1951 if (ts.ts_rate[i]) {
Johannes Berge6a98542008-10-21 12:40:02 +02001952 r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
1953 r->count = ts.ts_retry[i];
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001954 } else {
Johannes Berge6a98542008-10-21 12:40:02 +02001955 r->idx = -1;
1956 r->count = 0;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001957 }
1958 }
1959
Johannes Berge6a98542008-10-21 12:40:02 +02001960 /* count the successful attempt as well */
1961 info->status.rates[ts.ts_final_idx].count++;
1962
Bruno Randolfb47f4072008-03-05 18:35:45 +09001963 if (unlikely(ts.ts_status)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001964 sc->ll_stats.dot11ACKFailureCount++;
Johannes Berge6a98542008-10-21 12:40:02 +02001965 if (ts.ts_status & AR5K_TXERR_FILT)
Johannes Berge039fa42008-05-15 12:55:29 +02001966 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001967 } else {
Johannes Berge039fa42008-05-15 12:55:29 +02001968 info->flags |= IEEE80211_TX_STAT_ACK;
1969 info->status.ack_signal = ts.ts_rssi;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001970 }
1971
Johannes Berge039fa42008-05-15 12:55:29 +02001972 ieee80211_tx_status(sc->hw, skb);
Johannes Berg57ffc582008-04-29 17:18:59 +02001973 sc->tx_stats[txq->qnum].count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001974
1975 spin_lock(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02001976 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001977 list_move_tail(&bf->list, &sc->txbuf);
1978 sc->txbuf_len++;
1979 spin_unlock(&sc->txbuflock);
1980 }
1981 if (likely(list_empty(&txq->q)))
1982 txq->link = NULL;
1983 spin_unlock(&txq->lock);
1984 if (sc->txbuf_len > ATH_TXBUF / 5)
1985 ieee80211_wake_queues(sc->hw);
1986}
1987
1988static void
1989ath5k_tasklet_tx(unsigned long data)
1990{
1991 struct ath5k_softc *sc = (void *)data;
1992
1993 ath5k_tx_processq(sc, sc->txq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001994}
1995
1996
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001997/*****************\
1998* Beacon handling *
1999\*****************/
2000
2001/*
2002 * Setup the beacon frame for transmit.
2003 */
2004static int
Johannes Berge039fa42008-05-15 12:55:29 +02002005ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002006{
2007 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02002008 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002009 struct ath5k_hw *ah = sc->ah;
2010 struct ath5k_desc *ds;
2011 int ret, antenna = 0;
2012 u32 flags;
2013
2014 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
2015 PCI_DMA_TODEVICE);
2016 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
2017 "skbaddr %llx\n", skb, skb->data, skb->len,
2018 (unsigned long long)bf->skbaddr);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002019 if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002020 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
2021 return -EIO;
2022 }
2023
2024 ds = bf->desc;
2025
2026 flags = AR5K_TXDESC_NOACK;
Johannes Berg05c914f2008-09-11 00:01:58 +02002027 if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002028 ds->ds_link = bf->daddr; /* self-linked */
2029 flags |= AR5K_TXDESC_VEOL;
2030 /*
2031 * Let hardware handle antenna switching if txantenna is not set
2032 */
2033 } else {
2034 ds->ds_link = 0;
2035 /*
2036 * Switch antenna every 4 beacons if txantenna is not set
2037 * XXX assumes two antennas
2038 */
2039 if (antenna == 0)
2040 antenna = sc->bsent & 4 ? 2 : 1;
2041 }
2042
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02002043 /* FIXME: If we are in g mode and rate is a CCK rate
2044 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
2045 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002046 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09002047 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002048 ieee80211_get_hdrlen_from_skb(skb),
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002049 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
Johannes Berge039fa42008-05-15 12:55:29 +02002050 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02002051 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002052 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002053 if (ret)
2054 goto err_unmap;
2055
2056 return 0;
2057err_unmap:
2058 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
2059 return ret;
2060}
2061
2062/*
2063 * Transmit a beacon frame at SWBA. Dynamic updates to the
2064 * frame contents are done as needed and the slot time is
2065 * also adjusted based on current state.
2066 *
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002067 * This is called from software irq context (beacontq or restq
2068 * tasklets) or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002069 */
2070static void
2071ath5k_beacon_send(struct ath5k_softc *sc)
2072{
2073 struct ath5k_buf *bf = sc->bbuf;
2074 struct ath5k_hw *ah = sc->ah;
2075
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002076 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002077
Johannes Berg05c914f2008-09-11 00:01:58 +02002078 if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
2079 sc->opmode == NL80211_IFTYPE_MONITOR)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002080 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
2081 return;
2082 }
2083 /*
2084 * Check if the previous beacon has gone out. If
2085 * not don't don't try to post another, skip this
2086 * period and wait for the next. Missed beacons
2087 * indicate a problem and should not occur. If we
2088 * miss too many consecutive beacons reset the device.
2089 */
2090 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
2091 sc->bmisscount++;
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002092 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002093 "missed %u consecutive beacons\n", sc->bmisscount);
2094 if (sc->bmisscount > 3) { /* NB: 3 is a guess */
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002095 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002096 "stuck beacon time (%u missed)\n",
2097 sc->bmisscount);
2098 tasklet_schedule(&sc->restq);
2099 }
2100 return;
2101 }
2102 if (unlikely(sc->bmisscount != 0)) {
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002103 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002104 "resume beacon xmit after %u misses\n",
2105 sc->bmisscount);
2106 sc->bmisscount = 0;
2107 }
2108
2109 /*
2110 * Stop any current dma and put the new frame on the queue.
2111 * This should never fail since we check above that no frames
2112 * are still pending on the queue.
2113 */
2114 if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
2115 ATH5K_WARN(sc, "beacon queue %u didn't stop?\n", sc->bhalq);
2116 /* NB: hw still stops DMA, so proceed */
2117 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002118
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002119 ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
2120 ath5k_hw_start_tx_dma(ah, sc->bhalq);
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002121 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002122 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
2123
2124 sc->bsent++;
2125}
2126
2127
Bruno Randolf9804b982008-01-19 18:17:59 +09002128/**
2129 * ath5k_beacon_update_timers - update beacon timers
2130 *
2131 * @sc: struct ath5k_softc pointer we are operating on
2132 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
2133 * beacon timer update based on the current HW TSF.
2134 *
2135 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
2136 * of a received beacon or the current local hardware TSF and write it to the
2137 * beacon timer registers.
2138 *
2139 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002140 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09002141 * when we otherwise know we have to update the timers, but we keep it in this
2142 * function to have it all together in one place.
2143 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002144static void
Bruno Randolf9804b982008-01-19 18:17:59 +09002145ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002146{
2147 struct ath5k_hw *ah = sc->ah;
Bruno Randolf9804b982008-01-19 18:17:59 +09002148 u32 nexttbtt, intval, hw_tu, bc_tu;
2149 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002150
2151 intval = sc->bintval & AR5K_BEACON_PERIOD;
2152 if (WARN_ON(!intval))
2153 return;
2154
Bruno Randolf9804b982008-01-19 18:17:59 +09002155 /* beacon TSF converted to TU */
2156 bc_tu = TSF_TO_TU(bc_tsf);
2157
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002158 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09002159 hw_tsf = ath5k_hw_get_tsf64(ah);
2160 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002161
Bruno Randolf9804b982008-01-19 18:17:59 +09002162#define FUDGE 3
2163 /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
2164 if (bc_tsf == -1) {
2165 /*
2166 * no beacons received, called internally.
2167 * just need to refresh timers based on HW TSF.
2168 */
2169 nexttbtt = roundup(hw_tu + FUDGE, intval);
2170 } else if (bc_tsf == 0) {
2171 /*
2172 * no beacon received, probably called by ath5k_reset_tsf().
2173 * reset TSF to start with 0.
2174 */
2175 nexttbtt = intval;
2176 intval |= AR5K_BEACON_RESET_TSF;
2177 } else if (bc_tsf > hw_tsf) {
2178 /*
2179 * beacon received, SW merge happend but HW TSF not yet updated.
2180 * not possible to reconfigure timers yet, but next time we
2181 * receive a beacon with the same BSSID, the hardware will
2182 * automatically update the TSF and then we need to reconfigure
2183 * the timers.
2184 */
2185 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2186 "need to wait for HW TSF sync\n");
2187 return;
2188 } else {
2189 /*
2190 * most important case for beacon synchronization between STA.
2191 *
2192 * beacon received and HW TSF has been already updated by HW.
2193 * update next TBTT based on the TSF of the beacon, but make
2194 * sure it is ahead of our local TSF timer.
2195 */
2196 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2197 }
2198#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002199
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002200 sc->nexttbtt = nexttbtt;
2201
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002202 intval |= AR5K_BEACON_ENA;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002203 ath5k_hw_init_beacon(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002204
2205 /*
2206 * debugging output last in order to preserve the time critical aspect
2207 * of this function
2208 */
2209 if (bc_tsf == -1)
2210 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2211 "reconfigured timers based on HW TSF\n");
2212 else if (bc_tsf == 0)
2213 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2214 "reset HW TSF and timers\n");
2215 else
2216 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2217 "updated timers based on beacon TSF\n");
2218
2219 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002220 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2221 (unsigned long long) bc_tsf,
2222 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Bruno Randolf9804b982008-01-19 18:17:59 +09002223 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2224 intval & AR5K_BEACON_PERIOD,
2225 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2226 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002227}
2228
2229
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002230/**
2231 * ath5k_beacon_config - Configure the beacon queues and interrupts
2232 *
2233 * @sc: struct ath5k_softc pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002234 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002235 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002236 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002237 */
2238static void
2239ath5k_beacon_config(struct ath5k_softc *sc)
2240{
2241 struct ath5k_hw *ah = sc->ah;
Bob Copelandb5f03952009-02-15 12:06:10 -05002242 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002243
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002244 ath5k_hw_set_imr(ah, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002245 sc->bmisscount = 0;
Jiri Slabydc1968e2008-07-23 13:17:34 +02002246 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002247
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002248 if (sc->opmode == NL80211_IFTYPE_ADHOC ||
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002249 sc->opmode == NL80211_IFTYPE_MESH_POINT ||
Jiri Slabyda966bc2008-10-12 22:54:10 +02002250 sc->opmode == NL80211_IFTYPE_AP) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002251 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002252 * In IBSS mode we use a self-linked tx descriptor and let the
2253 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002254 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002255 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002256 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002257 */
2258 ath5k_beaconq_config(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002259
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002260 sc->imask |= AR5K_INT_SWBA;
2261
Jiri Slabyda966bc2008-10-12 22:54:10 +02002262 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2263 if (ath5k_hw_hasveol(ah)) {
Bob Copelandb5f03952009-02-15 12:06:10 -05002264 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002265 ath5k_beacon_send(sc);
Bob Copelandb5f03952009-02-15 12:06:10 -05002266 spin_unlock_irqrestore(&sc->block, flags);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002267 }
2268 } else
2269 ath5k_beacon_update_timers(sc, -1);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002270 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002271
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002272 ath5k_hw_set_imr(ah, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002273}
2274
2275
2276/********************\
2277* Interrupt handling *
2278\********************/
2279
2280static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002281ath5k_init(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002282{
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002283 struct ath5k_hw *ah = sc->ah;
2284 int ret, i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002285
2286 mutex_lock(&sc->lock);
2287
2288 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2289
2290 /*
2291 * Stop anything previously setup. This is safe
2292 * no matter this is the first time through or not.
2293 */
2294 ath5k_stop_locked(sc);
2295
2296 /*
2297 * The basic interface to setting the hardware in a good
2298 * state is ``reset''. On return the hardware is known to
2299 * be powered up and with interrupts disabled. This must
2300 * be followed by initialization of the appropriate bits
2301 * and then setup of the interrupt mask.
2302 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002303 sc->curchan = sc->hw->conf.channel;
2304 sc->curband = &sc->sbands[sc->curchan->band];
Nick Kossifidis6a53a8a2008-11-04 00:25:54 +02002305 sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
2306 AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
Bob Copeland9ca9fb82009-03-16 22:34:02 -04002307 AR5K_INT_FATAL | AR5K_INT_GLOBAL;
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002308 ret = ath5k_reset(sc, false, false);
2309 if (ret)
2310 goto done;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002311
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002312 /*
2313 * Reset the key cache since some parts do not reset the
2314 * contents on initial power up or resume from suspend.
2315 */
2316 for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
2317 ath5k_hw_reset_key(ah, i);
2318
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002319 /* Set ack to be sent at low bit-rates */
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002320 ath5k_hw_set_ack_bitrate_high(ah, false);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002321
2322 mod_timer(&sc->calib_tim, round_jiffies(jiffies +
2323 msecs_to_jiffies(ath5k_calinterval * 1000)));
2324
2325 ret = 0;
2326done:
Jiri Slaby274c7c32008-07-15 17:44:20 +02002327 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002328 mutex_unlock(&sc->lock);
2329 return ret;
2330}
2331
2332static int
2333ath5k_stop_locked(struct ath5k_softc *sc)
2334{
2335 struct ath5k_hw *ah = sc->ah;
2336
2337 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2338 test_bit(ATH_STAT_INVALID, sc->status));
2339
2340 /*
2341 * Shutdown the hardware and driver:
2342 * stop output from above
2343 * disable interrupts
2344 * turn off timers
2345 * turn off the radio
2346 * clear transmit machinery
2347 * clear receive machinery
2348 * drain and release tx queues
2349 * reclaim beacon resources
2350 * power down hardware
2351 *
2352 * Note that some of this work is not possible if the
2353 * hardware is gone (invalid).
2354 */
2355 ieee80211_stop_queues(sc->hw);
2356
2357 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
Bob Copeland3a078872008-06-25 22:35:28 -04002358 ath5k_led_off(sc);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002359 ath5k_hw_set_imr(ah, 0);
Jiri Slaby274c7c32008-07-15 17:44:20 +02002360 synchronize_irq(sc->pdev->irq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002361 }
2362 ath5k_txq_cleanup(sc);
2363 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2364 ath5k_rx_stop(sc);
2365 ath5k_hw_phy_disable(ah);
2366 } else
2367 sc->rxlink = NULL;
2368
2369 return 0;
2370}
2371
2372/*
2373 * Stop the device, grabbing the top-level lock to protect
2374 * against concurrent entry through ath5k_init (which can happen
2375 * if another thread does a system call and the thread doing the
2376 * stop is preempted).
2377 */
2378static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002379ath5k_stop_hw(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002380{
2381 int ret;
2382
2383 mutex_lock(&sc->lock);
2384 ret = ath5k_stop_locked(sc);
2385 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2386 /*
2387 * Set the chip in full sleep mode. Note that we are
2388 * careful to do this only when bringing the interface
2389 * completely to a stop. When the chip is in this state
2390 * it must be carefully woken up or references to
2391 * registers in the PCI clock domain may freeze the bus
2392 * (and system). This varies by chip and is mostly an
2393 * issue with newer parts that go to sleep more quickly.
2394 */
2395 if (sc->ah->ah_mac_srev >= 0x78) {
2396 /*
2397 * XXX
2398 * don't put newer MAC revisions > 7.8 to sleep because
2399 * of the above mentioned problems
2400 */
2401 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
2402 "not putting device to sleep\n");
2403 } else {
2404 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2405 "putting device to full sleep\n");
2406 ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
2407 }
2408 }
2409 ath5k_txbuf_free(sc, sc->bbuf);
Bob Copeland8bdd5b92008-10-16 11:02:06 -04002410
Jiri Slaby274c7c32008-07-15 17:44:20 +02002411 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002412 mutex_unlock(&sc->lock);
2413
2414 del_timer_sync(&sc->calib_tim);
Jiri Slaby10488f82008-07-15 17:44:19 +02002415 tasklet_kill(&sc->rxtq);
2416 tasklet_kill(&sc->txtq);
2417 tasklet_kill(&sc->restq);
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002418 tasklet_kill(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002419
2420 return ret;
2421}
2422
2423static irqreturn_t
2424ath5k_intr(int irq, void *dev_id)
2425{
2426 struct ath5k_softc *sc = dev_id;
2427 struct ath5k_hw *ah = sc->ah;
2428 enum ath5k_int status;
2429 unsigned int counter = 1000;
2430
2431 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
2432 !ath5k_hw_is_intr_pending(ah)))
2433 return IRQ_NONE;
2434
2435 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002436 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2437 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2438 status, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002439 if (unlikely(status & AR5K_INT_FATAL)) {
2440 /*
2441 * Fatal errors are unrecoverable.
2442 * Typically these are caused by DMA errors.
2443 */
2444 tasklet_schedule(&sc->restq);
2445 } else if (unlikely(status & AR5K_INT_RXORN)) {
2446 tasklet_schedule(&sc->restq);
2447 } else {
2448 if (status & AR5K_INT_SWBA) {
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002449 tasklet_schedule(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002450 }
2451 if (status & AR5K_INT_RXEOL) {
2452 /*
2453 * NB: the hardware should re-read the link when
2454 * RXE bit is written, but it doesn't work at
2455 * least on older hardware revs.
2456 */
2457 sc->rxlink = NULL;
2458 }
2459 if (status & AR5K_INT_TXURN) {
2460 /* bump tx trigger level */
2461 ath5k_hw_update_tx_triglevel(ah, true);
2462 }
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002463 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002464 tasklet_schedule(&sc->rxtq);
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002465 if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
2466 | AR5K_INT_TXERR | AR5K_INT_TXEOL))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002467 tasklet_schedule(&sc->txtq);
2468 if (status & AR5K_INT_BMISS) {
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002469 /* TODO */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002470 }
2471 if (status & AR5K_INT_MIB) {
Nick Kossifidis194828a2008-04-16 18:49:02 +03002472 /*
2473 * These stats are also used for ANI i think
2474 * so how about updating them more often ?
2475 */
2476 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002477 }
2478 }
2479 } while (ath5k_hw_is_intr_pending(ah) && counter-- > 0);
2480
2481 if (unlikely(!counter))
2482 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2483
2484 return IRQ_HANDLED;
2485}
2486
2487static void
2488ath5k_tasklet_reset(unsigned long data)
2489{
2490 struct ath5k_softc *sc = (void *)data;
2491
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002492 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002493}
2494
2495/*
2496 * Periodically recalibrate the PHY to account
2497 * for temperature/environment changes.
2498 */
2499static void
2500ath5k_calibrate(unsigned long data)
2501{
2502 struct ath5k_softc *sc = (void *)data;
2503 struct ath5k_hw *ah = sc->ah;
2504
2505 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002506 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2507 sc->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002508
Nick Kossifidis6f3b4142009-02-09 06:03:41 +02002509 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002510 /*
2511 * Rfgain is out of bounds, reset the chip
2512 * to load new gain values.
2513 */
2514 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002515 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002516 }
2517 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2518 ATH5K_ERR(sc, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002519 ieee80211_frequency_to_channel(
2520 sc->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002521
2522 mod_timer(&sc->calib_tim, round_jiffies(jiffies +
2523 msecs_to_jiffies(ath5k_calinterval * 1000)));
2524}
2525
2526
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002527/********************\
2528* Mac80211 functions *
2529\********************/
2530
2531static int
Johannes Berge039fa42008-05-15 12:55:29 +02002532ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002533{
2534 struct ath5k_softc *sc = hw->priv;
2535 struct ath5k_buf *bf;
2536 unsigned long flags;
2537 int hdrlen;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002538 int padsize;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002539
2540 ath5k_debug_dump_skb(sc, skb, "TX ", 1);
2541
Johannes Berg05c914f2008-09-11 00:01:58 +02002542 if (sc->opmode == NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002543 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
2544
2545 /*
2546 * the hardware expects the header padded to 4 byte boundaries
2547 * if this is not the case we add the padding after the header
2548 */
2549 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Bob Copelandfd6effc2008-12-18 23:23:05 -05002550 padsize = ath5k_pad_size(hdrlen);
2551 if (padsize) {
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002552
2553 if (skb_headroom(skb) < padsize) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002554 ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002555 " headroom to pad %d\n", hdrlen, padsize);
Bob Copeland71ef99c2009-01-05 20:46:34 -05002556 return NETDEV_TX_BUSY;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002557 }
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002558 skb_push(skb, padsize);
2559 memmove(skb->data, skb->data+padsize, hdrlen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002560 }
2561
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002562 spin_lock_irqsave(&sc->txbuflock, flags);
2563 if (list_empty(&sc->txbuf)) {
2564 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
2565 spin_unlock_irqrestore(&sc->txbuflock, flags);
Johannes Berge2530082008-05-17 00:57:14 +02002566 ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
Bob Copeland71ef99c2009-01-05 20:46:34 -05002567 return NETDEV_TX_BUSY;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002568 }
2569 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
2570 list_del(&bf->list);
2571 sc->txbuf_len--;
2572 if (list_empty(&sc->txbuf))
2573 ieee80211_stop_queues(hw);
2574 spin_unlock_irqrestore(&sc->txbuflock, flags);
2575
2576 bf->skb = skb;
2577
Johannes Berge039fa42008-05-15 12:55:29 +02002578 if (ath5k_txbuf_setup(sc, bf)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002579 bf->skb = NULL;
2580 spin_lock_irqsave(&sc->txbuflock, flags);
2581 list_add_tail(&bf->list, &sc->txbuf);
2582 sc->txbuf_len++;
2583 spin_unlock_irqrestore(&sc->txbuflock, flags);
2584 dev_kfree_skb_any(skb);
Bob Copeland71ef99c2009-01-05 20:46:34 -05002585 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002586 }
2587
Bob Copeland71ef99c2009-01-05 20:46:34 -05002588 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002589}
2590
2591static int
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002592ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002593{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002594 struct ath5k_hw *ah = sc->ah;
2595 int ret;
2596
2597 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002598
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002599 if (stop) {
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002600 ath5k_hw_set_imr(ah, 0);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002601 ath5k_txq_cleanup(sc);
2602 ath5k_rx_stop(sc);
2603 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002604 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002605 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002606 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2607 goto err;
2608 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002609
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002610 ret = ath5k_rx_start(sc);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002611 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002612 ATH5K_ERR(sc, "can't start recv logic\n");
2613 goto err;
2614 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002615
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002616 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002617 * Change channels and update the h/w rate map if we're switching;
2618 * e.g. 11a to 11b/g.
2619 *
2620 * We may be doing a reset in response to an ioctl that changes the
2621 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002622 *
2623 * XXX needed?
2624 */
2625/* ath5k_chan_change(sc, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002626
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002627 ath5k_beacon_config(sc);
2628 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002629
2630 return 0;
2631err:
2632 return ret;
2633}
2634
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002635static int
2636ath5k_reset_wake(struct ath5k_softc *sc)
2637{
2638 int ret;
2639
2640 ret = ath5k_reset(sc, true, true);
2641 if (!ret)
2642 ieee80211_wake_queues(sc->hw);
2643
2644 return ret;
2645}
2646
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002647static int ath5k_start(struct ieee80211_hw *hw)
2648{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002649 return ath5k_init(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002650}
2651
2652static void ath5k_stop(struct ieee80211_hw *hw)
2653{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002654 ath5k_stop_hw(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002655}
2656
2657static int ath5k_add_interface(struct ieee80211_hw *hw,
2658 struct ieee80211_if_init_conf *conf)
2659{
2660 struct ath5k_softc *sc = hw->priv;
2661 int ret;
2662
2663 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002664 if (sc->vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002665 ret = 0;
2666 goto end;
2667 }
2668
Johannes Berg32bfd352007-12-19 01:31:26 +01002669 sc->vif = conf->vif;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002670
2671 switch (conf->type) {
Jiri Slabyda966bc2008-10-12 22:54:10 +02002672 case NL80211_IFTYPE_AP:
Johannes Berg05c914f2008-09-11 00:01:58 +02002673 case NL80211_IFTYPE_STATION:
2674 case NL80211_IFTYPE_ADHOC:
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002675 case NL80211_IFTYPE_MESH_POINT:
Johannes Berg05c914f2008-09-11 00:01:58 +02002676 case NL80211_IFTYPE_MONITOR:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002677 sc->opmode = conf->type;
2678 break;
2679 default:
2680 ret = -EOPNOTSUPP;
2681 goto end;
2682 }
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002683
2684 /* Set to a reasonable value. Note that this will
2685 * be set to mac80211's value at ath5k_config(). */
2686 sc->bintval = 1000;
Bob Copeland0e149cf2008-11-17 23:40:38 -05002687 ath5k_hw_set_lladdr(sc->ah, conf->mac_addr);
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002688
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002689 ret = 0;
2690end:
2691 mutex_unlock(&sc->lock);
2692 return ret;
2693}
2694
2695static void
2696ath5k_remove_interface(struct ieee80211_hw *hw,
2697 struct ieee80211_if_init_conf *conf)
2698{
2699 struct ath5k_softc *sc = hw->priv;
Bob Copeland0e149cf2008-11-17 23:40:38 -05002700 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002701
2702 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002703 if (sc->vif != conf->vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002704 goto end;
2705
Bob Copeland0e149cf2008-11-17 23:40:38 -05002706 ath5k_hw_set_lladdr(sc->ah, mac);
Johannes Berg32bfd352007-12-19 01:31:26 +01002707 sc->vif = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002708end:
2709 mutex_unlock(&sc->lock);
2710}
2711
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002712/*
2713 * TODO: Phy disable/diversity etc
2714 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002715static int
Johannes Berge8975582008-10-09 12:18:51 +02002716ath5k_config(struct ieee80211_hw *hw, u32 changed)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002717{
2718 struct ath5k_softc *sc = hw->priv;
Johannes Berge8975582008-10-09 12:18:51 +02002719 struct ieee80211_conf *conf = &hw->conf;
Bob Copelandbe009372009-01-22 08:44:16 -05002720 int ret;
2721
2722 mutex_lock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002723
Bruno Randolfe535c1a2008-01-18 21:51:40 +09002724 sc->bintval = conf->beacon_int;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002725 sc->power_level = conf->power_level;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002726
Bob Copelandbe009372009-01-22 08:44:16 -05002727 ret = ath5k_chan_set(sc, conf->channel);
2728
2729 mutex_unlock(&sc->lock);
2730 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002731}
2732
2733static int
Johannes Berg32bfd352007-12-19 01:31:26 +01002734ath5k_config_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002735 struct ieee80211_if_conf *conf)
2736{
2737 struct ath5k_softc *sc = hw->priv;
2738 struct ath5k_hw *ah = sc->ah;
Nick Kossifidisfa8419d2009-02-09 06:17:45 +02002739 int ret = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002740
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002741 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002742 if (sc->vif != vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002743 ret = -EIO;
2744 goto unlock;
2745 }
Jiri Slabyda966bc2008-10-12 22:54:10 +02002746 if (conf->changed & IEEE80211_IFCC_BSSID && conf->bssid) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002747 /* Cache for later use during resets */
2748 memcpy(ah->ah_bssid, conf->bssid, ETH_ALEN);
2749 /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
2750 * a clean way of letting us retrieve this yet. */
2751 ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
Jiri Slaby274c7c32008-07-15 17:44:20 +02002752 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002753 }
Johannes Berg9d139c82008-07-09 14:40:37 +02002754 if (conf->changed & IEEE80211_IFCC_BEACON &&
Jiri Slabyda966bc2008-10-12 22:54:10 +02002755 (vif->type == NL80211_IFTYPE_ADHOC ||
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002756 vif->type == NL80211_IFTYPE_MESH_POINT ||
Jiri Slabyda966bc2008-10-12 22:54:10 +02002757 vif->type == NL80211_IFTYPE_AP)) {
Johannes Berg9d139c82008-07-09 14:40:37 +02002758 struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
2759 if (!beacon) {
2760 ret = -ENOMEM;
2761 goto unlock;
2762 }
Jiri Slabyda966bc2008-10-12 22:54:10 +02002763 ath5k_beacon_update(sc, beacon);
Johannes Berg9d139c82008-07-09 14:40:37 +02002764 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002765
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002766unlock:
2767 mutex_unlock(&sc->lock);
2768 return ret;
2769}
2770
2771#define SUPPORTED_FIF_FLAGS \
2772 FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
2773 FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
2774 FIF_BCN_PRBRESP_PROMISC
2775/*
2776 * o always accept unicast, broadcast, and multicast traffic
2777 * o multicast traffic for all BSSIDs will be enabled if mac80211
2778 * says it should be
2779 * o maintain current state of phy ofdm or phy cck error reception.
2780 * If the hardware detects any of these type of errors then
2781 * ath5k_hw_get_rx_filter() will pass to us the respective
2782 * hardware filters to be able to receive these type of frames.
2783 * o probe request frames are accepted only when operating in
2784 * hostap, adhoc, or monitor modes
2785 * o enable promiscuous mode according to the interface state
2786 * o accept beacons:
2787 * - when operating in adhoc mode so the 802.11 layer creates
2788 * node table entries for peers,
2789 * - when operating in station mode for collecting rssi data when
2790 * the station is otherwise quiet, or
2791 * - when scanning
2792 */
2793static void ath5k_configure_filter(struct ieee80211_hw *hw,
2794 unsigned int changed_flags,
2795 unsigned int *new_flags,
2796 int mc_count, struct dev_mc_list *mclist)
2797{
2798 struct ath5k_softc *sc = hw->priv;
2799 struct ath5k_hw *ah = sc->ah;
2800 u32 mfilt[2], val, rfilt;
2801 u8 pos;
2802 int i;
2803
2804 mfilt[0] = 0;
2805 mfilt[1] = 0;
2806
2807 /* Only deal with supported flags */
2808 changed_flags &= SUPPORTED_FIF_FLAGS;
2809 *new_flags &= SUPPORTED_FIF_FLAGS;
2810
2811 /* If HW detects any phy or radar errors, leave those filters on.
2812 * Also, always enable Unicast, Broadcasts and Multicast
2813 * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
2814 rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
2815 (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
2816 AR5K_RX_FILTER_MCAST);
2817
2818 if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
2819 if (*new_flags & FIF_PROMISC_IN_BSS) {
2820 rfilt |= AR5K_RX_FILTER_PROM;
2821 __set_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002822 } else {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002823 __clear_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002824 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002825 }
2826
2827 /* Note, AR5K_RX_FILTER_MCAST is already enabled */
2828 if (*new_flags & FIF_ALLMULTI) {
2829 mfilt[0] = ~0;
2830 mfilt[1] = ~0;
2831 } else {
2832 for (i = 0; i < mc_count; i++) {
2833 if (!mclist)
2834 break;
2835 /* calculate XOR of eight 6-bit values */
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002836 val = get_unaligned_le32(mclist->dmi_addr + 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002837 pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002838 val = get_unaligned_le32(mclist->dmi_addr + 3);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002839 pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2840 pos &= 0x3f;
2841 mfilt[pos / 32] |= (1 << (pos % 32));
2842 /* XXX: we might be able to just do this instead,
2843 * but not sure, needs testing, if we do use this we'd
2844 * neet to inform below to not reset the mcast */
2845 /* ath5k_hw_set_mcast_filterindex(ah,
2846 * mclist->dmi_addr[5]); */
2847 mclist = mclist->next;
2848 }
2849 }
2850
2851 /* This is the best we can do */
2852 if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
2853 rfilt |= AR5K_RX_FILTER_PHYERR;
2854
2855 /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
2856 * and probes for any BSSID, this needs testing */
2857 if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
2858 rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
2859
2860 /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
2861 * set we should only pass on control frames for this
2862 * station. This needs testing. I believe right now this
2863 * enables *all* control frames, which is OK.. but
2864 * but we should see if we can improve on granularity */
2865 if (*new_flags & FIF_CONTROL)
2866 rfilt |= AR5K_RX_FILTER_CONTROL;
2867
2868 /* Additional settings per mode -- this is per ath5k */
2869
2870 /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
2871
Johannes Berg05c914f2008-09-11 00:01:58 +02002872 if (sc->opmode == NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002873 rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
2874 AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
Johannes Berg05c914f2008-09-11 00:01:58 +02002875 if (sc->opmode != NL80211_IFTYPE_STATION)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002876 rfilt |= AR5K_RX_FILTER_PROBEREQ;
Johannes Berg05c914f2008-09-11 00:01:58 +02002877 if (sc->opmode != NL80211_IFTYPE_AP &&
2878 sc->opmode != NL80211_IFTYPE_MESH_POINT &&
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002879 test_bit(ATH_STAT_PROMISC, sc->status))
2880 rfilt |= AR5K_RX_FILTER_PROM;
Martin Xu02969b32008-11-24 10:49:27 +08002881 if ((sc->opmode == NL80211_IFTYPE_STATION && sc->assoc) ||
Luis R. Rodriguez296bf2a2008-11-03 14:43:00 -08002882 sc->opmode == NL80211_IFTYPE_ADHOC ||
2883 sc->opmode == NL80211_IFTYPE_AP)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002884 rfilt |= AR5K_RX_FILTER_BEACON;
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002885 if (sc->opmode == NL80211_IFTYPE_MESH_POINT)
2886 rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
2887 AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002888
2889 /* Set filters */
John Daiker0bbac082008-10-17 12:16:00 -07002890 ath5k_hw_set_rx_filter(ah, rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002891
2892 /* Set multicast bits */
2893 ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
2894 /* Set the cached hw filter flags, this will alter actually
2895 * be set in HW */
2896 sc->filter_flags = rfilt;
2897}
2898
2899static int
2900ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01002901 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
2902 struct ieee80211_key_conf *key)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002903{
2904 struct ath5k_softc *sc = hw->priv;
2905 int ret = 0;
2906
Bob Copeland9ad9a262008-10-29 08:30:54 -04002907 if (modparam_nohwcrypt)
2908 return -EOPNOTSUPP;
2909
John Daiker0bbac082008-10-17 12:16:00 -07002910 switch (key->alg) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002911 case ALG_WEP:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002912 case ALG_TKIP:
Bob Copeland3f64b432008-10-29 23:19:14 -04002913 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002914 case ALG_CCMP:
2915 return -EOPNOTSUPP;
2916 default:
2917 WARN_ON(1);
2918 return -EINVAL;
2919 }
2920
2921 mutex_lock(&sc->lock);
2922
2923 switch (cmd) {
2924 case SET_KEY:
Johannes Bergdc822b52008-12-29 12:55:09 +01002925 ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
2926 sta ? sta->addr : NULL);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002927 if (ret) {
2928 ATH5K_ERR(sc, "can't set the key\n");
2929 goto unlock;
2930 }
2931 __set_bit(key->keyidx, sc->keymap);
2932 key->hw_key_idx = key->keyidx;
Bob Copeland3f64b432008-10-29 23:19:14 -04002933 key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
2934 IEEE80211_KEY_FLAG_GENERATE_MMIC);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002935 break;
2936 case DISABLE_KEY:
2937 ath5k_hw_reset_key(sc->ah, key->keyidx);
2938 __clear_bit(key->keyidx, sc->keymap);
2939 break;
2940 default:
2941 ret = -EINVAL;
2942 goto unlock;
2943 }
2944
2945unlock:
Jiri Slaby274c7c32008-07-15 17:44:20 +02002946 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002947 mutex_unlock(&sc->lock);
2948 return ret;
2949}
2950
2951static int
2952ath5k_get_stats(struct ieee80211_hw *hw,
2953 struct ieee80211_low_level_stats *stats)
2954{
2955 struct ath5k_softc *sc = hw->priv;
Nick Kossifidis194828a2008-04-16 18:49:02 +03002956 struct ath5k_hw *ah = sc->ah;
2957
2958 /* Force update */
2959 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002960
2961 memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
2962
2963 return 0;
2964}
2965
2966static int
2967ath5k_get_tx_stats(struct ieee80211_hw *hw,
2968 struct ieee80211_tx_queue_stats *stats)
2969{
2970 struct ath5k_softc *sc = hw->priv;
2971
2972 memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
2973
2974 return 0;
2975}
2976
2977static u64
2978ath5k_get_tsf(struct ieee80211_hw *hw)
2979{
2980 struct ath5k_softc *sc = hw->priv;
2981
2982 return ath5k_hw_get_tsf64(sc->ah);
2983}
2984
2985static void
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002986ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
2987{
2988 struct ath5k_softc *sc = hw->priv;
2989
2990 ath5k_hw_set_tsf64(sc->ah, tsf);
2991}
2992
2993static void
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002994ath5k_reset_tsf(struct ieee80211_hw *hw)
2995{
2996 struct ath5k_softc *sc = hw->priv;
2997
Bruno Randolf9804b982008-01-19 18:17:59 +09002998 /*
2999 * in IBSS mode we need to update the beacon timers too.
3000 * this will also reset the TSF if we call it with 0
3001 */
Johannes Berg05c914f2008-09-11 00:01:58 +02003002 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf9804b982008-01-19 18:17:59 +09003003 ath5k_beacon_update_timers(sc, 0);
3004 else
3005 ath5k_hw_reset_tsf(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003006}
3007
3008static int
Jiri Slabyda966bc2008-10-12 22:54:10 +02003009ath5k_beacon_update(struct ath5k_softc *sc, struct sk_buff *skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003010{
Jiri Slaby00482972008-08-18 21:45:27 +02003011 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003012 int ret;
3013
3014 ath5k_debug_dump_skb(sc, skb, "BC ", 1);
3015
Jiri Slaby00482972008-08-18 21:45:27 +02003016 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003017 ath5k_txbuf_free(sc, sc->bbuf);
3018 sc->bbuf->skb = skb;
Johannes Berge039fa42008-05-15 12:55:29 +02003019 ret = ath5k_beacon_setup(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003020 if (ret)
3021 sc->bbuf->skb = NULL;
Jiri Slaby00482972008-08-18 21:45:27 +02003022 spin_unlock_irqrestore(&sc->block, flags);
3023 if (!ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003024 ath5k_beacon_config(sc);
Jiri Slaby274c7c32008-07-15 17:44:20 +02003025 mmiowb();
3026 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003027
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003028 return ret;
3029}
Martin Xu02969b32008-11-24 10:49:27 +08003030static void
3031set_beacon_filter(struct ieee80211_hw *hw, bool enable)
3032{
3033 struct ath5k_softc *sc = hw->priv;
3034 struct ath5k_hw *ah = sc->ah;
3035 u32 rfilt;
3036 rfilt = ath5k_hw_get_rx_filter(ah);
3037 if (enable)
3038 rfilt |= AR5K_RX_FILTER_BEACON;
3039 else
3040 rfilt &= ~AR5K_RX_FILTER_BEACON;
3041 ath5k_hw_set_rx_filter(ah, rfilt);
3042 sc->filter_flags = rfilt;
3043}
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003044
Martin Xu02969b32008-11-24 10:49:27 +08003045static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
3046 struct ieee80211_vif *vif,
3047 struct ieee80211_bss_conf *bss_conf,
3048 u32 changes)
3049{
3050 struct ath5k_softc *sc = hw->priv;
3051 if (changes & BSS_CHANGED_ASSOC) {
3052 mutex_lock(&sc->lock);
3053 sc->assoc = bss_conf->assoc;
3054 if (sc->opmode == NL80211_IFTYPE_STATION)
3055 set_beacon_filter(hw, sc->assoc);
3056 mutex_unlock(&sc->lock);
3057 }
3058}