blob: e3954556eedbfc415d21511f95d1e4f1d718ff2e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * I/O SAPIC support.
3 *
4 * Copyright (C) 1999 Intel Corp.
5 * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com>
6 * Copyright (C) 2000-2002 J.I. Lee <jung-ik.lee@intel.com>
7 * Copyright (C) 1999-2000, 2002-2003 Hewlett-Packard Co.
8 * David Mosberger-Tang <davidm@hpl.hp.com>
9 * Copyright (C) 1999 VA Linux Systems
10 * Copyright (C) 1999,2000 Walt Drummond <drummond@valinux.com>
11 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090012 * 00/04/19 D. Mosberger Rewritten to mirror more closely the x86 I/O
13 * APIC code. In particular, we now have separate
14 * handlers for edge and level triggered
15 * interrupts.
16 * 00/10/27 Asit Mallick, Goutham Rao <goutham.rao@intel.com> IRQ vector
17 * allocation PCI to vector mapping, shared PCI
18 * interrupts.
19 * 00/10/27 D. Mosberger Document things a bit more to make them more
20 * understandable. Clean up much of the old
21 * IOSAPIC cruft.
22 * 01/07/27 J.I. Lee PCI irq routing, Platform/Legacy interrupts
23 * and fixes for ACPI S5(SoftOff) support.
Linus Torvalds1da177e2005-04-16 15:20:36 -070024 * 02/01/23 J.I. Lee iosapic pgm fixes for PCI irq routing from _PRT
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090025 * 02/01/07 E. Focht <efocht@ess.nec.de> Redirectable interrupt
26 * vectors in iosapic_set_affinity(),
27 * initializations for /proc/irq/#/smp_affinity
Linus Torvalds1da177e2005-04-16 15:20:36 -070028 * 02/04/02 P. Diefenbaugh Cleaned up ACPI PCI IRQ routing.
29 * 02/04/18 J.I. Lee bug fix in iosapic_init_pci_irq
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090030 * 02/04/30 J.I. Lee bug fix in find_iosapic to fix ACPI PCI IRQ to
31 * IOSAPIC mapping error
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 * 02/07/29 T. Kochi Allocate interrupt vectors dynamically
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090033 * 02/08/04 T. Kochi Cleaned up terminology (irq, global system
34 * interrupt, vector, etc.)
35 * 02/09/20 D. Mosberger Simplified by taking advantage of ACPI's
36 * pci_irq code.
Linus Torvalds1da177e2005-04-16 15:20:36 -070037 * 03/02/19 B. Helgaas Make pcat_compat system-wide, not per-IOSAPIC.
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090038 * Remove iosapic_address & gsi_base from
39 * external interfaces. Rationalize
40 * __init/__devinit attributes.
Linus Torvalds1da177e2005-04-16 15:20:36 -070041 * 04/12/04 Ashok Raj <ashok.raj@intel.com> Intel Corporation 2004
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090042 * Updated to work with irq migration necessary
43 * for CPU Hotplug
Linus Torvalds1da177e2005-04-16 15:20:36 -070044 */
45/*
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090046 * Here is what the interrupt logic between a PCI device and the kernel looks
47 * like:
Linus Torvalds1da177e2005-04-16 15:20:36 -070048 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090049 * (1) A PCI device raises one of the four interrupt pins (INTA, INTB, INTC,
50 * INTD). The device is uniquely identified by its bus-, and slot-number
51 * (the function number does not matter here because all functions share
52 * the same interrupt lines).
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090054 * (2) The motherboard routes the interrupt line to a pin on a IOSAPIC
55 * controller. Multiple interrupt lines may have to share the same
56 * IOSAPIC pin (if they're level triggered and use the same polarity).
57 * Each interrupt line has a unique Global System Interrupt (GSI) number
58 * which can be calculated as the sum of the controller's base GSI number
59 * and the IOSAPIC pin number to which the line connects.
Linus Torvalds1da177e2005-04-16 15:20:36 -070060 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090061 * (3) The IOSAPIC uses an internal routing table entries (RTEs) to map the
62 * IOSAPIC pin into the IA-64 interrupt vector. This interrupt vector is then
63 * sent to the CPU.
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090065 * (4) The kernel recognizes an interrupt as an IRQ. The IRQ interface is
66 * used as architecture-independent interrupt handling mechanism in Linux.
67 * As an IRQ is a number, we have to have
68 * IA-64 interrupt vector number <-> IRQ number mapping. On smaller
69 * systems, we use one-to-one mapping between IA-64 vector and IRQ. A
70 * platform can implement platform_irq_to_vector(irq) and
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 * platform_local_vector_to_irq(vector) APIs to differentiate the mapping.
Tony Luck7f304912008-08-01 10:13:32 -070072 * Please see also arch/ia64/include/asm/hw_irq.h for those APIs.
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 *
74 * To sum up, there are three levels of mappings involved:
75 *
76 * PCI pin -> global system interrupt (GSI) -> IA-64 vector <-> IRQ
77 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090078 * Note: The term "IRQ" is loosely used everywhere in Linux kernel to
79 * describeinterrupts. Now we use "IRQ" only for Linux IRQ's. ISA IRQ
80 * (isa_irq) is the only exception in this source code.
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83#include <linux/acpi.h>
84#include <linux/init.h>
85#include <linux/irq.h>
86#include <linux/kernel.h>
87#include <linux/list.h>
88#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090089#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070090#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070091#include <linux/string.h>
Kenji Kaneshige24eeb562005-04-25 13:26:23 -070092#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
94#include <asm/delay.h>
95#include <asm/hw_irq.h>
96#include <asm/io.h>
97#include <asm/iosapic.h>
98#include <asm/machvec.h>
99#include <asm/processor.h>
100#include <asm/ptrace.h>
101#include <asm/system.h>
102
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103#undef DEBUG_INTERRUPT_ROUTING
104
105#ifdef DEBUG_INTERRUPT_ROUTING
106#define DBG(fmt...) printk(fmt)
107#else
108#define DBG(fmt...)
109#endif
110
111static DEFINE_SPINLOCK(iosapic_lock);
112
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900113/*
114 * These tables map IA-64 vectors to the IOSAPIC pin that generates this
115 * vector.
116 */
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900117
118#define NO_REF_RTE 0
119
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900120static struct iosapic {
121 char __iomem *addr; /* base address of IOSAPIC */
122 unsigned int gsi_base; /* GSI base */
123 unsigned short num_rte; /* # of RTEs on this IOSAPIC */
124 int rtes_inuse; /* # of RTEs in use on this IOSAPIC */
125#ifdef CONFIG_NUMA
126 unsigned short node; /* numa node association via pxm */
127#endif
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900128 spinlock_t lock; /* lock for indirect reg access */
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900129} iosapic_lists[NR_IOSAPICS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700131struct iosapic_rte_info {
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900132 struct list_head rte_list; /* RTEs sharing the same vector */
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700133 char rte_index; /* IOSAPIC RTE index */
134 int refcnt; /* reference counter */
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900135 struct iosapic *iosapic;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700136} ____cacheline_aligned;
137
138static struct iosapic_intr_info {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900139 struct list_head rtes; /* RTEs using this vector (empty =>
140 * not an IOSAPIC interrupt) */
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900141 int count; /* # of registered RTEs */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900142 u32 low32; /* current value of low word of
143 * Redirection table entry */
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700144 unsigned int dest; /* destination CPU physical ID */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 unsigned char dmode : 3; /* delivery mode (see iosapic.h) */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900146 unsigned char polarity: 1; /* interrupt polarity
147 * (see iosapic.h) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 unsigned char trigger : 1; /* trigger mode (see iosapic.h) */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900149} iosapic_intr_info[NR_IRQS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700151static unsigned char pcat_compat __devinitdata; /* 8259 compatibility flag */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900153static inline void
154iosapic_write(struct iosapic *iosapic, unsigned int reg, u32 val)
155{
156 unsigned long flags;
157
158 spin_lock_irqsave(&iosapic->lock, flags);
159 __iosapic_write(iosapic->addr, reg, val);
160 spin_unlock_irqrestore(&iosapic->lock, flags);
161}
162
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163/*
164 * Find an IOSAPIC associated with a GSI
165 */
166static inline int
167find_iosapic (unsigned int gsi)
168{
169 int i;
170
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700171 for (i = 0; i < NR_IOSAPICS; i++) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900172 if ((unsigned) (gsi - iosapic_lists[i].gsi_base) <
173 iosapic_lists[i].num_rte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 return i;
175 }
176
177 return -1;
178}
179
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900180static inline int __gsi_to_irq(unsigned int gsi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900182 int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 struct iosapic_intr_info *info;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700184 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900186 for (irq = 0; irq < NR_IRQS; irq++) {
187 info = &iosapic_intr_info[irq];
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700188 list_for_each_entry(rte, &info->rtes, rte_list)
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900189 if (rte->iosapic->gsi_base + rte->rte_index == gsi)
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900190 return irq;
191 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 return -1;
193}
194
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195int
196gsi_to_irq (unsigned int gsi)
197{
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700198 unsigned long flags;
199 int irq;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700200
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900201 spin_lock_irqsave(&iosapic_lock, flags);
202 irq = __gsi_to_irq(gsi);
203 spin_unlock_irqrestore(&iosapic_lock, flags);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700204 return irq;
205}
206
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900207static struct iosapic_rte_info *find_rte(unsigned int irq, unsigned int gsi)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700208{
209 struct iosapic_rte_info *rte;
210
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900211 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list)
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900212 if (rte->iosapic->gsi_base + rte->rte_index == gsi)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700213 return rte;
214 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215}
216
217static void
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900218set_rte (unsigned int gsi, unsigned int irq, unsigned int dest, int mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219{
220 unsigned long pol, trigger, dmode;
221 u32 low32, high32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 int rte_index;
223 char redir;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700224 struct iosapic_rte_info *rte;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900225 ia64_vector vector = irq_to_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226
227 DBG(KERN_DEBUG"IOSAPIC: routing vector %d to 0x%x\n", vector, dest);
228
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900229 rte = find_rte(irq, gsi);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700230 if (!rte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 return; /* not an IOSAPIC interrupt */
232
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700233 rte_index = rte->rte_index;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900234 pol = iosapic_intr_info[irq].polarity;
235 trigger = iosapic_intr_info[irq].trigger;
236 dmode = iosapic_intr_info[irq].dmode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
238 redir = (dmode == IOSAPIC_LOWEST_PRIORITY) ? 1 : 0;
239
240#ifdef CONFIG_SMP
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900241 set_irq_affinity_info(irq, (int)(dest & 0xffff), redir);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242#endif
243
244 low32 = ((pol << IOSAPIC_POLARITY_SHIFT) |
245 (trigger << IOSAPIC_TRIGGER_SHIFT) |
246 (dmode << IOSAPIC_DELIVERY_SHIFT) |
247 ((mask ? 1 : 0) << IOSAPIC_MASK_SHIFT) |
248 vector);
249
250 /* dest contains both id and eid */
251 high32 = (dest << IOSAPIC_DEST_SHIFT);
252
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900253 iosapic_write(rte->iosapic, IOSAPIC_RTE_HIGH(rte_index), high32);
254 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900255 iosapic_intr_info[irq].low32 = low32;
256 iosapic_intr_info[irq].dest = dest;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257}
258
259static void
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100260nop (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261{
262 /* do nothing... */
263}
264
Zou Nan haia79561132006-12-07 09:51:35 -0800265
266#ifdef CONFIG_KEXEC
267void
268kexec_disable_iosapic(void)
269{
270 struct iosapic_intr_info *info;
271 struct iosapic_rte_info *rte;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900272 ia64_vector vec;
273 int irq;
274
275 for (irq = 0; irq < NR_IRQS; irq++) {
276 info = &iosapic_intr_info[irq];
277 vec = irq_to_vector(irq);
Zou Nan haia79561132006-12-07 09:51:35 -0800278 list_for_each_entry(rte, &info->rtes,
279 rte_list) {
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900280 iosapic_write(rte->iosapic,
Zou Nan haia79561132006-12-07 09:51:35 -0800281 IOSAPIC_RTE_LOW(rte->rte_index),
282 IOSAPIC_MASK|vec);
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900283 iosapic_eoi(rte->iosapic->addr, vec);
Zou Nan haia79561132006-12-07 09:51:35 -0800284 }
285 }
286}
287#endif
288
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289static void
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100290mask_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291{
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100292 unsigned int irq = data->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 u32 low32;
294 int rte_index;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700295 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900297 if (!iosapic_intr_info[irq].count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 return; /* not an IOSAPIC interrupt! */
299
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900300 /* set only the mask bit */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900301 low32 = iosapic_intr_info[irq].low32 |= IOSAPIC_MASK;
302 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900303 rte_index = rte->rte_index;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900304 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306}
307
308static void
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100309unmask_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310{
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100311 unsigned int irq = data->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 u32 low32;
313 int rte_index;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700314 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900316 if (!iosapic_intr_info[irq].count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 return; /* not an IOSAPIC interrupt! */
318
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900319 low32 = iosapic_intr_info[irq].low32 &= ~IOSAPIC_MASK;
320 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900321 rte_index = rte->rte_index;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900322 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324}
325
326
Yinghai Lud5dedd42009-04-27 17:59:21 -0700327static int
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100328iosapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
329 bool force)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330{
331#ifdef CONFIG_SMP
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100332 unsigned int irq = data->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 u32 high32, low32;
Rusty Russell0de26522008-12-13 21:20:26 +1030334 int cpu, dest, rte_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 int redir = (irq & IA64_IRQ_REDIRECTED) ? 1 : 0;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700336 struct iosapic_rte_info *rte;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900337 struct iosapic *iosapic;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
339 irq &= (~IA64_IRQ_REDIRECTED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340
Rusty Russell0de26522008-12-13 21:20:26 +1030341 cpu = cpumask_first_and(cpu_online_mask, mask);
342 if (cpu >= nr_cpu_ids)
Yinghai Lud5dedd42009-04-27 17:59:21 -0700343 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344
Rusty Russell0de26522008-12-13 21:20:26 +1030345 if (irq_prepare_move(irq, cpu))
Yinghai Lud5dedd42009-04-27 17:59:21 -0700346 return -1;
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900347
Rusty Russell0de26522008-12-13 21:20:26 +1030348 dest = cpu_physical_id(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900350 if (!iosapic_intr_info[irq].count)
Yinghai Lud5dedd42009-04-27 17:59:21 -0700351 return -1; /* not an IOSAPIC interrupt */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352
353 set_irq_affinity_info(irq, dest, redir);
354
355 /* dest contains both id and eid */
356 high32 = dest << IOSAPIC_DEST_SHIFT;
357
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900358 low32 = iosapic_intr_info[irq].low32 & ~(7 << IOSAPIC_DELIVERY_SHIFT);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900359 if (redir)
360 /* change delivery mode to lowest priority */
361 low32 |= (IOSAPIC_LOWEST_PRIORITY << IOSAPIC_DELIVERY_SHIFT);
362 else
363 /* change delivery mode to fixed */
364 low32 |= (IOSAPIC_FIXED << IOSAPIC_DELIVERY_SHIFT);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900365 low32 &= IOSAPIC_VECTOR_MASK;
366 low32 |= irq_to_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900368 iosapic_intr_info[irq].low32 = low32;
369 iosapic_intr_info[irq].dest = dest;
370 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900371 iosapic = rte->iosapic;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900372 rte_index = rte->rte_index;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900373 iosapic_write(iosapic, IOSAPIC_RTE_HIGH(rte_index), high32);
374 iosapic_write(iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 }
Yinghai Lud5dedd42009-04-27 17:59:21 -0700376
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377#endif
Yinghai Lud5dedd42009-04-27 17:59:21 -0700378 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379}
380
381/*
382 * Handlers for level-triggered interrupts.
383 */
384
385static unsigned int
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100386iosapic_startup_level_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387{
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100388 unmask_irq(data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 return 0;
390}
391
392static void
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100393iosapic_unmask_level_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394{
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100395 unsigned int irq = data->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 ia64_vector vec = irq_to_vector(irq);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700397 struct iosapic_rte_info *rte;
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900398 int do_unmask_irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
Kenji Kaneshigea6cd63222008-02-25 14:32:22 +0900400 irq_complete_move(irq);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900401 if (unlikely(irq_desc[irq].status & IRQ_MOVE_PENDING)) {
402 do_unmask_irq = 1;
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100403 mask_irq(data);
Tony Luck5d4bff92010-09-27 13:58:14 -0700404 } else
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100405 unmask_irq(data);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900406
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900407 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list)
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900408 iosapic_eoi(rte->iosapic->addr, vec);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900409
410 if (unlikely(do_unmask_irq)) {
411 move_masked_irq(irq);
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100412 unmask_irq(data);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900413 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414}
415
416#define iosapic_shutdown_level_irq mask_irq
417#define iosapic_enable_level_irq unmask_irq
418#define iosapic_disable_level_irq mask_irq
419#define iosapic_ack_level_irq nop
420
Simon Horman9e004eb2007-12-07 14:44:05 -0800421static struct irq_chip irq_type_iosapic_level = {
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100422 .name = "IO-SAPIC-level",
423 .irq_startup = iosapic_startup_level_irq,
424 .irq_shutdown = iosapic_shutdown_level_irq,
425 .irq_enable = iosapic_enable_level_irq,
426 .irq_disable = iosapic_disable_level_irq,
427 .irq_ack = iosapic_ack_level_irq,
428 .irq_mask = mask_irq,
429 .irq_unmask = iosapic_unmask_level_irq,
430 .irq_set_affinity = iosapic_set_affinity
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431};
432
433/*
434 * Handlers for edge-triggered interrupts.
435 */
436
437static unsigned int
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100438iosapic_startup_edge_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439{
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100440 unmask_irq(data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 /*
442 * IOSAPIC simply drops interrupts pended while the
443 * corresponding pin was masked, so we can't know if an
444 * interrupt is pending already. Let's hope not...
445 */
446 return 0;
447}
448
449static void
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100450iosapic_ack_edge_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451{
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100452 unsigned int irq = data->irq;
Thomas Gleixner86bc3df2009-06-10 12:45:00 -0700453 struct irq_desc *idesc = irq_desc + irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454
Kenji Kaneshigea6cd63222008-02-25 14:32:22 +0900455 irq_complete_move(irq);
Chen, Kenneth W41503de2006-05-16 16:29:00 -0700456 move_native_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 /*
458 * Once we have recorded IRQ_PENDING already, we can mask the
459 * interrupt for real. This prevents IRQ storms from unhandled
460 * devices.
461 */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900462 if ((idesc->status & (IRQ_PENDING|IRQ_DISABLED)) ==
463 (IRQ_PENDING|IRQ_DISABLED))
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100464 mask_irq(data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465}
466
467#define iosapic_enable_edge_irq unmask_irq
468#define iosapic_disable_edge_irq nop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469
Simon Horman9e004eb2007-12-07 14:44:05 -0800470static struct irq_chip irq_type_iosapic_edge = {
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100471 .name = "IO-SAPIC-edge",
472 .irq_startup = iosapic_startup_edge_irq,
473 .irq_shutdown = iosapic_disable_edge_irq,
474 .irq_enable = iosapic_enable_edge_irq,
475 .irq_disable = iosapic_disable_edge_irq,
476 .irq_ack = iosapic_ack_edge_irq,
477 .irq_mask = mask_irq,
478 .irq_unmask = unmask_irq,
479 .irq_set_affinity = iosapic_set_affinity
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480};
481
Simon Horman9e004eb2007-12-07 14:44:05 -0800482static unsigned int
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483iosapic_version (char __iomem *addr)
484{
485 /*
486 * IOSAPIC Version Register return 32 bit structure like:
487 * {
488 * unsigned int version : 8;
489 * unsigned int reserved1 : 8;
490 * unsigned int max_redir : 8;
491 * unsigned int reserved2 : 8;
492 * }
493 */
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900494 return __iosapic_read(addr, IOSAPIC_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495}
496
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900497static int iosapic_find_sharable_irq(unsigned long trigger, unsigned long pol)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700498{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900499 int i, irq = -ENOSPC, min_count = -1;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700500 struct iosapic_intr_info *info;
501
502 /*
503 * shared vectors for edge-triggered interrupts are not
504 * supported yet
505 */
506 if (trigger == IOSAPIC_EDGE)
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900507 return -EINVAL;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700508
Roel Kluin5b592392009-02-21 23:40:27 +0100509 for (i = 0; i < NR_IRQS; i++) {
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700510 info = &iosapic_intr_info[i];
511 if (info->trigger == trigger && info->polarity == pol &&
Yasuaki Ishimatsuf8c087f2007-07-17 21:22:14 +0900512 (info->dmode == IOSAPIC_FIXED ||
513 info->dmode == IOSAPIC_LOWEST_PRIORITY) &&
514 can_request_irq(i, IRQF_SHARED)) {
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700515 if (min_count == -1 || info->count < min_count) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900516 irq = i;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700517 min_count = info->count;
518 }
519 }
520 }
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900521 return irq;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700522}
523
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524/*
525 * if the given vector is already owned by other,
526 * assign a new vector for the other and make the vector available
527 */
528static void __init
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900529iosapic_reassign_vector (int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900531 int new_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900533 if (iosapic_intr_info[irq].count) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900534 new_irq = create_irq();
535 if (new_irq < 0)
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800536 panic("%s: out of interrupt vectors!\n", __func__);
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900537 printk(KERN_INFO "Reassigning vector %d to %d\n",
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900538 irq_to_vector(irq), irq_to_vector(new_irq));
539 memcpy(&iosapic_intr_info[new_irq], &iosapic_intr_info[irq],
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 sizeof(struct iosapic_intr_info));
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900541 INIT_LIST_HEAD(&iosapic_intr_info[new_irq].rtes);
542 list_move(iosapic_intr_info[irq].rtes.next,
543 &iosapic_intr_info[new_irq].rtes);
544 memset(&iosapic_intr_info[irq], 0,
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900545 sizeof(struct iosapic_intr_info));
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900546 iosapic_intr_info[irq].low32 = IOSAPIC_MASK;
547 INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 }
549}
550
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900551static inline int irq_is_shared (int irq)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700552{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900553 return (iosapic_intr_info[irq].count > 1);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700554}
555
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900556struct irq_chip*
557ia64_native_iosapic_get_irq_chip(unsigned long trigger)
558{
559 if (trigger == IOSAPIC_EDGE)
560 return &irq_type_iosapic_edge;
561 else
562 return &irq_type_iosapic_level;
563}
564
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400565static int
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900566register_intr (unsigned int gsi, int irq, unsigned char delivery,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 unsigned long polarity, unsigned long trigger)
568{
Thomas Gleixner86bc3df2009-06-10 12:45:00 -0700569 struct irq_desc *idesc;
Thomas Gleixnerfb824f42009-06-10 12:45:00 -0700570 struct irq_chip *irq_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 int index;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700572 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573
574 index = find_iosapic(gsi);
575 if (index < 0) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900576 printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800577 __func__, gsi);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400578 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579 }
580
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900581 rte = find_rte(irq, gsi);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700582 if (!rte) {
Tony Luck4de0a752010-10-05 15:41:25 -0700583 rte = kzalloc(sizeof (*rte), GFP_ATOMIC);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700584 if (!rte) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900585 printk(KERN_WARNING "%s: cannot allocate memory\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800586 __func__);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400587 return -ENOMEM;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700588 }
589
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900590 rte->iosapic = &iosapic_lists[index];
591 rte->rte_index = gsi - rte->iosapic->gsi_base;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700592 rte->refcnt++;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900593 list_add_tail(&rte->rte_list, &iosapic_intr_info[irq].rtes);
594 iosapic_intr_info[irq].count++;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700595 iosapic_lists[index].rtes_inuse++;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700596 }
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900597 else if (rte->refcnt == NO_REF_RTE) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900598 struct iosapic_intr_info *info = &iosapic_intr_info[irq];
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900599 if (info->count > 0 &&
600 (info->trigger != trigger || info->polarity != polarity)){
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900601 printk (KERN_WARNING
602 "%s: cannot override the interrupt\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800603 __func__);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400604 return -EINVAL;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700605 }
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900606 rte->refcnt++;
607 iosapic_intr_info[irq].count++;
608 iosapic_lists[index].rtes_inuse++;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700609 }
610
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900611 iosapic_intr_info[irq].polarity = polarity;
612 iosapic_intr_info[irq].dmode = delivery;
613 iosapic_intr_info[irq].trigger = trigger;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900615 irq_type = iosapic_get_irq_chip(trigger);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900617 idesc = irq_desc + irq;
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900618 if (irq_type != NULL && idesc->chip != irq_type) {
Thomas Gleixner8a7c3cd2009-06-10 12:44:59 -0700619 if (idesc->chip != &no_irq_chip)
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900620 printk(KERN_WARNING
621 "%s: changing vector %d from %s to %s\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800622 __func__, irq_to_vector(irq),
Andrew Morton351a5832006-11-16 00:42:58 -0800623 idesc->chip->name, irq_type->name);
Ingo Molnard1bef4e2006-06-29 02:24:36 -0700624 idesc->chip = irq_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 }
Tony Luck5d4bff92010-09-27 13:58:14 -0700626 if (trigger == IOSAPIC_EDGE)
627 __set_irq_handler_unlocked(irq, handle_edge_irq);
628 else
629 __set_irq_handler_unlocked(irq, handle_level_irq);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400630 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631}
632
633static unsigned int
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900634get_target_cpu (unsigned int gsi, int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635{
636#ifdef CONFIG_SMP
637 static int cpu = -1;
Ashok Rajff741902005-11-11 14:32:40 -0800638 extern int cpe_vector;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900639 cpumask_t domain = irq_to_domain(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640
641 /*
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700642 * In case of vector shared by multiple RTEs, all RTEs that
643 * share the vector need to use the same destination CPU.
644 */
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900645 if (iosapic_intr_info[irq].count)
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900646 return iosapic_intr_info[irq].dest;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700647
648 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 * If the platform supports redirection via XTP, let it
650 * distribute interrupts.
651 */
652 if (smp_int_redirect & SMP_IRQ_REDIRECTION)
653 return cpu_physical_id(smp_processor_id());
654
655 /*
656 * Some interrupts (ACPI SCI, for instance) are registered
657 * before the BSP is marked as online.
658 */
659 if (!cpu_online(smp_processor_id()))
660 return cpu_physical_id(smp_processor_id());
661
Ashok Rajff741902005-11-11 14:32:40 -0800662#ifdef CONFIG_ACPI
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900663 if (cpe_vector > 0 && irq_to_vector(irq) == IA64_CPEP_VECTOR)
Ashok Rajb88e9262006-01-19 16:18:47 -0800664 return get_cpei_target_cpu();
Ashok Rajff741902005-11-11 14:32:40 -0800665#endif
666
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667#ifdef CONFIG_NUMA
668 {
669 int num_cpus, cpu_index, iosapic_index, numa_cpu, i = 0;
Rusty Russellfbb776c2008-12-26 22:23:40 +1030670 const struct cpumask *cpu_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671
672 iosapic_index = find_iosapic(gsi);
673 if (iosapic_index < 0 ||
674 iosapic_lists[iosapic_index].node == MAX_NUMNODES)
675 goto skip_numa_setup;
676
Rusty Russellfbb776c2008-12-26 22:23:40 +1030677 cpu_mask = cpumask_of_node(iosapic_lists[iosapic_index].node);
678 num_cpus = 0;
679 for_each_cpu_and(numa_cpu, cpu_mask, &domain) {
680 if (cpu_online(numa_cpu))
681 num_cpus++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 }
683
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 if (!num_cpus)
685 goto skip_numa_setup;
686
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900687 /* Use irq assignment to distribute across cpus in node */
688 cpu_index = irq % num_cpus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689
Rusty Russellfbb776c2008-12-26 22:23:40 +1030690 for_each_cpu_and(numa_cpu, cpu_mask, &domain)
691 if (cpu_online(numa_cpu) && i++ >= cpu_index)
692 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693
Rusty Russellfbb776c2008-12-26 22:23:40 +1030694 if (numa_cpu < nr_cpu_ids)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 return cpu_physical_id(numa_cpu);
696 }
697skip_numa_setup:
698#endif
699 /*
700 * Otherwise, round-robin interrupt vectors across all the
701 * processors. (It'd be nice if we could be smarter in the
702 * case of NUMA.)
703 */
704 do {
Rusty Russellfbb776c2008-12-26 22:23:40 +1030705 if (++cpu >= nr_cpu_ids)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 cpu = 0;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900707 } while (!cpu_online(cpu) || !cpu_isset(cpu, domain));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708
709 return cpu_physical_id(cpu);
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900710#else /* CONFIG_SMP */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 return cpu_physical_id(smp_processor_id());
712#endif
713}
714
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900715static inline unsigned char choose_dmode(void)
716{
717#ifdef CONFIG_SMP
718 if (smp_int_redirect & SMP_IRQ_REDIRECTION)
719 return IOSAPIC_LOWEST_PRIORITY;
720#endif
721 return IOSAPIC_FIXED;
722}
723
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724/*
725 * ACPI can describe IOSAPIC interrupts via static tables and namespace
726 * methods. This provides an interface to register those interrupts and
727 * program the IOSAPIC RTE.
728 */
729int
730iosapic_register_intr (unsigned int gsi,
731 unsigned long polarity, unsigned long trigger)
732{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900733 int irq, mask = 1, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 unsigned int dest;
735 unsigned long flags;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700736 struct iosapic_rte_info *rte;
737 u32 low32;
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900738 unsigned char dmode;
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900739
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 /*
741 * If this GSI has already been registered (i.e., it's a
742 * shared interrupt, or we lost a race to register it),
743 * don't touch the RTE.
744 */
745 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900746 irq = __gsi_to_irq(gsi);
747 if (irq > 0) {
748 rte = find_rte(irq, gsi);
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900749 if(iosapic_intr_info[irq].count == 0) {
750 assign_irq_vector(irq);
751 dynamic_irq_init(irq);
752 } else if (rte->refcnt != NO_REF_RTE) {
753 rte->refcnt++;
754 goto unlock_iosapic_lock;
755 }
756 } else
757 irq = create_irq();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700759 /* If vector is running out, we try to find a sharable vector */
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900760 if (irq < 0) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900761 irq = iosapic_find_sharable_irq(trigger, polarity);
762 if (irq < 0)
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900763 goto unlock_iosapic_lock;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900764 }
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700765
Thomas Gleixner239007b2009-11-17 16:46:45 +0100766 raw_spin_lock(&irq_desc[irq].lock);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900767 dest = get_target_cpu(gsi, irq);
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900768 dmode = choose_dmode();
769 err = register_intr(gsi, irq, dmode, polarity, trigger);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900770 if (err < 0) {
Thomas Gleixner239007b2009-11-17 16:46:45 +0100771 raw_spin_unlock(&irq_desc[irq].lock);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900772 irq = err;
Kenji Kaneshige224685c2007-08-01 21:18:44 +0900773 goto unlock_iosapic_lock;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900774 }
775
776 /*
777 * If the vector is shared and already unmasked for other
778 * interrupt sources, don't mask it.
779 */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900780 low32 = iosapic_intr_info[irq].low32;
781 if (irq_is_shared(irq) && !(low32 & IOSAPIC_MASK))
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900782 mask = 0;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900783 set_rte(gsi, irq, dest, mask);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700784
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 printk(KERN_INFO "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d\n",
786 gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
787 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900788 cpu_logical_id(dest), dest, irq_to_vector(irq));
Kenji Kaneshige224685c2007-08-01 21:18:44 +0900789
Thomas Gleixner239007b2009-11-17 16:46:45 +0100790 raw_spin_unlock(&irq_desc[irq].lock);
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900791 unlock_iosapic_lock:
792 spin_unlock_irqrestore(&iosapic_lock, flags);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900793 return irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794}
795
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796void
797iosapic_unregister_intr (unsigned int gsi)
798{
799 unsigned long flags;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900800 int irq, index;
Thomas Gleixner86bc3df2009-06-10 12:45:00 -0700801 struct irq_desc *idesc;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700802 u32 low32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 unsigned long trigger, polarity;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700804 unsigned int dest;
805 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806
807 /*
808 * If the irq associated with the gsi is not found,
809 * iosapic_unregister_intr() is unbalanced. We need to check
810 * this again after getting locks.
811 */
812 irq = gsi_to_irq(gsi);
813 if (irq < 0) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900814 printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n",
815 gsi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 WARN_ON(1);
817 return;
818 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900820 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900821 if ((rte = find_rte(irq, gsi)) == NULL) {
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900822 printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n",
823 gsi);
824 WARN_ON(1);
825 goto out;
826 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900828 if (--rte->refcnt > 0)
829 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900831 idesc = irq_desc + irq;
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900832 rte->refcnt = NO_REF_RTE;
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900833
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900834 /* Mask the interrupt */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900835 low32 = iosapic_intr_info[irq].low32 | IOSAPIC_MASK;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900836 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte->rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900838 iosapic_intr_info[irq].count--;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900839 index = find_iosapic(gsi);
840 iosapic_lists[index].rtes_inuse--;
841 WARN_ON(iosapic_lists[index].rtes_inuse < 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900843 trigger = iosapic_intr_info[irq].trigger;
844 polarity = iosapic_intr_info[irq].polarity;
845 dest = iosapic_intr_info[irq].dest;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900846 printk(KERN_INFO
847 "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d unregistered\n",
848 gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
849 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900850 cpu_logical_id(dest), dest, irq_to_vector(irq));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900852 if (iosapic_intr_info[irq].count == 0) {
Alex Williamson451fe002007-01-24 22:48:04 -0700853#ifdef CONFIG_SMP
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900854 /* Clear affinity */
Mike Travise65e49d2009-01-12 15:27:13 -0800855 cpumask_setall(idesc->affinity);
Alex Williamson451fe002007-01-24 22:48:04 -0700856#endif
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900857 /* Clear the interrupt information */
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900858 iosapic_intr_info[irq].dest = 0;
859 iosapic_intr_info[irq].dmode = 0;
860 iosapic_intr_info[irq].polarity = 0;
861 iosapic_intr_info[irq].trigger = 0;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900862 iosapic_intr_info[irq].low32 |= IOSAPIC_MASK;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700863
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900864 /* Destroy and reserve IRQ */
865 destroy_and_reserve_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866 }
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700867 out:
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900868 spin_unlock_irqrestore(&iosapic_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870
871/*
872 * ACPI calls this when it finds an entry for a platform interrupt.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 */
874int __init
875iosapic_register_platform_intr (u32 int_type, unsigned int gsi,
876 int iosapic_vector, u16 eid, u16 id,
877 unsigned long polarity, unsigned long trigger)
878{
879 static const char * const name[] = {"unknown", "PMI", "INIT", "CPEI"};
880 unsigned char delivery;
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900881 int irq, vector, mask = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882 unsigned int dest = ((id << 8) | eid) & 0xffff;
883
884 switch (int_type) {
885 case ACPI_INTERRUPT_PMI:
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900886 irq = vector = iosapic_vector;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900887 bind_irq_vector(irq, vector, CPU_MASK_ALL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 /*
889 * since PMI vector is alloc'd by FW(ACPI) not by kernel,
890 * we need to make sure the vector is available
891 */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900892 iosapic_reassign_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893 delivery = IOSAPIC_PMI;
894 break;
895 case ACPI_INTERRUPT_INIT:
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900896 irq = create_irq();
897 if (irq < 0)
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800898 panic("%s: out of interrupt vectors!\n", __func__);
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900899 vector = irq_to_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 delivery = IOSAPIC_INIT;
901 break;
902 case ACPI_INTERRUPT_CPEI:
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900903 irq = vector = IA64_CPE_VECTOR;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900904 BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL));
Kenji Kaneshigeaa0ebec2007-11-09 10:51:01 +0900905 delivery = IOSAPIC_FIXED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 mask = 1;
907 break;
908 default:
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800909 printk(KERN_ERR "%s: invalid int type 0x%x\n", __func__,
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900910 int_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 return -1;
912 }
913
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900914 register_intr(gsi, irq, delivery, polarity, trigger);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900916 printk(KERN_INFO
917 "PLATFORM int %s (0x%x): GSI %u (%s, %s) -> CPU %d (0x%04x)"
918 " vector %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 int_type < ARRAY_SIZE(name) ? name[int_type] : "unknown",
920 int_type, gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
921 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
922 cpu_logical_id(dest), dest, vector);
923
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900924 set_rte(gsi, irq, dest, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 return vector;
926}
927
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928/*
929 * ACPI calls this when it finds an entry for a legacy ISA IRQ override.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 */
Tony Luck0f7ac292007-05-07 13:17:00 -0700931void __devinit
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932iosapic_override_isa_irq (unsigned int isa_irq, unsigned int gsi,
933 unsigned long polarity,
934 unsigned long trigger)
935{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900936 int vector, irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937 unsigned int dest = cpu_physical_id(smp_processor_id());
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900938 unsigned char dmode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900940 irq = vector = isa_irq_to_vector(isa_irq);
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900941 BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL));
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900942 dmode = choose_dmode();
943 register_intr(gsi, irq, dmode, polarity, trigger);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944
945 DBG("ISA: IRQ %u -> GSI %u (%s,%s) -> CPU %d (0x%04x) vector %d\n",
946 isa_irq, gsi, trigger == IOSAPIC_EDGE ? "edge" : "level",
947 polarity == IOSAPIC_POL_HIGH ? "high" : "low",
948 cpu_logical_id(dest), dest, vector);
949
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900950 set_rte(gsi, irq, dest, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951}
952
953void __init
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900954ia64_native_iosapic_pcat_compat_init(void)
955{
956 if (pcat_compat) {
957 /*
958 * Disable the compatibility mode interrupts (8259 style),
959 * needs IN/OUT support enabled.
960 */
961 printk(KERN_INFO
962 "%s: Disabling PC-AT compatible 8259 interrupts\n",
963 __func__);
964 outb(0xff, 0xA1);
965 outb(0xff, 0x21);
966 }
967}
968
969void __init
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970iosapic_system_init (int system_pcat_compat)
971{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900972 int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900974 for (irq = 0; irq < NR_IRQS; ++irq) {
975 iosapic_intr_info[irq].low32 = IOSAPIC_MASK;
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900976 /* mark as unused */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900977 INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes);
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900978
979 iosapic_intr_info[irq].count = 0;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700980 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981
982 pcat_compat = system_pcat_compat;
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900983 if (pcat_compat)
984 iosapic_pcat_compat_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985}
986
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700987static inline int
988iosapic_alloc (void)
989{
990 int index;
991
992 for (index = 0; index < NR_IOSAPICS; index++)
993 if (!iosapic_lists[index].addr)
994 return index;
995
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800996 printk(KERN_WARNING "%s: failed to allocate iosapic\n", __func__);
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700997 return -1;
998}
999
1000static inline void
1001iosapic_free (int index)
1002{
1003 memset(&iosapic_lists[index], 0, sizeof(iosapic_lists[0]));
1004}
1005
1006static inline int
1007iosapic_check_gsi_range (unsigned int gsi_base, unsigned int ver)
1008{
1009 int index;
1010 unsigned int gsi_end, base, end;
1011
1012 /* check gsi range */
1013 gsi_end = gsi_base + ((ver >> 16) & 0xff);
1014 for (index = 0; index < NR_IOSAPICS; index++) {
1015 if (!iosapic_lists[index].addr)
1016 continue;
1017
1018 base = iosapic_lists[index].gsi_base;
1019 end = base + iosapic_lists[index].num_rte - 1;
1020
Satoru Takeuchie6d1ba52006-03-27 17:13:46 +09001021 if (gsi_end < base || end < gsi_base)
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001022 continue; /* OK */
1023
1024 return -EBUSY;
1025 }
1026 return 0;
1027}
1028
1029int __devinit
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030iosapic_init (unsigned long phys_addr, unsigned int gsi_base)
1031{
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001032 int num_rte, err, index;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033 unsigned int isa_irq, ver;
1034 char __iomem *addr;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001035 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001037 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +09001038 index = find_iosapic(gsi_base);
1039 if (index >= 0) {
1040 spin_unlock_irqrestore(&iosapic_lock, flags);
1041 return -EBUSY;
1042 }
1043
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001044 addr = ioremap(phys_addr, 0);
Roel Kluine7369e02009-08-11 14:52:11 -07001045 if (addr == NULL) {
1046 spin_unlock_irqrestore(&iosapic_lock, flags);
1047 return -ENOMEM;
1048 }
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001049 ver = iosapic_version(addr);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001050 if ((err = iosapic_check_gsi_range(gsi_base, ver))) {
1051 iounmap(addr);
1052 spin_unlock_irqrestore(&iosapic_lock, flags);
1053 return err;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001054 }
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001055
1056 /*
1057 * The MAX_REDIR register holds the highest input pin number
1058 * (starting from 0). We add 1 so that we can use it for
1059 * number of pins (= RTEs)
1060 */
1061 num_rte = ((ver >> 16) & 0xff) + 1;
1062
1063 index = iosapic_alloc();
1064 iosapic_lists[index].addr = addr;
1065 iosapic_lists[index].gsi_base = gsi_base;
1066 iosapic_lists[index].num_rte = num_rte;
1067#ifdef CONFIG_NUMA
1068 iosapic_lists[index].node = MAX_NUMNODES;
1069#endif
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +09001070 spin_lock_init(&iosapic_lists[index].lock);
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001071 spin_unlock_irqrestore(&iosapic_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072
1073 if ((gsi_base == 0) && pcat_compat) {
1074 /*
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +09001075 * Map the legacy ISA devices into the IOSAPIC data. Some of
1076 * these may get reprogrammed later on with data from the ACPI
1077 * Interrupt Source Override table.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078 */
1079 for (isa_irq = 0; isa_irq < 16; ++isa_irq)
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +09001080 iosapic_override_isa_irq(isa_irq, isa_irq,
1081 IOSAPIC_POL_HIGH,
1082 IOSAPIC_EDGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083 }
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001084 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085}
1086
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001087#ifdef CONFIG_HOTPLUG
1088int
1089iosapic_remove (unsigned int gsi_base)
1090{
1091 int index, err = 0;
1092 unsigned long flags;
1093
1094 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001095 index = find_iosapic(gsi_base);
1096 if (index < 0) {
1097 printk(KERN_WARNING "%s: No IOSAPIC for GSI base %u\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -08001098 __func__, gsi_base);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001099 goto out;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001100 }
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001101
1102 if (iosapic_lists[index].rtes_inuse) {
1103 err = -EBUSY;
1104 printk(KERN_WARNING "%s: IOSAPIC for GSI base %u is busy\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -08001105 __func__, gsi_base);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001106 goto out;
1107 }
1108
1109 iounmap(iosapic_lists[index].addr);
1110 iosapic_free(index);
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001111 out:
1112 spin_unlock_irqrestore(&iosapic_lock, flags);
1113 return err;
1114}
1115#endif /* CONFIG_HOTPLUG */
1116
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117#ifdef CONFIG_NUMA
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001118void __devinit
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119map_iosapic_to_node(unsigned int gsi_base, int node)
1120{
1121 int index;
1122
1123 index = find_iosapic(gsi_base);
1124 if (index < 0) {
1125 printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -08001126 __func__, gsi_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127 return;
1128 }
1129 iosapic_lists[index].node = node;
1130 return;
1131}
1132#endif