blob: 05efb370a2bde2b2eed903e6679197e2fc7baa8c [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/dmtimer.c
3 *
4 * OMAP Dual-Mode Timers
5 *
Tarun Kanti DebBarma97933d62011-09-20 17:00:17 +05306 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
7 * Tarun Kanti DebBarma <tarun.kanti@ti.com>
8 * Thara Gopinath <thara@ti.com>
9 *
10 * dmtimer adaptation to platform_driver.
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * Copyright (C) 2005 Nokia Corporation
Timo Teras77900a22006-06-26 16:16:12 -070013 * OMAP2 support by Juha Yrjola
14 * API improvements and OMAP2 clock framework support by Timo Teras
Tony Lindgren92105bb2005-09-07 17:20:26 +010015 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070016 * Copyright (C) 2009 Texas Instruments
17 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
18 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010019 * This program is free software; you can redistribute it and/or modify it
20 * under the terms of the GNU General Public License as published by the
21 * Free Software Foundation; either version 2 of the License, or (at your
22 * option) any later version.
23 *
24 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
25 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
26 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
27 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
28 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 *
33 * You should have received a copy of the GNU General Public License along
34 * with this program; if not, write to the Free Software Foundation, Inc.,
35 * 675 Mass Ave, Cambridge, MA 02139, USA.
36 */
37
Jon Hunterb1538832012-09-28 11:43:30 -050038#include <linux/clk.h>
Axel Lin869dec12011-11-02 09:49:46 +080039#include <linux/module.h>
Russell Kingfced80c2008-09-06 12:10:45 +010040#include <linux/io.h>
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +053041#include <linux/device.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053042#include <linux/err.h>
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +053043#include <linux/pm_runtime.h>
Jon Hunter9725f442012-05-14 10:41:37 -050044#include <linux/of.h>
45#include <linux/of_device.h>
Jon Hunter40fc3bb2012-09-28 11:34:49 -050046#include <linux/platform_device.h>
47#include <linux/platform_data/dmtimer-omap.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053048
Tony Lindgrence491cf2009-10-20 09:40:47 -070049#include <plat/dmtimer.h>
Tony Lindgren2c799ce2012-02-24 10:34:35 -080050
Jon Hunterb7b4ff72012-06-05 12:34:51 -050051static u32 omap_reserved_systimers;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +053052static LIST_HEAD(omap_timer_list);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053053static DEFINE_SPINLOCK(dm_timer_lock);
Tony Lindgren92105bb2005-09-07 17:20:26 +010054
Jon Hunter8fc7fcb2013-03-19 12:38:17 -050055enum {
56 REQUEST_ANY = 0,
57 REQUEST_BY_ID,
58 REQUEST_BY_CAP,
59 REQUEST_BY_NODE,
60};
61
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053062/**
63 * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
64 * @timer: timer pointer over which read operation to perform
65 * @reg: lowest byte holds the register offset
66 *
67 * The posted mode bit is encoded in reg. Note that in posted mode write
68 * pending bit must be checked. Otherwise a read of a non completed write
69 * will produce an error.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030070 */
71static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
Tony Lindgren92105bb2005-09-07 17:20:26 +010072{
Tony Lindgrenee17f112011-09-16 15:44:20 -070073 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
74 return __omap_dm_timer_read(timer, reg, timer->posted);
Timo Teras77900a22006-06-26 16:16:12 -070075}
76
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053077/**
78 * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
79 * @timer: timer pointer over which write operation is to perform
80 * @reg: lowest byte holds the register offset
81 * @value: data to write into the register
82 *
83 * The posted mode bit is encoded in reg. Note that in posted mode the write
84 * pending bit must be checked. Otherwise a write on a register which has a
85 * pending write will be lost.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030086 */
87static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
88 u32 value)
Timo Teras77900a22006-06-26 16:16:12 -070089{
Tony Lindgrenee17f112011-09-16 15:44:20 -070090 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
91 __omap_dm_timer_write(timer, reg, value, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +010092}
93
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053094static void omap_timer_restore_context(struct omap_dm_timer *timer)
95{
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053096 omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
97 timer->context.twer);
98 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
99 timer->context.tcrr);
100 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
101 timer->context.tldr);
102 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
103 timer->context.tmar);
104 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
105 timer->context.tsicr);
106 __raw_writel(timer->context.tier, timer->irq_ena);
107 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
108 timer->context.tclr);
109}
110
Jon Hunterae6672c2012-07-11 13:47:38 -0500111static int omap_dm_timer_reset(struct omap_dm_timer *timer)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100112{
Jon Hunterae6672c2012-07-11 13:47:38 -0500113 u32 l, timeout = 100000;
Timo Teras77900a22006-06-26 16:16:12 -0700114
Jon Hunterae6672c2012-07-11 13:47:38 -0500115 if (timer->revision != 1)
116 return -EINVAL;
Tony Lindgrenee17f112011-09-16 15:44:20 -0700117
Jon Hunterffc957b2012-07-06 16:46:35 -0500118 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
Jon Hunterae6672c2012-07-11 13:47:38 -0500119
120 do {
121 l = __omap_dm_timer_read(timer,
122 OMAP_TIMER_V1_SYS_STAT_OFFSET, 0);
123 } while (!l && timeout--);
124
125 if (!timeout) {
126 dev_err(&timer->pdev->dev, "Timer failed to reset\n");
127 return -ETIMEDOUT;
128 }
129
130 /* Configure timer for smart-idle mode */
131 l = __omap_dm_timer_read(timer, OMAP_TIMER_OCP_CFG_OFFSET, 0);
132 l |= 0x2 << 0x3;
133 __omap_dm_timer_write(timer, OMAP_TIMER_OCP_CFG_OFFSET, l, 0);
134
135 timer->posted = 0;
136
137 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700138}
139
Jon Hunterb0cadb32012-09-28 12:21:09 -0500140static int omap_dm_timer_prepare(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700141{
Jon Hunterae6672c2012-07-11 13:47:38 -0500142 int rc;
143
Jon Hunterbca45802012-06-05 12:34:58 -0500144 /*
145 * FIXME: OMAP1 devices do not use the clock framework for dmtimers so
146 * do not call clk_get() for these devices.
147 */
148 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
149 timer->fclk = clk_get(&timer->pdev->dev, "fck");
150 if (WARN_ON_ONCE(IS_ERR_OR_NULL(timer->fclk))) {
151 timer->fclk = NULL;
152 dev_err(&timer->pdev->dev, ": No fclk handle.\n");
153 return -EINVAL;
154 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530155 }
156
Jon Hunter7b44cf22012-07-06 16:45:04 -0500157 omap_dm_timer_enable(timer);
158
Jon Hunterae6672c2012-07-11 13:47:38 -0500159 if (timer->capability & OMAP_TIMER_NEEDS_RESET) {
160 rc = omap_dm_timer_reset(timer);
161 if (rc) {
162 omap_dm_timer_disable(timer);
163 return rc;
164 }
165 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530166
Jon Hunter7b44cf22012-07-06 16:45:04 -0500167 __omap_dm_timer_enable_posted(timer);
168 omap_dm_timer_disable(timer);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530169
Jon Hunter7b44cf22012-07-06 16:45:04 -0500170 return omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
Timo Teras77900a22006-06-26 16:16:12 -0700171}
172
Jon Hunterb7b4ff72012-06-05 12:34:51 -0500173static inline u32 omap_dm_timer_reserved_systimer(int id)
174{
175 return (omap_reserved_systimers & (1 << (id - 1))) ? 1 : 0;
176}
177
178int omap_dm_timer_reserve_systimer(int id)
179{
180 if (omap_dm_timer_reserved_systimer(id))
181 return -ENODEV;
182
183 omap_reserved_systimers |= (1 << (id - 1));
184
185 return 0;
186}
187
Jon Hunter8fc7fcb2013-03-19 12:38:17 -0500188static struct omap_dm_timer *_omap_dm_timer_request(int req_type, void *data)
Timo Teras77900a22006-06-26 16:16:12 -0700189{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530190 struct omap_dm_timer *timer = NULL, *t;
Jon Hunter8fc7fcb2013-03-19 12:38:17 -0500191 struct device_node *np = NULL;
Timo Teras77900a22006-06-26 16:16:12 -0700192 unsigned long flags;
Jon Hunter8fc7fcb2013-03-19 12:38:17 -0500193 u32 cap = 0;
194 int id = 0;
195
196 switch (req_type) {
197 case REQUEST_BY_ID:
198 id = *(int *)data;
199 break;
200 case REQUEST_BY_CAP:
201 cap = *(u32 *)data;
202 break;
203 case REQUEST_BY_NODE:
204 np = (struct device_node *)data;
205 break;
206 default:
207 /* REQUEST_ANY */
208 break;
209 }
Timo Teras77900a22006-06-26 16:16:12 -0700210
211 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530212 list_for_each_entry(t, &omap_timer_list, node) {
213 if (t->reserved)
Timo Teras77900a22006-06-26 16:16:12 -0700214 continue;
215
Jon Hunter8fc7fcb2013-03-19 12:38:17 -0500216 switch (req_type) {
217 case REQUEST_BY_ID:
218 if (id == t->pdev->id) {
219 timer = t;
220 timer->reserved = 1;
221 goto found;
222 }
223 break;
224 case REQUEST_BY_CAP:
225 if (cap == (t->capability & cap)) {
226 /*
227 * If timer is not NULL, we have already found
228 * one timer but it was not an exact match
229 * because it had more capabilites that what
230 * was required. Therefore, unreserve the last
231 * timer found and see if this one is a better
232 * match.
233 */
234 if (timer)
235 timer->reserved = 0;
236 timer = t;
237 timer->reserved = 1;
238
239 /* Exit loop early if we find an exact match */
240 if (t->capability == cap)
241 goto found;
242 }
243 break;
244 case REQUEST_BY_NODE:
245 if (np == t->pdev->dev.of_node) {
246 timer = t;
247 timer->reserved = 1;
248 goto found;
249 }
250 break;
251 default:
252 /* REQUEST_ANY */
253 timer = t;
254 timer->reserved = 1;
255 goto found;
256 }
Timo Teras77900a22006-06-26 16:16:12 -0700257 }
Jon Hunter8fc7fcb2013-03-19 12:38:17 -0500258found:
Timo Kokkonenc5491d12012-08-12 13:45:34 +0300259 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530260
Jon Hunter8fc7fcb2013-03-19 12:38:17 -0500261 if (timer && omap_dm_timer_prepare(timer)) {
262 timer->reserved = 0;
263 timer = NULL;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530264 }
Timo Teras77900a22006-06-26 16:16:12 -0700265
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530266 if (!timer)
267 pr_debug("%s: timer request failed!\n", __func__);
Timo Teras83379c82006-06-26 16:16:23 -0700268
Timo Teras77900a22006-06-26 16:16:12 -0700269 return timer;
270}
Jon Hunter8fc7fcb2013-03-19 12:38:17 -0500271
272struct omap_dm_timer *omap_dm_timer_request(void)
273{
274 return _omap_dm_timer_request(REQUEST_ANY, NULL);
275}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700276EXPORT_SYMBOL_GPL(omap_dm_timer_request);
Timo Teras77900a22006-06-26 16:16:12 -0700277
278struct omap_dm_timer *omap_dm_timer_request_specific(int id)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100279{
Jon Hunter9725f442012-05-14 10:41:37 -0500280 /* Requesting timer by ID is not supported when device tree is used */
281 if (of_have_populated_dt()) {
Jon Hunter8fc7fcb2013-03-19 12:38:17 -0500282 pr_warn("%s: Please use omap_dm_timer_request_by_cap/node()\n",
Jon Hunter9725f442012-05-14 10:41:37 -0500283 __func__);
284 return NULL;
285 }
286
Jon Hunter8fc7fcb2013-03-19 12:38:17 -0500287 return _omap_dm_timer_request(REQUEST_BY_ID, &id);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100288}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700289EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100290
Jon Hunter373fe0b2012-09-06 15:28:00 -0500291/**
292 * omap_dm_timer_request_by_cap - Request a timer by capability
293 * @cap: Bit mask of capabilities to match
294 *
295 * Find a timer based upon capabilities bit mask. Callers of this function
296 * should use the definitions found in the plat/dmtimer.h file under the
297 * comment "timer capabilities used in hwmod database". Returns pointer to
298 * timer handle on success and a NULL pointer on failure.
299 */
300struct omap_dm_timer *omap_dm_timer_request_by_cap(u32 cap)
301{
Jon Hunter8fc7fcb2013-03-19 12:38:17 -0500302 return _omap_dm_timer_request(REQUEST_BY_CAP, &cap);
Jon Hunter373fe0b2012-09-06 15:28:00 -0500303}
304EXPORT_SYMBOL_GPL(omap_dm_timer_request_by_cap);
305
Jon Hunter8fc7fcb2013-03-19 12:38:17 -0500306/**
307 * omap_dm_timer_request_by_node - Request a timer by device-tree node
308 * @np: Pointer to device-tree timer node
309 *
310 * Request a timer based upon a device node pointer. Returns pointer to
311 * timer handle on success and a NULL pointer on failure.
312 */
313struct omap_dm_timer *omap_dm_timer_request_by_node(struct device_node *np)
314{
315 if (!np)
316 return NULL;
317
318 return _omap_dm_timer_request(REQUEST_BY_NODE, np);
319}
320EXPORT_SYMBOL_GPL(omap_dm_timer_request_by_node);
321
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530322int omap_dm_timer_free(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700323{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530324 if (unlikely(!timer))
325 return -EINVAL;
326
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530327 clk_put(timer->fclk);
Timo Terasfa4bb622006-09-25 12:41:35 +0300328
Timo Teras77900a22006-06-26 16:16:12 -0700329 WARN_ON(!timer->reserved);
330 timer->reserved = 0;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530331 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700332}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700333EXPORT_SYMBOL_GPL(omap_dm_timer_free);
Timo Teras77900a22006-06-26 16:16:12 -0700334
Timo Teras12583a72006-09-25 12:41:42 +0300335void omap_dm_timer_enable(struct omap_dm_timer *timer)
336{
NeilBrown9cc268d2013-03-19 12:38:15 -0500337 int c;
338
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530339 pm_runtime_get_sync(&timer->pdev->dev);
NeilBrown9cc268d2013-03-19 12:38:15 -0500340
341 if (!(timer->capability & OMAP_TIMER_ALWON)) {
342 if (timer->get_context_loss_count) {
343 c = timer->get_context_loss_count(&timer->pdev->dev);
344 if (c != timer->ctx_loss_count) {
345 omap_timer_restore_context(timer);
346 timer->ctx_loss_count = c;
347 }
Jon Hunter385c4c72013-03-19 12:38:16 -0500348 } else {
349 omap_timer_restore_context(timer);
NeilBrown9cc268d2013-03-19 12:38:15 -0500350 }
351 }
Timo Teras12583a72006-09-25 12:41:42 +0300352}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700353EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
Timo Teras12583a72006-09-25 12:41:42 +0300354
355void omap_dm_timer_disable(struct omap_dm_timer *timer)
356{
Jon Hunter54f32a32012-07-13 15:12:03 -0500357 pm_runtime_put_sync(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300358}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700359EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
Timo Teras12583a72006-09-25 12:41:42 +0300360
Timo Teras77900a22006-06-26 16:16:12 -0700361int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
362{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530363 if (timer)
364 return timer->irq;
365 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700366}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700367EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
Timo Teras77900a22006-06-26 16:16:12 -0700368
369#if defined(CONFIG_ARCH_OMAP1)
Tony Lindgren7136f8d2012-10-31 12:38:43 -0700370#include <mach/hardware.h>
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100371/**
372 * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
373 * @inputmask: current value of idlect mask
374 */
375__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
376{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530377 int i = 0;
378 struct omap_dm_timer *timer = NULL;
379 unsigned long flags;
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100380
381 /* If ARMXOR cannot be idled this function call is unnecessary */
382 if (!(inputmask & (1 << 1)))
383 return inputmask;
384
385 /* If any active timer is using ARMXOR return modified mask */
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530386 spin_lock_irqsave(&dm_timer_lock, flags);
387 list_for_each_entry(timer, &omap_timer_list, node) {
Timo Teras77900a22006-06-26 16:16:12 -0700388 u32 l;
389
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530390 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras77900a22006-06-26 16:16:12 -0700391 if (l & OMAP_TIMER_CTRL_ST) {
392 if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100393 inputmask &= ~(1 << 1);
394 else
395 inputmask &= ~(1 << 2);
396 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530397 i++;
Timo Teras77900a22006-06-26 16:16:12 -0700398 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530399 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100400
401 return inputmask;
402}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700403EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100404
Tony Lindgren140455f2010-02-12 12:26:48 -0800405#else
Timo Teras77900a22006-06-26 16:16:12 -0700406
407struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
408{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530409 if (timer)
410 return timer->fclk;
411 return NULL;
Timo Teras77900a22006-06-26 16:16:12 -0700412}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700413EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
Timo Teras77900a22006-06-26 16:16:12 -0700414
415__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
416{
417 BUG();
Dirk Behme21218802006-12-06 17:14:00 -0800418
419 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700420}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700421EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Timo Teras77900a22006-06-26 16:16:12 -0700422
423#endif
424
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530425int omap_dm_timer_trigger(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700426{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530427 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
428 pr_err("%s: timer not available or enabled.\n", __func__);
429 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530430 }
431
Timo Teras77900a22006-06-26 16:16:12 -0700432 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530433 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700434}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700435EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
Timo Teras77900a22006-06-26 16:16:12 -0700436
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530437int omap_dm_timer_start(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700438{
439 u32 l;
440
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530441 if (unlikely(!timer))
442 return -EINVAL;
443
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530444 omap_dm_timer_enable(timer);
445
Timo Teras77900a22006-06-26 16:16:12 -0700446 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
447 if (!(l & OMAP_TIMER_CTRL_ST)) {
448 l |= OMAP_TIMER_CTRL_ST;
449 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
450 }
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530451
452 /* Save the context */
453 timer->context.tclr = l;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530454 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700455}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700456EXPORT_SYMBOL_GPL(omap_dm_timer_start);
Timo Teras77900a22006-06-26 16:16:12 -0700457
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530458int omap_dm_timer_stop(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700459{
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700460 unsigned long rate = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700461
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530462 if (unlikely(!timer))
463 return -EINVAL;
464
Jon Hunter66159752012-06-05 12:34:57 -0500465 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET))
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530466 rate = clk_get_rate(timer->fclk);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700467
Tony Lindgrenee17f112011-09-16 15:44:20 -0700468 __omap_dm_timer_stop(timer, timer->posted, rate);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530469
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -0800470 /*
471 * Since the register values are computed and written within
472 * __omap_dm_timer_stop, we need to use read to retrieve the
473 * context.
474 */
475 timer->context.tclr =
476 omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -0800477 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530478 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700479}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700480EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
Timo Teras77900a22006-06-26 16:16:12 -0700481
Paul Walmsleyf2480762009-04-23 21:11:10 -0600482int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100483{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530484 int ret;
Jon Hunter2b2d3522012-06-05 12:34:59 -0500485 char *parent_name = NULL;
Jon Hunterd7aba552012-07-18 20:10:12 -0500486 struct clk *parent;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530487 struct dmtimer_platform_data *pdata;
488
489 if (unlikely(!timer))
490 return -EINVAL;
491
492 pdata = timer->pdev->dev.platform_data;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530493
Timo Teras77900a22006-06-26 16:16:12 -0700494 if (source < 0 || source >= 3)
Paul Walmsleyf2480762009-04-23 21:11:10 -0600495 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700496
Jon Hunter2b2d3522012-06-05 12:34:59 -0500497 /*
498 * FIXME: Used for OMAP1 devices only because they do not currently
499 * use the clock framework to set the parent clock. To be removed
500 * once OMAP1 migrated to using clock framework for dmtimers
501 */
Jon Hunter9725f442012-05-14 10:41:37 -0500502 if (pdata && pdata->set_timer_src)
Jon Hunter2b2d3522012-06-05 12:34:59 -0500503 return pdata->set_timer_src(timer->pdev, source);
504
Jon Hunterd7aba552012-07-18 20:10:12 -0500505 if (!timer->fclk)
Jon Hunter2b2d3522012-06-05 12:34:59 -0500506 return -EINVAL;
Jon Hunter2b2d3522012-06-05 12:34:59 -0500507
508 switch (source) {
509 case OMAP_TIMER_SRC_SYS_CLK:
Jon Hunterc59b5372012-06-05 12:35:00 -0500510 parent_name = "timer_sys_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500511 break;
512
513 case OMAP_TIMER_SRC_32_KHZ:
Jon Hunterc59b5372012-06-05 12:35:00 -0500514 parent_name = "timer_32k_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500515 break;
516
517 case OMAP_TIMER_SRC_EXT_CLK:
Jon Hunterc59b5372012-06-05 12:35:00 -0500518 parent_name = "timer_ext_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500519 break;
520 }
521
522 parent = clk_get(&timer->pdev->dev, parent_name);
523 if (IS_ERR_OR_NULL(parent)) {
524 pr_err("%s: %s not found\n", __func__, parent_name);
Jon Hunterd7aba552012-07-18 20:10:12 -0500525 return -EINVAL;
Jon Hunter2b2d3522012-06-05 12:34:59 -0500526 }
527
Jon Hunterd7aba552012-07-18 20:10:12 -0500528 ret = clk_set_parent(timer->fclk, parent);
Jon Hunter2b2d3522012-06-05 12:34:59 -0500529 if (IS_ERR_VALUE(ret))
530 pr_err("%s: failed to set %s as parent\n", __func__,
531 parent_name);
532
533 clk_put(parent);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530534
535 return ret;
Timo Teras77900a22006-06-26 16:16:12 -0700536}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700537EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
Timo Teras77900a22006-06-26 16:16:12 -0700538
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530539int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
Timo Teras77900a22006-06-26 16:16:12 -0700540 unsigned int load)
541{
542 u32 l;
543
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530544 if (unlikely(!timer))
545 return -EINVAL;
546
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530547 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700548 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
549 if (autoreload)
550 l |= OMAP_TIMER_CTRL_AR;
551 else
552 l &= ~OMAP_TIMER_CTRL_AR;
553 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
554 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
Richard Woodruff0f0d0802008-07-03 12:24:30 +0300555
Timo Teras77900a22006-06-26 16:16:12 -0700556 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530557 /* Save the context */
558 timer->context.tclr = l;
559 timer->context.tldr = load;
560 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530561 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700562}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700563EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
Timo Teras77900a22006-06-26 16:16:12 -0700564
Richard Woodruff3fddd092008-07-03 12:24:30 +0300565/* Optimized set_load which removes costly spin wait in timer_start */
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530566int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
Richard Woodruff3fddd092008-07-03 12:24:30 +0300567 unsigned int load)
568{
569 u32 l;
570
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530571 if (unlikely(!timer))
572 return -EINVAL;
573
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530574 omap_dm_timer_enable(timer);
575
Richard Woodruff3fddd092008-07-03 12:24:30 +0300576 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Paul Walmsley64ce2902008-12-10 17:36:34 -0800577 if (autoreload) {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300578 l |= OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800579 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
580 } else {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300581 l &= ~OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800582 }
Richard Woodruff3fddd092008-07-03 12:24:30 +0300583 l |= OMAP_TIMER_CTRL_ST;
584
Tony Lindgrenee17f112011-09-16 15:44:20 -0700585 __omap_dm_timer_load_start(timer, l, load, timer->posted);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530586
587 /* Save the context */
588 timer->context.tclr = l;
589 timer->context.tldr = load;
590 timer->context.tcrr = load;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530591 return 0;
Richard Woodruff3fddd092008-07-03 12:24:30 +0300592}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700593EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
Richard Woodruff3fddd092008-07-03 12:24:30 +0300594
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530595int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
Timo Teras77900a22006-06-26 16:16:12 -0700596 unsigned int match)
597{
598 u32 l;
599
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530600 if (unlikely(!timer))
601 return -EINVAL;
602
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530603 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700604 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras83379c82006-06-26 16:16:23 -0700605 if (enable)
Timo Teras77900a22006-06-26 16:16:12 -0700606 l |= OMAP_TIMER_CTRL_CE;
607 else
608 l &= ~OMAP_TIMER_CTRL_CE;
Timo Teras77900a22006-06-26 16:16:12 -0700609 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
Jon Hunter991ad162012-10-04 18:17:42 -0500610 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530611
612 /* Save the context */
613 timer->context.tclr = l;
614 timer->context.tmar = match;
615 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530616 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100617}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700618EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100619
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530620int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
Timo Teras77900a22006-06-26 16:16:12 -0700621 int toggle, int trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100622{
Timo Teras77900a22006-06-26 16:16:12 -0700623 u32 l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100624
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530625 if (unlikely(!timer))
626 return -EINVAL;
627
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530628 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700629 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
630 l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
631 OMAP_TIMER_CTRL_PT | (0x03 << 10));
632 if (def_on)
633 l |= OMAP_TIMER_CTRL_SCPWM;
634 if (toggle)
635 l |= OMAP_TIMER_CTRL_PT;
636 l |= trigger << 10;
637 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530638
639 /* Save the context */
640 timer->context.tclr = l;
641 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530642 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700643}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700644EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
Timo Teras77900a22006-06-26 16:16:12 -0700645
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530646int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
Timo Teras77900a22006-06-26 16:16:12 -0700647{
648 u32 l;
649
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530650 if (unlikely(!timer))
651 return -EINVAL;
652
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530653 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700654 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
655 l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
656 if (prescaler >= 0x00 && prescaler <= 0x07) {
657 l |= OMAP_TIMER_CTRL_PRE;
658 l |= prescaler << 2;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100659 }
Timo Teras77900a22006-06-26 16:16:12 -0700660 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530661
662 /* Save the context */
663 timer->context.tclr = l;
664 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530665 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100666}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700667EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100668
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530669int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
Timo Teras77900a22006-06-26 16:16:12 -0700670 unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100671{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530672 if (unlikely(!timer))
673 return -EINVAL;
674
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530675 omap_dm_timer_enable(timer);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700676 __omap_dm_timer_int_enable(timer, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530677
678 /* Save the context */
679 timer->context.tier = value;
680 timer->context.twer = value;
681 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530682 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100683}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700684EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100685
Jon Hunter4249d962012-07-13 14:03:18 -0500686/**
687 * omap_dm_timer_set_int_disable - disable timer interrupts
688 * @timer: pointer to timer handle
689 * @mask: bit mask of interrupts to be disabled
690 *
691 * Disables the specified timer interrupts for a timer.
692 */
693int omap_dm_timer_set_int_disable(struct omap_dm_timer *timer, u32 mask)
694{
695 u32 l = mask;
696
697 if (unlikely(!timer))
698 return -EINVAL;
699
700 omap_dm_timer_enable(timer);
701
702 if (timer->revision == 1)
703 l = __raw_readl(timer->irq_ena) & ~mask;
704
705 __raw_writel(l, timer->irq_dis);
706 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_WAKEUP_EN_REG) & ~mask;
707 omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG, l);
708
709 /* Save the context */
710 timer->context.tier &= ~mask;
711 timer->context.twer &= ~mask;
712 omap_dm_timer_disable(timer);
713 return 0;
714}
715EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_disable);
716
Tony Lindgren92105bb2005-09-07 17:20:26 +0100717unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
718{
Timo Terasfa4bb622006-09-25 12:41:35 +0300719 unsigned int l;
720
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530721 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
722 pr_err("%s: timer not available or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530723 return 0;
724 }
725
Tony Lindgrenee17f112011-09-16 15:44:20 -0700726 l = __raw_readl(timer->irq_stat);
Timo Terasfa4bb622006-09-25 12:41:35 +0300727
728 return l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100729}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700730EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100731
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530732int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100733{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530734 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
735 return -EINVAL;
736
Tony Lindgrenee17f112011-09-16 15:44:20 -0700737 __omap_dm_timer_write_status(timer, value);
Jon Hunter1eaff712012-10-04 17:01:14 -0500738
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530739 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100740}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700741EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100742
Tony Lindgren92105bb2005-09-07 17:20:26 +0100743unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
744{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530745 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
746 pr_err("%s: timer not iavailable or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530747 return 0;
748 }
749
Tony Lindgrenee17f112011-09-16 15:44:20 -0700750 return __omap_dm_timer_read_counter(timer, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100751}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700752EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100753
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530754int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
Timo Teras83379c82006-06-26 16:16:23 -0700755{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530756 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
757 pr_err("%s: timer not available or enabled.\n", __func__);
758 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530759 }
760
Timo Terasfa4bb622006-09-25 12:41:35 +0300761 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530762
763 /* Save the context */
764 timer->context.tcrr = value;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530765 return 0;
Timo Teras83379c82006-06-26 16:16:23 -0700766}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700767EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
Timo Teras83379c82006-06-26 16:16:23 -0700768
Timo Teras77900a22006-06-26 16:16:12 -0700769int omap_dm_timers_active(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100770{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530771 struct omap_dm_timer *timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100772
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530773 list_for_each_entry(timer, &omap_timer_list, node) {
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530774 if (!timer->reserved)
Timo Teras12583a72006-09-25 12:41:42 +0300775 continue;
776
Timo Teras77900a22006-06-26 16:16:12 -0700777 if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
Timo Terasfa4bb622006-09-25 12:41:35 +0300778 OMAP_TIMER_CTRL_ST) {
Timo Teras77900a22006-06-26 16:16:12 -0700779 return 1;
Timo Terasfa4bb622006-09-25 12:41:35 +0300780 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100781 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100782 return 0;
783}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700784EXPORT_SYMBOL_GPL(omap_dm_timers_active);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100785
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530786/**
787 * omap_dm_timer_probe - probe function called for every registered device
788 * @pdev: pointer to current timer platform device
789 *
790 * Called by driver framework at the end of device registration for all
791 * timer devices.
792 */
Greg Kroah-Hartman351a1022012-12-21 14:02:24 -0800793static int omap_dm_timer_probe(struct platform_device *pdev)
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530794{
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530795 unsigned long flags;
796 struct omap_dm_timer *timer;
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530797 struct resource *mem, *irq;
798 struct device *dev = &pdev->dev;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530799 struct dmtimer_platform_data *pdata = pdev->dev.platform_data;
800
Jon Hunter9725f442012-05-14 10:41:37 -0500801 if (!pdata && !dev->of_node) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530802 dev_err(dev, "%s: no platform data.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530803 return -ENODEV;
804 }
805
806 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
807 if (unlikely(!irq)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530808 dev_err(dev, "%s: no IRQ resource.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530809 return -ENODEV;
810 }
811
812 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
813 if (unlikely(!mem)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530814 dev_err(dev, "%s: no memory resource.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530815 return -ENODEV;
816 }
817
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530818 timer = devm_kzalloc(dev, sizeof(struct omap_dm_timer), GFP_KERNEL);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530819 if (!timer) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530820 dev_err(dev, "%s: memory alloc failed!\n", __func__);
821 return -ENOMEM;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530822 }
823
Thierry Reding5857bd92013-01-21 11:08:55 +0100824 timer->io_base = devm_ioremap_resource(dev, mem);
825 if (IS_ERR(timer->io_base))
826 return PTR_ERR(timer->io_base);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530827
Jon Hunter9725f442012-05-14 10:41:37 -0500828 if (dev->of_node) {
829 if (of_find_property(dev->of_node, "ti,timer-alwon", NULL))
830 timer->capability |= OMAP_TIMER_ALWON;
831 if (of_find_property(dev->of_node, "ti,timer-dsp", NULL))
832 timer->capability |= OMAP_TIMER_HAS_DSP_IRQ;
833 if (of_find_property(dev->of_node, "ti,timer-pwm", NULL))
834 timer->capability |= OMAP_TIMER_HAS_PWM;
835 if (of_find_property(dev->of_node, "ti,timer-secure", NULL))
836 timer->capability |= OMAP_TIMER_SECURE;
837 } else {
838 timer->id = pdev->id;
Jon Hunterbfd6d022012-09-27 12:47:43 -0500839 timer->errata = pdata->timer_errata;
Jon Hunter9725f442012-05-14 10:41:37 -0500840 timer->capability = pdata->timer_capability;
841 timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
Tony Lindgrenf56f52e2012-11-09 14:54:17 -0800842 timer->get_context_loss_count = pdata->get_context_loss_count;
Jon Hunter9725f442012-05-14 10:41:37 -0500843 }
844
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530845 timer->irq = irq->start;
846 timer->pdev = pdev;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530847
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530848 /* Skip pm_runtime_enable for OMAP1 */
Jon Hunter66159752012-06-05 12:34:57 -0500849 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530850 pm_runtime_enable(dev);
851 pm_runtime_irq_safe(dev);
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530852 }
853
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700854 if (!timer->reserved) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530855 pm_runtime_get_sync(dev);
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700856 __omap_dm_timer_init_regs(timer);
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530857 pm_runtime_put(dev);
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700858 }
859
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530860 /* add the timer element to the list */
861 spin_lock_irqsave(&dm_timer_lock, flags);
862 list_add_tail(&timer->node, &omap_timer_list);
863 spin_unlock_irqrestore(&dm_timer_lock, flags);
864
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530865 dev_dbg(dev, "Device Probed.\n");
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530866
867 return 0;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530868}
869
870/**
871 * omap_dm_timer_remove - cleanup a registered timer device
872 * @pdev: pointer to current timer platform device
873 *
874 * Called by driver framework whenever a timer device is unregistered.
875 * In addition to freeing platform resources it also deletes the timer
876 * entry from the local list.
877 */
Greg Kroah-Hartman351a1022012-12-21 14:02:24 -0800878static int omap_dm_timer_remove(struct platform_device *pdev)
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530879{
880 struct omap_dm_timer *timer;
881 unsigned long flags;
882 int ret = -EINVAL;
883
884 spin_lock_irqsave(&dm_timer_lock, flags);
885 list_for_each_entry(timer, &omap_timer_list, node)
Jon Hunter9725f442012-05-14 10:41:37 -0500886 if (!strcmp(dev_name(&timer->pdev->dev),
887 dev_name(&pdev->dev))) {
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530888 list_del(&timer->node);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530889 ret = 0;
890 break;
891 }
892 spin_unlock_irqrestore(&dm_timer_lock, flags);
893
894 return ret;
895}
896
Jon Hunter9725f442012-05-14 10:41:37 -0500897static const struct of_device_id omap_timer_match[] = {
898 { .compatible = "ti,omap2-timer", },
899 {},
900};
901MODULE_DEVICE_TABLE(of, omap_timer_match);
902
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530903static struct platform_driver omap_dm_timer_driver = {
904 .probe = omap_dm_timer_probe,
Greg Kroah-Hartman351a1022012-12-21 14:02:24 -0800905 .remove = omap_dm_timer_remove,
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530906 .driver = {
907 .name = "omap_timer",
Jon Hunter9725f442012-05-14 10:41:37 -0500908 .of_match_table = of_match_ptr(omap_timer_match),
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530909 },
910};
911
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530912early_platform_init("earlytimer", &omap_dm_timer_driver);
Srinivas Kandagatlae4e9f7e2012-12-16 11:30:02 -0800913module_platform_driver(omap_dm_timer_driver);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530914
915MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
916MODULE_LICENSE("GPL");
917MODULE_ALIAS("platform:" DRIVER_NAME);
918MODULE_AUTHOR("Texas Instruments Inc");