| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1 | /* | 
 | 2 |  * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers | 
 | 3 |  * | 
 | 4 |  * Copyright 2005  Tejun Heo | 
 | 5 |  * | 
 | 6 |  * Based on preview driver from Silicon Image. | 
 | 7 |  * | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 8 |  * This program is free software; you can redistribute it and/or modify it | 
 | 9 |  * under the terms of the GNU General Public License as published by the | 
 | 10 |  * Free Software Foundation; either version 2, or (at your option) any | 
 | 11 |  * later version. | 
 | 12 |  * | 
 | 13 |  * This program is distributed in the hope that it will be useful, but | 
 | 14 |  * WITHOUT ANY WARRANTY; without even the implied warranty of | 
 | 15 |  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU | 
 | 16 |  * General Public License for more details. | 
 | 17 |  * | 
 | 18 |  */ | 
 | 19 |  | 
 | 20 | #include <linux/kernel.h> | 
 | 21 | #include <linux/module.h> | 
| Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 22 | #include <linux/gfp.h> | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 23 | #include <linux/pci.h> | 
 | 24 | #include <linux/blkdev.h> | 
 | 25 | #include <linux/delay.h> | 
 | 26 | #include <linux/interrupt.h> | 
 | 27 | #include <linux/dma-mapping.h> | 
| Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 28 | #include <linux/device.h> | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 29 | #include <scsi/scsi_host.h> | 
| Jeff Garzik | 193515d | 2005-11-07 00:59:37 -0500 | [diff] [blame] | 30 | #include <scsi/scsi_cmnd.h> | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 31 | #include <linux/libata.h> | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 32 |  | 
 | 33 | #define DRV_NAME	"sata_sil24" | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 34 | #define DRV_VERSION	"1.1" | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 35 |  | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 36 | /* | 
 | 37 |  * Port request block (PRB) 32 bytes | 
 | 38 |  */ | 
 | 39 | struct sil24_prb { | 
| Alexey Dobriyan | b477257 | 2006-06-06 07:31:14 +0400 | [diff] [blame] | 40 | 	__le16	ctrl; | 
 | 41 | 	__le16	prot; | 
 | 42 | 	__le32	rx_cnt; | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 43 | 	u8	fis[6 * 4]; | 
 | 44 | }; | 
 | 45 |  | 
 | 46 | /* | 
 | 47 |  * Scatter gather entry (SGE) 16 bytes | 
 | 48 |  */ | 
 | 49 | struct sil24_sge { | 
| Alexey Dobriyan | b477257 | 2006-06-06 07:31:14 +0400 | [diff] [blame] | 50 | 	__le64	addr; | 
 | 51 | 	__le32	cnt; | 
 | 52 | 	__le32	flags; | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 53 | }; | 
 | 54 |  | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 55 |  | 
 | 56 | enum { | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 57 | 	SIL24_HOST_BAR		= 0, | 
 | 58 | 	SIL24_PORT_BAR		= 2, | 
 | 59 |  | 
| Tejun Heo | 93e2618 | 2007-11-22 18:46:57 +0900 | [diff] [blame] | 60 | 	/* sil24 fetches in chunks of 64bytes.  The first block | 
 | 61 | 	 * contains the PRB and two SGEs.  From the second block, it's | 
 | 62 | 	 * consisted of four SGEs and called SGT.  Calculate the | 
 | 63 | 	 * number of SGTs that fit into one page. | 
 | 64 | 	 */ | 
 | 65 | 	SIL24_PRB_SZ		= sizeof(struct sil24_prb) | 
 | 66 | 				  + 2 * sizeof(struct sil24_sge), | 
 | 67 | 	SIL24_MAX_SGT		= (PAGE_SIZE - SIL24_PRB_SZ) | 
 | 68 | 				  / (4 * sizeof(struct sil24_sge)), | 
 | 69 |  | 
 | 70 | 	/* This will give us one unused SGEs for ATA.  This extra SGE | 
 | 71 | 	 * will be used to store CDB for ATAPI devices. | 
 | 72 | 	 */ | 
 | 73 | 	SIL24_MAX_SGE		= 4 * SIL24_MAX_SGT + 1, | 
 | 74 |  | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 75 | 	/* | 
 | 76 | 	 * Global controller registers (128 bytes @ BAR0) | 
 | 77 | 	 */ | 
 | 78 | 		/* 32 bit regs */ | 
 | 79 | 	HOST_SLOT_STAT		= 0x00, /* 32 bit slot stat * 4 */ | 
 | 80 | 	HOST_CTRL		= 0x40, | 
 | 81 | 	HOST_IRQ_STAT		= 0x44, | 
 | 82 | 	HOST_PHY_CFG		= 0x48, | 
 | 83 | 	HOST_BIST_CTRL		= 0x50, | 
 | 84 | 	HOST_BIST_PTRN		= 0x54, | 
 | 85 | 	HOST_BIST_STAT		= 0x58, | 
 | 86 | 	HOST_MEM_BIST_STAT	= 0x5c, | 
 | 87 | 	HOST_FLASH_CMD		= 0x70, | 
 | 88 | 		/* 8 bit regs */ | 
 | 89 | 	HOST_FLASH_DATA		= 0x74, | 
 | 90 | 	HOST_TRANSITION_DETECT	= 0x75, | 
 | 91 | 	HOST_GPIO_CTRL		= 0x76, | 
 | 92 | 	HOST_I2C_ADDR		= 0x78, /* 32 bit */ | 
 | 93 | 	HOST_I2C_DATA		= 0x7c, | 
 | 94 | 	HOST_I2C_XFER_CNT	= 0x7e, | 
 | 95 | 	HOST_I2C_CTRL		= 0x7f, | 
 | 96 |  | 
 | 97 | 	/* HOST_SLOT_STAT bits */ | 
 | 98 | 	HOST_SSTAT_ATTN		= (1 << 31), | 
 | 99 |  | 
| Tejun Heo | 7dafc3f | 2006-04-11 22:32:18 +0900 | [diff] [blame] | 100 | 	/* HOST_CTRL bits */ | 
 | 101 | 	HOST_CTRL_M66EN		= (1 << 16), /* M66EN PCI bus signal */ | 
 | 102 | 	HOST_CTRL_TRDY		= (1 << 17), /* latched PCI TRDY */ | 
 | 103 | 	HOST_CTRL_STOP		= (1 << 18), /* latched PCI STOP */ | 
 | 104 | 	HOST_CTRL_DEVSEL	= (1 << 19), /* latched PCI DEVSEL */ | 
 | 105 | 	HOST_CTRL_REQ64		= (1 << 20), /* latched PCI REQ64 */ | 
| Tejun Heo | d2298dc | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 106 | 	HOST_CTRL_GLOBAL_RST	= (1 << 31), /* global reset */ | 
| Tejun Heo | 7dafc3f | 2006-04-11 22:32:18 +0900 | [diff] [blame] | 107 |  | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 108 | 	/* | 
 | 109 | 	 * Port registers | 
 | 110 | 	 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2) | 
 | 111 | 	 */ | 
 | 112 | 	PORT_REGS_SIZE		= 0x2000, | 
| Tejun Heo | 135da34 | 2006-05-31 18:27:57 +0900 | [diff] [blame] | 113 |  | 
| Tejun Heo | 28c8f3b | 2006-10-16 08:47:18 +0900 | [diff] [blame] | 114 | 	PORT_LRAM		= 0x0000, /* 31 LRAM slots and PMP regs */ | 
| Tejun Heo | 135da34 | 2006-05-31 18:27:57 +0900 | [diff] [blame] | 115 | 	PORT_LRAM_SLOT_SZ	= 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */ | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 116 |  | 
| Tejun Heo | 28c8f3b | 2006-10-16 08:47:18 +0900 | [diff] [blame] | 117 | 	PORT_PMP		= 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */ | 
| Tejun Heo | c0c5590 | 2006-10-16 08:47:18 +0900 | [diff] [blame] | 118 | 	PORT_PMP_STATUS		= 0x0000, /* port device status offset */ | 
 | 119 | 	PORT_PMP_QACTIVE	= 0x0004, /* port device QActive offset */ | 
 | 120 | 	PORT_PMP_SIZE		= 0x0008, /* 8 bytes per PMP */ | 
 | 121 |  | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 122 | 		/* 32 bit regs */ | 
| Tejun Heo | 83bbecc | 2005-08-17 13:09:18 +0900 | [diff] [blame] | 123 | 	PORT_CTRL_STAT		= 0x1000, /* write: ctrl-set, read: stat */ | 
 | 124 | 	PORT_CTRL_CLR		= 0x1004, /* write: ctrl-clear */ | 
 | 125 | 	PORT_IRQ_STAT		= 0x1008, /* high: status, low: interrupt */ | 
 | 126 | 	PORT_IRQ_ENABLE_SET	= 0x1010, /* write: enable-set */ | 
 | 127 | 	PORT_IRQ_ENABLE_CLR	= 0x1014, /* write: enable-clear */ | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 128 | 	PORT_ACTIVATE_UPPER_ADDR= 0x101c, | 
| Tejun Heo | 83bbecc | 2005-08-17 13:09:18 +0900 | [diff] [blame] | 129 | 	PORT_EXEC_FIFO		= 0x1020, /* command execution fifo */ | 
 | 130 | 	PORT_CMD_ERR		= 0x1024, /* command error number */ | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 131 | 	PORT_FIS_CFG		= 0x1028, | 
 | 132 | 	PORT_FIFO_THRES		= 0x102c, | 
 | 133 | 		/* 16 bit regs */ | 
 | 134 | 	PORT_DECODE_ERR_CNT	= 0x1040, | 
 | 135 | 	PORT_DECODE_ERR_THRESH	= 0x1042, | 
 | 136 | 	PORT_CRC_ERR_CNT	= 0x1044, | 
 | 137 | 	PORT_CRC_ERR_THRESH	= 0x1046, | 
 | 138 | 	PORT_HSHK_ERR_CNT	= 0x1048, | 
 | 139 | 	PORT_HSHK_ERR_THRESH	= 0x104a, | 
 | 140 | 		/* 32 bit regs */ | 
 | 141 | 	PORT_PHY_CFG		= 0x1050, | 
 | 142 | 	PORT_SLOT_STAT		= 0x1800, | 
 | 143 | 	PORT_CMD_ACTIVATE	= 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */ | 
| Tejun Heo | c0c5590 | 2006-10-16 08:47:18 +0900 | [diff] [blame] | 144 | 	PORT_CONTEXT		= 0x1e04, | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 145 | 	PORT_EXEC_DIAG		= 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */ | 
 | 146 | 	PORT_PSD_DIAG		= 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */ | 
 | 147 | 	PORT_SCONTROL		= 0x1f00, | 
 | 148 | 	PORT_SSTATUS		= 0x1f04, | 
 | 149 | 	PORT_SERROR		= 0x1f08, | 
 | 150 | 	PORT_SACTIVE		= 0x1f0c, | 
 | 151 |  | 
 | 152 | 	/* PORT_CTRL_STAT bits */ | 
 | 153 | 	PORT_CS_PORT_RST	= (1 << 0), /* port reset */ | 
 | 154 | 	PORT_CS_DEV_RST		= (1 << 1), /* device reset */ | 
 | 155 | 	PORT_CS_INIT		= (1 << 2), /* port initialize */ | 
 | 156 | 	PORT_CS_IRQ_WOC		= (1 << 3), /* interrupt write one to clear */ | 
| Tejun Heo | d10cb35 | 2005-11-16 16:56:49 +0900 | [diff] [blame] | 157 | 	PORT_CS_CDB16		= (1 << 5), /* 0=12b cdb, 1=16b cdb */ | 
| Tejun Heo | 28c8f3b | 2006-10-16 08:47:18 +0900 | [diff] [blame] | 158 | 	PORT_CS_PMP_RESUME	= (1 << 6), /* PMP resume */ | 
| Tejun Heo | e382eb1 | 2005-08-17 13:09:13 +0900 | [diff] [blame] | 159 | 	PORT_CS_32BIT_ACTV	= (1 << 10), /* 32-bit activation */ | 
| Tejun Heo | 28c8f3b | 2006-10-16 08:47:18 +0900 | [diff] [blame] | 160 | 	PORT_CS_PMP_EN		= (1 << 13), /* port multiplier enable */ | 
| Tejun Heo | e382eb1 | 2005-08-17 13:09:13 +0900 | [diff] [blame] | 161 | 	PORT_CS_RDY		= (1 << 31), /* port ready to accept commands */ | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 162 |  | 
 | 163 | 	/* PORT_IRQ_STAT/ENABLE_SET/CLR */ | 
 | 164 | 	/* bits[11:0] are masked */ | 
 | 165 | 	PORT_IRQ_COMPLETE	= (1 << 0), /* command(s) completed */ | 
 | 166 | 	PORT_IRQ_ERROR		= (1 << 1), /* command execution error */ | 
 | 167 | 	PORT_IRQ_PORTRDY_CHG	= (1 << 2), /* port ready change */ | 
 | 168 | 	PORT_IRQ_PWR_CHG	= (1 << 3), /* power management change */ | 
 | 169 | 	PORT_IRQ_PHYRDY_CHG	= (1 << 4), /* PHY ready change */ | 
 | 170 | 	PORT_IRQ_COMWAKE	= (1 << 5), /* COMWAKE received */ | 
| Tejun Heo | 7dafc3f | 2006-04-11 22:32:18 +0900 | [diff] [blame] | 171 | 	PORT_IRQ_UNK_FIS	= (1 << 6), /* unknown FIS received */ | 
 | 172 | 	PORT_IRQ_DEV_XCHG	= (1 << 7), /* device exchanged */ | 
 | 173 | 	PORT_IRQ_8B10B		= (1 << 8), /* 8b/10b decode error threshold */ | 
 | 174 | 	PORT_IRQ_CRC		= (1 << 9), /* CRC error threshold */ | 
 | 175 | 	PORT_IRQ_HANDSHAKE	= (1 << 10), /* handshake error threshold */ | 
| Tejun Heo | 3b9f1d0 | 2006-04-11 22:32:18 +0900 | [diff] [blame] | 176 | 	PORT_IRQ_SDB_NOTIFY	= (1 << 11), /* SDB notify received */ | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 177 |  | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 178 | 	DEF_PORT_IRQ		= PORT_IRQ_COMPLETE | PORT_IRQ_ERROR | | 
| Tejun Heo | 0542925 | 2006-05-31 18:28:20 +0900 | [diff] [blame] | 179 | 				  PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG | | 
| Tejun Heo | 854c73a | 2007-09-23 13:14:11 +0900 | [diff] [blame] | 180 | 				  PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY, | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 181 |  | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 182 | 	/* bits[27:16] are unmasked (raw) */ | 
 | 183 | 	PORT_IRQ_RAW_SHIFT	= 16, | 
 | 184 | 	PORT_IRQ_MASKED_MASK	= 0x7ff, | 
 | 185 | 	PORT_IRQ_RAW_MASK	= (0x7ff << PORT_IRQ_RAW_SHIFT), | 
 | 186 |  | 
 | 187 | 	/* ENABLE_SET/CLR specific, intr steering - 2 bit field */ | 
 | 188 | 	PORT_IRQ_STEER_SHIFT	= 30, | 
 | 189 | 	PORT_IRQ_STEER_MASK	= (3 << PORT_IRQ_STEER_SHIFT), | 
 | 190 |  | 
 | 191 | 	/* PORT_CMD_ERR constants */ | 
 | 192 | 	PORT_CERR_DEV		= 1, /* Error bit in D2H Register FIS */ | 
 | 193 | 	PORT_CERR_SDB		= 2, /* Error bit in SDB FIS */ | 
 | 194 | 	PORT_CERR_DATA		= 3, /* Error in data FIS not detected by dev */ | 
 | 195 | 	PORT_CERR_SEND		= 4, /* Initial cmd FIS transmission failure */ | 
 | 196 | 	PORT_CERR_INCONSISTENT	= 5, /* Protocol mismatch */ | 
 | 197 | 	PORT_CERR_DIRECTION	= 6, /* Data direction mismatch */ | 
 | 198 | 	PORT_CERR_UNDERRUN	= 7, /* Ran out of SGEs while writing */ | 
 | 199 | 	PORT_CERR_OVERRUN	= 8, /* Ran out of SGEs while reading */ | 
 | 200 | 	PORT_CERR_PKT_PROT	= 11, /* DIR invalid in 1st PIO setup of ATAPI */ | 
 | 201 | 	PORT_CERR_SGT_BOUNDARY	= 16, /* PLD ecode 00 - SGT not on qword boundary */ | 
 | 202 | 	PORT_CERR_SGT_TGTABRT	= 17, /* PLD ecode 01 - target abort */ | 
 | 203 | 	PORT_CERR_SGT_MSTABRT	= 18, /* PLD ecode 10 - master abort */ | 
 | 204 | 	PORT_CERR_SGT_PCIPERR	= 19, /* PLD ecode 11 - PCI parity err while fetching SGT */ | 
 | 205 | 	PORT_CERR_CMD_BOUNDARY	= 24, /* ctrl[15:13] 001 - PRB not on qword boundary */ | 
 | 206 | 	PORT_CERR_CMD_TGTABRT	= 25, /* ctrl[15:13] 010 - target abort */ | 
 | 207 | 	PORT_CERR_CMD_MSTABRT	= 26, /* ctrl[15:13] 100 - master abort */ | 
 | 208 | 	PORT_CERR_CMD_PCIPERR	= 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */ | 
 | 209 | 	PORT_CERR_XFR_UNDEF	= 32, /* PSD ecode 00 - undefined */ | 
 | 210 | 	PORT_CERR_XFR_TGTABRT	= 33, /* PSD ecode 01 - target abort */ | 
| Tejun Heo | 6400880 | 2006-04-11 22:32:18 +0900 | [diff] [blame] | 211 | 	PORT_CERR_XFR_MSTABRT	= 34, /* PSD ecode 10 - master abort */ | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 212 | 	PORT_CERR_XFR_PCIPERR	= 35, /* PSD ecode 11 - PCI prity err during transfer */ | 
| Tejun Heo | 83bbecc | 2005-08-17 13:09:18 +0900 | [diff] [blame] | 213 | 	PORT_CERR_SENDSERVICE	= 36, /* FIS received while sending service */ | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 214 |  | 
| Tejun Heo | d10cb35 | 2005-11-16 16:56:49 +0900 | [diff] [blame] | 215 | 	/* bits of PRB control field */ | 
 | 216 | 	PRB_CTRL_PROTOCOL	= (1 << 0), /* override def. ATA protocol */ | 
 | 217 | 	PRB_CTRL_PACKET_READ	= (1 << 4), /* PACKET cmd read */ | 
 | 218 | 	PRB_CTRL_PACKET_WRITE	= (1 << 5), /* PACKET cmd write */ | 
 | 219 | 	PRB_CTRL_NIEN		= (1 << 6), /* Mask completion irq */ | 
 | 220 | 	PRB_CTRL_SRST		= (1 << 7), /* Soft reset request (ign BSY?) */ | 
 | 221 |  | 
 | 222 | 	/* PRB protocol field */ | 
 | 223 | 	PRB_PROT_PACKET		= (1 << 0), | 
 | 224 | 	PRB_PROT_TCQ		= (1 << 1), | 
 | 225 | 	PRB_PROT_NCQ		= (1 << 2), | 
 | 226 | 	PRB_PROT_READ		= (1 << 3), | 
 | 227 | 	PRB_PROT_WRITE		= (1 << 4), | 
 | 228 | 	PRB_PROT_TRANSPARENT	= (1 << 5), | 
 | 229 |  | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 230 | 	/* | 
 | 231 | 	 * Other constants | 
 | 232 | 	 */ | 
 | 233 | 	SGE_TRM			= (1 << 31), /* Last SGE in chain */ | 
| Tejun Heo | d10cb35 | 2005-11-16 16:56:49 +0900 | [diff] [blame] | 234 | 	SGE_LNK			= (1 << 30), /* linked list | 
 | 235 | 						Points to SGT, not SGE */ | 
 | 236 | 	SGE_DRD			= (1 << 29), /* discard data read (/dev/null) | 
 | 237 | 						data address ignored */ | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 238 |  | 
| Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 239 | 	SIL24_MAX_CMDS		= 31, | 
 | 240 |  | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 241 | 	/* board id */ | 
 | 242 | 	BID_SIL3124		= 0, | 
 | 243 | 	BID_SIL3132		= 1, | 
| Tejun Heo | 042c21f | 2005-10-09 09:35:46 -0400 | [diff] [blame] | 244 | 	BID_SIL3131		= 2, | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 245 |  | 
| Tejun Heo | 9466d85 | 2006-04-11 22:32:18 +0900 | [diff] [blame] | 246 | 	/* host flags */ | 
| Sergei Shtylyov | 9cbe056 | 2011-02-04 22:05:48 +0300 | [diff] [blame] | 247 | 	SIL24_COMMON_FLAGS	= ATA_FLAG_SATA | ATA_FLAG_PIO_DMA | | 
 | 248 | 				  ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA | | 
 | 249 | 				  ATA_FLAG_AN | ATA_FLAG_PMP, | 
| Tejun Heo | 37024e8 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 250 | 	SIL24_FLAG_PCIX_IRQ_WOC	= (1 << 24), /* IRQ loss errata on PCI-X */ | 
| Tejun Heo | 9466d85 | 2006-04-11 22:32:18 +0900 | [diff] [blame] | 251 |  | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 252 | 	IRQ_STAT_4PORTS		= 0xf, | 
 | 253 | }; | 
 | 254 |  | 
| Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 255 | struct sil24_ata_block { | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 256 | 	struct sil24_prb prb; | 
| Tejun Heo | 93e2618 | 2007-11-22 18:46:57 +0900 | [diff] [blame] | 257 | 	struct sil24_sge sge[SIL24_MAX_SGE]; | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 258 | }; | 
 | 259 |  | 
| Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 260 | struct sil24_atapi_block { | 
 | 261 | 	struct sil24_prb prb; | 
 | 262 | 	u8 cdb[16]; | 
| Tejun Heo | 93e2618 | 2007-11-22 18:46:57 +0900 | [diff] [blame] | 263 | 	struct sil24_sge sge[SIL24_MAX_SGE]; | 
| Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 264 | }; | 
 | 265 |  | 
 | 266 | union sil24_cmd_block { | 
 | 267 | 	struct sil24_ata_block ata; | 
 | 268 | 	struct sil24_atapi_block atapi; | 
 | 269 | }; | 
 | 270 |  | 
| Joe Perches | fc8cc1d | 2011-08-05 19:38:17 -0700 | [diff] [blame] | 271 | static const struct sil24_cerr_info { | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 272 | 	unsigned int err_mask, action; | 
 | 273 | 	const char *desc; | 
 | 274 | } sil24_cerr_db[] = { | 
| Tejun Heo | f90f082 | 2007-10-26 16:12:41 +0900 | [diff] [blame] | 275 | 	[0]			= { AC_ERR_DEV, 0, | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 276 | 				    "device error" }, | 
| Tejun Heo | f90f082 | 2007-10-26 16:12:41 +0900 | [diff] [blame] | 277 | 	[PORT_CERR_DEV]		= { AC_ERR_DEV, 0, | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 278 | 				    "device error via D2H FIS" }, | 
| Tejun Heo | f90f082 | 2007-10-26 16:12:41 +0900 | [diff] [blame] | 279 | 	[PORT_CERR_SDB]		= { AC_ERR_DEV, 0, | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 280 | 				    "device error via SDB FIS" }, | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 281 | 	[PORT_CERR_DATA]	= { AC_ERR_ATA_BUS, ATA_EH_RESET, | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 282 | 				    "error in data FIS" }, | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 283 | 	[PORT_CERR_SEND]	= { AC_ERR_ATA_BUS, ATA_EH_RESET, | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 284 | 				    "failed to transmit command FIS" }, | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 285 | 	[PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET, | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 286 | 				     "protocol mismatch" }, | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 287 | 	[PORT_CERR_DIRECTION]	= { AC_ERR_HSM, ATA_EH_RESET, | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 288 | 				    "data directon mismatch" }, | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 289 | 	[PORT_CERR_UNDERRUN]	= { AC_ERR_HSM, ATA_EH_RESET, | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 290 | 				    "ran out of SGEs while writing" }, | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 291 | 	[PORT_CERR_OVERRUN]	= { AC_ERR_HSM, ATA_EH_RESET, | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 292 | 				    "ran out of SGEs while reading" }, | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 293 | 	[PORT_CERR_PKT_PROT]	= { AC_ERR_HSM, ATA_EH_RESET, | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 294 | 				    "invalid data directon for ATAPI CDB" }, | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 295 | 	[PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET, | 
| Tejun Heo | 7293fa8 | 2008-01-13 13:49:22 +0900 | [diff] [blame] | 296 | 				     "SGT not on qword boundary" }, | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 297 | 	[PORT_CERR_SGT_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET, | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 298 | 				    "PCI target abort while fetching SGT" }, | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 299 | 	[PORT_CERR_SGT_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET, | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 300 | 				    "PCI master abort while fetching SGT" }, | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 301 | 	[PORT_CERR_SGT_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_RESET, | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 302 | 				    "PCI parity error while fetching SGT" }, | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 303 | 	[PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET, | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 304 | 				     "PRB not on qword boundary" }, | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 305 | 	[PORT_CERR_CMD_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET, | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 306 | 				    "PCI target abort while fetching PRB" }, | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 307 | 	[PORT_CERR_CMD_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET, | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 308 | 				    "PCI master abort while fetching PRB" }, | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 309 | 	[PORT_CERR_CMD_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_RESET, | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 310 | 				    "PCI parity error while fetching PRB" }, | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 311 | 	[PORT_CERR_XFR_UNDEF]	= { AC_ERR_HOST_BUS, ATA_EH_RESET, | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 312 | 				    "undefined error while transferring data" }, | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 313 | 	[PORT_CERR_XFR_TGTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET, | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 314 | 				    "PCI target abort while transferring data" }, | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 315 | 	[PORT_CERR_XFR_MSTABRT]	= { AC_ERR_HOST_BUS, ATA_EH_RESET, | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 316 | 				    "PCI master abort while transferring data" }, | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 317 | 	[PORT_CERR_XFR_PCIPERR]	= { AC_ERR_HOST_BUS, ATA_EH_RESET, | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 318 | 				    "PCI parity error while transferring data" }, | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 319 | 	[PORT_CERR_SENDSERVICE]	= { AC_ERR_HSM, ATA_EH_RESET, | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 320 | 				    "FIS received while sending service FIS" }, | 
 | 321 | }; | 
 | 322 |  | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 323 | /* | 
 | 324 |  * ap->private_data | 
 | 325 |  * | 
 | 326 |  * The preview driver always returned 0 for status.  We emulate it | 
 | 327 |  * here from the previous interrupt. | 
 | 328 |  */ | 
 | 329 | struct sil24_port_priv { | 
| Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 330 | 	union sil24_cmd_block *cmd_block;	/* 32 cmd blocks */ | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 331 | 	dma_addr_t cmd_block_dma;		/* DMA base addr for them */ | 
| Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 332 | 	int do_port_rst; | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 333 | }; | 
 | 334 |  | 
| Alan | cd0d3bb | 2007-03-02 00:56:15 +0000 | [diff] [blame] | 335 | static void sil24_dev_config(struct ata_device *dev); | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 336 | static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val); | 
 | 337 | static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val); | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 338 | static int sil24_qc_defer(struct ata_queued_cmd *qc); | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 339 | static void sil24_qc_prep(struct ata_queued_cmd *qc); | 
| Tejun Heo | 9a3d9eb | 2006-01-23 13:09:36 +0900 | [diff] [blame] | 340 | static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc); | 
| Tejun Heo | 79f97da | 2008-04-07 22:47:20 +0900 | [diff] [blame] | 341 | static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc); | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 342 | static void sil24_pmp_attach(struct ata_port *ap); | 
 | 343 | static void sil24_pmp_detach(struct ata_port *ap); | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 344 | static void sil24_freeze(struct ata_port *ap); | 
 | 345 | static void sil24_thaw(struct ata_port *ap); | 
| Tejun Heo | a1efdab | 2008-03-25 12:22:50 +0900 | [diff] [blame] | 346 | static int sil24_softreset(struct ata_link *link, unsigned int *class, | 
 | 347 | 			   unsigned long deadline); | 
 | 348 | static int sil24_hardreset(struct ata_link *link, unsigned int *class, | 
 | 349 | 			   unsigned long deadline); | 
| Tejun Heo | a1efdab | 2008-03-25 12:22:50 +0900 | [diff] [blame] | 350 | static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class, | 
 | 351 | 			       unsigned long deadline); | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 352 | static void sil24_error_handler(struct ata_port *ap); | 
 | 353 | static void sil24_post_internal_cmd(struct ata_queued_cmd *qc); | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 354 | static int sil24_port_start(struct ata_port *ap); | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 355 | static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent); | 
| Alexey Dobriyan | 281d426 | 2006-08-14 22:49:30 -0700 | [diff] [blame] | 356 | #ifdef CONFIG_PM | 
| Tejun Heo | d2298dc | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 357 | static int sil24_pci_device_resume(struct pci_dev *pdev); | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 358 | static int sil24_port_resume(struct ata_port *ap); | 
| Alexey Dobriyan | 281d426 | 2006-08-14 22:49:30 -0700 | [diff] [blame] | 359 | #endif | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 360 |  | 
| Jeff Garzik | 3b7d697 | 2005-11-10 11:04:11 -0500 | [diff] [blame] | 361 | static const struct pci_device_id sil24_pci_tbl[] = { | 
| Jeff Garzik | 54bb3a9 | 2006-09-27 22:20:11 -0400 | [diff] [blame] | 362 | 	{ PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 }, | 
 | 363 | 	{ PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 }, | 
 | 364 | 	{ PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 }, | 
| Jamie Clark | 722d67b | 2007-03-13 12:48:00 +0800 | [diff] [blame] | 365 | 	{ PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 }, | 
| Tejun Heo | 464b328 | 2008-07-02 17:50:23 +0900 | [diff] [blame] | 366 | 	{ PCI_VDEVICE(CMD, 0x0244), BID_SIL3132 }, | 
| Jeff Garzik | 54bb3a9 | 2006-09-27 22:20:11 -0400 | [diff] [blame] | 367 | 	{ PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 }, | 
 | 368 | 	{ PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 }, | 
 | 369 |  | 
| Tejun Heo | 1fcce83 | 2005-10-09 09:31:33 -0400 | [diff] [blame] | 370 | 	{ } /* terminate list */ | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 371 | }; | 
 | 372 |  | 
 | 373 | static struct pci_driver sil24_pci_driver = { | 
 | 374 | 	.name			= DRV_NAME, | 
 | 375 | 	.id_table		= sil24_pci_tbl, | 
 | 376 | 	.probe			= sil24_init_one, | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 377 | 	.remove			= ata_pci_remove_one, | 
| Alexey Dobriyan | 281d426 | 2006-08-14 22:49:30 -0700 | [diff] [blame] | 378 | #ifdef CONFIG_PM | 
| Tejun Heo | d2298dc | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 379 | 	.suspend		= ata_pci_device_suspend, | 
 | 380 | 	.resume			= sil24_pci_device_resume, | 
| Alexey Dobriyan | 281d426 | 2006-08-14 22:49:30 -0700 | [diff] [blame] | 381 | #endif | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 382 | }; | 
 | 383 |  | 
| Jeff Garzik | 193515d | 2005-11-07 00:59:37 -0500 | [diff] [blame] | 384 | static struct scsi_host_template sil24_sht = { | 
| Tejun Heo | 68d1d07 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 385 | 	ATA_NCQ_SHT(DRV_NAME), | 
| Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 386 | 	.can_queue		= SIL24_MAX_CMDS, | 
| Tejun Heo | 93e2618 | 2007-11-22 18:46:57 +0900 | [diff] [blame] | 387 | 	.sg_tablesize		= SIL24_MAX_SGE, | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 388 | 	.dma_boundary		= ATA_DMA_BOUNDARY, | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 389 | }; | 
 | 390 |  | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 391 | static struct ata_port_operations sil24_ops = { | 
 | 392 | 	.inherits		= &sata_pmp_port_ops, | 
| Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 393 |  | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 394 | 	.qc_defer		= sil24_qc_defer, | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 395 | 	.qc_prep		= sil24_qc_prep, | 
 | 396 | 	.qc_issue		= sil24_qc_issue, | 
| Tejun Heo | 79f97da | 2008-04-07 22:47:20 +0900 | [diff] [blame] | 397 | 	.qc_fill_rtf		= sil24_qc_fill_rtf, | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 398 |  | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 399 | 	.freeze			= sil24_freeze, | 
 | 400 | 	.thaw			= sil24_thaw, | 
| Tejun Heo | a1efdab | 2008-03-25 12:22:50 +0900 | [diff] [blame] | 401 | 	.softreset		= sil24_softreset, | 
 | 402 | 	.hardreset		= sil24_hardreset, | 
| Tejun Heo | 071f44b | 2008-04-07 22:47:22 +0900 | [diff] [blame] | 403 | 	.pmp_softreset		= sil24_softreset, | 
| Tejun Heo | a1efdab | 2008-03-25 12:22:50 +0900 | [diff] [blame] | 404 | 	.pmp_hardreset		= sil24_pmp_hardreset, | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 405 | 	.error_handler		= sil24_error_handler, | 
 | 406 | 	.post_internal_cmd	= sil24_post_internal_cmd, | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 407 | 	.dev_config		= sil24_dev_config, | 
 | 408 |  | 
 | 409 | 	.scr_read		= sil24_scr_read, | 
 | 410 | 	.scr_write		= sil24_scr_write, | 
 | 411 | 	.pmp_attach		= sil24_pmp_attach, | 
 | 412 | 	.pmp_detach		= sil24_pmp_detach, | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 413 |  | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 414 | 	.port_start		= sil24_port_start, | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 415 | #ifdef CONFIG_PM | 
 | 416 | 	.port_resume		= sil24_port_resume, | 
 | 417 | #endif | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 418 | }; | 
 | 419 |  | 
| Rusty Russell | 90ab5ee | 2012-01-13 09:32:20 +1030 | [diff] [blame] | 420 | static bool sata_sil24_msi;    /* Disable MSI */ | 
| Vivek Mahajan | dae7721 | 2009-11-16 11:49:22 +0530 | [diff] [blame] | 421 | module_param_named(msi, sata_sil24_msi, bool, S_IRUGO); | 
 | 422 | MODULE_PARM_DESC(msi, "Enable MSI (Default: false)"); | 
 | 423 |  | 
| Tejun Heo | 042c21f | 2005-10-09 09:35:46 -0400 | [diff] [blame] | 424 | /* | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 425 |  * Use bits 30-31 of port_flags to encode available port numbers. | 
| Tejun Heo | 042c21f | 2005-10-09 09:35:46 -0400 | [diff] [blame] | 426 |  * Current maxium is 4. | 
 | 427 |  */ | 
 | 428 | #define SIL24_NPORTS2FLAG(nports)	((((unsigned)(nports) - 1) & 0x3) << 30) | 
 | 429 | #define SIL24_FLAG2NPORTS(flag)		((((flag) >> 30) & 0x3) + 1) | 
 | 430 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 431 | static const struct ata_port_info sil24_port_info[] = { | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 432 | 	/* sil_3124 */ | 
 | 433 | 	{ | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 434 | 		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) | | 
| Tejun Heo | 37024e8 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 435 | 				  SIL24_FLAG_PCIX_IRQ_WOC, | 
| Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 436 | 		.pio_mask	= ATA_PIO4, | 
 | 437 | 		.mwdma_mask	= ATA_MWDMA2, | 
 | 438 | 		.udma_mask	= ATA_UDMA5, | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 439 | 		.port_ops	= &sil24_ops, | 
 | 440 | 	}, | 
| Jeff Garzik | 2e9edbf | 2006-03-24 09:56:57 -0500 | [diff] [blame] | 441 | 	/* sil_3132 */ | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 442 | 	{ | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 443 | 		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2), | 
| Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 444 | 		.pio_mask	= ATA_PIO4, | 
 | 445 | 		.mwdma_mask	= ATA_MWDMA2, | 
 | 446 | 		.udma_mask	= ATA_UDMA5, | 
| Tejun Heo | 042c21f | 2005-10-09 09:35:46 -0400 | [diff] [blame] | 447 | 		.port_ops	= &sil24_ops, | 
 | 448 | 	}, | 
 | 449 | 	/* sil_3131/sil_3531 */ | 
 | 450 | 	{ | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 451 | 		.flags		= SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1), | 
| Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 452 | 		.pio_mask	= ATA_PIO4, | 
 | 453 | 		.mwdma_mask	= ATA_MWDMA2, | 
 | 454 | 		.udma_mask	= ATA_UDMA5, | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 455 | 		.port_ops	= &sil24_ops, | 
 | 456 | 	}, | 
 | 457 | }; | 
 | 458 |  | 
| Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 459 | static int sil24_tag(int tag) | 
 | 460 | { | 
 | 461 | 	if (unlikely(ata_tag_internal(tag))) | 
 | 462 | 		return 0; | 
 | 463 | 	return tag; | 
 | 464 | } | 
 | 465 |  | 
| Tejun Heo | 350756f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 466 | static unsigned long sil24_port_offset(struct ata_port *ap) | 
 | 467 | { | 
 | 468 | 	return ap->port_no * PORT_REGS_SIZE; | 
 | 469 | } | 
 | 470 |  | 
 | 471 | static void __iomem *sil24_port_base(struct ata_port *ap) | 
 | 472 | { | 
 | 473 | 	return ap->host->iomap[SIL24_PORT_BAR] + sil24_port_offset(ap); | 
 | 474 | } | 
 | 475 |  | 
| Alan | cd0d3bb | 2007-03-02 00:56:15 +0000 | [diff] [blame] | 476 | static void sil24_dev_config(struct ata_device *dev) | 
| Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 477 | { | 
| Tejun Heo | 350756f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 478 | 	void __iomem *port = sil24_port_base(dev->link->ap); | 
| Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 479 |  | 
| Tejun Heo | 6e7846e | 2006-02-12 23:32:58 +0900 | [diff] [blame] | 480 | 	if (dev->cdb_len == 16) | 
| Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 481 | 		writel(PORT_CS_CDB16, port + PORT_CTRL_STAT); | 
 | 482 | 	else | 
 | 483 | 		writel(PORT_CS_CDB16, port + PORT_CTRL_CLR); | 
 | 484 | } | 
 | 485 |  | 
| Tejun Heo | e59f0da | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 486 | static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf) | 
| Tejun Heo | 6a575fa | 2005-10-06 11:43:39 +0900 | [diff] [blame] | 487 | { | 
| Tejun Heo | 350756f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 488 | 	void __iomem *port = sil24_port_base(ap); | 
| Tejun Heo | e59f0da | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 489 | 	struct sil24_prb __iomem *prb; | 
| Al Viro | 4b4a5ea | 2005-10-29 06:38:44 +0100 | [diff] [blame] | 490 | 	u8 fis[6 * 4]; | 
| Tejun Heo | 6a575fa | 2005-10-06 11:43:39 +0900 | [diff] [blame] | 491 |  | 
| Tejun Heo | e59f0da | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 492 | 	prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ; | 
 | 493 | 	memcpy_fromio(fis, prb->fis, sizeof(fis)); | 
 | 494 | 	ata_tf_from_fis(fis, tf); | 
| Tejun Heo | 6a575fa | 2005-10-06 11:43:39 +0900 | [diff] [blame] | 495 | } | 
 | 496 |  | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 497 | static int sil24_scr_map[] = { | 
 | 498 | 	[SCR_CONTROL]	= 0, | 
 | 499 | 	[SCR_STATUS]	= 1, | 
 | 500 | 	[SCR_ERROR]	= 2, | 
 | 501 | 	[SCR_ACTIVE]	= 3, | 
 | 502 | }; | 
 | 503 |  | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 504 | static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val) | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 505 | { | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 506 | 	void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL; | 
| Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 507 |  | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 508 | 	if (sc_reg < ARRAY_SIZE(sil24_scr_map)) { | 
| Al Viro | 4b4a5ea | 2005-10-29 06:38:44 +0100 | [diff] [blame] | 509 | 		void __iomem *addr; | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 510 | 		addr = scr_addr + sil24_scr_map[sc_reg] * 4; | 
| Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 511 | 		*val = readl(scr_addr + sil24_scr_map[sc_reg] * 4); | 
 | 512 | 		return 0; | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 513 | 	} | 
| Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 514 | 	return -EINVAL; | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 515 | } | 
 | 516 |  | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 517 | static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val) | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 518 | { | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 519 | 	void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL; | 
| Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 520 |  | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 521 | 	if (sc_reg < ARRAY_SIZE(sil24_scr_map)) { | 
| Al Viro | 4b4a5ea | 2005-10-29 06:38:44 +0100 | [diff] [blame] | 522 | 		void __iomem *addr; | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 523 | 		addr = scr_addr + sil24_scr_map[sc_reg] * 4; | 
 | 524 | 		writel(val, scr_addr + sil24_scr_map[sc_reg] * 4); | 
| Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 525 | 		return 0; | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 526 | 	} | 
| Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 527 | 	return -EINVAL; | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 528 | } | 
 | 529 |  | 
| Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 530 | static void sil24_config_port(struct ata_port *ap) | 
 | 531 | { | 
| Tejun Heo | 350756f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 532 | 	void __iomem *port = sil24_port_base(ap); | 
| Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 533 |  | 
 | 534 | 	/* configure IRQ WoC */ | 
 | 535 | 	if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) | 
 | 536 | 		writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT); | 
 | 537 | 	else | 
 | 538 | 		writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR); | 
 | 539 |  | 
 | 540 | 	/* zero error counters. */ | 
| Colin Tuckley | 7a4f876 | 2010-06-04 16:19:51 +0200 | [diff] [blame] | 541 | 	writew(0x8000, port + PORT_DECODE_ERR_THRESH); | 
 | 542 | 	writew(0x8000, port + PORT_CRC_ERR_THRESH); | 
 | 543 | 	writew(0x8000, port + PORT_HSHK_ERR_THRESH); | 
 | 544 | 	writew(0x0000, port + PORT_DECODE_ERR_CNT); | 
 | 545 | 	writew(0x0000, port + PORT_CRC_ERR_CNT); | 
 | 546 | 	writew(0x0000, port + PORT_HSHK_ERR_CNT); | 
| Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 547 |  | 
 | 548 | 	/* always use 64bit activation */ | 
 | 549 | 	writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR); | 
 | 550 |  | 
 | 551 | 	/* clear port multiplier enable and resume bits */ | 
 | 552 | 	writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR); | 
 | 553 | } | 
 | 554 |  | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 555 | static void sil24_config_pmp(struct ata_port *ap, int attached) | 
 | 556 | { | 
| Tejun Heo | 350756f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 557 | 	void __iomem *port = sil24_port_base(ap); | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 558 |  | 
 | 559 | 	if (attached) | 
 | 560 | 		writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT); | 
 | 561 | 	else | 
 | 562 | 		writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR); | 
 | 563 | } | 
 | 564 |  | 
 | 565 | static void sil24_clear_pmp(struct ata_port *ap) | 
 | 566 | { | 
| Tejun Heo | 350756f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 567 | 	void __iomem *port = sil24_port_base(ap); | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 568 | 	int i; | 
 | 569 |  | 
 | 570 | 	writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR); | 
 | 571 |  | 
 | 572 | 	for (i = 0; i < SATA_PMP_MAX_PORTS; i++) { | 
 | 573 | 		void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE; | 
 | 574 |  | 
 | 575 | 		writel(0, pmp_base + PORT_PMP_STATUS); | 
 | 576 | 		writel(0, pmp_base + PORT_PMP_QACTIVE); | 
 | 577 | 	} | 
 | 578 | } | 
 | 579 |  | 
| Tejun Heo | b5bc421 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 580 | static int sil24_init_port(struct ata_port *ap) | 
 | 581 | { | 
| Tejun Heo | 350756f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 582 | 	void __iomem *port = sil24_port_base(ap); | 
| Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 583 | 	struct sil24_port_priv *pp = ap->private_data; | 
| Tejun Heo | b5bc421 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 584 | 	u32 tmp; | 
 | 585 |  | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 586 | 	/* clear PMP error status */ | 
| Tejun Heo | 071f44b | 2008-04-07 22:47:22 +0900 | [diff] [blame] | 587 | 	if (sata_pmp_attached(ap)) | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 588 | 		sil24_clear_pmp(ap); | 
 | 589 |  | 
| Tejun Heo | b5bc421 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 590 | 	writel(PORT_CS_INIT, port + PORT_CTRL_STAT); | 
| Tejun Heo | 97750ce | 2010-09-06 17:56:29 +0200 | [diff] [blame] | 591 | 	ata_wait_register(ap, port + PORT_CTRL_STAT, | 
| Tejun Heo | b5bc421 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 592 | 			  PORT_CS_INIT, PORT_CS_INIT, 10, 100); | 
| Tejun Heo | 97750ce | 2010-09-06 17:56:29 +0200 | [diff] [blame] | 593 | 	tmp = ata_wait_register(ap, port + PORT_CTRL_STAT, | 
| Tejun Heo | b5bc421 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 594 | 				PORT_CS_RDY, 0, 10, 100); | 
 | 595 |  | 
| Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 596 | 	if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) { | 
 | 597 | 		pp->do_port_rst = 1; | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 598 | 		ap->link.eh_context.i.action |= ATA_EH_RESET; | 
| Tejun Heo | b5bc421 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 599 | 		return -EIO; | 
| Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 600 | 	} | 
 | 601 |  | 
| Tejun Heo | b5bc421 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 602 | 	return 0; | 
 | 603 | } | 
 | 604 |  | 
| Tejun Heo | 37b99cb | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 605 | static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp, | 
 | 606 | 				 const struct ata_taskfile *tf, | 
 | 607 | 				 int is_cmd, u32 ctrl, | 
 | 608 | 				 unsigned long timeout_msec) | 
| Tejun Heo | ca45160 | 2005-11-18 14:14:01 +0900 | [diff] [blame] | 609 | { | 
| Tejun Heo | 350756f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 610 | 	void __iomem *port = sil24_port_base(ap); | 
| Tejun Heo | ca45160 | 2005-11-18 14:14:01 +0900 | [diff] [blame] | 611 | 	struct sil24_port_priv *pp = ap->private_data; | 
| Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 612 | 	struct sil24_prb *prb = &pp->cmd_block[0].ata.prb; | 
| Tejun Heo | ca45160 | 2005-11-18 14:14:01 +0900 | [diff] [blame] | 613 | 	dma_addr_t paddr = pp->cmd_block_dma; | 
| Tejun Heo | 37b99cb | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 614 | 	u32 irq_enabled, irq_mask, irq_stat; | 
 | 615 | 	int rc; | 
 | 616 |  | 
 | 617 | 	prb->ctrl = cpu_to_le16(ctrl); | 
 | 618 | 	ata_tf_to_fis(tf, pmp, is_cmd, prb->fis); | 
 | 619 |  | 
 | 620 | 	/* temporarily plug completion and error interrupts */ | 
 | 621 | 	irq_enabled = readl(port + PORT_IRQ_ENABLE_SET); | 
 | 622 | 	writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR); | 
 | 623 |  | 
| Catalin Marinas | 1082345 | 2010-06-10 17:02:12 +0100 | [diff] [blame] | 624 | 	/* | 
 | 625 | 	 * The barrier is required to ensure that writes to cmd_block reach | 
 | 626 | 	 * the memory before the write to PORT_CMD_ACTIVATE. | 
 | 627 | 	 */ | 
 | 628 | 	wmb(); | 
| Tejun Heo | 37b99cb | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 629 | 	writel((u32)paddr, port + PORT_CMD_ACTIVATE); | 
 | 630 | 	writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4); | 
 | 631 |  | 
 | 632 | 	irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT; | 
| Tejun Heo | 97750ce | 2010-09-06 17:56:29 +0200 | [diff] [blame] | 633 | 	irq_stat = ata_wait_register(ap, port + PORT_IRQ_STAT, irq_mask, 0x0, | 
| Tejun Heo | 37b99cb | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 634 | 				     10, timeout_msec); | 
 | 635 |  | 
 | 636 | 	writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */ | 
 | 637 | 	irq_stat >>= PORT_IRQ_RAW_SHIFT; | 
 | 638 |  | 
 | 639 | 	if (irq_stat & PORT_IRQ_COMPLETE) | 
 | 640 | 		rc = 0; | 
 | 641 | 	else { | 
 | 642 | 		/* force port into known state */ | 
 | 643 | 		sil24_init_port(ap); | 
 | 644 |  | 
 | 645 | 		if (irq_stat & PORT_IRQ_ERROR) | 
 | 646 | 			rc = -EIO; | 
 | 647 | 		else | 
 | 648 | 			rc = -EBUSY; | 
 | 649 | 	} | 
 | 650 |  | 
 | 651 | 	/* restore IRQ enabled */ | 
 | 652 | 	writel(irq_enabled, port + PORT_IRQ_ENABLE_SET); | 
 | 653 |  | 
 | 654 | 	return rc; | 
 | 655 | } | 
 | 656 |  | 
| Tejun Heo | 071f44b | 2008-04-07 22:47:22 +0900 | [diff] [blame] | 657 | static int sil24_softreset(struct ata_link *link, unsigned int *class, | 
 | 658 | 			   unsigned long deadline) | 
| Tejun Heo | 37b99cb | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 659 | { | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 660 | 	struct ata_port *ap = link->ap; | 
| Tejun Heo | 071f44b | 2008-04-07 22:47:22 +0900 | [diff] [blame] | 661 | 	int pmp = sata_srst_pmp(link); | 
| Tejun Heo | 37b99cb | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 662 | 	unsigned long timeout_msec = 0; | 
| Tejun Heo | e59f0da | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 663 | 	struct ata_taskfile tf; | 
| Tejun Heo | 643be97 | 2006-04-11 22:22:29 +0900 | [diff] [blame] | 664 | 	const char *reason; | 
| Tejun Heo | 37b99cb | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 665 | 	int rc; | 
| Tejun Heo | ca45160 | 2005-11-18 14:14:01 +0900 | [diff] [blame] | 666 |  | 
| Tejun Heo | 07b7347 | 2006-02-10 23:58:48 +0900 | [diff] [blame] | 667 | 	DPRINTK("ENTER\n"); | 
 | 668 |  | 
| Tejun Heo | 2555d6c | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 669 | 	/* put the port into known state */ | 
 | 670 | 	if (sil24_init_port(ap)) { | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 671 | 		reason = "port not ready"; | 
| Tejun Heo | 2555d6c | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 672 | 		goto err; | 
 | 673 | 	} | 
 | 674 |  | 
| Tejun Heo | 0eaa605 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 675 | 	/* do SRST */ | 
| Tejun Heo | 37b99cb | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 676 | 	if (time_after(deadline, jiffies)) | 
 | 677 | 		timeout_msec = jiffies_to_msecs(deadline - jiffies); | 
| Tejun Heo | ca45160 | 2005-11-18 14:14:01 +0900 | [diff] [blame] | 678 |  | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 679 | 	ata_tf_init(link->device, &tf);	/* doesn't really matter */ | 
| Tejun Heo | 975530e | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 680 | 	rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST, | 
 | 681 | 				   timeout_msec); | 
| Tejun Heo | 37b99cb | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 682 | 	if (rc == -EBUSY) { | 
 | 683 | 		reason = "timeout"; | 
 | 684 | 		goto err; | 
 | 685 | 	} else if (rc) { | 
 | 686 | 		reason = "SRST command error"; | 
| Tejun Heo | 643be97 | 2006-04-11 22:22:29 +0900 | [diff] [blame] | 687 | 		goto err; | 
| Tejun Heo | 07b7347 | 2006-02-10 23:58:48 +0900 | [diff] [blame] | 688 | 	} | 
| Tejun Heo | 10d996a | 2006-03-11 11:42:34 +0900 | [diff] [blame] | 689 |  | 
| Tejun Heo | e59f0da | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 690 | 	sil24_read_tf(ap, 0, &tf); | 
 | 691 | 	*class = ata_dev_classify(&tf); | 
| Tejun Heo | 10d996a | 2006-03-11 11:42:34 +0900 | [diff] [blame] | 692 |  | 
| Tejun Heo | 07b7347 | 2006-02-10 23:58:48 +0900 | [diff] [blame] | 693 | 	DPRINTK("EXIT, class=%u\n", *class); | 
| Tejun Heo | ca45160 | 2005-11-18 14:14:01 +0900 | [diff] [blame] | 694 | 	return 0; | 
| Tejun Heo | 643be97 | 2006-04-11 22:22:29 +0900 | [diff] [blame] | 695 |  | 
 | 696 |  err: | 
| Joe Perches | a9a79df | 2011-04-15 15:51:59 -0700 | [diff] [blame] | 697 | 	ata_link_err(link, "softreset failed (%s)\n", reason); | 
| Tejun Heo | 643be97 | 2006-04-11 22:22:29 +0900 | [diff] [blame] | 698 | 	return -EIO; | 
| Tejun Heo | ca45160 | 2005-11-18 14:14:01 +0900 | [diff] [blame] | 699 | } | 
 | 700 |  | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 701 | static int sil24_hardreset(struct ata_link *link, unsigned int *class, | 
| Tejun Heo | d4b2bab | 2007-02-02 16:50:52 +0900 | [diff] [blame] | 702 | 			   unsigned long deadline) | 
| Tejun Heo | 489ff4c | 2006-02-10 23:58:48 +0900 | [diff] [blame] | 703 | { | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 704 | 	struct ata_port *ap = link->ap; | 
| Tejun Heo | 350756f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 705 | 	void __iomem *port = sil24_port_base(ap); | 
| Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 706 | 	struct sil24_port_priv *pp = ap->private_data; | 
 | 707 | 	int did_port_rst = 0; | 
| Tejun Heo | ecc2e2b | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 708 | 	const char *reason; | 
| Tejun Heo | e8e008e | 2006-05-31 18:27:59 +0900 | [diff] [blame] | 709 | 	int tout_msec, rc; | 
| Tejun Heo | ecc2e2b | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 710 | 	u32 tmp; | 
| Tejun Heo | 489ff4c | 2006-02-10 23:58:48 +0900 | [diff] [blame] | 711 |  | 
| Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 712 |  retry: | 
 | 713 | 	/* Sometimes, DEV_RST is not enough to recover the controller. | 
 | 714 | 	 * This happens often after PM DMA CS errata. | 
 | 715 | 	 */ | 
 | 716 | 	if (pp->do_port_rst) { | 
| Joe Perches | a9a79df | 2011-04-15 15:51:59 -0700 | [diff] [blame] | 717 | 		ata_port_warn(ap, | 
 | 718 | 			      "controller in dubious state, performing PORT_RST\n"); | 
| Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 719 |  | 
 | 720 | 		writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT); | 
| Tejun Heo | 97750ce | 2010-09-06 17:56:29 +0200 | [diff] [blame] | 721 | 		ata_msleep(ap, 10); | 
| Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 722 | 		writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR); | 
| Tejun Heo | 97750ce | 2010-09-06 17:56:29 +0200 | [diff] [blame] | 723 | 		ata_wait_register(ap, port + PORT_CTRL_STAT, PORT_CS_RDY, 0, | 
| Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 724 | 				  10, 5000); | 
 | 725 |  | 
 | 726 | 		/* restore port configuration */ | 
 | 727 | 		sil24_config_port(ap); | 
 | 728 | 		sil24_config_pmp(ap, ap->nr_pmp_links); | 
 | 729 |  | 
 | 730 | 		pp->do_port_rst = 0; | 
 | 731 | 		did_port_rst = 1; | 
 | 732 | 	} | 
 | 733 |  | 
| Tejun Heo | ecc2e2b | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 734 | 	/* sil24 does the right thing(tm) without any protection */ | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 735 | 	sata_set_spd(link); | 
| Tejun Heo | ecc2e2b | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 736 |  | 
 | 737 | 	tout_msec = 100; | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 738 | 	if (ata_link_online(link)) | 
| Tejun Heo | ecc2e2b | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 739 | 		tout_msec = 5000; | 
 | 740 |  | 
 | 741 | 	writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT); | 
| Tejun Heo | 97750ce | 2010-09-06 17:56:29 +0200 | [diff] [blame] | 742 | 	tmp = ata_wait_register(ap, port + PORT_CTRL_STAT, | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 743 | 				PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, | 
 | 744 | 				tout_msec); | 
| Tejun Heo | ecc2e2b | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 745 |  | 
| Tejun Heo | e8e008e | 2006-05-31 18:27:59 +0900 | [diff] [blame] | 746 | 	/* SStatus oscillates between zero and valid status after | 
 | 747 | 	 * DEV_RST, debounce it. | 
| Tejun Heo | ecc2e2b | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 748 | 	 */ | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 749 | 	rc = sata_link_debounce(link, sata_deb_timing_long, deadline); | 
| Tejun Heo | e8e008e | 2006-05-31 18:27:59 +0900 | [diff] [blame] | 750 | 	if (rc) { | 
 | 751 | 		reason = "PHY debouncing failed"; | 
 | 752 | 		goto err; | 
 | 753 | 	} | 
| Tejun Heo | ecc2e2b | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 754 |  | 
 | 755 | 	if (tmp & PORT_CS_DEV_RST) { | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 756 | 		if (ata_link_offline(link)) | 
| Tejun Heo | ecc2e2b | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 757 | 			return 0; | 
 | 758 | 		reason = "link not ready"; | 
 | 759 | 		goto err; | 
 | 760 | 	} | 
 | 761 |  | 
| Tejun Heo | e8e008e | 2006-05-31 18:27:59 +0900 | [diff] [blame] | 762 | 	/* Sil24 doesn't store signature FIS after hardreset, so we | 
 | 763 | 	 * can't wait for BSY to clear.  Some devices take a long time | 
 | 764 | 	 * to get ready and those devices will choke if we don't wait | 
 | 765 | 	 * for BSY clearance here.  Tell libata to perform follow-up | 
 | 766 | 	 * softreset. | 
| Tejun Heo | ecc2e2b | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 767 | 	 */ | 
| Tejun Heo | e8e008e | 2006-05-31 18:27:59 +0900 | [diff] [blame] | 768 | 	return -EAGAIN; | 
| Tejun Heo | ecc2e2b | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 769 |  | 
 | 770 |  err: | 
| Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 771 | 	if (!did_port_rst) { | 
 | 772 | 		pp->do_port_rst = 1; | 
 | 773 | 		goto retry; | 
 | 774 | 	} | 
 | 775 |  | 
| Joe Perches | a9a79df | 2011-04-15 15:51:59 -0700 | [diff] [blame] | 776 | 	ata_link_err(link, "hardreset failed (%s)\n", reason); | 
| Tejun Heo | ecc2e2b | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 777 | 	return -EIO; | 
| Tejun Heo | 489ff4c | 2006-02-10 23:58:48 +0900 | [diff] [blame] | 778 | } | 
 | 779 |  | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 780 | static inline void sil24_fill_sg(struct ata_queued_cmd *qc, | 
| Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 781 | 				 struct sil24_sge *sge) | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 782 | { | 
| Jeff Garzik | 972c26b | 2005-10-18 22:14:54 -0400 | [diff] [blame] | 783 | 	struct scatterlist *sg; | 
| Jeff Garzik | 3be6cbd | 2007-10-18 16:21:18 -0400 | [diff] [blame] | 784 | 	struct sil24_sge *last_sge = NULL; | 
| Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 785 | 	unsigned int si; | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 786 |  | 
| Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 787 | 	for_each_sg(qc->sg, sg, qc->n_elem, si) { | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 788 | 		sge->addr = cpu_to_le64(sg_dma_address(sg)); | 
 | 789 | 		sge->cnt = cpu_to_le32(sg_dma_len(sg)); | 
| Jeff Garzik | 3be6cbd | 2007-10-18 16:21:18 -0400 | [diff] [blame] | 790 | 		sge->flags = 0; | 
 | 791 |  | 
 | 792 | 		last_sge = sge; | 
| Jeff Garzik | 972c26b | 2005-10-18 22:14:54 -0400 | [diff] [blame] | 793 | 		sge++; | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 794 | 	} | 
| Jeff Garzik | 3be6cbd | 2007-10-18 16:21:18 -0400 | [diff] [blame] | 795 |  | 
| Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 796 | 	last_sge->flags = cpu_to_le32(SGE_TRM); | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 797 | } | 
 | 798 |  | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 799 | static int sil24_qc_defer(struct ata_queued_cmd *qc) | 
 | 800 | { | 
 | 801 | 	struct ata_link *link = qc->dev->link; | 
 | 802 | 	struct ata_port *ap = link->ap; | 
 | 803 | 	u8 prot = qc->tf.protocol; | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 804 |  | 
| Gwendal Grignou | 13cc546 | 2008-01-10 15:47:56 +0900 | [diff] [blame] | 805 | 	/* | 
 | 806 | 	 * There is a bug in the chip: | 
 | 807 | 	 * Port LRAM Causes the PRB/SGT Data to be Corrupted | 
 | 808 | 	 * If the host issues a read request for LRAM and SActive registers | 
 | 809 | 	 * while active commands are available in the port, PRB/SGT data in | 
 | 810 | 	 * the LRAM can become corrupted. This issue applies only when | 
 | 811 | 	 * reading from, but not writing to, the LRAM. | 
 | 812 | 	 * | 
 | 813 | 	 * Therefore, reading LRAM when there is no particular error [and | 
 | 814 | 	 * other commands may be outstanding] is prohibited. | 
 | 815 | 	 * | 
 | 816 | 	 * To avoid this bug there are two situations where a command must run | 
 | 817 | 	 * exclusive of any other commands on the port: | 
 | 818 | 	 * | 
 | 819 | 	 * - ATAPI commands which check the sense data | 
 | 820 | 	 * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF | 
 | 821 | 	 *   set. | 
 | 822 | 	 * | 
 | 823 |  	 */ | 
| Tejun Heo | 405e66b | 2007-11-27 19:28:53 +0900 | [diff] [blame] | 824 | 	int is_excl = (ata_is_atapi(prot) || | 
| Gwendal Grignou | 13cc546 | 2008-01-10 15:47:56 +0900 | [diff] [blame] | 825 | 		       (qc->flags & ATA_QCFLAG_RESULT_TF)); | 
 | 826 |  | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 827 | 	if (unlikely(ap->excl_link)) { | 
 | 828 | 		if (link == ap->excl_link) { | 
 | 829 | 			if (ap->nr_active_links) | 
 | 830 | 				return ATA_DEFER_PORT; | 
 | 831 | 			qc->flags |= ATA_QCFLAG_CLEAR_EXCL; | 
 | 832 | 		} else | 
 | 833 | 			return ATA_DEFER_PORT; | 
| Gwendal Grignou | 13cc546 | 2008-01-10 15:47:56 +0900 | [diff] [blame] | 834 | 	} else if (unlikely(is_excl)) { | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 835 | 		ap->excl_link = link; | 
 | 836 | 		if (ap->nr_active_links) | 
 | 837 | 			return ATA_DEFER_PORT; | 
 | 838 | 		qc->flags |= ATA_QCFLAG_CLEAR_EXCL; | 
 | 839 | 	} | 
 | 840 |  | 
 | 841 | 	return ata_std_qc_defer(qc); | 
 | 842 | } | 
 | 843 |  | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 844 | static void sil24_qc_prep(struct ata_queued_cmd *qc) | 
 | 845 | { | 
 | 846 | 	struct ata_port *ap = qc->ap; | 
 | 847 | 	struct sil24_port_priv *pp = ap->private_data; | 
| Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 848 | 	union sil24_cmd_block *cb; | 
| Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 849 | 	struct sil24_prb *prb; | 
 | 850 | 	struct sil24_sge *sge; | 
| Tejun Heo | bad28a3 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 851 | 	u16 ctrl = 0; | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 852 |  | 
| Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 853 | 	cb = &pp->cmd_block[sil24_tag(qc->tag)]; | 
 | 854 |  | 
| Tejun Heo | 405e66b | 2007-11-27 19:28:53 +0900 | [diff] [blame] | 855 | 	if (!ata_is_atapi(qc->tf.protocol)) { | 
| Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 856 | 		prb = &cb->ata.prb; | 
 | 857 | 		sge = cb->ata.sge; | 
| Robert Hancock | 4f1a0ee | 2009-07-30 14:11:29 -0600 | [diff] [blame] | 858 | 		if (ata_is_data(qc->tf.protocol)) { | 
 | 859 | 			u16 prot = 0; | 
 | 860 | 			ctrl = PRB_CTRL_PROTOCOL; | 
 | 861 | 			if (ata_is_ncq(qc->tf.protocol)) | 
 | 862 | 				prot |= PRB_PROT_NCQ; | 
 | 863 | 			if (qc->tf.flags & ATA_TFLAG_WRITE) | 
 | 864 | 				prot |= PRB_PROT_WRITE; | 
 | 865 | 			else | 
 | 866 | 				prot |= PRB_PROT_READ; | 
 | 867 | 			prb->prot = cpu_to_le16(prot); | 
 | 868 | 		} | 
| Tejun Heo | 405e66b | 2007-11-27 19:28:53 +0900 | [diff] [blame] | 869 | 	} else { | 
| Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 870 | 		prb = &cb->atapi.prb; | 
 | 871 | 		sge = cb->atapi.sge; | 
| Dan Carpenter | 14e45c1 | 2010-06-09 14:01:54 +0200 | [diff] [blame] | 872 | 		memset(cb->atapi.cdb, 0, sizeof(cb->atapi.cdb)); | 
| Tejun Heo | 6e7846e | 2006-02-12 23:32:58 +0900 | [diff] [blame] | 873 | 		memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len); | 
| Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 874 |  | 
| Tejun Heo | 405e66b | 2007-11-27 19:28:53 +0900 | [diff] [blame] | 875 | 		if (ata_is_data(qc->tf.protocol)) { | 
| Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 876 | 			if (qc->tf.flags & ATA_TFLAG_WRITE) | 
| Tejun Heo | bad28a3 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 877 | 				ctrl = PRB_CTRL_PACKET_WRITE; | 
| Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 878 | 			else | 
| Tejun Heo | bad28a3 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 879 | 				ctrl = PRB_CTRL_PACKET_READ; | 
 | 880 | 		} | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 881 | 	} | 
 | 882 |  | 
| Tejun Heo | bad28a3 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 883 | 	prb->ctrl = cpu_to_le16(ctrl); | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 884 | 	ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis); | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 885 |  | 
 | 886 | 	if (qc->flags & ATA_QCFLAG_DMAMAP) | 
| Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 887 | 		sil24_fill_sg(qc, sge); | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 888 | } | 
 | 889 |  | 
| Tejun Heo | 9a3d9eb | 2006-01-23 13:09:36 +0900 | [diff] [blame] | 890 | static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc) | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 891 | { | 
 | 892 | 	struct ata_port *ap = qc->ap; | 
 | 893 | 	struct sil24_port_priv *pp = ap->private_data; | 
| Tejun Heo | 350756f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 894 | 	void __iomem *port = sil24_port_base(ap); | 
| Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 895 | 	unsigned int tag = sil24_tag(qc->tag); | 
 | 896 | 	dma_addr_t paddr; | 
 | 897 | 	void __iomem *activate; | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 898 |  | 
| Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 899 | 	paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block); | 
 | 900 | 	activate = port + PORT_CMD_ACTIVATE + tag * 8; | 
 | 901 |  | 
| Catalin Marinas | 1082345 | 2010-06-10 17:02:12 +0100 | [diff] [blame] | 902 | 	/* | 
 | 903 | 	 * The barrier is required to ensure that writes to cmd_block reach | 
 | 904 | 	 * the memory before the write to PORT_CMD_ACTIVATE. | 
 | 905 | 	 */ | 
 | 906 | 	wmb(); | 
| Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 907 | 	writel((u32)paddr, activate); | 
 | 908 | 	writel((u64)paddr >> 32, activate + 4); | 
| Tejun Heo | 26ec634 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 909 |  | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 910 | 	return 0; | 
 | 911 | } | 
 | 912 |  | 
| Tejun Heo | 79f97da | 2008-04-07 22:47:20 +0900 | [diff] [blame] | 913 | static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc) | 
 | 914 | { | 
 | 915 | 	sil24_read_tf(qc->ap, qc->tag, &qc->result_tf); | 
 | 916 | 	return true; | 
 | 917 | } | 
 | 918 |  | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 919 | static void sil24_pmp_attach(struct ata_port *ap) | 
 | 920 | { | 
| Tejun Heo | 906c1ff | 2008-05-19 01:15:13 +0900 | [diff] [blame] | 921 | 	u32 *gscr = ap->link.device->gscr; | 
 | 922 |  | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 923 | 	sil24_config_pmp(ap, 1); | 
 | 924 | 	sil24_init_port(ap); | 
| Tejun Heo | 906c1ff | 2008-05-19 01:15:13 +0900 | [diff] [blame] | 925 |  | 
 | 926 | 	if (sata_pmp_gscr_vendor(gscr) == 0x11ab && | 
 | 927 | 	    sata_pmp_gscr_devid(gscr) == 0x4140) { | 
| Joe Perches | a9a79df | 2011-04-15 15:51:59 -0700 | [diff] [blame] | 928 | 		ata_port_info(ap, | 
| Tejun Heo | 906c1ff | 2008-05-19 01:15:13 +0900 | [diff] [blame] | 929 | 			"disabling NCQ support due to sil24-mv4140 quirk\n"); | 
 | 930 | 		ap->flags &= ~ATA_FLAG_NCQ; | 
 | 931 | 	} | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 932 | } | 
 | 933 |  | 
 | 934 | static void sil24_pmp_detach(struct ata_port *ap) | 
 | 935 | { | 
 | 936 | 	sil24_init_port(ap); | 
 | 937 | 	sil24_config_pmp(ap, 0); | 
| Tejun Heo | 906c1ff | 2008-05-19 01:15:13 +0900 | [diff] [blame] | 938 |  | 
 | 939 | 	ap->flags |= ATA_FLAG_NCQ; | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 940 | } | 
 | 941 |  | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 942 | static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class, | 
 | 943 | 			       unsigned long deadline) | 
 | 944 | { | 
 | 945 | 	int rc; | 
 | 946 |  | 
 | 947 | 	rc = sil24_init_port(link->ap); | 
 | 948 | 	if (rc) { | 
| Joe Perches | a9a79df | 2011-04-15 15:51:59 -0700 | [diff] [blame] | 949 | 		ata_link_err(link, "hardreset failed (port not ready)\n"); | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 950 | 		return rc; | 
 | 951 | 	} | 
 | 952 |  | 
| Tejun Heo | 5958e30 | 2008-04-07 22:47:20 +0900 | [diff] [blame] | 953 | 	return sata_std_hardreset(link, class, deadline); | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 954 | } | 
 | 955 |  | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 956 | static void sil24_freeze(struct ata_port *ap) | 
| Tejun Heo | 7d1ce68 | 2005-11-18 14:09:05 +0900 | [diff] [blame] | 957 | { | 
| Tejun Heo | 350756f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 958 | 	void __iomem *port = sil24_port_base(ap); | 
| Tejun Heo | 8746618 | 2005-08-17 13:08:57 +0900 | [diff] [blame] | 959 |  | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 960 | 	/* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear | 
 | 961 | 	 * PORT_IRQ_ENABLE instead. | 
| Tejun Heo | c0ab424 | 2005-11-18 14:22:03 +0900 | [diff] [blame] | 962 | 	 */ | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 963 | 	writel(0xffff, port + PORT_IRQ_ENABLE_CLR); | 
 | 964 | } | 
| Tejun Heo | 8746618 | 2005-08-17 13:08:57 +0900 | [diff] [blame] | 965 |  | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 966 | static void sil24_thaw(struct ata_port *ap) | 
 | 967 | { | 
| Tejun Heo | 350756f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 968 | 	void __iomem *port = sil24_port_base(ap); | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 969 | 	u32 tmp; | 
 | 970 |  | 
 | 971 | 	/* clear IRQ */ | 
 | 972 | 	tmp = readl(port + PORT_IRQ_STAT); | 
 | 973 | 	writel(tmp, port + PORT_IRQ_STAT); | 
 | 974 |  | 
 | 975 | 	/* turn IRQ back on */ | 
 | 976 | 	writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET); | 
 | 977 | } | 
 | 978 |  | 
 | 979 | static void sil24_error_intr(struct ata_port *ap) | 
 | 980 | { | 
| Tejun Heo | 350756f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 981 | 	void __iomem *port = sil24_port_base(ap); | 
| Tejun Heo | e59f0da | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 982 | 	struct sil24_port_priv *pp = ap->private_data; | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 983 | 	struct ata_queued_cmd *qc = NULL; | 
 | 984 | 	struct ata_link *link; | 
 | 985 | 	struct ata_eh_info *ehi; | 
 | 986 | 	int abort = 0, freeze = 0; | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 987 | 	u32 irq_stat; | 
 | 988 |  | 
 | 989 | 	/* on error, we need to clear IRQ explicitly */ | 
 | 990 | 	irq_stat = readl(port + PORT_IRQ_STAT); | 
 | 991 | 	writel(irq_stat, port + PORT_IRQ_STAT); | 
 | 992 |  | 
 | 993 | 	/* first, analyze and record host port events */ | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 994 | 	link = &ap->link; | 
 | 995 | 	ehi = &link->eh_info; | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 996 | 	ata_ehi_clear_desc(ehi); | 
 | 997 |  | 
 | 998 | 	ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat); | 
 | 999 |  | 
| Tejun Heo | 854c73a | 2007-09-23 13:14:11 +0900 | [diff] [blame] | 1000 | 	if (irq_stat & PORT_IRQ_SDB_NOTIFY) { | 
| Tejun Heo | 854c73a | 2007-09-23 13:14:11 +0900 | [diff] [blame] | 1001 | 		ata_ehi_push_desc(ehi, "SDB notify"); | 
| Tejun Heo | 7d77b24 | 2007-09-23 13:14:13 +0900 | [diff] [blame] | 1002 | 		sata_async_notification(ap); | 
| Tejun Heo | 854c73a | 2007-09-23 13:14:11 +0900 | [diff] [blame] | 1003 | 	} | 
 | 1004 |  | 
| Tejun Heo | 0542925 | 2006-05-31 18:28:20 +0900 | [diff] [blame] | 1005 | 	if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) { | 
 | 1006 | 		ata_ehi_hotplugged(ehi); | 
| Tejun Heo | b64bbc3 | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1007 | 		ata_ehi_push_desc(ehi, "%s", | 
 | 1008 | 				  irq_stat & PORT_IRQ_PHYRDY_CHG ? | 
 | 1009 | 				  "PHY RDY changed" : "device exchanged"); | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1010 | 		freeze = 1; | 
| Tejun Heo | 6a575fa | 2005-10-06 11:43:39 +0900 | [diff] [blame] | 1011 | 	} | 
 | 1012 |  | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1013 | 	if (irq_stat & PORT_IRQ_UNK_FIS) { | 
 | 1014 | 		ehi->err_mask |= AC_ERR_HSM; | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 1015 | 		ehi->action |= ATA_EH_RESET; | 
| Tejun Heo | b64bbc3 | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1016 | 		ata_ehi_push_desc(ehi, "unknown FIS"); | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1017 | 		freeze = 1; | 
| Albert Lee | a22e2eb | 2005-12-05 15:38:02 +0800 | [diff] [blame] | 1018 | 	} | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1019 |  | 
 | 1020 | 	/* deal with command error */ | 
 | 1021 | 	if (irq_stat & PORT_IRQ_ERROR) { | 
| Joe Perches | fc8cc1d | 2011-08-05 19:38:17 -0700 | [diff] [blame] | 1022 | 		const struct sil24_cerr_info *ci = NULL; | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1023 | 		unsigned int err_mask = 0, action = 0; | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1024 | 		u32 context, cerr; | 
 | 1025 | 		int pmp; | 
 | 1026 |  | 
 | 1027 | 		abort = 1; | 
 | 1028 |  | 
 | 1029 | 		/* DMA Context Switch Failure in Port Multiplier Mode | 
 | 1030 | 		 * errata.  If we have active commands to 3 or more | 
 | 1031 | 		 * devices, any error condition on active devices can | 
 | 1032 | 		 * corrupt DMA context switching. | 
 | 1033 | 		 */ | 
 | 1034 | 		if (ap->nr_active_links >= 3) { | 
 | 1035 | 			ehi->err_mask |= AC_ERR_OTHER; | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 1036 | 			ehi->action |= ATA_EH_RESET; | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1037 | 			ata_ehi_push_desc(ehi, "PMP DMA CS errata"); | 
| Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1038 | 			pp->do_port_rst = 1; | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1039 | 			freeze = 1; | 
 | 1040 | 		} | 
 | 1041 |  | 
 | 1042 | 		/* find out the offending link and qc */ | 
| Tejun Heo | 071f44b | 2008-04-07 22:47:22 +0900 | [diff] [blame] | 1043 | 		if (sata_pmp_attached(ap)) { | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1044 | 			context = readl(port + PORT_CONTEXT); | 
 | 1045 | 			pmp = (context >> 5) & 0xf; | 
 | 1046 |  | 
 | 1047 | 			if (pmp < ap->nr_pmp_links) { | 
 | 1048 | 				link = &ap->pmp_link[pmp]; | 
 | 1049 | 				ehi = &link->eh_info; | 
 | 1050 | 				qc = ata_qc_from_tag(ap, link->active_tag); | 
 | 1051 |  | 
 | 1052 | 				ata_ehi_clear_desc(ehi); | 
 | 1053 | 				ata_ehi_push_desc(ehi, "irq_stat 0x%08x", | 
 | 1054 | 						  irq_stat); | 
 | 1055 | 			} else { | 
 | 1056 | 				err_mask |= AC_ERR_HSM; | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 1057 | 				action |= ATA_EH_RESET; | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1058 | 				freeze = 1; | 
 | 1059 | 			} | 
 | 1060 | 		} else | 
 | 1061 | 			qc = ata_qc_from_tag(ap, link->active_tag); | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1062 |  | 
 | 1063 | 		/* analyze CMD_ERR */ | 
 | 1064 | 		cerr = readl(port + PORT_CMD_ERR); | 
 | 1065 | 		if (cerr < ARRAY_SIZE(sil24_cerr_db)) | 
 | 1066 | 			ci = &sil24_cerr_db[cerr]; | 
 | 1067 |  | 
 | 1068 | 		if (ci && ci->desc) { | 
 | 1069 | 			err_mask |= ci->err_mask; | 
 | 1070 | 			action |= ci->action; | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 1071 | 			if (action & ATA_EH_RESET) | 
| Tejun Heo | c2e14f1 | 2008-01-13 14:04:16 +0900 | [diff] [blame] | 1072 | 				freeze = 1; | 
| Tejun Heo | b64bbc3 | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1073 | 			ata_ehi_push_desc(ehi, "%s", ci->desc); | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1074 | 		} else { | 
 | 1075 | 			err_mask |= AC_ERR_OTHER; | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 1076 | 			action |= ATA_EH_RESET; | 
| Tejun Heo | c2e14f1 | 2008-01-13 14:04:16 +0900 | [diff] [blame] | 1077 | 			freeze = 1; | 
| Tejun Heo | b64bbc3 | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1078 | 			ata_ehi_push_desc(ehi, "unknown command error %d", | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1079 | 					  cerr); | 
 | 1080 | 		} | 
 | 1081 |  | 
 | 1082 | 		/* record error info */ | 
| Tejun Heo | 520d06f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 1083 | 		if (qc) | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1084 | 			qc->err_mask |= err_mask; | 
| Tejun Heo | 520d06f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 1085 | 		else | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1086 | 			ehi->err_mask |= err_mask; | 
 | 1087 |  | 
 | 1088 | 		ehi->action |= action; | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1089 |  | 
 | 1090 | 		/* if PMP, resume */ | 
| Tejun Heo | 071f44b | 2008-04-07 22:47:22 +0900 | [diff] [blame] | 1091 | 		if (sata_pmp_attached(ap)) | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1092 | 			writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT); | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1093 | 	} | 
 | 1094 |  | 
 | 1095 | 	/* freeze or abort */ | 
 | 1096 | 	if (freeze) | 
 | 1097 | 		ata_port_freeze(ap); | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1098 | 	else if (abort) { | 
 | 1099 | 		if (qc) | 
 | 1100 | 			ata_link_abort(qc->dev->link); | 
 | 1101 | 		else | 
 | 1102 | 			ata_port_abort(ap); | 
 | 1103 | 	} | 
| Tejun Heo | 8746618 | 2005-08-17 13:08:57 +0900 | [diff] [blame] | 1104 | } | 
 | 1105 |  | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1106 | static inline void sil24_host_intr(struct ata_port *ap) | 
 | 1107 | { | 
| Tejun Heo | 350756f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 1108 | 	void __iomem *port = sil24_port_base(ap); | 
| Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 1109 | 	u32 slot_stat, qc_active; | 
 | 1110 | 	int rc; | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1111 |  | 
| Tejun Heo | 228f47b | 2007-09-23 12:37:05 +0900 | [diff] [blame] | 1112 | 	/* If PCIX_IRQ_WOC, there's an inherent race window between | 
 | 1113 | 	 * clearing IRQ pending status and reading PORT_SLOT_STAT | 
 | 1114 | 	 * which may cause spurious interrupts afterwards.  This is | 
 | 1115 | 	 * unavoidable and much better than losing interrupts which | 
 | 1116 | 	 * happens if IRQ pending is cleared after reading | 
 | 1117 | 	 * PORT_SLOT_STAT. | 
 | 1118 | 	 */ | 
 | 1119 | 	if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) | 
 | 1120 | 		writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT); | 
 | 1121 |  | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1122 | 	slot_stat = readl(port + PORT_SLOT_STAT); | 
| Tejun Heo | 37024e8 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 1123 |  | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1124 | 	if (unlikely(slot_stat & HOST_SSTAT_ATTN)) { | 
 | 1125 | 		sil24_error_intr(ap); | 
 | 1126 | 		return; | 
 | 1127 | 	} | 
| Tejun Heo | 37024e8 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 1128 |  | 
| Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 1129 | 	qc_active = slot_stat & ~HOST_SSTAT_ATTN; | 
| Tejun Heo | 79f97da | 2008-04-07 22:47:20 +0900 | [diff] [blame] | 1130 | 	rc = ata_qc_complete_multiple(ap, qc_active); | 
| Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 1131 | 	if (rc > 0) | 
 | 1132 | 		return; | 
 | 1133 | 	if (rc < 0) { | 
| Tejun Heo | 9af5c9c | 2007-08-06 18:36:22 +0900 | [diff] [blame] | 1134 | 		struct ata_eh_info *ehi = &ap->link.eh_info; | 
| Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 1135 | 		ehi->err_mask |= AC_ERR_HSM; | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 1136 | 		ehi->action |= ATA_EH_RESET; | 
| Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 1137 | 		ata_port_freeze(ap); | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1138 | 		return; | 
 | 1139 | 	} | 
 | 1140 |  | 
| Tejun Heo | 228f47b | 2007-09-23 12:37:05 +0900 | [diff] [blame] | 1141 | 	/* spurious interrupts are expected if PCIX_IRQ_WOC */ | 
 | 1142 | 	if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit()) | 
| Joe Perches | a9a79df | 2011-04-15 15:51:59 -0700 | [diff] [blame] | 1143 | 		ata_port_info(ap, | 
 | 1144 | 			"spurious interrupt (slot_stat 0x%x active_tag %d sactive 0x%x)\n", | 
| Tejun Heo | 9af5c9c | 2007-08-06 18:36:22 +0900 | [diff] [blame] | 1145 | 			slot_stat, ap->link.active_tag, ap->link.sactive); | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1146 | } | 
 | 1147 |  | 
| David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 1148 | static irqreturn_t sil24_interrupt(int irq, void *dev_instance) | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1149 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1150 | 	struct ata_host *host = dev_instance; | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1151 | 	void __iomem *host_base = host->iomap[SIL24_HOST_BAR]; | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1152 | 	unsigned handled = 0; | 
 | 1153 | 	u32 status; | 
 | 1154 | 	int i; | 
 | 1155 |  | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1156 | 	status = readl(host_base + HOST_IRQ_STAT); | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1157 |  | 
| Tejun Heo | 06460ae | 2005-08-17 13:08:52 +0900 | [diff] [blame] | 1158 | 	if (status == 0xffffffff) { | 
 | 1159 | 		printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, " | 
 | 1160 | 		       "PCI fault or device removal?\n"); | 
 | 1161 | 		goto out; | 
 | 1162 | 	} | 
 | 1163 |  | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1164 | 	if (!(status & IRQ_STAT_4PORTS)) | 
 | 1165 | 		goto out; | 
 | 1166 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1167 | 	spin_lock(&host->lock); | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1168 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1169 | 	for (i = 0; i < host->n_ports; i++) | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1170 | 		if (status & (1 << i)) { | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 1171 | 			sil24_host_intr(host->ports[i]); | 
 | 1172 | 			handled++; | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1173 | 		} | 
 | 1174 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1175 | 	spin_unlock(&host->lock); | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1176 |  out: | 
 | 1177 | 	return IRQ_RETVAL(handled); | 
 | 1178 | } | 
 | 1179 |  | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1180 | static void sil24_error_handler(struct ata_port *ap) | 
 | 1181 | { | 
| Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1182 | 	struct sil24_port_priv *pp = ap->private_data; | 
 | 1183 |  | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1184 | 	if (sil24_init_port(ap)) | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1185 | 		ata_eh_freeze_port(ap); | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1186 |  | 
| Tejun Heo | a1efdab | 2008-03-25 12:22:50 +0900 | [diff] [blame] | 1187 | 	sata_pmp_error_handler(ap); | 
| Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1188 |  | 
 | 1189 | 	pp->do_port_rst = 0; | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1190 | } | 
 | 1191 |  | 
 | 1192 | static void sil24_post_internal_cmd(struct ata_queued_cmd *qc) | 
 | 1193 | { | 
 | 1194 | 	struct ata_port *ap = qc->ap; | 
 | 1195 |  | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1196 | 	/* make DMA engine forget about the failed command */ | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1197 | 	if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap)) | 
 | 1198 | 		ata_eh_freeze_port(ap); | 
| Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1199 | } | 
 | 1200 |  | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1201 | static int sil24_port_start(struct ata_port *ap) | 
 | 1202 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1203 | 	struct device *dev = ap->host->dev; | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1204 | 	struct sil24_port_priv *pp; | 
| Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 1205 | 	union sil24_cmd_block *cb; | 
| Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 1206 | 	size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS; | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1207 | 	dma_addr_t cb_dma; | 
 | 1208 |  | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1209 | 	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1210 | 	if (!pp) | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1211 | 		return -ENOMEM; | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1212 |  | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1213 | 	cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL); | 
| Jeff Garzik | 6037d6b | 2005-11-04 22:08:00 -0500 | [diff] [blame] | 1214 | 	if (!cb) | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1215 | 		return -ENOMEM; | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1216 | 	memset(cb, 0, cb_size); | 
 | 1217 |  | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1218 | 	pp->cmd_block = cb; | 
 | 1219 | 	pp->cmd_block_dma = cb_dma; | 
 | 1220 |  | 
 | 1221 | 	ap->private_data = pp; | 
 | 1222 |  | 
| Tejun Heo | 350756f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 1223 | 	ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host"); | 
 | 1224 | 	ata_port_pbar_desc(ap, SIL24_PORT_BAR, sil24_port_offset(ap), "port"); | 
 | 1225 |  | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1226 | 	return 0; | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1227 | } | 
 | 1228 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1229 | static void sil24_init_controller(struct ata_host *host) | 
| Tejun Heo | 2a41a61 | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 1230 | { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1231 | 	void __iomem *host_base = host->iomap[SIL24_HOST_BAR]; | 
| Tejun Heo | 2a41a61 | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 1232 | 	u32 tmp; | 
 | 1233 | 	int i; | 
 | 1234 |  | 
 | 1235 | 	/* GPIO off */ | 
 | 1236 | 	writel(0, host_base + HOST_FLASH_CMD); | 
 | 1237 |  | 
 | 1238 | 	/* clear global reset & mask interrupts during initialization */ | 
 | 1239 | 	writel(0, host_base + HOST_CTRL); | 
 | 1240 |  | 
 | 1241 | 	/* init ports */ | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1242 | 	for (i = 0; i < host->n_ports; i++) { | 
| Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1243 | 		struct ata_port *ap = host->ports[i]; | 
| Tejun Heo | 350756f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 1244 | 		void __iomem *port = sil24_port_base(ap); | 
 | 1245 |  | 
| Tejun Heo | 2a41a61 | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 1246 |  | 
 | 1247 | 		/* Initial PHY setting */ | 
 | 1248 | 		writel(0x20c, port + PORT_PHY_CFG); | 
 | 1249 |  | 
 | 1250 | 		/* Clear port RST */ | 
 | 1251 | 		tmp = readl(port + PORT_CTRL_STAT); | 
 | 1252 | 		if (tmp & PORT_CS_PORT_RST) { | 
 | 1253 | 			writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR); | 
| Tejun Heo | 97750ce | 2010-09-06 17:56:29 +0200 | [diff] [blame] | 1254 | 			tmp = ata_wait_register(NULL, port + PORT_CTRL_STAT, | 
| Tejun Heo | 2a41a61 | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 1255 | 						PORT_CS_PORT_RST, | 
 | 1256 | 						PORT_CS_PORT_RST, 10, 100); | 
 | 1257 | 			if (tmp & PORT_CS_PORT_RST) | 
| Joe Perches | a44fec1 | 2011-04-15 15:51:58 -0700 | [diff] [blame] | 1258 | 				dev_err(host->dev, | 
 | 1259 | 					"failed to clear port RST\n"); | 
| Tejun Heo | 2a41a61 | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 1260 | 		} | 
 | 1261 |  | 
| Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1262 | 		/* configure port */ | 
 | 1263 | 		sil24_config_port(ap); | 
| Tejun Heo | 2a41a61 | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 1264 | 	} | 
 | 1265 |  | 
 | 1266 | 	/* Turn on interrupts */ | 
 | 1267 | 	writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL); | 
 | 1268 | } | 
 | 1269 |  | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1270 | static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) | 
 | 1271 | { | 
| Tejun Heo | 93e2618 | 2007-11-22 18:46:57 +0900 | [diff] [blame] | 1272 | 	extern int __MARKER__sil24_cmd_block_is_sized_wrongly; | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1273 | 	struct ata_port_info pi = sil24_port_info[ent->driver_data]; | 
 | 1274 | 	const struct ata_port_info *ppi[] = { &pi, NULL }; | 
 | 1275 | 	void __iomem * const *iomap; | 
 | 1276 | 	struct ata_host *host; | 
| Tejun Heo | 350756f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 1277 | 	int rc; | 
| Tejun Heo | 37024e8 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 1278 | 	u32 tmp; | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1279 |  | 
| Tejun Heo | 93e2618 | 2007-11-22 18:46:57 +0900 | [diff] [blame] | 1280 | 	/* cause link error if sil24_cmd_block is sized wrongly */ | 
 | 1281 | 	if (sizeof(union sil24_cmd_block) != PAGE_SIZE) | 
 | 1282 | 		__MARKER__sil24_cmd_block_is_sized_wrongly = 1; | 
 | 1283 |  | 
| Joe Perches | 06296a1 | 2011-04-15 15:52:00 -0700 | [diff] [blame] | 1284 | 	ata_print_version_once(&pdev->dev, DRV_VERSION); | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1285 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1286 | 	/* acquire resources */ | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1287 | 	rc = pcim_enable_device(pdev); | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1288 | 	if (rc) | 
 | 1289 | 		return rc; | 
 | 1290 |  | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1291 | 	rc = pcim_iomap_regions(pdev, | 
 | 1292 | 				(1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR), | 
 | 1293 | 				DRV_NAME); | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1294 | 	if (rc) | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1295 | 		return rc; | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1296 | 	iomap = pcim_iomap_table(pdev); | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1297 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1298 | 	/* apply workaround for completion IRQ loss on PCI-X errata */ | 
 | 1299 | 	if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) { | 
 | 1300 | 		tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL); | 
 | 1301 | 		if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL)) | 
| Joe Perches | a44fec1 | 2011-04-15 15:51:58 -0700 | [diff] [blame] | 1302 | 			dev_info(&pdev->dev, | 
 | 1303 | 				 "Applying completion IRQ loss on PCI-X errata fix\n"); | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1304 | 		else | 
 | 1305 | 			pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC; | 
 | 1306 | 	} | 
 | 1307 |  | 
 | 1308 | 	/* allocate and fill host */ | 
 | 1309 | 	host = ata_host_alloc_pinfo(&pdev->dev, ppi, | 
 | 1310 | 				    SIL24_FLAG2NPORTS(ppi[0]->flags)); | 
 | 1311 | 	if (!host) | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1312 | 		return -ENOMEM; | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1313 | 	host->iomap = iomap; | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1314 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1315 | 	/* configure and activate the device */ | 
| Yang Hongyang | 6a35528 | 2009-04-06 19:01:13 -0700 | [diff] [blame] | 1316 | 	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) { | 
 | 1317 | 		rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)); | 
| Tejun Heo | 26ec634 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 1318 | 		if (rc) { | 
| Yang Hongyang | 284901a | 2009-04-06 19:01:15 -0700 | [diff] [blame] | 1319 | 			rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); | 
| Tejun Heo | 26ec634 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 1320 | 			if (rc) { | 
| Joe Perches | a44fec1 | 2011-04-15 15:51:58 -0700 | [diff] [blame] | 1321 | 				dev_err(&pdev->dev, | 
 | 1322 | 					"64-bit DMA enable failed\n"); | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1323 | 				return rc; | 
| Tejun Heo | 26ec634 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 1324 | 			} | 
 | 1325 | 		} | 
 | 1326 | 	} else { | 
| Yang Hongyang | 284901a | 2009-04-06 19:01:15 -0700 | [diff] [blame] | 1327 | 		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); | 
| Tejun Heo | 26ec634 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 1328 | 		if (rc) { | 
| Joe Perches | a44fec1 | 2011-04-15 15:51:58 -0700 | [diff] [blame] | 1329 | 			dev_err(&pdev->dev, "32-bit DMA enable failed\n"); | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1330 | 			return rc; | 
| Tejun Heo | 26ec634 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 1331 | 		} | 
| Yang Hongyang | 284901a | 2009-04-06 19:01:15 -0700 | [diff] [blame] | 1332 | 		rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); | 
| Tejun Heo | 26ec634 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 1333 | 		if (rc) { | 
| Joe Perches | a44fec1 | 2011-04-15 15:51:58 -0700 | [diff] [blame] | 1334 | 			dev_err(&pdev->dev, | 
 | 1335 | 				"32-bit consistent DMA enable failed\n"); | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1336 | 			return rc; | 
| Tejun Heo | 26ec634 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 1337 | 		} | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1338 | 	} | 
 | 1339 |  | 
| Tejun Heo | e8b3b5e | 2008-10-25 14:26:54 +0900 | [diff] [blame] | 1340 | 	/* Set max read request size to 4096.  This slightly increases | 
 | 1341 | 	 * write throughput for pci-e variants. | 
 | 1342 | 	 */ | 
 | 1343 | 	pcie_set_readrq(pdev, 4096); | 
 | 1344 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1345 | 	sil24_init_controller(host); | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1346 |  | 
| Vivek Mahajan | dae7721 | 2009-11-16 11:49:22 +0530 | [diff] [blame] | 1347 | 	if (sata_sil24_msi && !pci_enable_msi(pdev)) { | 
| Joe Perches | a44fec1 | 2011-04-15 15:51:58 -0700 | [diff] [blame] | 1348 | 		dev_info(&pdev->dev, "Using MSI\n"); | 
| Vivek Mahajan | dae7721 | 2009-11-16 11:49:22 +0530 | [diff] [blame] | 1349 | 		pci_intx(pdev, 0); | 
 | 1350 | 	} | 
 | 1351 |  | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1352 | 	pci_set_master(pdev); | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1353 | 	return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED, | 
 | 1354 | 				 &sil24_sht); | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1355 | } | 
 | 1356 |  | 
| Alexey Dobriyan | 281d426 | 2006-08-14 22:49:30 -0700 | [diff] [blame] | 1357 | #ifdef CONFIG_PM | 
| Tejun Heo | d2298dc | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 1358 | static int sil24_pci_device_resume(struct pci_dev *pdev) | 
 | 1359 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1360 | 	struct ata_host *host = dev_get_drvdata(&pdev->dev); | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1361 | 	void __iomem *host_base = host->iomap[SIL24_HOST_BAR]; | 
| Tejun Heo | 553c4aa | 2006-12-26 19:39:50 +0900 | [diff] [blame] | 1362 | 	int rc; | 
| Tejun Heo | d2298dc | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 1363 |  | 
| Tejun Heo | 553c4aa | 2006-12-26 19:39:50 +0900 | [diff] [blame] | 1364 | 	rc = ata_pci_device_do_resume(pdev); | 
 | 1365 | 	if (rc) | 
 | 1366 | 		return rc; | 
| Tejun Heo | d2298dc | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 1367 |  | 
 | 1368 | 	if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1369 | 		writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL); | 
| Tejun Heo | d2298dc | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 1370 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1371 | 	sil24_init_controller(host); | 
| Tejun Heo | d2298dc | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 1372 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1373 | 	ata_host_resume(host); | 
| Tejun Heo | d2298dc | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 1374 |  | 
 | 1375 | 	return 0; | 
 | 1376 | } | 
| Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1377 |  | 
 | 1378 | static int sil24_port_resume(struct ata_port *ap) | 
 | 1379 | { | 
 | 1380 | 	sil24_config_pmp(ap, ap->nr_pmp_links); | 
 | 1381 | 	return 0; | 
 | 1382 | } | 
| Alexey Dobriyan | 281d426 | 2006-08-14 22:49:30 -0700 | [diff] [blame] | 1383 | #endif | 
| Tejun Heo | d2298dc | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 1384 |  | 
| Axel Lin | 2fc75da | 2012-04-19 13:43:05 +0800 | [diff] [blame] | 1385 | module_pci_driver(sil24_pci_driver); | 
| Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1386 |  | 
 | 1387 | MODULE_AUTHOR("Tejun Heo"); | 
 | 1388 | MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver"); | 
 | 1389 | MODULE_LICENSE("GPL"); | 
 | 1390 | MODULE_DEVICE_TABLE(pci, sil24_pci_tbl); |