| Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 1 | /* | 
|  | 2 | * Copyright (C) ST-Ericsson SA 2010 | 
|  | 3 | * | 
|  | 4 | * License Terms: GNU General Public License v2 | 
|  | 5 | * Author: Srinidhi Kasagar <srinidhi.kasagar@stericsson.com> | 
|  | 6 | */ | 
|  | 7 | #ifndef MFD_AB8500_H | 
|  | 8 | #define MFD_AB8500_H | 
|  | 9 |  | 
| Jonas Aaberg | 112a80d | 2012-04-17 09:30:33 +0200 | [diff] [blame] | 10 | #include <linux/atomic.h> | 
| Paul Gortmaker | 313162d | 2012-01-30 11:46:54 -0500 | [diff] [blame] | 11 | #include <linux/mutex.h> | 
| Lee Jones | 06e589e | 2012-06-20 13:56:37 +0100 | [diff] [blame] | 12 | #include <linux/irqdomain.h> | 
| Paul Gortmaker | 313162d | 2012-01-30 11:46:54 -0500 | [diff] [blame] | 13 |  | 
|  | 14 | struct device; | 
| Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 15 |  | 
|  | 16 | /* | 
| Linus Walleij | 0f620837 | 2012-02-20 21:42:10 +0100 | [diff] [blame] | 17 | * AB IC versions | 
|  | 18 | * | 
|  | 19 | * AB8500_VERSION_AB8500 should be 0xFF but will never be read as need a | 
|  | 20 | * non-supported multi-byte I2C access via PRCMU. Set to 0x00 to ease the | 
|  | 21 | * print of version string. | 
|  | 22 | */ | 
|  | 23 | enum ab8500_version { | 
|  | 24 | AB8500_VERSION_AB8500 = 0x0, | 
|  | 25 | AB8500_VERSION_AB8505 = 0x1, | 
|  | 26 | AB8500_VERSION_AB9540 = 0x2, | 
|  | 27 | AB8500_VERSION_AB8540 = 0x3, | 
|  | 28 | AB8500_VERSION_UNDEFINED, | 
|  | 29 | }; | 
|  | 30 |  | 
|  | 31 | /* AB8500 CIDs*/ | 
|  | 32 | #define AB8500_CUTEARLY	0x00 | 
|  | 33 | #define AB8500_CUT1P0	0x10 | 
|  | 34 | #define AB8500_CUT1P1	0x11 | 
|  | 35 | #define AB8500_CUT2P0	0x20 | 
|  | 36 | #define AB8500_CUT3P0	0x30 | 
|  | 37 | #define AB8500_CUT3P3	0x33 | 
| Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 38 |  | 
|  | 39 | /* | 
| Mattias Wallin | 47c1697 | 2010-09-10 17:47:56 +0200 | [diff] [blame] | 40 | * AB8500 bank addresses | 
|  | 41 | */ | 
|  | 42 | #define AB8500_SYS_CTRL1_BLOCK	0x1 | 
|  | 43 | #define AB8500_SYS_CTRL2_BLOCK	0x2 | 
|  | 44 | #define AB8500_REGU_CTRL1	0x3 | 
|  | 45 | #define AB8500_REGU_CTRL2	0x4 | 
|  | 46 | #define AB8500_USB		0x5 | 
|  | 47 | #define AB8500_TVOUT		0x6 | 
|  | 48 | #define AB8500_DBI		0x7 | 
|  | 49 | #define AB8500_ECI_AV_ACC	0x8 | 
|  | 50 | #define AB8500_RESERVED		0x9 | 
|  | 51 | #define AB8500_GPADC		0xA | 
|  | 52 | #define AB8500_CHARGER		0xB | 
|  | 53 | #define AB8500_GAS_GAUGE	0xC | 
|  | 54 | #define AB8500_AUDIO		0xD | 
|  | 55 | #define AB8500_INTERRUPT	0xE | 
|  | 56 | #define AB8500_RTC		0xF | 
|  | 57 | #define AB8500_MISC		0x10 | 
| Linus Walleij | 0a1b089 | 2011-06-09 23:57:57 +0200 | [diff] [blame] | 58 | #define AB8500_DEVELOPMENT	0x11 | 
| Mattias Wallin | 47c1697 | 2010-09-10 17:47:56 +0200 | [diff] [blame] | 59 | #define AB8500_DEBUG		0x12 | 
|  | 60 | #define AB8500_PROD_TEST	0x13 | 
|  | 61 | #define AB8500_OTP_EMUL		0x15 | 
|  | 62 |  | 
|  | 63 | /* | 
| Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 64 | * Interrupts | 
| Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 65 | * Values used to index into array ab8500_irq_regoffset[] defined in | 
|  | 66 | * drivers/mdf/ab8500-core.c | 
| Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 67 | */ | 
| Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 68 | /* Definitions for AB8500 and AB9540 */ | 
|  | 69 | /* ab8500_irq_regoffset[0] -> IT[Source|Latch|Mask]1 */ | 
| Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 70 | #define AB8500_INT_MAIN_EXT_CH_NOT_OK	0 /* not 8505/9540 */ | 
|  | 71 | #define AB8500_INT_UN_PLUG_TV_DET	1 /* not 8505/9540 */ | 
|  | 72 | #define AB8500_INT_PLUG_TV_DET		2 /* not 8505/9540 */ | 
| Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 73 | #define AB8500_INT_TEMP_WARM		3 | 
|  | 74 | #define AB8500_INT_PON_KEY2DB_F		4 | 
|  | 75 | #define AB8500_INT_PON_KEY2DB_R		5 | 
|  | 76 | #define AB8500_INT_PON_KEY1DB_F		6 | 
|  | 77 | #define AB8500_INT_PON_KEY1DB_R		7 | 
| Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 78 | /* ab8500_irq_regoffset[1] -> IT[Source|Latch|Mask]2 */ | 
| Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 79 | #define AB8500_INT_BATT_OVV		8 | 
| Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 80 | #define AB8500_INT_MAIN_CH_UNPLUG_DET	10 /* not 8505 */ | 
|  | 81 | #define AB8500_INT_MAIN_CH_PLUG_DET	11 /* not 8505 */ | 
| Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 82 | #define AB8500_INT_VBUS_DET_F		14 | 
|  | 83 | #define AB8500_INT_VBUS_DET_R		15 | 
| Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 84 | /* ab8500_irq_regoffset[2] -> IT[Source|Latch|Mask]3 */ | 
| Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 85 | #define AB8500_INT_VBUS_CH_DROP_END	16 | 
|  | 86 | #define AB8500_INT_RTC_60S		17 | 
|  | 87 | #define AB8500_INT_RTC_ALARM		18 | 
|  | 88 | #define AB8500_INT_BAT_CTRL_INDB	20 | 
|  | 89 | #define AB8500_INT_CH_WD_EXP		21 | 
|  | 90 | #define AB8500_INT_VBUS_OVV		22 | 
| Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 91 | #define AB8500_INT_MAIN_CH_DROP_END	23 /* not 8505/9540 */ | 
| Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 92 | /* ab8500_irq_regoffset[3] -> IT[Source|Latch|Mask]4 */ | 
| Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 93 | #define AB8500_INT_CCN_CONV_ACC		24 | 
|  | 94 | #define AB8500_INT_INT_AUD		25 | 
|  | 95 | #define AB8500_INT_CCEOC		26 | 
|  | 96 | #define AB8500_INT_CC_INT_CALIB		27 | 
|  | 97 | #define AB8500_INT_LOW_BAT_F		28 | 
|  | 98 | #define AB8500_INT_LOW_BAT_R		29 | 
|  | 99 | #define AB8500_INT_BUP_CHG_NOT_OK	30 | 
|  | 100 | #define AB8500_INT_BUP_CHG_OK		31 | 
| Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 101 | /* ab8500_irq_regoffset[4] -> IT[Source|Latch|Mask]5 */ | 
| Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 102 | #define AB8500_INT_GP_HW_ADC_CONV_END	32 /* not 8505 */ | 
| Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 103 | #define AB8500_INT_ACC_DETECT_1DB_F	33 | 
|  | 104 | #define AB8500_INT_ACC_DETECT_1DB_R	34 | 
|  | 105 | #define AB8500_INT_ACC_DETECT_22DB_F	35 | 
|  | 106 | #define AB8500_INT_ACC_DETECT_22DB_R	36 | 
|  | 107 | #define AB8500_INT_ACC_DETECT_21DB_F	37 | 
|  | 108 | #define AB8500_INT_ACC_DETECT_21DB_R	38 | 
|  | 109 | #define AB8500_INT_GP_SW_ADC_CONV_END	39 | 
| Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 110 | /* ab8500_irq_regoffset[5] -> IT[Source|Latch|Mask]7 */ | 
| Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 111 | #define AB8500_INT_GPIO6R		40 /* not 8505/9540 */ | 
|  | 112 | #define AB8500_INT_GPIO7R		41 /* not 8505/9540 */ | 
|  | 113 | #define AB8500_INT_GPIO8R		42 /* not 8505/9540 */ | 
|  | 114 | #define AB8500_INT_GPIO9R		43 /* not 8505/9540 */ | 
| Bibek Basu | 0cb3fcd | 2011-02-09 11:02:35 +0530 | [diff] [blame] | 115 | #define AB8500_INT_GPIO10R		44 | 
|  | 116 | #define AB8500_INT_GPIO11R		45 | 
| Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 117 | #define AB8500_INT_GPIO12R		46 /* not 8505 */ | 
| Bibek Basu | 0cb3fcd | 2011-02-09 11:02:35 +0530 | [diff] [blame] | 118 | #define AB8500_INT_GPIO13R		47 | 
| Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 119 | /* ab8500_irq_regoffset[6] -> IT[Source|Latch|Mask]8 */ | 
| Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 120 | #define AB8500_INT_GPIO24R		48 /* not 8505 */ | 
|  | 121 | #define AB8500_INT_GPIO25R		49 /* not 8505 */ | 
|  | 122 | #define AB8500_INT_GPIO36R		50 /* not 8505/9540 */ | 
|  | 123 | #define AB8500_INT_GPIO37R		51 /* not 8505/9540 */ | 
|  | 124 | #define AB8500_INT_GPIO38R		52 /* not 8505/9540 */ | 
|  | 125 | #define AB8500_INT_GPIO39R		53 /* not 8505/9540 */ | 
| Bibek Basu | 0cb3fcd | 2011-02-09 11:02:35 +0530 | [diff] [blame] | 126 | #define AB8500_INT_GPIO40R		54 | 
|  | 127 | #define AB8500_INT_GPIO41R		55 | 
| Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 128 | /* ab8500_irq_regoffset[7] -> IT[Source|Latch|Mask]9 */ | 
| Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 129 | #define AB8500_INT_GPIO6F		56 /* not 8505/9540 */ | 
|  | 130 | #define AB8500_INT_GPIO7F		57 /* not 8505/9540 */ | 
|  | 131 | #define AB8500_INT_GPIO8F		58 /* not 8505/9540 */ | 
|  | 132 | #define AB8500_INT_GPIO9F		59 /* not 8505/9540 */ | 
| Bibek Basu | 0cb3fcd | 2011-02-09 11:02:35 +0530 | [diff] [blame] | 133 | #define AB8500_INT_GPIO10F		60 | 
|  | 134 | #define AB8500_INT_GPIO11F		61 | 
| Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 135 | #define AB8500_INT_GPIO12F		62 /* not 8505 */ | 
| Bibek Basu | 0cb3fcd | 2011-02-09 11:02:35 +0530 | [diff] [blame] | 136 | #define AB8500_INT_GPIO13F		63 | 
| Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 137 | /* ab8500_irq_regoffset[8] -> IT[Source|Latch|Mask]10 */ | 
| Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 138 | #define AB8500_INT_GPIO24F		64 /* not 8505 */ | 
|  | 139 | #define AB8500_INT_GPIO25F		65 /* not 8505 */ | 
|  | 140 | #define AB8500_INT_GPIO36F		66 /* not 8505/9540 */ | 
|  | 141 | #define AB8500_INT_GPIO37F		67 /* not 8505/9540 */ | 
|  | 142 | #define AB8500_INT_GPIO38F		68 /* not 8505/9540 */ | 
|  | 143 | #define AB8500_INT_GPIO39F		69 /* not 8505/9540 */ | 
| Bibek Basu | 0cb3fcd | 2011-02-09 11:02:35 +0530 | [diff] [blame] | 144 | #define AB8500_INT_GPIO40F		70 | 
|  | 145 | #define AB8500_INT_GPIO41F		71 | 
| Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 146 | /* ab8500_irq_regoffset[9] -> IT[Source|Latch|Mask]12 */ | 
| Mattias Wallin | 92d50a4 | 2010-12-07 11:20:47 +0100 | [diff] [blame] | 147 | #define AB8500_INT_ADP_SOURCE_ERROR	72 | 
|  | 148 | #define AB8500_INT_ADP_SINK_ERROR	73 | 
|  | 149 | #define AB8500_INT_ADP_PROBE_PLUG	74 | 
|  | 150 | #define AB8500_INT_ADP_PROBE_UNPLUG	75 | 
|  | 151 | #define AB8500_INT_ADP_SENSE_OFF	76 | 
|  | 152 | #define AB8500_INT_USB_PHY_POWER_ERR	78 | 
|  | 153 | #define AB8500_INT_USB_LINK_STATUS	79 | 
| Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 154 | /* ab8500_irq_regoffset[10] -> IT[Source|Latch|Mask]19 */ | 
| Mattias Wallin | 92d50a4 | 2010-12-07 11:20:47 +0100 | [diff] [blame] | 155 | #define AB8500_INT_BTEMP_LOW		80 | 
|  | 156 | #define AB8500_INT_BTEMP_LOW_MEDIUM	81 | 
|  | 157 | #define AB8500_INT_BTEMP_MEDIUM_HIGH	82 | 
|  | 158 | #define AB8500_INT_BTEMP_HIGH		83 | 
| Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 159 | /* ab8500_irq_regoffset[11] -> IT[Source|Latch|Mask]20 */ | 
| Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 160 | #define AB8500_INT_SRP_DETECT		88 | 
|  | 161 | #define AB8500_INT_USB_CHARGER_NOT_OKR	89 | 
| Mattias Wallin | 92d50a4 | 2010-12-07 11:20:47 +0100 | [diff] [blame] | 162 | #define AB8500_INT_ID_WAKEUP_R		90 | 
|  | 163 | #define AB8500_INT_ID_DET_R1R		92 | 
|  | 164 | #define AB8500_INT_ID_DET_R2R		93 | 
|  | 165 | #define AB8500_INT_ID_DET_R3R		94 | 
|  | 166 | #define AB8500_INT_ID_DET_R4R		95 | 
| Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 167 | /* ab8500_irq_regoffset[12] -> IT[Source|Latch|Mask]21 */ | 
| Mattias Wallin | 92d50a4 | 2010-12-07 11:20:47 +0100 | [diff] [blame] | 168 | #define AB8500_INT_ID_WAKEUP_F		96 | 
|  | 169 | #define AB8500_INT_ID_DET_R1F		98 | 
|  | 170 | #define AB8500_INT_ID_DET_R2F		99 | 
|  | 171 | #define AB8500_INT_ID_DET_R3F		100 | 
|  | 172 | #define AB8500_INT_ID_DET_R4F		101 | 
| Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 173 | #define AB8500_INT_CHAUTORESTARTAFTSEC  102 | 
|  | 174 | #define AB8500_INT_CHSTOPBYSEC		103 | 
| Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 175 | /* ab8500_irq_regoffset[13] -> IT[Source|Latch|Mask]22 */ | 
| Mattias Wallin | 92d50a4 | 2010-12-07 11:20:47 +0100 | [diff] [blame] | 176 | #define AB8500_INT_USB_CH_TH_PROT_F	104 | 
|  | 177 | #define AB8500_INT_USB_CH_TH_PROT_R    105 | 
| Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 178 | #define AB8500_INT_MAIN_CH_TH_PROT_F	106 /* not 8505/9540 */ | 
|  | 179 | #define AB8500_INT_MAIN_CH_TH_PROT_R	107 /* not 8505/9540 */ | 
|  | 180 | #define AB8500_INT_CHCURLIMNOHSCHIRP	109 | 
|  | 181 | #define AB8500_INT_CHCURLIMHSCHIRP	110 | 
|  | 182 | #define AB8500_INT_XTAL32K_KO		111 | 
| Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 183 |  | 
| Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 184 | /* Definitions for AB9540 */ | 
|  | 185 | /* ab8500_irq_regoffset[14] -> IT[Source|Latch|Mask]13 */ | 
|  | 186 | #define AB9540_INT_GPIO50R		113 | 
| Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 187 | #define AB9540_INT_GPIO51R		114 /* not 8505 */ | 
| Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 188 | #define AB9540_INT_GPIO52R		115 | 
|  | 189 | #define AB9540_INT_GPIO53R		116 | 
| Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 190 | #define AB9540_INT_GPIO54R		117 /* not 8505 */ | 
| Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 191 | #define AB9540_INT_IEXT_CH_RF_BFN_R	118 | 
|  | 192 | #define AB9540_INT_IEXT_CH_RF_BFN_F	119 | 
|  | 193 | /* ab8500_irq_regoffset[15] -> IT[Source|Latch|Mask]14 */ | 
|  | 194 | #define AB9540_INT_GPIO50F		121 | 
| Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 195 | #define AB9540_INT_GPIO51F		122 /* not 8505 */ | 
| Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 196 | #define AB9540_INT_GPIO52F		123 | 
|  | 197 | #define AB9540_INT_GPIO53F		124 | 
| Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 198 | #define AB9540_INT_GPIO54F		125 /* not 8505 */ | 
| Virupax Sadashivpetimath | 44f72e5 | 2012-04-17 09:30:14 +0200 | [diff] [blame] | 199 | /* ab8500_irq_regoffset[16] -> IT[Source|Latch|Mask]25 */ | 
|  | 200 | #define AB8505_INT_KEYSTUCK		128 | 
|  | 201 | #define AB8505_INT_IKR			129 | 
|  | 202 | #define AB8505_INT_IKP			130 | 
|  | 203 | #define AB8505_INT_KP			131 | 
|  | 204 | #define AB8505_INT_KEYDEGLITCH		132 | 
|  | 205 | #define AB8505_INT_MODPWRSTATUSF	134 | 
|  | 206 | #define AB8505_INT_MODPWRSTATUSR	135 | 
| Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 207 |  | 
|  | 208 | /* | 
|  | 209 | * AB8500_AB9540_NR_IRQS is used when configuring the IRQ numbers for the | 
|  | 210 | * entire platform. This is a "compile time" constant so this must be set to | 
|  | 211 | * the largest possible value that may be encountered with different AB SOCs. | 
|  | 212 | * Of the currently supported AB devices, AB8500 and AB9540, it is the AB9540 | 
|  | 213 | * which is larger. | 
|  | 214 | */ | 
| Mattias Wallin | 92d50a4 | 2010-12-07 11:20:47 +0100 | [diff] [blame] | 215 | #define AB8500_NR_IRQS			112 | 
| Virupax Sadashivpetimath | 44f72e5 | 2012-04-17 09:30:14 +0200 | [diff] [blame] | 216 | #define AB8505_NR_IRQS			136 | 
|  | 217 | #define AB9540_NR_IRQS			136 | 
| Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 218 | /* This is set to the roof of any AB8500 chip variant IRQ counts */ | 
|  | 219 | #define AB8500_MAX_NR_IRQS		AB9540_NR_IRQS | 
|  | 220 |  | 
| Mattias Wallin | 92d50a4 | 2010-12-07 11:20:47 +0100 | [diff] [blame] | 221 | #define AB8500_NUM_IRQ_REGS		14 | 
| Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 222 | #define AB9540_NUM_IRQ_REGS		17 | 
| Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 223 |  | 
|  | 224 | /** | 
|  | 225 | * struct ab8500 - ab8500 internal structure | 
|  | 226 | * @dev: parent device | 
|  | 227 | * @lock: read/write operations lock | 
|  | 228 | * @irq_lock: genirq bus lock | 
| Jonas Aaberg | 112a80d | 2012-04-17 09:30:33 +0200 | [diff] [blame] | 229 | * @transfer_ongoing: 0 if no transfer ongoing | 
| Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 230 | * @irq: irq line | 
| Lee Jones | 06e589e | 2012-06-20 13:56:37 +0100 | [diff] [blame] | 231 | * @irq_domain: irq domain | 
| Linus Walleij | 0f620837 | 2012-02-20 21:42:10 +0100 | [diff] [blame] | 232 | * @version: chip version id (e.g. ab8500 or ab9540) | 
| Mattias Wallin | adceed6 | 2011-03-02 11:51:11 +0100 | [diff] [blame] | 233 | * @chip_id: chip revision id | 
| Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 234 | * @write: register write | 
| Mattias Nilsson | bc628fd | 2012-03-08 14:02:20 +0100 | [diff] [blame] | 235 | * @write_masked: masked register write | 
| Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 236 | * @read: register read | 
|  | 237 | * @rx_buf: rx buf for SPI | 
|  | 238 | * @tx_buf: tx buf for SPI | 
|  | 239 | * @mask: cache of IRQ regs for bus lock | 
|  | 240 | * @oldmask: cache of previous IRQ regs for bus lock | 
| Linus Walleij | 2ced445 | 2012-02-20 21:42:17 +0100 | [diff] [blame] | 241 | * @mask_size: Actual number of valid entries in mask[], oldmask[] and | 
|  | 242 | * irq_reg_offset | 
|  | 243 | * @irq_reg_offset: Array of offsets into IRQ registers | 
| Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 244 | */ | 
|  | 245 | struct ab8500 { | 
|  | 246 | struct device	*dev; | 
|  | 247 | struct mutex	lock; | 
|  | 248 | struct mutex	irq_lock; | 
| Jonas Aaberg | 112a80d | 2012-04-17 09:30:33 +0200 | [diff] [blame] | 249 | atomic_t	transfer_ongoing; | 
| Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 250 | int		irq_base; | 
|  | 251 | int		irq; | 
| Lee Jones | 06e589e | 2012-06-20 13:56:37 +0100 | [diff] [blame] | 252 | struct irq_domain  *domain; | 
| Linus Walleij | 0f620837 | 2012-02-20 21:42:10 +0100 | [diff] [blame] | 253 | enum ab8500_version version; | 
| Mattias Wallin | 47c1697 | 2010-09-10 17:47:56 +0200 | [diff] [blame] | 254 | u8		chip_id; | 
| Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 255 |  | 
| Mattias Nilsson | bc628fd | 2012-03-08 14:02:20 +0100 | [diff] [blame] | 256 | int (*write)(struct ab8500 *ab8500, u16 addr, u8 data); | 
|  | 257 | int (*write_masked)(struct ab8500 *ab8500, u16 addr, u8 mask, u8 data); | 
|  | 258 | int (*read)(struct ab8500 *ab8500, u16 addr); | 
| Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 259 |  | 
|  | 260 | unsigned long	tx_buf[4]; | 
|  | 261 | unsigned long	rx_buf[4]; | 
|  | 262 |  | 
| Linus Walleij | 2ced445 | 2012-02-20 21:42:17 +0100 | [diff] [blame] | 263 | u8 *mask; | 
|  | 264 | u8 *oldmask; | 
|  | 265 | int mask_size; | 
|  | 266 | const int *irq_reg_offset; | 
| Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 267 | }; | 
|  | 268 |  | 
| Bengt Jonsson | 79568b9 | 2011-03-11 11:54:46 +0100 | [diff] [blame] | 269 | struct regulator_reg_init; | 
| Sundar R Iyer | 549931f | 2010-07-13 11:51:28 +0530 | [diff] [blame] | 270 | struct regulator_init_data; | 
| Bibek Basu | 0cb3fcd | 2011-02-09 11:02:35 +0530 | [diff] [blame] | 271 | struct ab8500_gpio_platform_data; | 
| Ola Lilja | f242e50 | 2012-06-07 14:00:46 +0200 | [diff] [blame] | 272 | struct ab8500_codec_platform_data; | 
| Sundar R Iyer | 549931f | 2010-07-13 11:51:28 +0530 | [diff] [blame] | 273 |  | 
| Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 274 | /** | 
|  | 275 | * struct ab8500_platform_data - AB8500 platform data | 
|  | 276 | * @irq_base: start of AB8500 IRQs, AB8500_NR_IRQS will be used | 
|  | 277 | * @init: board-specific initialization after detection of ab8500 | 
| Bengt Jonsson | 79568b9 | 2011-03-11 11:54:46 +0100 | [diff] [blame] | 278 | * @num_regulator_reg_init: number of regulator init registers | 
|  | 279 | * @regulator_reg_init: regulator init registers | 
|  | 280 | * @num_regulator: number of regulators | 
| Sundar R Iyer | 549931f | 2010-07-13 11:51:28 +0530 | [diff] [blame] | 281 | * @regulator: machine-specific constraints for regulators | 
| Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 282 | */ | 
|  | 283 | struct ab8500_platform_data { | 
|  | 284 | int irq_base; | 
|  | 285 | void (*init) (struct ab8500 *); | 
| Bengt Jonsson | 79568b9 | 2011-03-11 11:54:46 +0100 | [diff] [blame] | 286 | int num_regulator_reg_init; | 
|  | 287 | struct ab8500_regulator_reg_init *regulator_reg_init; | 
| Bengt Jonsson | cb189b0 | 2010-12-10 11:08:40 +0100 | [diff] [blame] | 288 | int num_regulator; | 
|  | 289 | struct regulator_init_data *regulator; | 
| Bibek Basu | 0cb3fcd | 2011-02-09 11:02:35 +0530 | [diff] [blame] | 290 | struct ab8500_gpio_platform_data *gpio; | 
| Ola Lilja | f242e50 | 2012-06-07 14:00:46 +0200 | [diff] [blame] | 291 | struct ab8500_codec_platform_data *codec; | 
| Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 292 | }; | 
|  | 293 |  | 
| Linus Walleij | 0f620837 | 2012-02-20 21:42:10 +0100 | [diff] [blame] | 294 | extern int __devinit ab8500_init(struct ab8500 *ab8500, | 
|  | 295 | enum ab8500_version version); | 
| Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 296 | extern int __devexit ab8500_exit(struct ab8500 *ab8500); | 
|  | 297 |  | 
| Jonas Aaberg | 112a80d | 2012-04-17 09:30:33 +0200 | [diff] [blame] | 298 | extern int ab8500_suspend(struct ab8500 *ab8500); | 
|  | 299 |  | 
| Linus Walleij | 0f620837 | 2012-02-20 21:42:10 +0100 | [diff] [blame] | 300 | static inline int is_ab8500(struct ab8500 *ab) | 
|  | 301 | { | 
|  | 302 | return ab->version == AB8500_VERSION_AB8500; | 
|  | 303 | } | 
|  | 304 |  | 
|  | 305 | static inline int is_ab8505(struct ab8500 *ab) | 
|  | 306 | { | 
|  | 307 | return ab->version == AB8500_VERSION_AB8505; | 
|  | 308 | } | 
|  | 309 |  | 
|  | 310 | static inline int is_ab9540(struct ab8500 *ab) | 
|  | 311 | { | 
|  | 312 | return ab->version == AB8500_VERSION_AB9540; | 
|  | 313 | } | 
|  | 314 |  | 
|  | 315 | static inline int is_ab8540(struct ab8500 *ab) | 
|  | 316 | { | 
|  | 317 | return ab->version == AB8500_VERSION_AB8540; | 
|  | 318 | } | 
|  | 319 |  | 
| Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 320 | /* exclude also ab8505, ab9540... */ | 
|  | 321 | static inline int is_ab8500_1p0_or_earlier(struct ab8500 *ab) | 
|  | 322 | { | 
|  | 323 | return (is_ab8500(ab) && (ab->chip_id <= AB8500_CUT1P0)); | 
|  | 324 | } | 
|  | 325 |  | 
|  | 326 | /* exclude also ab8505, ab9540... */ | 
| Linus Walleij | 0f620837 | 2012-02-20 21:42:10 +0100 | [diff] [blame] | 327 | static inline int is_ab8500_1p1_or_earlier(struct ab8500 *ab) | 
|  | 328 | { | 
|  | 329 | return (is_ab8500(ab) && (ab->chip_id <= AB8500_CUT1P1)); | 
|  | 330 | } | 
|  | 331 |  | 
| Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 332 | /* exclude also ab8505, ab9540... */ | 
| Linus Walleij | 0f620837 | 2012-02-20 21:42:10 +0100 | [diff] [blame] | 333 | static inline int is_ab8500_2p0_or_earlier(struct ab8500 *ab) | 
|  | 334 | { | 
|  | 335 | return (is_ab8500(ab) && (ab->chip_id <= AB8500_CUT2P0)); | 
|  | 336 | } | 
|  | 337 |  | 
| Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 338 | /* exclude also ab8505, ab9540... */ | 
|  | 339 | static inline int is_ab8500_2p0(struct ab8500 *ab) | 
|  | 340 | { | 
|  | 341 | return (is_ab8500(ab) && (ab->chip_id == AB8500_CUT2P0)); | 
|  | 342 | } | 
|  | 343 |  | 
| Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 344 | #endif /* MFD_AB8500_H */ |