blob: 45ffa32352f15011da5b361fbed69a234bbbe854 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Avi Kivitye4956062007-06-28 14:15:57 -040022
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020025#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080026#include <linux/mm.h>
27#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040028#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020029#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070030#include <linux/mod_devicetable.h>
Marcelo Tosatti229456f2009-06-17 09:22:14 -030031#include <linux/ftrace_event.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040033#include <linux/tboot.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030034#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030035#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040036
Avi Kivity6aa8b732006-12-10 02:21:36 -080037#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080038#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020039#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020040#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080041#include <asm/mce.h>
Dexuan Cui2acf9232010-06-10 11:27:12 +080042#include <asm/i387.h>
43#include <asm/xcr.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020044#include <asm/perf_event.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080045
Marcelo Tosatti229456f2009-06-17 09:22:14 -030046#include "trace.h"
47
Avi Kivity4ecac3f2008-05-13 13:23:38 +030048#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040049#define __ex_clear(x, reg) \
50 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030051
Avi Kivity6aa8b732006-12-10 02:21:36 -080052MODULE_AUTHOR("Qumranet");
53MODULE_LICENSE("GPL");
54
Josh Triplette9bda3b2012-03-20 23:33:51 -070055static const struct x86_cpu_id vmx_cpu_id[] = {
56 X86_FEATURE_MATCH(X86_FEATURE_VMX),
57 {}
58};
59MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
60
Rusty Russell476bc002012-01-13 09:32:18 +103061static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020062module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080063
Rusty Russell476bc002012-01-13 09:32:18 +103064static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020065module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020066
Rusty Russell476bc002012-01-13 09:32:18 +103067static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020068module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080069
Rusty Russell476bc002012-01-13 09:32:18 +103070static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070071module_param_named(unrestricted_guest,
72 enable_unrestricted_guest, bool, S_IRUGO);
73
Xudong Hao83c3a332012-05-28 19:33:35 +080074static bool __read_mostly enable_ept_ad_bits = 1;
75module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
76
Avi Kivitya27685c2012-06-12 20:30:18 +030077static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020078module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030079
Rusty Russell476bc002012-01-13 09:32:18 +103080static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080081module_param(vmm_exclusive, bool, S_IRUGO);
82
Rusty Russell476bc002012-01-13 09:32:18 +103083static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf262011-08-30 13:56:17 +030084module_param(fasteoi, bool, S_IRUGO);
85
Nadav Har'El801d3422011-05-25 23:02:23 +030086/*
87 * If nested=1, nested virtualization is supported, i.e., guests may use
88 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
89 * use VMX instructions.
90 */
Rusty Russell476bc002012-01-13 09:32:18 +103091static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +030092module_param(nested, bool, S_IRUGO);
93
Avi Kivitycdc0e242009-12-06 17:21:14 +020094#define KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST \
95 (X86_CR0_WP | X86_CR0_NE | X86_CR0_NW | X86_CR0_CD)
96#define KVM_GUEST_CR0_MASK \
97 (KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
98#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST \
Avi Kivity81231c62010-01-24 16:26:40 +020099 (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200100#define KVM_VM_CR0_ALWAYS_ON \
101 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200102#define KVM_CR4_GUEST_OWNED_BITS \
103 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
104 | X86_CR4_OSXMMEXCPT)
105
Avi Kivitycdc0e242009-12-06 17:21:14 +0200106#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
107#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
108
Avi Kivity78ac8b42010-04-08 18:19:35 +0300109#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
110
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800111/*
112 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
113 * ple_gap: upper bound on the amount of time between two successive
114 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500115 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800116 * ple_window: upper bound on the amount of time a guest is allowed to execute
117 * in a PAUSE loop. Tests indicate that most spinlocks are held for
118 * less than 2^12 cycles
119 * Time is measured based on a counter that runs at the same rate as the TSC,
120 * refer SDM volume 3b section 21.6.13 & 22.1.3.
121 */
Rik van Riel00c25bc2011-01-04 09:51:33 -0500122#define KVM_VMX_DEFAULT_PLE_GAP 128
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800123#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
124static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
125module_param(ple_gap, int, S_IRUGO);
126
127static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
128module_param(ple_window, int, S_IRUGO);
129
Avi Kivity83287ea422012-09-16 15:10:57 +0300130extern const ulong vmx_return;
131
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200132#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300133#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300134
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400135struct vmcs {
136 u32 revision_id;
137 u32 abort;
138 char data[0];
139};
140
Nadav Har'Eld462b812011-05-24 15:26:10 +0300141/*
142 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
143 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
144 * loaded on this CPU (so we can clear them if the CPU goes down).
145 */
146struct loaded_vmcs {
147 struct vmcs *vmcs;
148 int cpu;
149 int launched;
150 struct list_head loaded_vmcss_on_cpu_link;
151};
152
Avi Kivity26bb0982009-09-07 11:14:12 +0300153struct shared_msr_entry {
154 unsigned index;
155 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200156 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300157};
158
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300159/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300160 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
161 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
162 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
163 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
164 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
165 * More than one of these structures may exist, if L1 runs multiple L2 guests.
166 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
167 * underlying hardware which will be used to run L2.
168 * This structure is packed to ensure that its layout is identical across
169 * machines (necessary for live migration).
170 * If there are changes in this struct, VMCS12_REVISION must be changed.
171 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300172typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300173struct __packed vmcs12 {
174 /* According to the Intel spec, a VMCS region must start with the
175 * following two fields. Then follow implementation-specific data.
176 */
177 u32 revision_id;
178 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300179
Nadav Har'El27d6c862011-05-25 23:06:59 +0300180 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
181 u32 padding[7]; /* room for future expansion */
182
Nadav Har'El22bd0352011-05-25 23:05:57 +0300183 u64 io_bitmap_a;
184 u64 io_bitmap_b;
185 u64 msr_bitmap;
186 u64 vm_exit_msr_store_addr;
187 u64 vm_exit_msr_load_addr;
188 u64 vm_entry_msr_load_addr;
189 u64 tsc_offset;
190 u64 virtual_apic_page_addr;
191 u64 apic_access_addr;
192 u64 ept_pointer;
193 u64 guest_physical_address;
194 u64 vmcs_link_pointer;
195 u64 guest_ia32_debugctl;
196 u64 guest_ia32_pat;
197 u64 guest_ia32_efer;
198 u64 guest_ia32_perf_global_ctrl;
199 u64 guest_pdptr0;
200 u64 guest_pdptr1;
201 u64 guest_pdptr2;
202 u64 guest_pdptr3;
203 u64 host_ia32_pat;
204 u64 host_ia32_efer;
205 u64 host_ia32_perf_global_ctrl;
206 u64 padding64[8]; /* room for future expansion */
207 /*
208 * To allow migration of L1 (complete with its L2 guests) between
209 * machines of different natural widths (32 or 64 bit), we cannot have
210 * unsigned long fields with no explict size. We use u64 (aliased
211 * natural_width) instead. Luckily, x86 is little-endian.
212 */
213 natural_width cr0_guest_host_mask;
214 natural_width cr4_guest_host_mask;
215 natural_width cr0_read_shadow;
216 natural_width cr4_read_shadow;
217 natural_width cr3_target_value0;
218 natural_width cr3_target_value1;
219 natural_width cr3_target_value2;
220 natural_width cr3_target_value3;
221 natural_width exit_qualification;
222 natural_width guest_linear_address;
223 natural_width guest_cr0;
224 natural_width guest_cr3;
225 natural_width guest_cr4;
226 natural_width guest_es_base;
227 natural_width guest_cs_base;
228 natural_width guest_ss_base;
229 natural_width guest_ds_base;
230 natural_width guest_fs_base;
231 natural_width guest_gs_base;
232 natural_width guest_ldtr_base;
233 natural_width guest_tr_base;
234 natural_width guest_gdtr_base;
235 natural_width guest_idtr_base;
236 natural_width guest_dr7;
237 natural_width guest_rsp;
238 natural_width guest_rip;
239 natural_width guest_rflags;
240 natural_width guest_pending_dbg_exceptions;
241 natural_width guest_sysenter_esp;
242 natural_width guest_sysenter_eip;
243 natural_width host_cr0;
244 natural_width host_cr3;
245 natural_width host_cr4;
246 natural_width host_fs_base;
247 natural_width host_gs_base;
248 natural_width host_tr_base;
249 natural_width host_gdtr_base;
250 natural_width host_idtr_base;
251 natural_width host_ia32_sysenter_esp;
252 natural_width host_ia32_sysenter_eip;
253 natural_width host_rsp;
254 natural_width host_rip;
255 natural_width paddingl[8]; /* room for future expansion */
256 u32 pin_based_vm_exec_control;
257 u32 cpu_based_vm_exec_control;
258 u32 exception_bitmap;
259 u32 page_fault_error_code_mask;
260 u32 page_fault_error_code_match;
261 u32 cr3_target_count;
262 u32 vm_exit_controls;
263 u32 vm_exit_msr_store_count;
264 u32 vm_exit_msr_load_count;
265 u32 vm_entry_controls;
266 u32 vm_entry_msr_load_count;
267 u32 vm_entry_intr_info_field;
268 u32 vm_entry_exception_error_code;
269 u32 vm_entry_instruction_len;
270 u32 tpr_threshold;
271 u32 secondary_vm_exec_control;
272 u32 vm_instruction_error;
273 u32 vm_exit_reason;
274 u32 vm_exit_intr_info;
275 u32 vm_exit_intr_error_code;
276 u32 idt_vectoring_info_field;
277 u32 idt_vectoring_error_code;
278 u32 vm_exit_instruction_len;
279 u32 vmx_instruction_info;
280 u32 guest_es_limit;
281 u32 guest_cs_limit;
282 u32 guest_ss_limit;
283 u32 guest_ds_limit;
284 u32 guest_fs_limit;
285 u32 guest_gs_limit;
286 u32 guest_ldtr_limit;
287 u32 guest_tr_limit;
288 u32 guest_gdtr_limit;
289 u32 guest_idtr_limit;
290 u32 guest_es_ar_bytes;
291 u32 guest_cs_ar_bytes;
292 u32 guest_ss_ar_bytes;
293 u32 guest_ds_ar_bytes;
294 u32 guest_fs_ar_bytes;
295 u32 guest_gs_ar_bytes;
296 u32 guest_ldtr_ar_bytes;
297 u32 guest_tr_ar_bytes;
298 u32 guest_interruptibility_info;
299 u32 guest_activity_state;
300 u32 guest_sysenter_cs;
301 u32 host_ia32_sysenter_cs;
302 u32 padding32[8]; /* room for future expansion */
303 u16 virtual_processor_id;
304 u16 guest_es_selector;
305 u16 guest_cs_selector;
306 u16 guest_ss_selector;
307 u16 guest_ds_selector;
308 u16 guest_fs_selector;
309 u16 guest_gs_selector;
310 u16 guest_ldtr_selector;
311 u16 guest_tr_selector;
312 u16 host_es_selector;
313 u16 host_cs_selector;
314 u16 host_ss_selector;
315 u16 host_ds_selector;
316 u16 host_fs_selector;
317 u16 host_gs_selector;
318 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300319};
320
321/*
322 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
323 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
324 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
325 */
326#define VMCS12_REVISION 0x11e57ed0
327
328/*
329 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
330 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
331 * current implementation, 4K are reserved to avoid future complications.
332 */
333#define VMCS12_SIZE 0x1000
334
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300335/* Used to remember the last vmcs02 used for some recently used vmcs12s */
336struct vmcs02_list {
337 struct list_head list;
338 gpa_t vmptr;
339 struct loaded_vmcs vmcs02;
340};
341
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300342/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300343 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
344 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
345 */
346struct nested_vmx {
347 /* Has the level1 guest done vmxon? */
348 bool vmxon;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300349
350 /* The guest-physical address of the current VMCS L1 keeps for L2 */
351 gpa_t current_vmptr;
352 /* The host-usable pointer to the above */
353 struct page *current_vmcs12_page;
354 struct vmcs12 *current_vmcs12;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300355
356 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
357 struct list_head vmcs02_pool;
358 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300359 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300360 /* L2 must run next, and mustn't decide to exit to L1. */
361 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300362 /*
363 * Guest pages referred to in vmcs02 with host-physical pointers, so
364 * we must keep them pinned while L2 runs.
365 */
366 struct page *apic_access_page;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300367};
368
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400369struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000370 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300371 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300372 u8 fail;
Avi Kivity69c73022011-03-07 15:26:44 +0200373 u8 cpl;
Avi Kivity9d58b932011-03-07 16:52:07 +0200374 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300375 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200376 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200377 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300378 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400379 int nmsrs;
380 int save_nmsrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400381#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300382 u64 msr_host_kernel_gs_base;
383 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400384#endif
Nadav Har'Eld462b812011-05-24 15:26:10 +0300385 /*
386 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
387 * non-nested (L1) guest, it always points to vmcs01. For a nested
388 * guest (L2), it points to a different VMCS.
389 */
390 struct loaded_vmcs vmcs01;
391 struct loaded_vmcs *loaded_vmcs;
392 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300393 struct msr_autoload {
394 unsigned nr;
395 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
396 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
397 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400398 struct {
399 int loaded;
400 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300401#ifdef CONFIG_X86_64
402 u16 ds_sel, es_sel;
403#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200404 int gs_ldt_reload_needed;
405 int fs_reload_needed;
Mike Dayd77c26f2007-10-08 09:02:08 -0400406 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200407 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300408 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300409 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300410 struct kvm_segment segs[8];
411 } rmode;
412 struct {
413 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300414 struct kvm_save_segment {
415 u16 selector;
416 unsigned long base;
417 u32 limit;
418 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300419 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300420 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800421 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300422 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200423
424 /* Support for vnmi-less CPUs */
425 int soft_vnmi_blocked;
426 ktime_t entry_time;
427 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800428 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800429
430 bool rdtscp_enabled;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300431
432 /* Support for a guest hypervisor (nested VMX) */
433 struct nested_vmx nested;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400434};
435
Avi Kivity2fb92db2011-04-27 19:42:18 +0300436enum segment_cache_field {
437 SEG_FIELD_SEL = 0,
438 SEG_FIELD_BASE = 1,
439 SEG_FIELD_LIMIT = 2,
440 SEG_FIELD_AR = 3,
441
442 SEG_FIELD_NR = 4
443};
444
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400445static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
446{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000447 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400448}
449
Nadav Har'El22bd0352011-05-25 23:05:57 +0300450#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
451#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
452#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
453 [number##_HIGH] = VMCS12_OFFSET(name)+4
454
Mathias Krause772e0312012-08-30 01:30:19 +0200455static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300456 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
457 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
458 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
459 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
460 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
461 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
462 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
463 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
464 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
465 FIELD(HOST_ES_SELECTOR, host_es_selector),
466 FIELD(HOST_CS_SELECTOR, host_cs_selector),
467 FIELD(HOST_SS_SELECTOR, host_ss_selector),
468 FIELD(HOST_DS_SELECTOR, host_ds_selector),
469 FIELD(HOST_FS_SELECTOR, host_fs_selector),
470 FIELD(HOST_GS_SELECTOR, host_gs_selector),
471 FIELD(HOST_TR_SELECTOR, host_tr_selector),
472 FIELD64(IO_BITMAP_A, io_bitmap_a),
473 FIELD64(IO_BITMAP_B, io_bitmap_b),
474 FIELD64(MSR_BITMAP, msr_bitmap),
475 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
476 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
477 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
478 FIELD64(TSC_OFFSET, tsc_offset),
479 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
480 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
481 FIELD64(EPT_POINTER, ept_pointer),
482 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
483 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
484 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
485 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
486 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
487 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
488 FIELD64(GUEST_PDPTR0, guest_pdptr0),
489 FIELD64(GUEST_PDPTR1, guest_pdptr1),
490 FIELD64(GUEST_PDPTR2, guest_pdptr2),
491 FIELD64(GUEST_PDPTR3, guest_pdptr3),
492 FIELD64(HOST_IA32_PAT, host_ia32_pat),
493 FIELD64(HOST_IA32_EFER, host_ia32_efer),
494 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
495 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
496 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
497 FIELD(EXCEPTION_BITMAP, exception_bitmap),
498 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
499 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
500 FIELD(CR3_TARGET_COUNT, cr3_target_count),
501 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
502 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
503 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
504 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
505 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
506 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
507 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
508 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
509 FIELD(TPR_THRESHOLD, tpr_threshold),
510 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
511 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
512 FIELD(VM_EXIT_REASON, vm_exit_reason),
513 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
514 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
515 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
516 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
517 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
518 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
519 FIELD(GUEST_ES_LIMIT, guest_es_limit),
520 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
521 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
522 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
523 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
524 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
525 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
526 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
527 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
528 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
529 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
530 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
531 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
532 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
533 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
534 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
535 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
536 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
537 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
538 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
539 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
540 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
541 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
542 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
543 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
544 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
545 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
546 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
547 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
548 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
549 FIELD(EXIT_QUALIFICATION, exit_qualification),
550 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
551 FIELD(GUEST_CR0, guest_cr0),
552 FIELD(GUEST_CR3, guest_cr3),
553 FIELD(GUEST_CR4, guest_cr4),
554 FIELD(GUEST_ES_BASE, guest_es_base),
555 FIELD(GUEST_CS_BASE, guest_cs_base),
556 FIELD(GUEST_SS_BASE, guest_ss_base),
557 FIELD(GUEST_DS_BASE, guest_ds_base),
558 FIELD(GUEST_FS_BASE, guest_fs_base),
559 FIELD(GUEST_GS_BASE, guest_gs_base),
560 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
561 FIELD(GUEST_TR_BASE, guest_tr_base),
562 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
563 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
564 FIELD(GUEST_DR7, guest_dr7),
565 FIELD(GUEST_RSP, guest_rsp),
566 FIELD(GUEST_RIP, guest_rip),
567 FIELD(GUEST_RFLAGS, guest_rflags),
568 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
569 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
570 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
571 FIELD(HOST_CR0, host_cr0),
572 FIELD(HOST_CR3, host_cr3),
573 FIELD(HOST_CR4, host_cr4),
574 FIELD(HOST_FS_BASE, host_fs_base),
575 FIELD(HOST_GS_BASE, host_gs_base),
576 FIELD(HOST_TR_BASE, host_tr_base),
577 FIELD(HOST_GDTR_BASE, host_gdtr_base),
578 FIELD(HOST_IDTR_BASE, host_idtr_base),
579 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
580 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
581 FIELD(HOST_RSP, host_rsp),
582 FIELD(HOST_RIP, host_rip),
583};
584static const int max_vmcs_field = ARRAY_SIZE(vmcs_field_to_offset_table);
585
586static inline short vmcs_field_to_offset(unsigned long field)
587{
588 if (field >= max_vmcs_field || vmcs_field_to_offset_table[field] == 0)
589 return -1;
590 return vmcs_field_to_offset_table[field];
591}
592
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300593static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
594{
595 return to_vmx(vcpu)->nested.current_vmcs12;
596}
597
598static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
599{
600 struct page *page = gfn_to_page(vcpu->kvm, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800601 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300602 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800603
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300604 return page;
605}
606
607static void nested_release_page(struct page *page)
608{
609 kvm_release_page_dirty(page);
610}
611
612static void nested_release_page_clean(struct page *page)
613{
614 kvm_release_page_clean(page);
615}
616
Sheng Yang4e1096d2008-07-06 19:16:51 +0800617static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800618static void kvm_cpu_vmxon(u64 addr);
619static void kvm_cpu_vmxoff(void);
Avi Kivityaff48ba2010-12-05 18:56:11 +0200620static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200621static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300622static void vmx_set_segment(struct kvm_vcpu *vcpu,
623 struct kvm_segment *var, int seg);
624static void vmx_get_segment(struct kvm_vcpu *vcpu,
625 struct kvm_segment *var, int seg);
Avi Kivity75880a02007-06-20 11:20:04 +0300626
Avi Kivity6aa8b732006-12-10 02:21:36 -0800627static DEFINE_PER_CPU(struct vmcs *, vmxarea);
628static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300629/*
630 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
631 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
632 */
633static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300634static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800635
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200636static unsigned long *vmx_io_bitmap_a;
637static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200638static unsigned long *vmx_msr_bitmap_legacy;
639static unsigned long *vmx_msr_bitmap_longmode;
He, Qingfdef3ad2007-04-30 09:45:24 +0300640
Avi Kivity110312c2010-12-21 12:54:20 +0200641static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200642static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200643
Sheng Yang2384d2b2008-01-17 15:14:33 +0800644static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
645static DEFINE_SPINLOCK(vmx_vpid_lock);
646
Yang, Sheng1c3d14f2007-07-29 11:07:42 +0300647static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800648 int size;
649 int order;
650 u32 revision_id;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +0300651 u32 pin_based_exec_ctrl;
652 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800653 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +0300654 u32 vmexit_ctrl;
655 u32 vmentry_ctrl;
656} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800657
Hannes Ederefff9e52008-11-28 17:02:06 +0100658static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800659 u32 ept;
660 u32 vpid;
661} vmx_capability;
662
Avi Kivity6aa8b732006-12-10 02:21:36 -0800663#define VMX_SEGMENT_FIELD(seg) \
664 [VCPU_SREG_##seg] = { \
665 .selector = GUEST_##seg##_SELECTOR, \
666 .base = GUEST_##seg##_BASE, \
667 .limit = GUEST_##seg##_LIMIT, \
668 .ar_bytes = GUEST_##seg##_AR_BYTES, \
669 }
670
Mathias Krause772e0312012-08-30 01:30:19 +0200671static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800672 unsigned selector;
673 unsigned base;
674 unsigned limit;
675 unsigned ar_bytes;
676} kvm_vmx_segment_fields[] = {
677 VMX_SEGMENT_FIELD(CS),
678 VMX_SEGMENT_FIELD(DS),
679 VMX_SEGMENT_FIELD(ES),
680 VMX_SEGMENT_FIELD(FS),
681 VMX_SEGMENT_FIELD(GS),
682 VMX_SEGMENT_FIELD(SS),
683 VMX_SEGMENT_FIELD(TR),
684 VMX_SEGMENT_FIELD(LDTR),
685};
686
Avi Kivity26bb0982009-09-07 11:14:12 +0300687static u64 host_efer;
688
Avi Kivity6de4f3ad2009-05-31 22:58:47 +0300689static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
690
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300691/*
Brian Gerst8c065852010-07-17 09:03:26 -0400692 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300693 * away by decrementing the array size.
694 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800695static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800696#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300697 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800698#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400699 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800700};
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +0200701#define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800702
Gui Jianfeng31299942010-03-15 17:29:09 +0800703static inline bool is_page_fault(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800704{
705 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
706 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100707 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800708}
709
Gui Jianfeng31299942010-03-15 17:29:09 +0800710static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300711{
712 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
713 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100714 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300715}
716
Gui Jianfeng31299942010-03-15 17:29:09 +0800717static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500718{
719 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
720 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100721 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500722}
723
Gui Jianfeng31299942010-03-15 17:29:09 +0800724static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800725{
726 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
727 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
728}
729
Gui Jianfeng31299942010-03-15 17:29:09 +0800730static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +0800731{
732 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
733 INTR_INFO_VALID_MASK)) ==
734 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
735}
736
Gui Jianfeng31299942010-03-15 17:29:09 +0800737static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +0800738{
Sheng Yang04547152009-04-01 15:52:31 +0800739 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +0800740}
741
Gui Jianfeng31299942010-03-15 17:29:09 +0800742static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800743{
Sheng Yang04547152009-04-01 15:52:31 +0800744 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800745}
746
Gui Jianfeng31299942010-03-15 17:29:09 +0800747static inline bool vm_need_tpr_shadow(struct kvm *kvm)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800748{
Sheng Yang04547152009-04-01 15:52:31 +0800749 return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800750}
751
Gui Jianfeng31299942010-03-15 17:29:09 +0800752static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800753{
Sheng Yang04547152009-04-01 15:52:31 +0800754 return vmcs_config.cpu_based_exec_ctrl &
755 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800756}
757
Avi Kivity774ead32007-12-26 13:57:04 +0200758static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800759{
Sheng Yang04547152009-04-01 15:52:31 +0800760 return vmcs_config.cpu_based_2nd_exec_ctrl &
761 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
762}
763
764static inline bool cpu_has_vmx_flexpriority(void)
765{
766 return cpu_has_vmx_tpr_shadow() &&
767 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +0800768}
769
Marcelo Tosattie7997942009-06-11 12:07:40 -0300770static inline bool cpu_has_vmx_ept_execute_only(void)
771{
Gui Jianfeng31299942010-03-15 17:29:09 +0800772 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300773}
774
775static inline bool cpu_has_vmx_eptp_uncacheable(void)
776{
Gui Jianfeng31299942010-03-15 17:29:09 +0800777 return vmx_capability.ept & VMX_EPTP_UC_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300778}
779
780static inline bool cpu_has_vmx_eptp_writeback(void)
781{
Gui Jianfeng31299942010-03-15 17:29:09 +0800782 return vmx_capability.ept & VMX_EPTP_WB_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300783}
784
785static inline bool cpu_has_vmx_ept_2m_page(void)
786{
Gui Jianfeng31299942010-03-15 17:29:09 +0800787 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300788}
789
Sheng Yang878403b2010-01-05 19:02:29 +0800790static inline bool cpu_has_vmx_ept_1g_page(void)
791{
Gui Jianfeng31299942010-03-15 17:29:09 +0800792 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +0800793}
794
Sheng Yang4bc9b982010-06-02 14:05:24 +0800795static inline bool cpu_has_vmx_ept_4levels(void)
796{
797 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
798}
799
Xudong Hao83c3a332012-05-28 19:33:35 +0800800static inline bool cpu_has_vmx_ept_ad_bits(void)
801{
802 return vmx_capability.ept & VMX_EPT_AD_BIT;
803}
804
Gui Jianfeng31299942010-03-15 17:29:09 +0800805static inline bool cpu_has_vmx_invept_individual_addr(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800806{
Gui Jianfeng31299942010-03-15 17:29:09 +0800807 return vmx_capability.ept & VMX_EPT_EXTENT_INDIVIDUAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800808}
809
Gui Jianfeng31299942010-03-15 17:29:09 +0800810static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800811{
Gui Jianfeng31299942010-03-15 17:29:09 +0800812 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800813}
814
Gui Jianfeng31299942010-03-15 17:29:09 +0800815static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800816{
Gui Jianfeng31299942010-03-15 17:29:09 +0800817 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800818}
819
Gui Jianfeng518c8ae2010-06-04 08:51:39 +0800820static inline bool cpu_has_vmx_invvpid_single(void)
821{
822 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
823}
824
Gui Jianfengb9d762f2010-06-07 10:32:29 +0800825static inline bool cpu_has_vmx_invvpid_global(void)
826{
827 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
828}
829
Gui Jianfeng31299942010-03-15 17:29:09 +0800830static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800831{
Sheng Yang04547152009-04-01 15:52:31 +0800832 return vmcs_config.cpu_based_2nd_exec_ctrl &
833 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800834}
835
Gui Jianfeng31299942010-03-15 17:29:09 +0800836static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -0700837{
838 return vmcs_config.cpu_based_2nd_exec_ctrl &
839 SECONDARY_EXEC_UNRESTRICTED_GUEST;
840}
841
Gui Jianfeng31299942010-03-15 17:29:09 +0800842static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800843{
844 return vmcs_config.cpu_based_2nd_exec_ctrl &
845 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
846}
847
Gui Jianfeng31299942010-03-15 17:29:09 +0800848static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800849{
Gui Jianfeng6d3e4352010-01-29 15:36:59 +0800850 return flexpriority_enabled && irqchip_in_kernel(kvm);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800851}
852
Gui Jianfeng31299942010-03-15 17:29:09 +0800853static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +0800854{
Sheng Yang04547152009-04-01 15:52:31 +0800855 return vmcs_config.cpu_based_2nd_exec_ctrl &
856 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800857}
858
Gui Jianfeng31299942010-03-15 17:29:09 +0800859static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800860{
861 return vmcs_config.cpu_based_2nd_exec_ctrl &
862 SECONDARY_EXEC_RDTSCP;
863}
864
Mao, Junjiead756a12012-07-02 01:18:48 +0000865static inline bool cpu_has_vmx_invpcid(void)
866{
867 return vmcs_config.cpu_based_2nd_exec_ctrl &
868 SECONDARY_EXEC_ENABLE_INVPCID;
869}
870
Gui Jianfeng31299942010-03-15 17:29:09 +0800871static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +0800872{
873 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
874}
875
Sheng Yangf5f48ee2010-06-30 12:25:15 +0800876static inline bool cpu_has_vmx_wbinvd_exit(void)
877{
878 return vmcs_config.cpu_based_2nd_exec_ctrl &
879 SECONDARY_EXEC_WBINVD_EXITING;
880}
881
Sheng Yang04547152009-04-01 15:52:31 +0800882static inline bool report_flexpriority(void)
883{
884 return flexpriority_enabled;
885}
886
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300887static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
888{
889 return vmcs12->cpu_based_vm_exec_control & bit;
890}
891
892static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
893{
894 return (vmcs12->cpu_based_vm_exec_control &
895 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
896 (vmcs12->secondary_vm_exec_control & bit);
897}
898
Nadav Har'El644d7112011-05-25 23:12:35 +0300899static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12,
900 struct kvm_vcpu *vcpu)
901{
902 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
903}
904
905static inline bool is_exception(u32 intr_info)
906{
907 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
908 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
909}
910
911static void nested_vmx_vmexit(struct kvm_vcpu *vcpu);
Nadav Har'El7c177932011-05-25 23:12:04 +0300912static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
913 struct vmcs12 *vmcs12,
914 u32 reason, unsigned long qualification);
915
Rusty Russell8b9cf982007-07-30 16:31:43 +1000916static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800917{
918 int i;
919
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400920 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300921 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300922 return i;
923 return -1;
924}
925
Sheng Yang2384d2b2008-01-17 15:14:33 +0800926static inline void __invvpid(int ext, u16 vpid, gva_t gva)
927{
928 struct {
929 u64 vpid : 16;
930 u64 rsvd : 48;
931 u64 gva;
932 } operand = { vpid, 0, gva };
933
Avi Kivity4ecac3f2008-05-13 13:23:38 +0300934 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +0800935 /* CF==1 or ZF==1 --> rc = -1 */
936 "; ja 1f ; ud2 ; 1:"
937 : : "a"(&operand), "c"(ext) : "cc", "memory");
938}
939
Sheng Yang14394422008-04-28 12:24:45 +0800940static inline void __invept(int ext, u64 eptp, gpa_t gpa)
941{
942 struct {
943 u64 eptp, gpa;
944 } operand = {eptp, gpa};
945
Avi Kivity4ecac3f2008-05-13 13:23:38 +0300946 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +0800947 /* CF==1 or ZF==1 --> rc = -1 */
948 "; ja 1f ; ud2 ; 1:\n"
949 : : "a" (&operand), "c" (ext) : "cc", "memory");
950}
951
Avi Kivity26bb0982009-09-07 11:14:12 +0300952static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300953{
954 int i;
955
Rusty Russell8b9cf982007-07-30 16:31:43 +1000956 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300957 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400958 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000959 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800960}
961
Avi Kivity6aa8b732006-12-10 02:21:36 -0800962static void vmcs_clear(struct vmcs *vmcs)
963{
964 u64 phys_addr = __pa(vmcs);
965 u8 error;
966
Avi Kivity4ecac3f2008-05-13 13:23:38 +0300967 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +0200968 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800969 : "cc", "memory");
970 if (error)
971 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
972 vmcs, phys_addr);
973}
974
Nadav Har'Eld462b812011-05-24 15:26:10 +0300975static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
976{
977 vmcs_clear(loaded_vmcs->vmcs);
978 loaded_vmcs->cpu = -1;
979 loaded_vmcs->launched = 0;
980}
981
Dongxiao Xu7725b892010-05-11 18:29:38 +0800982static void vmcs_load(struct vmcs *vmcs)
983{
984 u64 phys_addr = __pa(vmcs);
985 u8 error;
986
987 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +0200988 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +0800989 : "cc", "memory");
990 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +0300991 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +0800992 vmcs, phys_addr);
993}
994
Nadav Har'Eld462b812011-05-24 15:26:10 +0300995static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800996{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300997 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800998 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800999
Nadav Har'Eld462b812011-05-24 15:26:10 +03001000 if (loaded_vmcs->cpu != cpu)
1001 return; /* vcpu migration can race with cpu offline */
1002 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001003 per_cpu(current_vmcs, cpu) = NULL;
Nadav Har'Eld462b812011-05-24 15:26:10 +03001004 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001005
1006 /*
1007 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1008 * is before setting loaded_vmcs->vcpu to -1 which is done in
1009 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1010 * then adds the vmcs into percpu list before it is deleted.
1011 */
1012 smp_wmb();
1013
Nadav Har'Eld462b812011-05-24 15:26:10 +03001014 loaded_vmcs_init(loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001015}
1016
Nadav Har'Eld462b812011-05-24 15:26:10 +03001017static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001018{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001019 int cpu = loaded_vmcs->cpu;
1020
1021 if (cpu != -1)
1022 smp_call_function_single(cpu,
1023 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001024}
1025
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001026static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001027{
1028 if (vmx->vpid == 0)
1029 return;
1030
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001031 if (cpu_has_vmx_invvpid_single())
1032 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001033}
1034
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001035static inline void vpid_sync_vcpu_global(void)
1036{
1037 if (cpu_has_vmx_invvpid_global())
1038 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1039}
1040
1041static inline void vpid_sync_context(struct vcpu_vmx *vmx)
1042{
1043 if (cpu_has_vmx_invvpid_single())
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001044 vpid_sync_vcpu_single(vmx);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001045 else
1046 vpid_sync_vcpu_global();
1047}
1048
Sheng Yang14394422008-04-28 12:24:45 +08001049static inline void ept_sync_global(void)
1050{
1051 if (cpu_has_vmx_invept_global())
1052 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1053}
1054
1055static inline void ept_sync_context(u64 eptp)
1056{
Avi Kivity089d0342009-03-23 18:26:32 +02001057 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001058 if (cpu_has_vmx_invept_context())
1059 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1060 else
1061 ept_sync_global();
1062 }
1063}
1064
1065static inline void ept_sync_individual_addr(u64 eptp, gpa_t gpa)
1066{
Avi Kivity089d0342009-03-23 18:26:32 +02001067 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001068 if (cpu_has_vmx_invept_individual_addr())
1069 __invept(VMX_EPT_EXTENT_INDIVIDUAL_ADDR,
1070 eptp, gpa);
1071 else
1072 ept_sync_context(eptp);
1073 }
1074}
1075
Avi Kivity96304212011-05-15 10:13:13 -04001076static __always_inline unsigned long vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001077{
Avi Kivity5e520e62011-05-15 10:13:12 -04001078 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001079
Avi Kivity5e520e62011-05-15 10:13:12 -04001080 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1081 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001082 return value;
1083}
1084
Avi Kivity96304212011-05-15 10:13:13 -04001085static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001086{
1087 return vmcs_readl(field);
1088}
1089
Avi Kivity96304212011-05-15 10:13:13 -04001090static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001091{
1092 return vmcs_readl(field);
1093}
1094
Avi Kivity96304212011-05-15 10:13:13 -04001095static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001096{
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001097#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001098 return vmcs_readl(field);
1099#else
1100 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
1101#endif
1102}
1103
Avi Kivitye52de1b2007-01-05 16:36:56 -08001104static noinline void vmwrite_error(unsigned long field, unsigned long value)
1105{
1106 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1107 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1108 dump_stack();
1109}
1110
Avi Kivity6aa8b732006-12-10 02:21:36 -08001111static void vmcs_writel(unsigned long field, unsigned long value)
1112{
1113 u8 error;
1114
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001115 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001116 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001117 if (unlikely(error))
1118 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001119}
1120
1121static void vmcs_write16(unsigned long field, u16 value)
1122{
1123 vmcs_writel(field, value);
1124}
1125
1126static void vmcs_write32(unsigned long field, u32 value)
1127{
1128 vmcs_writel(field, value);
1129}
1130
1131static void vmcs_write64(unsigned long field, u64 value)
1132{
Avi Kivity6aa8b732006-12-10 02:21:36 -08001133 vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001134#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001135 asm volatile ("");
1136 vmcs_writel(field+1, value >> 32);
1137#endif
1138}
1139
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001140static void vmcs_clear_bits(unsigned long field, u32 mask)
1141{
1142 vmcs_writel(field, vmcs_readl(field) & ~mask);
1143}
1144
1145static void vmcs_set_bits(unsigned long field, u32 mask)
1146{
1147 vmcs_writel(field, vmcs_readl(field) | mask);
1148}
1149
Avi Kivity2fb92db2011-04-27 19:42:18 +03001150static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1151{
1152 vmx->segment_cache.bitmask = 0;
1153}
1154
1155static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1156 unsigned field)
1157{
1158 bool ret;
1159 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1160
1161 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1162 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1163 vmx->segment_cache.bitmask = 0;
1164 }
1165 ret = vmx->segment_cache.bitmask & mask;
1166 vmx->segment_cache.bitmask |= mask;
1167 return ret;
1168}
1169
1170static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1171{
1172 u16 *p = &vmx->segment_cache.seg[seg].selector;
1173
1174 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1175 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1176 return *p;
1177}
1178
1179static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1180{
1181 ulong *p = &vmx->segment_cache.seg[seg].base;
1182
1183 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1184 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1185 return *p;
1186}
1187
1188static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1189{
1190 u32 *p = &vmx->segment_cache.seg[seg].limit;
1191
1192 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1193 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1194 return *p;
1195}
1196
1197static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1198{
1199 u32 *p = &vmx->segment_cache.seg[seg].ar;
1200
1201 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1202 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1203 return *p;
1204}
1205
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001206static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1207{
1208 u32 eb;
1209
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001210 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1211 (1u << NM_VECTOR) | (1u << DB_VECTOR);
1212 if ((vcpu->guest_debug &
1213 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1214 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1215 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001216 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001217 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001218 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001219 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001220 if (vcpu->fpu_active)
1221 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001222
1223 /* When we are running a nested L2 guest and L1 specified for it a
1224 * certain exception bitmap, we must trap the same exceptions and pass
1225 * them to L1. When running L2, we will only handle the exceptions
1226 * specified above if L1 did not want them.
1227 */
1228 if (is_guest_mode(vcpu))
1229 eb |= get_vmcs12(vcpu)->exception_bitmap;
1230
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001231 vmcs_write32(EXCEPTION_BITMAP, eb);
1232}
1233
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001234static void clear_atomic_switch_msr_special(unsigned long entry,
1235 unsigned long exit)
1236{
1237 vmcs_clear_bits(VM_ENTRY_CONTROLS, entry);
1238 vmcs_clear_bits(VM_EXIT_CONTROLS, exit);
1239}
1240
Avi Kivity61d2ef22010-04-28 16:40:38 +03001241static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1242{
1243 unsigned i;
1244 struct msr_autoload *m = &vmx->msr_autoload;
1245
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001246 switch (msr) {
1247 case MSR_EFER:
1248 if (cpu_has_load_ia32_efer) {
1249 clear_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
1250 VM_EXIT_LOAD_IA32_EFER);
1251 return;
1252 }
1253 break;
1254 case MSR_CORE_PERF_GLOBAL_CTRL:
1255 if (cpu_has_load_perf_global_ctrl) {
1256 clear_atomic_switch_msr_special(
1257 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1258 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1259 return;
1260 }
1261 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001262 }
1263
Avi Kivity61d2ef22010-04-28 16:40:38 +03001264 for (i = 0; i < m->nr; ++i)
1265 if (m->guest[i].index == msr)
1266 break;
1267
1268 if (i == m->nr)
1269 return;
1270 --m->nr;
1271 m->guest[i] = m->guest[m->nr];
1272 m->host[i] = m->host[m->nr];
1273 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1274 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1275}
1276
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001277static void add_atomic_switch_msr_special(unsigned long entry,
1278 unsigned long exit, unsigned long guest_val_vmcs,
1279 unsigned long host_val_vmcs, u64 guest_val, u64 host_val)
1280{
1281 vmcs_write64(guest_val_vmcs, guest_val);
1282 vmcs_write64(host_val_vmcs, host_val);
1283 vmcs_set_bits(VM_ENTRY_CONTROLS, entry);
1284 vmcs_set_bits(VM_EXIT_CONTROLS, exit);
1285}
1286
Avi Kivity61d2ef22010-04-28 16:40:38 +03001287static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1288 u64 guest_val, u64 host_val)
1289{
1290 unsigned i;
1291 struct msr_autoload *m = &vmx->msr_autoload;
1292
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001293 switch (msr) {
1294 case MSR_EFER:
1295 if (cpu_has_load_ia32_efer) {
1296 add_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
1297 VM_EXIT_LOAD_IA32_EFER,
1298 GUEST_IA32_EFER,
1299 HOST_IA32_EFER,
1300 guest_val, host_val);
1301 return;
1302 }
1303 break;
1304 case MSR_CORE_PERF_GLOBAL_CTRL:
1305 if (cpu_has_load_perf_global_ctrl) {
1306 add_atomic_switch_msr_special(
1307 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1308 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1309 GUEST_IA32_PERF_GLOBAL_CTRL,
1310 HOST_IA32_PERF_GLOBAL_CTRL,
1311 guest_val, host_val);
1312 return;
1313 }
1314 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001315 }
1316
Avi Kivity61d2ef22010-04-28 16:40:38 +03001317 for (i = 0; i < m->nr; ++i)
1318 if (m->guest[i].index == msr)
1319 break;
1320
Gleb Natapove7fc6f92011-10-05 14:01:24 +02001321 if (i == NR_AUTOLOAD_MSRS) {
1322 printk_once(KERN_WARNING"Not enough mst switch entries. "
1323 "Can't add msr %x\n", msr);
1324 return;
1325 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001326 ++m->nr;
1327 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1328 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1329 }
1330
1331 m->guest[i].index = msr;
1332 m->guest[i].value = guest_val;
1333 m->host[i].index = msr;
1334 m->host[i].value = host_val;
1335}
1336
Avi Kivity33ed6322007-05-02 16:54:03 +03001337static void reload_tss(void)
1338{
Avi Kivity33ed6322007-05-02 16:54:03 +03001339 /*
1340 * VT restores TR but not its size. Useless.
1341 */
Avi Kivityd3591922010-07-26 18:32:39 +03001342 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001343 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001344
Avi Kivityd3591922010-07-26 18:32:39 +03001345 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001346 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1347 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001348}
1349
Avi Kivity92c0d902009-10-29 11:00:16 +02001350static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001351{
Roel Kluin3a34a882009-08-04 02:08:45 -07001352 u64 guest_efer;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001353 u64 ignore_bits;
Eddie Dong2cc51562007-05-21 07:28:09 +03001354
Avi Kivityf6801df2010-01-21 15:31:50 +02001355 guest_efer = vmx->vcpu.arch.efer;
Roel Kluin3a34a882009-08-04 02:08:45 -07001356
Avi Kivity51c6cf62007-08-29 03:48:05 +03001357 /*
Guo Chao0fa06072012-06-28 15:16:19 +08001358 * NX is emulated; LMA and LME handled by hardware; SCE meaningless
Avi Kivity51c6cf62007-08-29 03:48:05 +03001359 * outside long mode
1360 */
1361 ignore_bits = EFER_NX | EFER_SCE;
1362#ifdef CONFIG_X86_64
1363 ignore_bits |= EFER_LMA | EFER_LME;
1364 /* SCE is meaningful only in long mode on Intel */
1365 if (guest_efer & EFER_LMA)
1366 ignore_bits &= ~(u64)EFER_SCE;
1367#endif
Avi Kivity51c6cf62007-08-29 03:48:05 +03001368 guest_efer &= ~ignore_bits;
1369 guest_efer |= host_efer & ignore_bits;
Avi Kivity26bb0982009-09-07 11:14:12 +03001370 vmx->guest_msrs[efer_offset].data = guest_efer;
Avi Kivityd5696722009-12-02 12:28:47 +02001371 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001372
1373 clear_atomic_switch_msr(vmx, MSR_EFER);
1374 /* On ept, can't emulate nx, and must switch nx atomically */
1375 if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
1376 guest_efer = vmx->vcpu.arch.efer;
1377 if (!(guest_efer & EFER_LMA))
1378 guest_efer &= ~EFER_LME;
1379 add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
1380 return false;
1381 }
1382
Avi Kivity26bb0982009-09-07 11:14:12 +03001383 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001384}
1385
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001386static unsigned long segment_base(u16 selector)
1387{
Avi Kivityd3591922010-07-26 18:32:39 +03001388 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001389 struct desc_struct *d;
1390 unsigned long table_base;
1391 unsigned long v;
1392
1393 if (!(selector & ~3))
1394 return 0;
1395
Avi Kivityd3591922010-07-26 18:32:39 +03001396 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001397
1398 if (selector & 4) { /* from ldt */
1399 u16 ldt_selector = kvm_read_ldt();
1400
1401 if (!(ldt_selector & ~3))
1402 return 0;
1403
1404 table_base = segment_base(ldt_selector);
1405 }
1406 d = (struct desc_struct *)(table_base + (selector & ~7));
1407 v = get_desc_base(d);
1408#ifdef CONFIG_X86_64
1409 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1410 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1411#endif
1412 return v;
1413}
1414
1415static inline unsigned long kvm_read_tr_base(void)
1416{
1417 u16 tr;
1418 asm("str %0" : "=g"(tr));
1419 return segment_base(tr);
1420}
1421
Avi Kivity04d2cc72007-09-10 18:10:54 +03001422static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001423{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001424 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001425 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001426
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001427 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001428 return;
1429
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001430 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001431 /*
1432 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1433 * allow segment selectors with cpl > 0 or ti == 1.
1434 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001435 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001436 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001437 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001438 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001439 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001440 vmx->host_state.fs_reload_needed = 0;
1441 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001442 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001443 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001444 }
Avi Kivity9581d442010-10-19 16:46:55 +02001445 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001446 if (!(vmx->host_state.gs_sel & 7))
1447 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001448 else {
1449 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001450 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001451 }
1452
1453#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001454 savesegment(ds, vmx->host_state.ds_sel);
1455 savesegment(es, vmx->host_state.es_sel);
1456#endif
1457
1458#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001459 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1460 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1461#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001462 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1463 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03001464#endif
Avi Kivity707c0872007-05-02 17:33:43 +03001465
1466#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001467 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1468 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03001469 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03001470#endif
Avi Kivity26bb0982009-09-07 11:14:12 +03001471 for (i = 0; i < vmx->save_nmsrs; ++i)
1472 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02001473 vmx->guest_msrs[i].data,
1474 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03001475}
1476
Avi Kivitya9b21b62008-06-24 11:48:49 +03001477static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001478{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001479 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001480 return;
1481
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001482 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001483 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02001484#ifdef CONFIG_X86_64
1485 if (is_long_mode(&vmx->vcpu))
1486 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1487#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001488 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001489 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001490#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02001491 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001492#else
1493 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001494#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001495 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02001496 if (vmx->host_state.fs_reload_needed)
1497 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001498#ifdef CONFIG_X86_64
1499 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
1500 loadsegment(ds, vmx->host_state.ds_sel);
1501 loadsegment(es, vmx->host_state.es_sel);
1502 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001503#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001504 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001505#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001506 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001507#endif
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001508 /*
1509 * If the FPU is not active (through the host task or
1510 * the guest vcpu), then restore the cr0.TS bit.
1511 */
1512 if (!user_has_fpu() && !vmx->vcpu.guest_fpu_loaded)
1513 stts();
Avi Kivity3444d7d2010-07-26 18:32:38 +03001514 load_gdt(&__get_cpu_var(host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03001515}
1516
Avi Kivitya9b21b62008-06-24 11:48:49 +03001517static void vmx_load_host_state(struct vcpu_vmx *vmx)
1518{
1519 preempt_disable();
1520 __vmx_load_host_state(vmx);
1521 preempt_enable();
1522}
1523
Avi Kivity6aa8b732006-12-10 02:21:36 -08001524/*
1525 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1526 * vcpu mutex is already taken.
1527 */
Avi Kivity15ad7142007-07-11 18:17:21 +03001528static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001529{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001530 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001531 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001532
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001533 if (!vmm_exclusive)
1534 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001535 else if (vmx->loaded_vmcs->cpu != cpu)
1536 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001537
Nadav Har'Eld462b812011-05-24 15:26:10 +03001538 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1539 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1540 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001541 }
1542
Nadav Har'Eld462b812011-05-24 15:26:10 +03001543 if (vmx->loaded_vmcs->cpu != cpu) {
Avi Kivityd3591922010-07-26 18:32:39 +03001544 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001545 unsigned long sysenter_esp;
1546
Avi Kivitya8eeb042010-05-10 12:34:53 +03001547 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001548 local_irq_disable();
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001549
1550 /*
1551 * Read loaded_vmcs->cpu should be before fetching
1552 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1553 * See the comments in __loaded_vmcs_clear().
1554 */
1555 smp_rmb();
1556
Nadav Har'Eld462b812011-05-24 15:26:10 +03001557 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1558 &per_cpu(loaded_vmcss_on_cpu, cpu));
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001559 local_irq_enable();
1560
Avi Kivity6aa8b732006-12-10 02:21:36 -08001561 /*
1562 * Linux uses per-cpu TSS and GDT, so set these when switching
1563 * processors.
1564 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001565 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03001566 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001567
1568 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1569 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Nadav Har'Eld462b812011-05-24 15:26:10 +03001570 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001571 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001572}
1573
1574static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
1575{
Avi Kivitya9b21b62008-06-24 11:48:49 +03001576 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001577 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03001578 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
1579 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001580 kvm_cpu_vmxoff();
1581 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001582}
1583
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001584static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
1585{
Avi Kivity81231c62010-01-24 16:26:40 +02001586 ulong cr0;
1587
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001588 if (vcpu->fpu_active)
1589 return;
1590 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02001591 cr0 = vmcs_readl(GUEST_CR0);
1592 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
1593 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
1594 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001595 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001596 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001597 if (is_guest_mode(vcpu))
1598 vcpu->arch.cr0_guest_owned_bits &=
1599 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02001600 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001601}
1602
Avi Kivityedcafe32009-12-30 18:07:40 +02001603static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1604
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001605/*
1606 * Return the cr0 value that a nested guest would read. This is a combination
1607 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
1608 * its hypervisor (cr0_read_shadow).
1609 */
1610static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
1611{
1612 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
1613 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
1614}
1615static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
1616{
1617 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
1618 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
1619}
1620
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001621static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
1622{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001623 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
1624 * set this *before* calling this function.
1625 */
Avi Kivityedcafe32009-12-30 18:07:40 +02001626 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02001627 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001628 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001629 vcpu->arch.cr0_guest_owned_bits = 0;
1630 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001631 if (is_guest_mode(vcpu)) {
1632 /*
1633 * L1's specified read shadow might not contain the TS bit,
1634 * so now that we turned on shadowing of this bit, we need to
1635 * set this bit of the shadow. Like in nested_vmx_run we need
1636 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
1637 * up-to-date here because we just decached cr0.TS (and we'll
1638 * only update vmcs12->guest_cr0 on nested exit).
1639 */
1640 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1641 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
1642 (vcpu->arch.cr0 & X86_CR0_TS);
1643 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
1644 } else
1645 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001646}
1647
Avi Kivity6aa8b732006-12-10 02:21:36 -08001648static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
1649{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001650 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001651
Avi Kivity6de12732011-03-07 12:51:22 +02001652 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1653 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1654 rflags = vmcs_readl(GUEST_RFLAGS);
1655 if (to_vmx(vcpu)->rmode.vm86_active) {
1656 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1657 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1658 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1659 }
1660 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001661 }
Avi Kivity6de12732011-03-07 12:51:22 +02001662 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001663}
1664
1665static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1666{
Avi Kivity6de12732011-03-07 12:51:22 +02001667 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity69c73022011-03-07 15:26:44 +02001668 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity6de12732011-03-07 12:51:22 +02001669 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001670 if (to_vmx(vcpu)->rmode.vm86_active) {
1671 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001672 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001673 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001674 vmcs_writel(GUEST_RFLAGS, rflags);
1675}
1676
Glauber Costa2809f5d2009-05-12 16:21:05 -04001677static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1678{
1679 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1680 int ret = 0;
1681
1682 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001683 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001684 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001685 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001686
1687 return ret & mask;
1688}
1689
1690static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1691{
1692 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1693 u32 interruptibility = interruptibility_old;
1694
1695 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1696
Jan Kiszka48005f62010-02-19 19:38:07 +01001697 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001698 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001699 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001700 interruptibility |= GUEST_INTR_STATE_STI;
1701
1702 if ((interruptibility != interruptibility_old))
1703 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1704}
1705
Avi Kivity6aa8b732006-12-10 02:21:36 -08001706static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
1707{
1708 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001709
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001710 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001711 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001712 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001713
Glauber Costa2809f5d2009-05-12 16:21:05 -04001714 /* skipping an emulated instruction also counts */
1715 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001716}
1717
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001718/*
1719 * KVM wants to inject page-faults which it got to the guest. This function
1720 * checks whether in a nested guest, we need to inject them to L1 or L2.
1721 * This function assumes it is called with the exit reason in vmcs02 being
1722 * a #PF exception (this is the only case in which KVM injects a #PF when L2
1723 * is running).
1724 */
1725static int nested_pf_handled(struct kvm_vcpu *vcpu)
1726{
1727 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1728
1729 /* TODO: also check PFEC_MATCH/MASK, not just EB.PF. */
Nadav Har'El95871902012-03-06 16:39:22 +02001730 if (!(vmcs12->exception_bitmap & (1u << PF_VECTOR)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001731 return 0;
1732
1733 nested_vmx_vmexit(vcpu);
1734 return 1;
1735}
1736
Avi Kivity298101d2007-11-25 13:41:11 +02001737static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02001738 bool has_error_code, u32 error_code,
1739 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02001740{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001741 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001742 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001743
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001744 if (nr == PF_VECTOR && is_guest_mode(vcpu) &&
1745 nested_pf_handled(vcpu))
1746 return;
1747
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001748 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001749 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001750 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1751 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001752
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001753 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001754 int inc_eip = 0;
1755 if (kvm_exception_is_soft(nr))
1756 inc_eip = vcpu->arch.event_exit_inst_len;
1757 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02001758 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001759 return;
1760 }
1761
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001762 if (kvm_exception_is_soft(nr)) {
1763 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1764 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001765 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1766 } else
1767 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1768
1769 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02001770}
1771
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001772static bool vmx_rdtscp_supported(void)
1773{
1774 return cpu_has_vmx_rdtscp();
1775}
1776
Mao, Junjiead756a12012-07-02 01:18:48 +00001777static bool vmx_invpcid_supported(void)
1778{
1779 return cpu_has_vmx_invpcid() && enable_ept;
1780}
1781
Avi Kivity6aa8b732006-12-10 02:21:36 -08001782/*
Eddie Donga75beee2007-05-17 18:55:15 +03001783 * Swap MSR entry in host/guest MSR entry array.
1784 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001785static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001786{
Avi Kivity26bb0982009-09-07 11:14:12 +03001787 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001788
1789 tmp = vmx->guest_msrs[to];
1790 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1791 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001792}
1793
1794/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001795 * Set up the vmcs to automatically save and restore system
1796 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1797 * mode, as fiddling with msrs is very expensive.
1798 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001799static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001800{
Avi Kivity26bb0982009-09-07 11:14:12 +03001801 int save_nmsrs, index;
Avi Kivity58972972009-02-24 22:26:47 +02001802 unsigned long *msr_bitmap;
Avi Kivitye38aea32007-04-19 13:22:48 +03001803
Eddie Donga75beee2007-05-17 18:55:15 +03001804 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001805#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10001806 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10001807 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03001808 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001809 move_msr_up(vmx, index, save_nmsrs++);
1810 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001811 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001812 move_msr_up(vmx, index, save_nmsrs++);
1813 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001814 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001815 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001816 index = __find_msr_index(vmx, MSR_TSC_AUX);
1817 if (index >= 0 && vmx->rdtscp_enabled)
1818 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03001819 /*
Brian Gerst8c065852010-07-17 09:03:26 -04001820 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03001821 * if efer.sce is enabled.
1822 */
Brian Gerst8c065852010-07-17 09:03:26 -04001823 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02001824 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10001825 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001826 }
Eddie Donga75beee2007-05-17 18:55:15 +03001827#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001828 index = __find_msr_index(vmx, MSR_EFER);
1829 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001830 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001831
Avi Kivity26bb0982009-09-07 11:14:12 +03001832 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02001833
1834 if (cpu_has_vmx_msr_bitmap()) {
1835 if (is_long_mode(&vmx->vcpu))
1836 msr_bitmap = vmx_msr_bitmap_longmode;
1837 else
1838 msr_bitmap = vmx_msr_bitmap_legacy;
1839
1840 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
1841 }
Avi Kivitye38aea32007-04-19 13:22:48 +03001842}
1843
1844/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001845 * reads and returns guest's timestamp counter "register"
1846 * guest_tsc = host_tsc + tsc_offset -- 21.3
1847 */
1848static u64 guest_read_tsc(void)
1849{
1850 u64 host_tsc, tsc_offset;
1851
1852 rdtscll(host_tsc);
1853 tsc_offset = vmcs_read64(TSC_OFFSET);
1854 return host_tsc + tsc_offset;
1855}
1856
1857/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001858 * Like guest_read_tsc, but always returns L1's notion of the timestamp
1859 * counter, even if a nested guest (L2) is currently running.
1860 */
Marcelo Tosatti886b4702012-11-27 23:28:58 -02001861u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001862{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02001863 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001864
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001865 tsc_offset = is_guest_mode(vcpu) ?
1866 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
1867 vmcs_read64(TSC_OFFSET);
1868 return host_tsc + tsc_offset;
1869}
1870
1871/*
Zachary Amsdencc578282012-02-03 15:43:50 -02001872 * Engage any workarounds for mis-matched TSC rates. Currently limited to
1873 * software catchup for faster rates on slower CPUs.
Joerg Roedel4051b182011-03-25 09:44:49 +01001874 */
Zachary Amsdencc578282012-02-03 15:43:50 -02001875static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
Joerg Roedel4051b182011-03-25 09:44:49 +01001876{
Zachary Amsdencc578282012-02-03 15:43:50 -02001877 if (!scale)
1878 return;
1879
1880 if (user_tsc_khz > tsc_khz) {
1881 vcpu->arch.tsc_catchup = 1;
1882 vcpu->arch.tsc_always_catchup = 1;
1883 } else
1884 WARN(1, "user requested TSC rate below hardware speed\n");
Joerg Roedel4051b182011-03-25 09:44:49 +01001885}
1886
1887/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10001888 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08001889 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10001890static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001891{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03001892 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03001893 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03001894 * We're here if L1 chose not to trap WRMSR to TSC. According
1895 * to the spec, this should set L1's TSC; The offset that L1
1896 * set for L2 remains unchanged, and still needs to be added
1897 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03001898 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03001899 struct vmcs12 *vmcs12;
1900 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
1901 /* recalculate vmcs02.TSC_OFFSET: */
1902 vmcs12 = get_vmcs12(vcpu);
1903 vmcs_write64(TSC_OFFSET, offset +
1904 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
1905 vmcs12->tsc_offset : 0));
1906 } else {
1907 vmcs_write64(TSC_OFFSET, offset);
1908 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001909}
1910
Marcelo Tosattif1e2b262012-02-03 15:43:55 -02001911static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
Zachary Amsdene48672f2010-08-19 22:07:23 -10001912{
1913 u64 offset = vmcs_read64(TSC_OFFSET);
1914 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03001915 if (is_guest_mode(vcpu)) {
1916 /* Even when running L2, the adjustment needs to apply to L1 */
1917 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
1918 }
Zachary Amsdene48672f2010-08-19 22:07:23 -10001919}
1920
Joerg Roedel857e4092011-03-25 09:44:50 +01001921static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
1922{
1923 return target_tsc - native_read_tsc();
1924}
1925
Nadav Har'El801d3422011-05-25 23:02:23 +03001926static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
1927{
1928 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
1929 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
1930}
1931
1932/*
1933 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1934 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1935 * all guests if the "nested" module option is off, and can also be disabled
1936 * for a single guest by disabling its VMX cpuid bit.
1937 */
1938static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
1939{
1940 return nested && guest_cpuid_has_vmx(vcpu);
1941}
1942
Avi Kivity6aa8b732006-12-10 02:21:36 -08001943/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001944 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
1945 * returned for the various VMX controls MSRs when nested VMX is enabled.
1946 * The same values should also be used to verify that vmcs12 control fields are
1947 * valid during nested entry from L1 to L2.
1948 * Each of these control msrs has a low and high 32-bit half: A low bit is on
1949 * if the corresponding bit in the (32-bit) control field *must* be on, and a
1950 * bit in the high half is on if the corresponding bit in the control field
1951 * may be on. See also vmx_control_verify().
1952 * TODO: allow these variables to be modified (downgraded) by module options
1953 * or other means.
1954 */
1955static u32 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high;
1956static u32 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high;
1957static u32 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high;
1958static u32 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high;
1959static u32 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high;
1960static __init void nested_vmx_setup_ctls_msrs(void)
1961{
1962 /*
1963 * Note that as a general rule, the high half of the MSRs (bits in
1964 * the control fields which may be 1) should be initialized by the
1965 * intersection of the underlying hardware's MSR (i.e., features which
1966 * can be supported) and the list of features we want to expose -
1967 * because they are known to be properly supported in our code.
1968 * Also, usually, the low half of the MSRs (bits which must be 1) can
1969 * be set to 0, meaning that L1 may turn off any of these bits. The
1970 * reason is that if one of these bits is necessary, it will appear
1971 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
1972 * fields of vmcs01 and vmcs02, will turn these bits off - and
1973 * nested_vmx_exit_handled() will not pass related exits to L1.
1974 * These rules have exceptions below.
1975 */
1976
1977 /* pin-based controls */
1978 /*
1979 * According to the Intel spec, if bit 55 of VMX_BASIC is off (as it is
1980 * in our case), bits 1, 2 and 4 (i.e., 0x16) must be 1 in this MSR.
1981 */
1982 nested_vmx_pinbased_ctls_low = 0x16 ;
1983 nested_vmx_pinbased_ctls_high = 0x16 |
1984 PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING |
1985 PIN_BASED_VIRTUAL_NMIS;
1986
1987 /* exit controls */
1988 nested_vmx_exit_ctls_low = 0;
Nadav Har'Elb6f12502011-05-25 23:13:06 +03001989 /* Note that guest use of VM_EXIT_ACK_INTR_ON_EXIT is not supported. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001990#ifdef CONFIG_X86_64
1991 nested_vmx_exit_ctls_high = VM_EXIT_HOST_ADDR_SPACE_SIZE;
1992#else
1993 nested_vmx_exit_ctls_high = 0;
1994#endif
1995
1996 /* entry controls */
1997 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
1998 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high);
1999 nested_vmx_entry_ctls_low = 0;
2000 nested_vmx_entry_ctls_high &=
2001 VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_IA32E_MODE;
2002
2003 /* cpu-based controls */
2004 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
2005 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high);
2006 nested_vmx_procbased_ctls_low = 0;
2007 nested_vmx_procbased_ctls_high &=
2008 CPU_BASED_VIRTUAL_INTR_PENDING | CPU_BASED_USE_TSC_OFFSETING |
2009 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2010 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2011 CPU_BASED_CR3_STORE_EXITING |
2012#ifdef CONFIG_X86_64
2013 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2014#endif
2015 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
2016 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
Avi Kivitydbcb4e72012-08-13 15:38:22 +03002017 CPU_BASED_RDPMC_EXITING | CPU_BASED_RDTSC_EXITING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002018 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
2019 /*
2020 * We can allow some features even when not supported by the
2021 * hardware. For example, L1 can specify an MSR bitmap - and we
2022 * can use it to avoid exits to L1 - even when L0 runs L2
2023 * without MSR bitmaps.
2024 */
2025 nested_vmx_procbased_ctls_high |= CPU_BASED_USE_MSR_BITMAPS;
2026
2027 /* secondary cpu-based controls */
2028 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
2029 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high);
2030 nested_vmx_secondary_ctls_low = 0;
2031 nested_vmx_secondary_ctls_high &=
2032 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
2033}
2034
2035static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2036{
2037 /*
2038 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2039 */
2040 return ((control & high) | low) == control;
2041}
2042
2043static inline u64 vmx_control_msr(u32 low, u32 high)
2044{
2045 return low | ((u64)high << 32);
2046}
2047
2048/*
2049 * If we allow our guest to use VMX instructions (i.e., nested VMX), we should
2050 * also let it use VMX-specific MSRs.
2051 * vmx_get_vmx_msr() and vmx_set_vmx_msr() return 1 when we handled a
2052 * VMX-specific MSR, or 0 when we haven't (and the caller should handle it
2053 * like all other MSRs).
2054 */
2055static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2056{
2057 if (!nested_vmx_allowed(vcpu) && msr_index >= MSR_IA32_VMX_BASIC &&
2058 msr_index <= MSR_IA32_VMX_TRUE_ENTRY_CTLS) {
2059 /*
2060 * According to the spec, processors which do not support VMX
2061 * should throw a #GP(0) when VMX capability MSRs are read.
2062 */
2063 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
2064 return 1;
2065 }
2066
2067 switch (msr_index) {
2068 case MSR_IA32_FEATURE_CONTROL:
2069 *pdata = 0;
2070 break;
2071 case MSR_IA32_VMX_BASIC:
2072 /*
2073 * This MSR reports some information about VMX support. We
2074 * should return information about the VMX we emulate for the
2075 * guest, and the VMCS structure we give it - not about the
2076 * VMX support of the underlying hardware.
2077 */
2078 *pdata = VMCS12_REVISION |
2079 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2080 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2081 break;
2082 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2083 case MSR_IA32_VMX_PINBASED_CTLS:
2084 *pdata = vmx_control_msr(nested_vmx_pinbased_ctls_low,
2085 nested_vmx_pinbased_ctls_high);
2086 break;
2087 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2088 case MSR_IA32_VMX_PROCBASED_CTLS:
2089 *pdata = vmx_control_msr(nested_vmx_procbased_ctls_low,
2090 nested_vmx_procbased_ctls_high);
2091 break;
2092 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2093 case MSR_IA32_VMX_EXIT_CTLS:
2094 *pdata = vmx_control_msr(nested_vmx_exit_ctls_low,
2095 nested_vmx_exit_ctls_high);
2096 break;
2097 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2098 case MSR_IA32_VMX_ENTRY_CTLS:
2099 *pdata = vmx_control_msr(nested_vmx_entry_ctls_low,
2100 nested_vmx_entry_ctls_high);
2101 break;
2102 case MSR_IA32_VMX_MISC:
2103 *pdata = 0;
2104 break;
2105 /*
2106 * These MSRs specify bits which the guest must keep fixed (on or off)
2107 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2108 * We picked the standard core2 setting.
2109 */
2110#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2111#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2112 case MSR_IA32_VMX_CR0_FIXED0:
2113 *pdata = VMXON_CR0_ALWAYSON;
2114 break;
2115 case MSR_IA32_VMX_CR0_FIXED1:
2116 *pdata = -1ULL;
2117 break;
2118 case MSR_IA32_VMX_CR4_FIXED0:
2119 *pdata = VMXON_CR4_ALWAYSON;
2120 break;
2121 case MSR_IA32_VMX_CR4_FIXED1:
2122 *pdata = -1ULL;
2123 break;
2124 case MSR_IA32_VMX_VMCS_ENUM:
2125 *pdata = 0x1f;
2126 break;
2127 case MSR_IA32_VMX_PROCBASED_CTLS2:
2128 *pdata = vmx_control_msr(nested_vmx_secondary_ctls_low,
2129 nested_vmx_secondary_ctls_high);
2130 break;
2131 case MSR_IA32_VMX_EPT_VPID_CAP:
2132 /* Currently, no nested ept or nested vpid */
2133 *pdata = 0;
2134 break;
2135 default:
2136 return 0;
2137 }
2138
2139 return 1;
2140}
2141
2142static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
2143{
2144 if (!nested_vmx_allowed(vcpu))
2145 return 0;
2146
2147 if (msr_index == MSR_IA32_FEATURE_CONTROL)
2148 /* TODO: the right thing. */
2149 return 1;
2150 /*
2151 * No need to treat VMX capability MSRs specially: If we don't handle
2152 * them, handle_wrmsr will #GP(0), which is correct (they are readonly)
2153 */
2154 return 0;
2155}
2156
2157/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002158 * Reads an msr value (of 'msr_index') into 'pdata'.
2159 * Returns 0 on success, non-0 otherwise.
2160 * Assumes vcpu_load() was already called.
2161 */
2162static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2163{
2164 u64 data;
Avi Kivity26bb0982009-09-07 11:14:12 +03002165 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002166
2167 if (!pdata) {
2168 printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
2169 return -EINVAL;
2170 }
2171
2172 switch (msr_index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002173#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002174 case MSR_FS_BASE:
2175 data = vmcs_readl(GUEST_FS_BASE);
2176 break;
2177 case MSR_GS_BASE:
2178 data = vmcs_readl(GUEST_GS_BASE);
2179 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002180 case MSR_KERNEL_GS_BASE:
2181 vmx_load_host_state(to_vmx(vcpu));
2182 data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
2183 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002184#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002185 case MSR_EFER:
Avi Kivity3bab1f52006-12-29 16:49:48 -08002186 return kvm_get_msr_common(vcpu, msr_index, pdata);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302187 case MSR_IA32_TSC:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002188 data = guest_read_tsc();
2189 break;
2190 case MSR_IA32_SYSENTER_CS:
2191 data = vmcs_read32(GUEST_SYSENTER_CS);
2192 break;
2193 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002194 data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002195 break;
2196 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002197 data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002198 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002199 case MSR_TSC_AUX:
2200 if (!to_vmx(vcpu)->rdtscp_enabled)
2201 return 1;
2202 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002203 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002204 if (vmx_get_vmx_msr(vcpu, msr_index, pdata))
2205 return 0;
Rusty Russell8b9cf982007-07-30 16:31:43 +10002206 msr = find_msr_entry(to_vmx(vcpu), msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002207 if (msr) {
2208 data = msr->data;
2209 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002210 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002211 return kvm_get_msr_common(vcpu, msr_index, pdata);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002212 }
2213
2214 *pdata = data;
2215 return 0;
2216}
2217
2218/*
2219 * Writes msr value into into the appropriate "register".
2220 * Returns 0 on success, non-0 otherwise.
2221 * Assumes vcpu_load() was already called.
2222 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002223static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002224{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002225 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002226 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002227 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002228 u32 msr_index = msr_info->index;
2229 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03002230
Avi Kivity6aa8b732006-12-10 02:21:36 -08002231 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002232 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002233 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002234 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002235#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002236 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002237 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002238 vmcs_writel(GUEST_FS_BASE, data);
2239 break;
2240 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002241 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002242 vmcs_writel(GUEST_GS_BASE, data);
2243 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002244 case MSR_KERNEL_GS_BASE:
2245 vmx_load_host_state(vmx);
2246 vmx->msr_guest_kernel_gs_base = data;
2247 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002248#endif
2249 case MSR_IA32_SYSENTER_CS:
2250 vmcs_write32(GUEST_SYSENTER_CS, data);
2251 break;
2252 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002253 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002254 break;
2255 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002256 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002257 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302258 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08002259 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002260 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002261 case MSR_IA32_CR_PAT:
2262 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2263 vmcs_write64(GUEST_IA32_PAT, data);
2264 vcpu->arch.pat = data;
2265 break;
2266 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002267 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002268 break;
2269 case MSR_TSC_AUX:
2270 if (!vmx->rdtscp_enabled)
2271 return 1;
2272 /* Check reserved bit, higher 32 bits should be zero */
2273 if ((data >> 32) != 0)
2274 return 1;
2275 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002276 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002277 if (vmx_set_vmx_msr(vcpu, msr_index, data))
2278 break;
Rusty Russell8b9cf982007-07-30 16:31:43 +10002279 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002280 if (msr) {
2281 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002282 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2283 preempt_disable();
Avi Kivity9ee73972012-03-06 14:16:33 +02002284 kvm_set_shared_msr(msr->index, msr->data,
2285 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002286 preempt_enable();
2287 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002288 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002289 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002290 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002291 }
2292
Eddie Dong2cc51562007-05-21 07:28:09 +03002293 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002294}
2295
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002296static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002297{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002298 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2299 switch (reg) {
2300 case VCPU_REGS_RSP:
2301 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2302 break;
2303 case VCPU_REGS_RIP:
2304 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2305 break;
Avi Kivity6de4f3ad2009-05-31 22:58:47 +03002306 case VCPU_EXREG_PDPTR:
2307 if (enable_ept)
2308 ept_save_pdptrs(vcpu);
2309 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002310 default:
2311 break;
2312 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002313}
2314
Avi Kivity6aa8b732006-12-10 02:21:36 -08002315static __init int cpu_has_kvm_support(void)
2316{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002317 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002318}
2319
2320static __init int vmx_disabled_by_bios(void)
2321{
2322 u64 msr;
2323
2324 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002325 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002326 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002327 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2328 && tboot_enabled())
2329 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002330 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002331 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002332 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002333 && !tboot_enabled()) {
2334 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002335 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002336 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002337 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002338 /* launched w/o TXT and VMX disabled */
2339 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2340 && !tboot_enabled())
2341 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002342 }
2343
2344 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002345}
2346
Dongxiao Xu7725b892010-05-11 18:29:38 +08002347static void kvm_cpu_vmxon(u64 addr)
2348{
2349 asm volatile (ASM_VMX_VMXON_RAX
2350 : : "a"(&addr), "m"(addr)
2351 : "memory", "cc");
2352}
2353
Alexander Graf10474ae2009-09-15 11:37:46 +02002354static int hardware_enable(void *garbage)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002355{
2356 int cpu = raw_smp_processor_id();
2357 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002358 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002359
Alexander Graf10474ae2009-09-15 11:37:46 +02002360 if (read_cr4() & X86_CR4_VMXE)
2361 return -EBUSY;
2362
Nadav Har'Eld462b812011-05-24 15:26:10 +03002363 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002364 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002365
2366 test_bits = FEATURE_CONTROL_LOCKED;
2367 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2368 if (tboot_enabled())
2369 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2370
2371 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002372 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002373 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2374 }
Rusty Russell66aee912007-07-17 23:34:16 +10002375 write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
Alexander Graf10474ae2009-09-15 11:37:46 +02002376
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002377 if (vmm_exclusive) {
2378 kvm_cpu_vmxon(phys_addr);
2379 ept_sync_global();
2380 }
Alexander Graf10474ae2009-09-15 11:37:46 +02002381
Avi Kivity3444d7d2010-07-26 18:32:38 +03002382 store_gdt(&__get_cpu_var(host_gdt));
2383
Alexander Graf10474ae2009-09-15 11:37:46 +02002384 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002385}
2386
Nadav Har'Eld462b812011-05-24 15:26:10 +03002387static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002388{
2389 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002390 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002391
Nadav Har'Eld462b812011-05-24 15:26:10 +03002392 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2393 loaded_vmcss_on_cpu_link)
2394 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002395}
2396
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002397
2398/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2399 * tricks.
2400 */
2401static void kvm_cpu_vmxoff(void)
2402{
2403 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002404}
2405
Avi Kivity6aa8b732006-12-10 02:21:36 -08002406static void hardware_disable(void *garbage)
2407{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002408 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002409 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002410 kvm_cpu_vmxoff();
2411 }
Dongxiao Xu7725b892010-05-11 18:29:38 +08002412 write_cr4(read_cr4() & ~X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002413}
2414
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002415static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002416 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002417{
2418 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002419 u32 ctl = ctl_min | ctl_opt;
2420
2421 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2422
2423 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2424 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2425
2426 /* Ensure minimum (required) set of control bits are supported. */
2427 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002428 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002429
2430 *result = ctl;
2431 return 0;
2432}
2433
Avi Kivity110312c2010-12-21 12:54:20 +02002434static __init bool allow_1_setting(u32 msr, u32 ctl)
2435{
2436 u32 vmx_msr_low, vmx_msr_high;
2437
2438 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2439 return vmx_msr_high & ctl;
2440}
2441
Yang, Sheng002c7f72007-07-31 14:23:01 +03002442static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002443{
2444 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002445 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002446 u32 _pin_based_exec_control = 0;
2447 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002448 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002449 u32 _vmexit_control = 0;
2450 u32 _vmentry_control = 0;
2451
2452 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
Sheng Yangf08864b2008-05-15 18:23:25 +08002453 opt = PIN_BASED_VIRTUAL_NMIS;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002454 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2455 &_pin_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002456 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002457
Raghavendra K T10166742012-02-07 23:19:20 +05302458 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002459#ifdef CONFIG_X86_64
2460 CPU_BASED_CR8_LOAD_EXITING |
2461 CPU_BASED_CR8_STORE_EXITING |
2462#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002463 CPU_BASED_CR3_LOAD_EXITING |
2464 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002465 CPU_BASED_USE_IO_BITMAPS |
2466 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002467 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08002468 CPU_BASED_MWAIT_EXITING |
2469 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002470 CPU_BASED_INVLPG_EXITING |
2471 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002472
Sheng Yangf78e0e22007-10-29 09:40:42 +08002473 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002474 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002475 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002476 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2477 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002478 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002479#ifdef CONFIG_X86_64
2480 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2481 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2482 ~CPU_BASED_CR8_STORE_EXITING;
2483#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002484 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002485 min2 = 0;
2486 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002487 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002488 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002489 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002490 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002491 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00002492 SECONDARY_EXEC_RDTSCP |
2493 SECONDARY_EXEC_ENABLE_INVPCID;
Sheng Yangd56f5462008-04-25 10:13:16 +08002494 if (adjust_vmx_controls(min2, opt2,
2495 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002496 &_cpu_based_2nd_exec_control) < 0)
2497 return -EIO;
2498 }
2499#ifndef CONFIG_X86_64
2500 if (!(_cpu_based_2nd_exec_control &
2501 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2502 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2503#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002504 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002505 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2506 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002507 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2508 CPU_BASED_CR3_STORE_EXITING |
2509 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08002510 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
2511 vmx_capability.ept, vmx_capability.vpid);
2512 }
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002513
2514 min = 0;
2515#ifdef CONFIG_X86_64
2516 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2517#endif
Sheng Yang468d4722008-10-09 16:01:55 +08002518 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002519 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2520 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002521 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002522
Sheng Yang468d4722008-10-09 16:01:55 +08002523 min = 0;
2524 opt = VM_ENTRY_LOAD_IA32_PAT;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002525 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2526 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002527 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002528
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002529 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002530
2531 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2532 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002533 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002534
2535#ifdef CONFIG_X86_64
2536 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2537 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002538 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002539#endif
2540
2541 /* Require Write-Back (WB) memory type for VMCS accesses. */
2542 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002543 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002544
Yang, Sheng002c7f72007-07-31 14:23:01 +03002545 vmcs_conf->size = vmx_msr_high & 0x1fff;
2546 vmcs_conf->order = get_order(vmcs_config.size);
2547 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002548
Yang, Sheng002c7f72007-07-31 14:23:01 +03002549 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2550 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002551 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002552 vmcs_conf->vmexit_ctrl = _vmexit_control;
2553 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002554
Avi Kivity110312c2010-12-21 12:54:20 +02002555 cpu_has_load_ia32_efer =
2556 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2557 VM_ENTRY_LOAD_IA32_EFER)
2558 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2559 VM_EXIT_LOAD_IA32_EFER);
2560
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002561 cpu_has_load_perf_global_ctrl =
2562 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2563 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
2564 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2565 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
2566
2567 /*
2568 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
2569 * but due to arrata below it can't be used. Workaround is to use
2570 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2571 *
2572 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
2573 *
2574 * AAK155 (model 26)
2575 * AAP115 (model 30)
2576 * AAT100 (model 37)
2577 * BC86,AAY89,BD102 (model 44)
2578 * BA97 (model 46)
2579 *
2580 */
2581 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
2582 switch (boot_cpu_data.x86_model) {
2583 case 26:
2584 case 30:
2585 case 37:
2586 case 44:
2587 case 46:
2588 cpu_has_load_perf_global_ctrl = false;
2589 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2590 "does not work properly. Using workaround\n");
2591 break;
2592 default:
2593 break;
2594 }
2595 }
2596
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002597 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002598}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002599
2600static struct vmcs *alloc_vmcs_cpu(int cpu)
2601{
2602 int node = cpu_to_node(cpu);
2603 struct page *pages;
2604 struct vmcs *vmcs;
2605
Mel Gorman6484eb32009-06-16 15:31:54 -07002606 pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002607 if (!pages)
2608 return NULL;
2609 vmcs = page_address(pages);
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002610 memset(vmcs, 0, vmcs_config.size);
2611 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002612 return vmcs;
2613}
2614
2615static struct vmcs *alloc_vmcs(void)
2616{
Ingo Molnard3b2c332007-01-05 16:36:23 -08002617 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08002618}
2619
2620static void free_vmcs(struct vmcs *vmcs)
2621{
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002622 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002623}
2624
Nadav Har'Eld462b812011-05-24 15:26:10 +03002625/*
2626 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2627 */
2628static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
2629{
2630 if (!loaded_vmcs->vmcs)
2631 return;
2632 loaded_vmcs_clear(loaded_vmcs);
2633 free_vmcs(loaded_vmcs->vmcs);
2634 loaded_vmcs->vmcs = NULL;
2635}
2636
Sam Ravnborg39959582007-06-01 00:47:13 -07002637static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002638{
2639 int cpu;
2640
Zachary Amsden3230bb42009-09-29 11:38:37 -10002641 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002642 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002643 per_cpu(vmxarea, cpu) = NULL;
2644 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002645}
2646
Avi Kivity6aa8b732006-12-10 02:21:36 -08002647static __init int alloc_kvm_area(void)
2648{
2649 int cpu;
2650
Zachary Amsden3230bb42009-09-29 11:38:37 -10002651 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002652 struct vmcs *vmcs;
2653
2654 vmcs = alloc_vmcs_cpu(cpu);
2655 if (!vmcs) {
2656 free_kvm_area();
2657 return -ENOMEM;
2658 }
2659
2660 per_cpu(vmxarea, cpu) = vmcs;
2661 }
2662 return 0;
2663}
2664
2665static __init int hardware_setup(void)
2666{
Yang, Sheng002c7f72007-07-31 14:23:01 +03002667 if (setup_vmcs_config(&vmcs_config) < 0)
2668 return -EIO;
Joerg Roedel50a37eb2008-01-31 14:57:38 +01002669
2670 if (boot_cpu_has(X86_FEATURE_NX))
2671 kvm_enable_efer_bits(EFER_NX);
2672
Sheng Yang93ba03c2009-04-01 15:52:32 +08002673 if (!cpu_has_vmx_vpid())
2674 enable_vpid = 0;
2675
Sheng Yang4bc9b982010-06-02 14:05:24 +08002676 if (!cpu_has_vmx_ept() ||
2677 !cpu_has_vmx_ept_4levels()) {
Sheng Yang93ba03c2009-04-01 15:52:32 +08002678 enable_ept = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002679 enable_unrestricted_guest = 0;
Xudong Hao83c3a332012-05-28 19:33:35 +08002680 enable_ept_ad_bits = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002681 }
2682
Xudong Hao83c3a332012-05-28 19:33:35 +08002683 if (!cpu_has_vmx_ept_ad_bits())
2684 enable_ept_ad_bits = 0;
2685
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002686 if (!cpu_has_vmx_unrestricted_guest())
2687 enable_unrestricted_guest = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08002688
2689 if (!cpu_has_vmx_flexpriority())
2690 flexpriority_enabled = 0;
2691
Gleb Natapov95ba8273132009-04-21 17:45:08 +03002692 if (!cpu_has_vmx_tpr_shadow())
2693 kvm_x86_ops->update_cr8_intercept = NULL;
2694
Marcelo Tosatti54dee992009-06-11 12:07:44 -03002695 if (enable_ept && !cpu_has_vmx_ept_2m_page())
2696 kvm_disable_largepages();
2697
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002698 if (!cpu_has_vmx_ple())
2699 ple_gap = 0;
2700
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002701 if (nested)
2702 nested_vmx_setup_ctls_msrs();
2703
Avi Kivity6aa8b732006-12-10 02:21:36 -08002704 return alloc_kvm_area();
2705}
2706
2707static __exit void hardware_unsetup(void)
2708{
2709 free_kvm_area();
2710}
2711
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002712static void fix_pmode_dataseg(struct kvm_vcpu *vcpu, int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002713{
Mathias Krause772e0312012-08-30 01:30:19 +02002714 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivityc865c432012-08-21 17:07:01 +03002715 struct kvm_segment tmp = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002716
Avi Kivityc865c432012-08-21 17:07:01 +03002717 if (!(vmcs_readl(sf->base) == tmp.base && tmp.s)) {
2718 tmp.base = vmcs_readl(sf->base);
2719 tmp.selector = vmcs_read16(sf->selector);
2720 tmp.s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002721 }
Avi Kivityc865c432012-08-21 17:07:01 +03002722 vmx_set_segment(vcpu, &tmp, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002723}
2724
2725static void enter_pmode(struct kvm_vcpu *vcpu)
2726{
2727 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002728 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002729
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002730 vmx->emulation_required = 1;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002731 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002732
Avi Kivity2fb92db2011-04-27 19:42:18 +03002733 vmx_segment_cache_clear(vmx);
2734
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002735 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002736
2737 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002738 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2739 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002740 vmcs_writel(GUEST_RFLAGS, flags);
2741
Rusty Russell66aee912007-07-17 23:34:16 +10002742 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2743 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002744
2745 update_exception_bitmap(vcpu);
2746
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002747 if (emulate_invalid_guest_state)
2748 return;
2749
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002750 fix_pmode_dataseg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2751 fix_pmode_dataseg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2752 fix_pmode_dataseg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2753 fix_pmode_dataseg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002754
Avi Kivity2fb92db2011-04-27 19:42:18 +03002755 vmx_segment_cache_clear(vmx);
2756
Avi Kivity6aa8b732006-12-10 02:21:36 -08002757 vmcs_write16(GUEST_SS_SELECTOR, 0);
2758 vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
2759
2760 vmcs_write16(GUEST_CS_SELECTOR,
2761 vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
2762 vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
2763}
2764
Mike Dayd77c26f2007-10-08 09:02:08 -04002765static gva_t rmode_tss_base(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002766{
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08002767 if (!kvm->arch.tss_addr) {
Marcelo Tosattibc6678a2009-12-23 14:35:21 -02002768 struct kvm_memslots *slots;
Xiao Guangrong28a37542011-11-24 19:04:35 +08002769 struct kvm_memory_slot *slot;
Marcelo Tosattibc6678a2009-12-23 14:35:21 -02002770 gfn_t base_gfn;
2771
Lai Jiangshan90d83dc2010-04-19 17:41:23 +08002772 slots = kvm_memslots(kvm);
Xiao Guangrong28a37542011-11-24 19:04:35 +08002773 slot = id_to_memslot(slots, 0);
2774 base_gfn = slot->base_gfn + slot->npages - 3;
2775
Izik Eiduscbc94022007-10-25 00:29:55 +02002776 return base_gfn << PAGE_SHIFT;
2777 }
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08002778 return kvm->arch.tss_addr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002779}
2780
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002781static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002782{
Mathias Krause772e0312012-08-30 01:30:19 +02002783 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity6aa8b732006-12-10 02:21:36 -08002784
Jan Kiszka15b00f32007-11-19 10:21:45 +01002785 vmcs_write16(sf->selector, save->base >> 4);
Gleb Natapov444e8632010-12-27 17:25:04 +02002786 vmcs_write32(sf->base, save->base & 0xffff0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002787 vmcs_write32(sf->limit, 0xffff);
2788 vmcs_write32(sf->ar_bytes, 0xf3);
Gleb Natapov444e8632010-12-27 17:25:04 +02002789 if (save->base & 0xf)
2790 printk_once(KERN_WARNING "kvm: segment base is not paragraph"
2791 " aligned when entering protected mode (seg=%d)",
2792 seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002793}
2794
2795static void enter_rmode(struct kvm_vcpu *vcpu)
2796{
2797 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002798 struct vcpu_vmx *vmx = to_vmx(vcpu);
Orit Wassermanb246dd52012-05-31 14:49:22 +03002799 struct kvm_segment var;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002800
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002801 if (enable_unrestricted_guest)
2802 return;
2803
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002804 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2805 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2806 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2807 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2808 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2809
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002810 vmx->emulation_required = 1;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002811 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002812
Avi Kivitybaa7e812012-08-21 17:06:58 +03002813
Gleb Natapov776e58e2011-03-13 12:34:27 +02002814 /*
2815 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
2816 * vcpu. Call it here with phys address pointing 16M below 4G.
2817 */
2818 if (!vcpu->kvm->arch.tss_addr) {
2819 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2820 "called before entering vcpu\n");
2821 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
2822 vmx_set_tss_addr(vcpu->kvm, 0xfeffd000);
2823 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
2824 }
2825
Avi Kivity2fb92db2011-04-27 19:42:18 +03002826 vmx_segment_cache_clear(vmx);
2827
Avi Kivity6aa8b732006-12-10 02:21:36 -08002828 vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002829 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002830 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2831
2832 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002833 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002834
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002835 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002836
2837 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002838 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002839 update_exception_bitmap(vcpu);
2840
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002841 if (emulate_invalid_guest_state)
2842 goto continue_rmode;
2843
Orit Wassermanb246dd52012-05-31 14:49:22 +03002844 vmx_get_segment(vcpu, &var, VCPU_SREG_SS);
2845 vmx_set_segment(vcpu, &var, VCPU_SREG_SS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002846
Orit Wassermanb246dd52012-05-31 14:49:22 +03002847 vmx_get_segment(vcpu, &var, VCPU_SREG_CS);
2848 vmx_set_segment(vcpu, &var, VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002849
Orit Wassermanb246dd52012-05-31 14:49:22 +03002850 vmx_get_segment(vcpu, &var, VCPU_SREG_ES);
2851 vmx_set_segment(vcpu, &var, VCPU_SREG_ES);
2852
2853 vmx_get_segment(vcpu, &var, VCPU_SREG_DS);
2854 vmx_set_segment(vcpu, &var, VCPU_SREG_DS);
2855
2856 vmx_get_segment(vcpu, &var, VCPU_SREG_GS);
2857 vmx_set_segment(vcpu, &var, VCPU_SREG_GS);
2858
2859 vmx_get_segment(vcpu, &var, VCPU_SREG_FS);
2860 vmx_set_segment(vcpu, &var, VCPU_SREG_FS);
Avi Kivity75880a02007-06-20 11:20:04 +03002861
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002862continue_rmode:
Eddie Dong8668a3c2007-10-10 14:26:45 +08002863 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002864}
2865
Amit Shah401d10d2009-02-20 22:53:37 +05302866static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
2867{
2868 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002869 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2870
2871 if (!msr)
2872 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302873
Avi Kivity44ea2b12009-09-06 15:55:37 +03002874 /*
2875 * Force kernel_gs_base reloading before EFER changes, as control
2876 * of this msr depends on is_long_mode().
2877 */
2878 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02002879 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302880 if (efer & EFER_LMA) {
2881 vmcs_write32(VM_ENTRY_CONTROLS,
2882 vmcs_read32(VM_ENTRY_CONTROLS) |
2883 VM_ENTRY_IA32E_MODE);
2884 msr->data = efer;
2885 } else {
2886 vmcs_write32(VM_ENTRY_CONTROLS,
2887 vmcs_read32(VM_ENTRY_CONTROLS) &
2888 ~VM_ENTRY_IA32E_MODE);
2889
2890 msr->data = efer & ~EFER_LME;
2891 }
2892 setup_msrs(vmx);
2893}
2894
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002895#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002896
2897static void enter_lmode(struct kvm_vcpu *vcpu)
2898{
2899 u32 guest_tr_ar;
2900
Avi Kivity2fb92db2011-04-27 19:42:18 +03002901 vmx_segment_cache_clear(to_vmx(vcpu));
2902
Avi Kivity6aa8b732006-12-10 02:21:36 -08002903 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
2904 if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002905 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2906 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002907 vmcs_write32(GUEST_TR_AR_BYTES,
2908 (guest_tr_ar & ~AR_TYPE_MASK)
2909 | AR_TYPE_BUSY_64_TSS);
2910 }
Avi Kivityda38f432010-07-06 11:30:49 +03002911 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002912}
2913
2914static void exit_lmode(struct kvm_vcpu *vcpu)
2915{
Avi Kivity6aa8b732006-12-10 02:21:36 -08002916 vmcs_write32(VM_ENTRY_CONTROLS,
2917 vmcs_read32(VM_ENTRY_CONTROLS)
Li, Xin B1e4e6e02007-08-01 21:49:10 +03002918 & ~VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002919 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002920}
2921
2922#endif
2923
Sheng Yang2384d2b2008-01-17 15:14:33 +08002924static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
2925{
Gui Jianfengb9d762f2010-06-07 10:32:29 +08002926 vpid_sync_context(to_vmx(vcpu));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08002927 if (enable_ept) {
2928 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
2929 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08002930 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08002931 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08002932}
2933
Avi Kivitye8467fd2009-12-29 18:43:06 +02002934static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
2935{
2936 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2937
2938 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
2939 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
2940}
2941
Avi Kivityaff48ba2010-12-05 18:56:11 +02002942static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
2943{
2944 if (enable_ept && is_paging(vcpu))
2945 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2946 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
2947}
2948
Anthony Liguori25c4c272007-04-27 09:29:21 +03002949static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08002950{
Avi Kivityfc78f512009-12-07 12:16:48 +02002951 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2952
2953 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
2954 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08002955}
2956
Sheng Yang14394422008-04-28 12:24:45 +08002957static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
2958{
Avi Kivity6de4f3ad2009-05-31 22:58:47 +03002959 if (!test_bit(VCPU_EXREG_PDPTR,
2960 (unsigned long *)&vcpu->arch.regs_dirty))
2961 return;
2962
Sheng Yang14394422008-04-28 12:24:45 +08002963 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Joerg Roedelff03a072010-09-10 17:30:57 +02002964 vmcs_write64(GUEST_PDPTR0, vcpu->arch.mmu.pdptrs[0]);
2965 vmcs_write64(GUEST_PDPTR1, vcpu->arch.mmu.pdptrs[1]);
2966 vmcs_write64(GUEST_PDPTR2, vcpu->arch.mmu.pdptrs[2]);
2967 vmcs_write64(GUEST_PDPTR3, vcpu->arch.mmu.pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002968 }
2969}
2970
Avi Kivity8f5d5492009-05-31 18:41:29 +03002971static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
2972{
2973 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Joerg Roedelff03a072010-09-10 17:30:57 +02002974 vcpu->arch.mmu.pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2975 vcpu->arch.mmu.pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2976 vcpu->arch.mmu.pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2977 vcpu->arch.mmu.pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002978 }
Avi Kivity6de4f3ad2009-05-31 22:58:47 +03002979
2980 __set_bit(VCPU_EXREG_PDPTR,
2981 (unsigned long *)&vcpu->arch.regs_avail);
2982 __set_bit(VCPU_EXREG_PDPTR,
2983 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002984}
2985
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002986static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08002987
2988static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
2989 unsigned long cr0,
2990 struct kvm_vcpu *vcpu)
2991{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03002992 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
2993 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08002994 if (!(cr0 & X86_CR0_PG)) {
2995 /* From paging/starting to nonpaging */
2996 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08002997 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08002998 (CPU_BASED_CR3_LOAD_EXITING |
2999 CPU_BASED_CR3_STORE_EXITING));
3000 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003001 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003002 } else if (!is_paging(vcpu)) {
3003 /* From nonpaging to paging */
3004 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003005 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003006 ~(CPU_BASED_CR3_LOAD_EXITING |
3007 CPU_BASED_CR3_STORE_EXITING));
3008 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003009 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003010 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003011
3012 if (!(cr0 & X86_CR0_WP))
3013 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003014}
3015
Avi Kivity6aa8b732006-12-10 02:21:36 -08003016static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3017{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003018 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003019 unsigned long hw_cr0;
3020
3021 if (enable_unrestricted_guest)
3022 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST)
3023 | KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
3024 else
3025 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003026
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003027 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003028 enter_pmode(vcpu);
3029
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003030 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003031 enter_rmode(vcpu);
3032
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003033#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003034 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92f2007-07-17 23:19:08 +10003035 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003036 enter_lmode(vcpu);
Rusty Russell707d92f2007-07-17 23:19:08 +10003037 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003038 exit_lmode(vcpu);
3039 }
3040#endif
3041
Avi Kivity089d0342009-03-23 18:26:32 +02003042 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003043 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3044
Avi Kivity02daab22009-12-30 12:40:26 +02003045 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003046 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003047
Avi Kivity6aa8b732006-12-10 02:21:36 -08003048 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003049 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003050 vcpu->arch.cr0 = cr0;
Avi Kivity69c73022011-03-07 15:26:44 +02003051 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003052}
3053
Sheng Yang14394422008-04-28 12:24:45 +08003054static u64 construct_eptp(unsigned long root_hpa)
3055{
3056 u64 eptp;
3057
3058 /* TODO write the value reading from MSR */
3059 eptp = VMX_EPT_DEFAULT_MT |
3060 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003061 if (enable_ept_ad_bits)
3062 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003063 eptp |= (root_hpa & PAGE_MASK);
3064
3065 return eptp;
3066}
3067
Avi Kivity6aa8b732006-12-10 02:21:36 -08003068static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3069{
Sheng Yang14394422008-04-28 12:24:45 +08003070 unsigned long guest_cr3;
3071 u64 eptp;
3072
3073 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003074 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003075 eptp = construct_eptp(cr3);
3076 vmcs_write64(EPT_POINTER, eptp);
Avi Kivity9f8fe502010-12-05 17:30:00 +02003077 guest_cr3 = is_paging(vcpu) ? kvm_read_cr3(vcpu) :
Sheng Yangb927a3c2009-07-21 10:42:48 +08003078 vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003079 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003080 }
3081
Sheng Yang2384d2b2008-01-17 15:14:33 +08003082 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003083 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003084}
3085
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003086static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003087{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003088 unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
Sheng Yang14394422008-04-28 12:24:45 +08003089 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
3090
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003091 if (cr4 & X86_CR4_VMXE) {
3092 /*
3093 * To use VMXON (and later other VMX instructions), a guest
3094 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3095 * So basically the check on whether to allow nested VMX
3096 * is here.
3097 */
3098 if (!nested_vmx_allowed(vcpu))
3099 return 1;
3100 } else if (to_vmx(vcpu)->nested.vmxon)
3101 return 1;
3102
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003103 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003104 if (enable_ept) {
3105 if (!is_paging(vcpu)) {
3106 hw_cr4 &= ~X86_CR4_PAE;
3107 hw_cr4 |= X86_CR4_PSE;
3108 } else if (!(cr4 & X86_CR4_PAE)) {
3109 hw_cr4 &= ~X86_CR4_PAE;
3110 }
3111 }
Sheng Yang14394422008-04-28 12:24:45 +08003112
3113 vmcs_writel(CR4_READ_SHADOW, cr4);
3114 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003115 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003116}
3117
Avi Kivity6aa8b732006-12-10 02:21:36 -08003118static void vmx_get_segment(struct kvm_vcpu *vcpu,
3119 struct kvm_segment *var, int seg)
3120{
Avi Kivitya9179492011-01-03 14:28:52 +02003121 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003122 u32 ar;
3123
Avi Kivitya9179492011-01-03 14:28:52 +02003124 if (vmx->rmode.vm86_active
3125 && (seg == VCPU_SREG_TR || seg == VCPU_SREG_ES
3126 || seg == VCPU_SREG_DS || seg == VCPU_SREG_FS
Avi Kivity72636422012-08-21 17:07:07 +03003127 || seg == VCPU_SREG_GS)) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003128 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003129 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003130 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003131 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003132 var->base = vmx_read_guest_seg_base(vmx, seg);
3133 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3134 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003135 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003136 var->base = vmx_read_guest_seg_base(vmx, seg);
3137 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3138 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3139 ar = vmx_read_guest_seg_ar(vmx, seg);
Avi Kivity9fd4a3b2009-01-04 23:43:42 +02003140 if ((ar & AR_UNUSABLE_MASK) && !emulate_invalid_guest_state)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003141 ar = 0;
3142 var->type = ar & 15;
3143 var->s = (ar >> 4) & 1;
3144 var->dpl = (ar >> 5) & 3;
3145 var->present = (ar >> 7) & 1;
3146 var->avl = (ar >> 12) & 1;
3147 var->l = (ar >> 13) & 1;
3148 var->db = (ar >> 14) & 1;
3149 var->g = (ar >> 15) & 1;
3150 var->unusable = (ar >> 16) & 1;
3151}
3152
Avi Kivitya9179492011-01-03 14:28:52 +02003153static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3154{
Avi Kivitya9179492011-01-03 14:28:52 +02003155 struct kvm_segment s;
3156
3157 if (to_vmx(vcpu)->rmode.vm86_active) {
3158 vmx_get_segment(vcpu, &s, seg);
3159 return s.base;
3160 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003161 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003162}
3163
Avi Kivity69c73022011-03-07 15:26:44 +02003164static int __vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003165{
Avi Kivity3eeb3282010-01-21 15:31:48 +02003166 if (!is_protmode(vcpu))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003167 return 0;
3168
Avi Kivityf4c63e52011-03-07 14:54:28 +02003169 if (!is_long_mode(vcpu)
3170 && (kvm_get_rflags(vcpu) & X86_EFLAGS_VM)) /* if virtual 8086 */
Izik Eidus2e4d2652008-03-24 19:38:34 +02003171 return 3;
3172
Avi Kivity2fb92db2011-04-27 19:42:18 +03003173 return vmx_read_guest_seg_selector(to_vmx(vcpu), VCPU_SREG_CS) & 3;
Izik Eidus2e4d2652008-03-24 19:38:34 +02003174}
3175
Avi Kivity69c73022011-03-07 15:26:44 +02003176static int vmx_get_cpl(struct kvm_vcpu *vcpu)
3177{
Avi Kivityd881e6f2012-06-06 18:36:48 +03003178 struct vcpu_vmx *vmx = to_vmx(vcpu);
3179
3180 /*
3181 * If we enter real mode with cs.sel & 3 != 0, the normal CPL calculations
3182 * fail; use the cache instead.
3183 */
3184 if (unlikely(vmx->emulation_required && emulate_invalid_guest_state)) {
3185 return vmx->cpl;
3186 }
3187
Avi Kivity69c73022011-03-07 15:26:44 +02003188 if (!test_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail)) {
3189 __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivityd881e6f2012-06-06 18:36:48 +03003190 vmx->cpl = __vmx_get_cpl(vcpu);
Avi Kivity69c73022011-03-07 15:26:44 +02003191 }
Avi Kivityd881e6f2012-06-06 18:36:48 +03003192
3193 return vmx->cpl;
Avi Kivity69c73022011-03-07 15:26:44 +02003194}
3195
3196
Avi Kivity653e3102007-05-07 10:55:37 +03003197static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003198{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003199 u32 ar;
3200
Avi Kivityf0495f92012-06-07 17:06:10 +03003201 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003202 ar = 1 << 16;
3203 else {
3204 ar = var->type & 15;
3205 ar |= (var->s & 1) << 4;
3206 ar |= (var->dpl & 3) << 5;
3207 ar |= (var->present & 1) << 7;
3208 ar |= (var->avl & 1) << 12;
3209 ar |= (var->l & 1) << 13;
3210 ar |= (var->db & 1) << 14;
3211 ar |= (var->g & 1) << 15;
3212 }
Avi Kivity653e3102007-05-07 10:55:37 +03003213
3214 return ar;
3215}
3216
3217static void vmx_set_segment(struct kvm_vcpu *vcpu,
3218 struct kvm_segment *var, int seg)
3219{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003220 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003221 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003222 u32 ar;
3223
Avi Kivity2fb92db2011-04-27 19:42:18 +03003224 vmx_segment_cache_clear(vmx);
3225
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003226 if (vmx->rmode.vm86_active && seg == VCPU_SREG_TR) {
Gleb Natapova8ba6c22011-02-21 12:07:58 +02003227 vmcs_write16(sf->selector, var->selector);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003228 vmx->rmode.segs[VCPU_SREG_TR] = *var;
Avi Kivity653e3102007-05-07 10:55:37 +03003229 return;
3230 }
3231 vmcs_writel(sf->base, var->base);
3232 vmcs_write32(sf->limit, var->limit);
3233 vmcs_write16(sf->selector, var->selector);
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003234 if (vmx->rmode.vm86_active && var->s) {
Avi Kivityce566802012-08-21 17:07:09 +03003235 vmx->rmode.segs[seg] = *var;
Avi Kivity653e3102007-05-07 10:55:37 +03003236 /*
3237 * Hack real-mode segments into vm86 compatibility.
3238 */
3239 if (var->base == 0xffff0000 && var->selector == 0xf000)
3240 vmcs_writel(sf->base, 0xf0000);
3241 ar = 0xf3;
3242 } else
3243 ar = vmx_segment_access_rights(var);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003244
3245 /*
3246 * Fix the "Accessed" bit in AR field of segment registers for older
3247 * qemu binaries.
3248 * IA32 arch specifies that at the time of processor reset the
3249 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003250 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003251 * state vmexit when "unrestricted guest" mode is turned on.
3252 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3253 * tree. Newer qemu binaries with that qemu fix would not need this
3254 * kvm hack.
3255 */
3256 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
3257 ar |= 0x1; /* Accessed */
3258
Avi Kivity6aa8b732006-12-10 02:21:36 -08003259 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003260 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Orit Wassermanb246dd52012-05-31 14:49:22 +03003261
3262 /*
3263 * Fix segments for real mode guest in hosts that don't have
3264 * "unrestricted_mode" or it was disabled.
3265 * This is done to allow migration of the guests from hosts with
3266 * unrestricted guest like Westmere to older host that don't have
3267 * unrestricted guest like Nehelem.
3268 */
3269 if (!enable_unrestricted_guest && vmx->rmode.vm86_active) {
3270 switch (seg) {
3271 case VCPU_SREG_CS:
3272 vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
3273 vmcs_write32(GUEST_CS_LIMIT, 0xffff);
3274 if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
3275 vmcs_writel(GUEST_CS_BASE, 0xf0000);
3276 vmcs_write16(GUEST_CS_SELECTOR,
3277 vmcs_readl(GUEST_CS_BASE) >> 4);
3278 break;
3279 case VCPU_SREG_ES:
Orit Wassermanb246dd52012-05-31 14:49:22 +03003280 case VCPU_SREG_DS:
Orit Wassermanb246dd52012-05-31 14:49:22 +03003281 case VCPU_SREG_GS:
Orit Wassermanb246dd52012-05-31 14:49:22 +03003282 case VCPU_SREG_FS:
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003283 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Orit Wassermanb246dd52012-05-31 14:49:22 +03003284 break;
3285 case VCPU_SREG_SS:
3286 vmcs_write16(GUEST_SS_SELECTOR,
3287 vmcs_readl(GUEST_SS_BASE) >> 4);
3288 vmcs_write32(GUEST_SS_LIMIT, 0xffff);
3289 vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
3290 break;
3291 }
3292 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003293}
3294
Avi Kivity6aa8b732006-12-10 02:21:36 -08003295static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3296{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003297 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003298
3299 *db = (ar >> 14) & 1;
3300 *l = (ar >> 13) & 1;
3301}
3302
Gleb Natapov89a27f42010-02-16 10:51:48 +02003303static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003304{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003305 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3306 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003307}
3308
Gleb Natapov89a27f42010-02-16 10:51:48 +02003309static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003310{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003311 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3312 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003313}
3314
Gleb Natapov89a27f42010-02-16 10:51:48 +02003315static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003316{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003317 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3318 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003319}
3320
Gleb Natapov89a27f42010-02-16 10:51:48 +02003321static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003322{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003323 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3324 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003325}
3326
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003327static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3328{
3329 struct kvm_segment var;
3330 u32 ar;
3331
3332 vmx_get_segment(vcpu, &var, seg);
3333 ar = vmx_segment_access_rights(&var);
3334
3335 if (var.base != (var.selector << 4))
3336 return false;
Avi Kivitye2a610d2012-08-21 17:07:03 +03003337 if (var.limit < 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003338 return false;
Avi Kivitya81aba12012-08-21 17:07:10 +03003339 if (((ar | (3 << AR_DPL_SHIFT)) & ~(AR_G_MASK | AR_DB_MASK)) != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003340 return false;
3341
3342 return true;
3343}
3344
3345static bool code_segment_valid(struct kvm_vcpu *vcpu)
3346{
3347 struct kvm_segment cs;
3348 unsigned int cs_rpl;
3349
3350 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3351 cs_rpl = cs.selector & SELECTOR_RPL_MASK;
3352
Avi Kivity1872a3f2009-01-04 23:26:52 +02003353 if (cs.unusable)
3354 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003355 if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
3356 return false;
3357 if (!cs.s)
3358 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003359 if (cs.type & AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003360 if (cs.dpl > cs_rpl)
3361 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003362 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003363 if (cs.dpl != cs_rpl)
3364 return false;
3365 }
3366 if (!cs.present)
3367 return false;
3368
3369 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3370 return true;
3371}
3372
3373static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3374{
3375 struct kvm_segment ss;
3376 unsigned int ss_rpl;
3377
3378 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3379 ss_rpl = ss.selector & SELECTOR_RPL_MASK;
3380
Avi Kivity1872a3f2009-01-04 23:26:52 +02003381 if (ss.unusable)
3382 return true;
3383 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003384 return false;
3385 if (!ss.s)
3386 return false;
3387 if (ss.dpl != ss_rpl) /* DPL != RPL */
3388 return false;
3389 if (!ss.present)
3390 return false;
3391
3392 return true;
3393}
3394
3395static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3396{
3397 struct kvm_segment var;
3398 unsigned int rpl;
3399
3400 vmx_get_segment(vcpu, &var, seg);
3401 rpl = var.selector & SELECTOR_RPL_MASK;
3402
Avi Kivity1872a3f2009-01-04 23:26:52 +02003403 if (var.unusable)
3404 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003405 if (!var.s)
3406 return false;
3407 if (!var.present)
3408 return false;
3409 if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
3410 if (var.dpl < rpl) /* DPL < RPL */
3411 return false;
3412 }
3413
3414 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3415 * rights flags
3416 */
3417 return true;
3418}
3419
3420static bool tr_valid(struct kvm_vcpu *vcpu)
3421{
3422 struct kvm_segment tr;
3423
3424 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3425
Avi Kivity1872a3f2009-01-04 23:26:52 +02003426 if (tr.unusable)
3427 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003428 if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3429 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003430 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003431 return false;
3432 if (!tr.present)
3433 return false;
3434
3435 return true;
3436}
3437
3438static bool ldtr_valid(struct kvm_vcpu *vcpu)
3439{
3440 struct kvm_segment ldtr;
3441
3442 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3443
Avi Kivity1872a3f2009-01-04 23:26:52 +02003444 if (ldtr.unusable)
3445 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003446 if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3447 return false;
3448 if (ldtr.type != 2)
3449 return false;
3450 if (!ldtr.present)
3451 return false;
3452
3453 return true;
3454}
3455
3456static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3457{
3458 struct kvm_segment cs, ss;
3459
3460 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3461 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3462
3463 return ((cs.selector & SELECTOR_RPL_MASK) ==
3464 (ss.selector & SELECTOR_RPL_MASK));
3465}
3466
3467/*
3468 * Check if guest state is valid. Returns true if valid, false if
3469 * not.
3470 * We assume that registers are always usable
3471 */
3472static bool guest_state_valid(struct kvm_vcpu *vcpu)
3473{
3474 /* real mode guest state checks */
Avi Kivity3eeb3282010-01-21 15:31:48 +02003475 if (!is_protmode(vcpu)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003476 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3477 return false;
3478 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3479 return false;
3480 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3481 return false;
3482 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3483 return false;
3484 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3485 return false;
3486 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3487 return false;
3488 } else {
3489 /* protected mode guest state checks */
3490 if (!cs_ss_rpl_check(vcpu))
3491 return false;
3492 if (!code_segment_valid(vcpu))
3493 return false;
3494 if (!stack_segment_valid(vcpu))
3495 return false;
3496 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3497 return false;
3498 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3499 return false;
3500 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3501 return false;
3502 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3503 return false;
3504 if (!tr_valid(vcpu))
3505 return false;
3506 if (!ldtr_valid(vcpu))
3507 return false;
3508 }
3509 /* TODO:
3510 * - Add checks on RIP
3511 * - Add checks on RFLAGS
3512 */
3513
3514 return true;
3515}
3516
Mike Dayd77c26f2007-10-08 09:02:08 -04003517static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003518{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003519 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003520 u16 data = 0;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003521 int r, idx, ret = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003522
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003523 idx = srcu_read_lock(&kvm->srcu);
3524 fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003525 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3526 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003527 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003528 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003529 r = kvm_write_guest_page(kvm, fn++, &data,
3530 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003531 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003532 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003533 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3534 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003535 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003536 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3537 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003538 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003539 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003540 r = kvm_write_guest_page(kvm, fn, &data,
3541 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3542 sizeof(u8));
Izik Eidus195aefd2007-10-01 22:14:18 +02003543 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003544 goto out;
3545
3546 ret = 1;
3547out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003548 srcu_read_unlock(&kvm->srcu, idx);
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003549 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003550}
3551
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003552static int init_rmode_identity_map(struct kvm *kvm)
3553{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003554 int i, idx, r, ret;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003555 pfn_t identity_map_pfn;
3556 u32 tmp;
3557
Avi Kivity089d0342009-03-23 18:26:32 +02003558 if (!enable_ept)
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003559 return 1;
3560 if (unlikely(!kvm->arch.ept_identity_pagetable)) {
3561 printk(KERN_ERR "EPT: identity-mapping pagetable "
3562 "haven't been allocated!\n");
3563 return 0;
3564 }
3565 if (likely(kvm->arch.ept_identity_pagetable_done))
3566 return 1;
3567 ret = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003568 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003569 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003570 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3571 if (r < 0)
3572 goto out;
3573 /* Set up identity-mapping pagetable for EPT in real mode */
3574 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3575 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3576 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3577 r = kvm_write_guest_page(kvm, identity_map_pfn,
3578 &tmp, i * sizeof(tmp), sizeof(tmp));
3579 if (r < 0)
3580 goto out;
3581 }
3582 kvm->arch.ept_identity_pagetable_done = true;
3583 ret = 1;
3584out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003585 srcu_read_unlock(&kvm->srcu, idx);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003586 return ret;
3587}
3588
Avi Kivity6aa8b732006-12-10 02:21:36 -08003589static void seg_setup(int seg)
3590{
Mathias Krause772e0312012-08-30 01:30:19 +02003591 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003592 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003593
3594 vmcs_write16(sf->selector, 0);
3595 vmcs_writel(sf->base, 0);
3596 vmcs_write32(sf->limit, 0xffff);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003597 if (enable_unrestricted_guest) {
3598 ar = 0x93;
3599 if (seg == VCPU_SREG_CS)
3600 ar |= 0x08; /* code segment */
3601 } else
3602 ar = 0xf3;
3603
3604 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003605}
3606
Sheng Yangf78e0e22007-10-29 09:40:42 +08003607static int alloc_apic_access_page(struct kvm *kvm)
3608{
Xiao Guangrong44841412012-09-07 14:14:20 +08003609 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003610 struct kvm_userspace_memory_region kvm_userspace_mem;
3611 int r = 0;
3612
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003613 mutex_lock(&kvm->slots_lock);
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08003614 if (kvm->arch.apic_access_page)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003615 goto out;
3616 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
3617 kvm_userspace_mem.flags = 0;
3618 kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
3619 kvm_userspace_mem.memory_size = PAGE_SIZE;
3620 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
3621 if (r)
3622 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003623
Xiao Guangrong44841412012-09-07 14:14:20 +08003624 page = gfn_to_page(kvm, 0xfee00);
3625 if (is_error_page(page)) {
3626 r = -EFAULT;
3627 goto out;
3628 }
3629
3630 kvm->arch.apic_access_page = page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003631out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003632 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003633 return r;
3634}
3635
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003636static int alloc_identity_pagetable(struct kvm *kvm)
3637{
Xiao Guangrong44841412012-09-07 14:14:20 +08003638 struct page *page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003639 struct kvm_userspace_memory_region kvm_userspace_mem;
3640 int r = 0;
3641
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003642 mutex_lock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003643 if (kvm->arch.ept_identity_pagetable)
3644 goto out;
3645 kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
3646 kvm_userspace_mem.flags = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003647 kvm_userspace_mem.guest_phys_addr =
3648 kvm->arch.ept_identity_map_addr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003649 kvm_userspace_mem.memory_size = PAGE_SIZE;
3650 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
3651 if (r)
3652 goto out;
3653
Xiao Guangrong44841412012-09-07 14:14:20 +08003654 page = gfn_to_page(kvm, kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
3655 if (is_error_page(page)) {
3656 r = -EFAULT;
3657 goto out;
3658 }
3659
3660 kvm->arch.ept_identity_pagetable = page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003661out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003662 mutex_unlock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003663 return r;
3664}
3665
Sheng Yang2384d2b2008-01-17 15:14:33 +08003666static void allocate_vpid(struct vcpu_vmx *vmx)
3667{
3668 int vpid;
3669
3670 vmx->vpid = 0;
Avi Kivity919818a2009-03-23 18:01:29 +02003671 if (!enable_vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003672 return;
3673 spin_lock(&vmx_vpid_lock);
3674 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
3675 if (vpid < VMX_NR_VPIDS) {
3676 vmx->vpid = vpid;
3677 __set_bit(vpid, vmx_vpid_bitmap);
3678 }
3679 spin_unlock(&vmx_vpid_lock);
3680}
3681
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003682static void free_vpid(struct vcpu_vmx *vmx)
3683{
3684 if (!enable_vpid)
3685 return;
3686 spin_lock(&vmx_vpid_lock);
3687 if (vmx->vpid != 0)
3688 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
3689 spin_unlock(&vmx_vpid_lock);
3690}
3691
Avi Kivity58972972009-02-24 22:26:47 +02003692static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap, u32 msr)
Sheng Yang25c5f222008-03-28 13:18:56 +08003693{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003694 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003695
3696 if (!cpu_has_vmx_msr_bitmap())
3697 return;
3698
3699 /*
3700 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3701 * have the write-low and read-high bitmap offsets the wrong way round.
3702 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3703 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003704 if (msr <= 0x1fff) {
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003705 __clear_bit(msr, msr_bitmap + 0x000 / f); /* read-low */
3706 __clear_bit(msr, msr_bitmap + 0x800 / f); /* write-low */
Sheng Yang25c5f222008-03-28 13:18:56 +08003707 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3708 msr &= 0x1fff;
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003709 __clear_bit(msr, msr_bitmap + 0x400 / f); /* read-high */
3710 __clear_bit(msr, msr_bitmap + 0xc00 / f); /* write-high */
Sheng Yang25c5f222008-03-28 13:18:56 +08003711 }
Sheng Yang25c5f222008-03-28 13:18:56 +08003712}
3713
Avi Kivity58972972009-02-24 22:26:47 +02003714static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
3715{
3716 if (!longmode_only)
3717 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy, msr);
3718 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode, msr);
3719}
3720
Avi Kivity6aa8b732006-12-10 02:21:36 -08003721/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003722 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3723 * will not change in the lifetime of the guest.
3724 * Note that host-state that does change is set elsewhere. E.g., host-state
3725 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3726 */
3727static void vmx_set_constant_host_state(void)
3728{
3729 u32 low32, high32;
3730 unsigned long tmpl;
3731 struct desc_ptr dt;
3732
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07003733 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003734 vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
3735 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
3736
3737 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003738#ifdef CONFIG_X86_64
3739 /*
3740 * Load null selectors, so we can avoid reloading them in
3741 * __vmx_load_host_state(), in case userspace uses the null selectors
3742 * too (the expected case).
3743 */
3744 vmcs_write16(HOST_DS_SELECTOR, 0);
3745 vmcs_write16(HOST_ES_SELECTOR, 0);
3746#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003747 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3748 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003749#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003750 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3751 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3752
3753 native_store_idt(&dt);
3754 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
3755
Avi Kivity83287ea422012-09-16 15:10:57 +03003756 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003757
3758 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3759 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3760 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3761 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3762
3763 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3764 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3765 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3766 }
3767}
3768
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003769static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
3770{
3771 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
3772 if (enable_ept)
3773 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003774 if (is_guest_mode(&vmx->vcpu))
3775 vmx->vcpu.arch.cr4_guest_owned_bits &=
3776 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003777 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
3778}
3779
3780static u32 vmx_exec_control(struct vcpu_vmx *vmx)
3781{
3782 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
3783 if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
3784 exec_control &= ~CPU_BASED_TPR_SHADOW;
3785#ifdef CONFIG_X86_64
3786 exec_control |= CPU_BASED_CR8_STORE_EXITING |
3787 CPU_BASED_CR8_LOAD_EXITING;
3788#endif
3789 }
3790 if (!enable_ept)
3791 exec_control |= CPU_BASED_CR3_STORE_EXITING |
3792 CPU_BASED_CR3_LOAD_EXITING |
3793 CPU_BASED_INVLPG_EXITING;
3794 return exec_control;
3795}
3796
3797static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
3798{
3799 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
3800 if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
3801 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
3802 if (vmx->vpid == 0)
3803 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
3804 if (!enable_ept) {
3805 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
3806 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00003807 /* Enable INVPCID for non-ept guests may cause performance regression. */
3808 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003809 }
3810 if (!enable_unrestricted_guest)
3811 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
3812 if (!ple_gap)
3813 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
3814 return exec_control;
3815}
3816
Xiao Guangrongce88dec2011-07-12 03:33:44 +08003817static void ept_set_mmio_spte_mask(void)
3818{
3819 /*
3820 * EPT Misconfigurations can be generated if the value of bits 2:0
3821 * of an EPT paging-structure entry is 110b (write/execute).
3822 * Also, magic bits (0xffull << 49) is set to quickly identify mmio
3823 * spte.
3824 */
3825 kvm_mmu_set_mmio_spte_mask(0xffull << 49 | 0x6ull);
3826}
3827
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003828/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08003829 * Sets up the vmcs for emulated real mode.
3830 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10003831static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003832{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02003833#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003834 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02003835#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08003836 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003837
Avi Kivity6aa8b732006-12-10 02:21:36 -08003838 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003839 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
3840 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003841
Sheng Yang25c5f222008-03-28 13:18:56 +08003842 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02003843 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08003844
Avi Kivity6aa8b732006-12-10 02:21:36 -08003845 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
3846
Avi Kivity6aa8b732006-12-10 02:21:36 -08003847 /* Control */
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03003848 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
3849 vmcs_config.pin_based_exec_ctrl);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003850
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003851 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003852
Sheng Yang83ff3b92007-11-21 14:33:25 +08003853 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003854 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
3855 vmx_secondary_exec_control(vmx));
Sheng Yang83ff3b92007-11-21 14:33:25 +08003856 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08003857
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003858 if (ple_gap) {
3859 vmcs_write32(PLE_GAP, ple_gap);
3860 vmcs_write32(PLE_WINDOW, ple_window);
3861 }
3862
Xiao Guangrongc3707952011-07-12 03:28:04 +08003863 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
3864 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003865 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
3866
Avi Kivity9581d442010-10-19 16:46:55 +02003867 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
3868 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003869 vmx_set_constant_host_state();
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003870#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003871 rdmsrl(MSR_FS_BASE, a);
3872 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
3873 rdmsrl(MSR_GS_BASE, a);
3874 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
3875#else
3876 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
3877 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
3878#endif
3879
Eddie Dong2cc51562007-05-21 07:28:09 +03003880 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
3881 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03003882 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03003883 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03003884 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003885
Sheng Yang468d4722008-10-09 16:01:55 +08003886 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003887 u32 msr_low, msr_high;
3888 u64 host_pat;
Sheng Yang468d4722008-10-09 16:01:55 +08003889 rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
3890 host_pat = msr_low | ((u64) msr_high << 32);
3891 /* Write the default value follow host pat */
3892 vmcs_write64(GUEST_IA32_PAT, host_pat);
3893 /* Keep arch.pat sync with GUEST_IA32_PAT */
3894 vmx->vcpu.arch.pat = host_pat;
3895 }
3896
Avi Kivity6aa8b732006-12-10 02:21:36 -08003897 for (i = 0; i < NR_VMX_MSR; ++i) {
3898 u32 index = vmx_msr_index[i];
3899 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003900 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003901
3902 if (rdmsr_safe(index, &data_low, &data_high) < 0)
3903 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08003904 if (wrmsr_safe(index, data_low, data_high) < 0)
3905 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03003906 vmx->guest_msrs[j].index = i;
3907 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02003908 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003909 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003910 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003911
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03003912 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003913
3914 /* 22.2.1, 20.8.1 */
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03003915 vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
3916
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003917 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003918 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003919
3920 return 0;
3921}
3922
3923static int vmx_vcpu_reset(struct kvm_vcpu *vcpu)
3924{
3925 struct vcpu_vmx *vmx = to_vmx(vcpu);
3926 u64 msr;
Xiao Guangrong4b9d3a02010-06-08 10:15:51 +08003927 int ret;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003928
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003929 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP));
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003930
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003931 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003932
Jan Kiszka3b86cd92008-09-26 09:30:57 +02003933 vmx->soft_vnmi_blocked = 0;
3934
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003935 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Avi Kivity2d3ad1f2008-02-24 11:20:43 +02003936 kvm_set_cr8(&vmx->vcpu, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003937 msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03003938 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003939 msr |= MSR_IA32_APICBASE_BSP;
3940 kvm_set_apic_base(&vmx->vcpu, msr);
3941
Jan Kiszka10ab25c2010-05-25 16:01:50 +02003942 ret = fx_init(&vmx->vcpu);
3943 if (ret != 0)
3944 goto out;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003945
Avi Kivity2fb92db2011-04-27 19:42:18 +03003946 vmx_segment_cache_clear(vmx);
3947
Avi Kivity5706be02008-08-20 15:07:31 +03003948 seg_setup(VCPU_SREG_CS);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003949 /*
3950 * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
3951 * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
3952 */
Gleb Natapovc5af89b2009-06-09 15:56:26 +03003953 if (kvm_vcpu_is_bsp(&vmx->vcpu)) {
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003954 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
3955 vmcs_writel(GUEST_CS_BASE, 0x000f0000);
3956 } else {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003957 vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.arch.sipi_vector << 8);
3958 vmcs_writel(GUEST_CS_BASE, vmx->vcpu.arch.sipi_vector << 12);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003959 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003960
3961 seg_setup(VCPU_SREG_DS);
3962 seg_setup(VCPU_SREG_ES);
3963 seg_setup(VCPU_SREG_FS);
3964 seg_setup(VCPU_SREG_GS);
3965 seg_setup(VCPU_SREG_SS);
3966
3967 vmcs_write16(GUEST_TR_SELECTOR, 0);
3968 vmcs_writel(GUEST_TR_BASE, 0);
3969 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
3970 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3971
3972 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
3973 vmcs_writel(GUEST_LDTR_BASE, 0);
3974 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
3975 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
3976
3977 vmcs_write32(GUEST_SYSENTER_CS, 0);
3978 vmcs_writel(GUEST_SYSENTER_ESP, 0);
3979 vmcs_writel(GUEST_SYSENTER_EIP, 0);
3980
3981 vmcs_writel(GUEST_RFLAGS, 0x02);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03003982 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003983 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003984 else
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003985 kvm_rip_write(vcpu, 0);
3986 kvm_register_write(vcpu, VCPU_REGS_RSP, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003987
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003988 vmcs_writel(GUEST_GDTR_BASE, 0);
3989 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
3990
3991 vmcs_writel(GUEST_IDTR_BASE, 0);
3992 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
3993
Anthony Liguori443381a2010-12-06 10:53:38 -06003994 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003995 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
3996 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
3997
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003998 /* Special registers */
3999 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4000
4001 setup_msrs(vmx);
4002
Avi Kivity6aa8b732006-12-10 02:21:36 -08004003 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4004
Sheng Yangf78e0e22007-10-29 09:40:42 +08004005 if (cpu_has_vmx_tpr_shadow()) {
4006 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
4007 if (vm_need_tpr_shadow(vmx->vcpu.kvm))
4008 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09004009 __pa(vmx->vcpu.arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004010 vmcs_write32(TPR_THRESHOLD, 0);
4011 }
4012
4013 if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4014 vmcs_write64(APIC_ACCESS_ADDR,
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004015 page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004016
Sheng Yang2384d2b2008-01-17 15:14:33 +08004017 if (vmx->vpid != 0)
4018 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4019
Eduardo Habkostfa400522009-10-24 02:49:58 -02004020 vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Marcelo Tosatti7a4f5ad2012-03-27 19:47:26 -03004021 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02004022 vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
Marcelo Tosatti7a4f5ad2012-03-27 19:47:26 -03004023 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004024 vmx_set_cr4(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004025 vmx_set_efer(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004026 vmx_fpu_activate(&vmx->vcpu);
4027 update_exception_bitmap(&vmx->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004028
Gui Jianfengb9d762f2010-06-07 10:32:29 +08004029 vpid_sync_context(vmx);
Sheng Yang2384d2b2008-01-17 15:14:33 +08004030
Marcelo Tosatti3200f402008-03-29 20:17:59 -03004031 ret = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004032
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004033 /* HACK: Don't enable emulation on guest boot/reset */
4034 vmx->emulation_required = 0;
4035
Avi Kivity6aa8b732006-12-10 02:21:36 -08004036out:
4037 return ret;
4038}
4039
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004040/*
4041 * In nested virtualization, check if L1 asked to exit on external interrupts.
4042 * For most existing hypervisors, this will always return true.
4043 */
4044static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
4045{
4046 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4047 PIN_BASED_EXT_INTR_MASK;
4048}
4049
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004050static void enable_irq_window(struct kvm_vcpu *vcpu)
4051{
4052 u32 cpu_based_vm_exec_control;
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004053 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu)) {
4054 /*
4055 * We get here if vmx_interrupt_allowed() said we can't
4056 * inject to L1 now because L2 must run. Ask L2 to exit
4057 * right after entry, so we can inject to L1 more promptly.
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004058 */
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004059 kvm_make_request(KVM_REQ_IMMEDIATE_EXIT, vcpu);
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004060 return;
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004061 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004062
4063 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4064 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
4065 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4066}
4067
4068static void enable_nmi_window(struct kvm_vcpu *vcpu)
4069{
4070 u32 cpu_based_vm_exec_control;
4071
4072 if (!cpu_has_virtual_nmis()) {
4073 enable_irq_window(vcpu);
4074 return;
4075 }
4076
Avi Kivity30bd0c42010-11-01 23:20:48 +02004077 if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
4078 enable_irq_window(vcpu);
4079 return;
4080 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004081 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4082 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
4083 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4084}
4085
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004086static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004087{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004088 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004089 uint32_t intr;
4090 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004091
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004092 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004093
Avi Kivityfa89a812008-09-01 15:57:51 +03004094 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004095 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004096 int inc_eip = 0;
4097 if (vcpu->arch.interrupt.soft)
4098 inc_eip = vcpu->arch.event_exit_inst_len;
4099 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004100 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004101 return;
4102 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004103 intr = irq | INTR_INFO_VALID_MASK;
4104 if (vcpu->arch.interrupt.soft) {
4105 intr |= INTR_TYPE_SOFT_INTR;
4106 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4107 vmx->vcpu.arch.event_exit_inst_len);
4108 } else
4109 intr |= INTR_TYPE_EXT_INTR;
4110 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03004111}
4112
Sheng Yangf08864b2008-05-15 18:23:25 +08004113static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4114{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004115 struct vcpu_vmx *vmx = to_vmx(vcpu);
4116
Nadav Har'El0b6ac342011-05-25 23:13:36 +03004117 if (is_guest_mode(vcpu))
4118 return;
4119
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004120 if (!cpu_has_virtual_nmis()) {
4121 /*
4122 * Tracking the NMI-blocked state in software is built upon
4123 * finding the next open IRQ window. This, in turn, depends on
4124 * well-behaving guests: They have to keep IRQs disabled at
4125 * least as long as the NMI handler runs. Otherwise we may
4126 * cause NMI nesting, maybe breaking the guest. But as this is
4127 * highly unlikely, we can live with the residual risk.
4128 */
4129 vmx->soft_vnmi_blocked = 1;
4130 vmx->vnmi_blocked_time = 0;
4131 }
4132
Jan Kiszka487b3912008-09-26 09:30:56 +02004133 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02004134 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004135 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004136 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004137 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004138 return;
4139 }
Sheng Yangf08864b2008-05-15 18:23:25 +08004140 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4141 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08004142}
4143
Gleb Natapovc4282df2009-04-21 17:45:07 +03004144static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
Jan Kiszka33f089c2008-09-26 09:30:49 +02004145{
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004146 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
Gleb Natapovc4282df2009-04-21 17:45:07 +03004147 return 0;
Jan Kiszka33f089c2008-09-26 09:30:49 +02004148
Gleb Natapovc4282df2009-04-21 17:45:07 +03004149 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
Avi Kivity30bd0c42010-11-01 23:20:48 +02004150 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4151 | GUEST_INTR_STATE_NMI));
Jan Kiszka33f089c2008-09-26 09:30:49 +02004152}
4153
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004154static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
4155{
4156 if (!cpu_has_virtual_nmis())
4157 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02004158 if (to_vmx(vcpu)->nmi_known_unmasked)
4159 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03004160 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004161}
4162
4163static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
4164{
4165 struct vcpu_vmx *vmx = to_vmx(vcpu);
4166
4167 if (!cpu_has_virtual_nmis()) {
4168 if (vmx->soft_vnmi_blocked != masked) {
4169 vmx->soft_vnmi_blocked = masked;
4170 vmx->vnmi_blocked_time = 0;
4171 }
4172 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02004173 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004174 if (masked)
4175 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4176 GUEST_INTR_STATE_NMI);
4177 else
4178 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4179 GUEST_INTR_STATE_NMI);
4180 }
4181}
4182
Gleb Natapov78646122009-03-23 12:12:11 +02004183static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4184{
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004185 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu)) {
Nadav Har'El51cfe382011-09-22 13:53:26 +03004186 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4187 if (to_vmx(vcpu)->nested.nested_run_pending ||
4188 (vmcs12->idt_vectoring_info_field &
4189 VECTORING_INFO_VALID_MASK))
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004190 return 0;
4191 nested_vmx_vmexit(vcpu);
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004192 vmcs12->vm_exit_reason = EXIT_REASON_EXTERNAL_INTERRUPT;
4193 vmcs12->vm_exit_intr_info = 0;
4194 /* fall through to normal code, but now in L1, not L2 */
4195 }
4196
Gleb Natapovc4282df2009-04-21 17:45:07 +03004197 return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
4198 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4199 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004200}
4201
Izik Eiduscbc94022007-10-25 00:29:55 +02004202static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4203{
4204 int ret;
4205 struct kvm_userspace_memory_region tss_mem = {
Sheng Yang6fe63972008-10-16 17:30:58 +08004206 .slot = TSS_PRIVATE_MEMSLOT,
Izik Eiduscbc94022007-10-25 00:29:55 +02004207 .guest_phys_addr = addr,
4208 .memory_size = PAGE_SIZE * 3,
4209 .flags = 0,
4210 };
4211
4212 ret = kvm_set_memory_region(kvm, &tss_mem, 0);
4213 if (ret)
4214 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004215 kvm->arch.tss_addr = addr;
Gleb Natapov93ea5382011-02-21 12:07:59 +02004216 if (!init_rmode_tss(kvm))
4217 return -ENOMEM;
4218
Izik Eiduscbc94022007-10-25 00:29:55 +02004219 return 0;
4220}
4221
Avi Kivity6aa8b732006-12-10 02:21:36 -08004222static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4223 int vec, u32 err_code)
4224{
Nitin A Kambleb3f37702007-05-17 15:50:34 +03004225 /*
4226 * Instruction with address size override prefix opcode 0x67
4227 * Cause the #SS fault with 0 error code in VM86 mode.
4228 */
4229 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
Andre Przywara51d8b662010-12-21 11:12:02 +01004230 if (emulate_instruction(vcpu, 0) == EMULATE_DONE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004231 return 1;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004232 /*
4233 * Forward all other exceptions that are valid in real mode.
4234 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4235 * the required debugging infrastructure rework.
4236 */
4237 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004238 case DB_VECTOR:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004239 if (vcpu->guest_debug &
4240 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4241 return 0;
4242 kvm_queue_exception(vcpu, vec);
4243 return 1;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004244 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004245 /*
4246 * Update instruction length as we may reinject the exception
4247 * from user space while in guest debugging mode.
4248 */
4249 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4250 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004251 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
4252 return 0;
4253 /* fall through */
4254 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004255 case OF_VECTOR:
4256 case BR_VECTOR:
4257 case UD_VECTOR:
4258 case DF_VECTOR:
4259 case SS_VECTOR:
4260 case GP_VECTOR:
4261 case MF_VECTOR:
4262 kvm_queue_exception(vcpu, vec);
4263 return 1;
4264 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004265 return 0;
4266}
4267
Andi Kleena0861c02009-06-08 17:37:09 +08004268/*
4269 * Trigger machine check on the host. We assume all the MSRs are already set up
4270 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4271 * We pass a fake environment to the machine check handler because we want
4272 * the guest to be always treated like user space, no matter what context
4273 * it used internally.
4274 */
4275static void kvm_machine_check(void)
4276{
4277#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4278 struct pt_regs regs = {
4279 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4280 .flags = X86_EFLAGS_IF,
4281 };
4282
4283 do_machine_check(&regs, 0);
4284#endif
4285}
4286
Avi Kivity851ba692009-08-24 11:10:17 +03004287static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004288{
4289 /* already handled by vcpu_run */
4290 return 1;
4291}
4292
Avi Kivity851ba692009-08-24 11:10:17 +03004293static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004294{
Avi Kivity1155f762007-11-22 11:30:47 +02004295 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004296 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004297 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004298 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004299 u32 vect_info;
4300 enum emulation_result er;
4301
Avi Kivity1155f762007-11-22 11:30:47 +02004302 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004303 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004304
Andi Kleena0861c02009-06-08 17:37:09 +08004305 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03004306 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08004307
Jan Kiszkae4a41882008-09-26 09:30:46 +02004308 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02004309 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004310
4311 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03004312 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004313 return 1;
4314 }
4315
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004316 if (is_invalid_opcode(intr_info)) {
Andre Przywara51d8b662010-12-21 11:12:02 +01004317 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004318 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02004319 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004320 return 1;
4321 }
4322
Avi Kivity6aa8b732006-12-10 02:21:36 -08004323 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004324 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004325 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004326
4327 /*
4328 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4329 * MMIO, it is better to report an internal error.
4330 * See the comments in vmx_handle_exit.
4331 */
4332 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4333 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4334 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4335 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
4336 vcpu->run->internal.ndata = 2;
4337 vcpu->run->internal.data[0] = vect_info;
4338 vcpu->run->internal.data[1] = intr_info;
4339 return 0;
4340 }
4341
Avi Kivity6aa8b732006-12-10 02:21:36 -08004342 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08004343 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02004344 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004345 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004346 trace_kvm_page_fault(cr2, error_code);
4347
Gleb Natapov3298b752009-05-11 13:35:46 +03004348 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03004349 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01004350 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004351 }
4352
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004353 if (vmx->rmode.vm86_active &&
Avi Kivity6aa8b732006-12-10 02:21:36 -08004354 handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
Avi Kivity72d6e5a2007-06-05 16:15:51 +03004355 error_code)) {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004356 if (vcpu->arch.halt_request) {
4357 vcpu->arch.halt_request = 0;
Avi Kivity72d6e5a2007-06-05 16:15:51 +03004358 return kvm_emulate_halt(vcpu);
4359 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004360 return 1;
Avi Kivity72d6e5a2007-06-05 16:15:51 +03004361 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004362
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004363 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004364 switch (ex_no) {
4365 case DB_VECTOR:
4366 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4367 if (!(vcpu->guest_debug &
4368 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
4369 vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
4370 kvm_queue_exception(vcpu, DB_VECTOR);
4371 return 1;
4372 }
4373 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4374 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4375 /* fall through */
4376 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004377 /*
4378 * Update instruction length as we may reinject #BP from
4379 * user space while in guest debugging mode. Reading it for
4380 * #DB as well causes no harm, it is not used in that case.
4381 */
4382 vmx->vcpu.arch.event_exit_inst_len =
4383 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004384 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004385 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004386 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4387 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004388 break;
4389 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004390 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4391 kvm_run->ex.exception = ex_no;
4392 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004393 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004394 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004395 return 0;
4396}
4397
Avi Kivity851ba692009-08-24 11:10:17 +03004398static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004399{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004400 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004401 return 1;
4402}
4403
Avi Kivity851ba692009-08-24 11:10:17 +03004404static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004405{
Avi Kivity851ba692009-08-24 11:10:17 +03004406 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08004407 return 0;
4408}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004409
Avi Kivity851ba692009-08-24 11:10:17 +03004410static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004411{
He, Qingbfdaab02007-09-12 14:18:28 +08004412 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01004413 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004414 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004415
He, Qingbfdaab02007-09-12 14:18:28 +08004416 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004417 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004418 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004419
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004420 ++vcpu->stat.io_exits;
4421
4422 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01004423 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004424
4425 port = exit_qualification >> 16;
4426 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01004427 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004428
4429 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004430}
4431
Ingo Molnar102d8322007-02-19 14:37:47 +02004432static void
4433vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4434{
4435 /*
4436 * Patch in the VMCALL instruction:
4437 */
4438 hypercall[0] = 0x0f;
4439 hypercall[1] = 0x01;
4440 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004441}
4442
Guo Chao0fa06072012-06-28 15:16:19 +08004443/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004444static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4445{
4446 if (to_vmx(vcpu)->nested.vmxon &&
4447 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
4448 return 1;
4449
4450 if (is_guest_mode(vcpu)) {
4451 /*
4452 * We get here when L2 changed cr0 in a way that did not change
4453 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
4454 * but did change L0 shadowed bits. This can currently happen
4455 * with the TS bit: L0 may want to leave TS on (for lazy fpu
4456 * loading) while pretending to allow the guest to change it.
4457 */
4458 if (kvm_set_cr0(vcpu, (val & vcpu->arch.cr0_guest_owned_bits) |
4459 (vcpu->arch.cr0 & ~vcpu->arch.cr0_guest_owned_bits)))
4460 return 1;
4461 vmcs_writel(CR0_READ_SHADOW, val);
4462 return 0;
4463 } else
4464 return kvm_set_cr0(vcpu, val);
4465}
4466
4467static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4468{
4469 if (is_guest_mode(vcpu)) {
4470 if (kvm_set_cr4(vcpu, (val & vcpu->arch.cr4_guest_owned_bits) |
4471 (vcpu->arch.cr4 & ~vcpu->arch.cr4_guest_owned_bits)))
4472 return 1;
4473 vmcs_writel(CR4_READ_SHADOW, val);
4474 return 0;
4475 } else
4476 return kvm_set_cr4(vcpu, val);
4477}
4478
4479/* called to set cr0 as approriate for clts instruction exit. */
4480static void handle_clts(struct kvm_vcpu *vcpu)
4481{
4482 if (is_guest_mode(vcpu)) {
4483 /*
4484 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
4485 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
4486 * just pretend it's off (also in arch.cr0 for fpu_activate).
4487 */
4488 vmcs_writel(CR0_READ_SHADOW,
4489 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
4490 vcpu->arch.cr0 &= ~X86_CR0_TS;
4491 } else
4492 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
4493}
4494
Avi Kivity851ba692009-08-24 11:10:17 +03004495static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004496{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004497 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004498 int cr;
4499 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004500 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004501
He, Qingbfdaab02007-09-12 14:18:28 +08004502 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004503 cr = exit_qualification & 15;
4504 reg = (exit_qualification >> 8) & 15;
4505 switch ((exit_qualification >> 4) & 3) {
4506 case 0: /* mov to cr */
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004507 val = kvm_register_read(vcpu, reg);
4508 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004509 switch (cr) {
4510 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004511 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004512 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004513 return 1;
4514 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03004515 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004516 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004517 return 1;
4518 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004519 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004520 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004521 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004522 case 8: {
4523 u8 cr8_prev = kvm_get_cr8(vcpu);
4524 u8 cr8 = kvm_register_read(vcpu, reg);
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004525 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004526 kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004527 if (irqchip_in_kernel(vcpu->kvm))
4528 return 1;
4529 if (cr8_prev <= cr8)
4530 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03004531 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004532 return 0;
4533 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004534 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004535 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004536 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004537 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02004538 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03004539 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02004540 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03004541 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004542 case 1: /*mov from cr*/
4543 switch (cr) {
4544 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02004545 val = kvm_read_cr3(vcpu);
4546 kvm_register_write(vcpu, reg, val);
4547 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004548 skip_emulated_instruction(vcpu);
4549 return 1;
4550 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004551 val = kvm_get_cr8(vcpu);
4552 kvm_register_write(vcpu, reg, val);
4553 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004554 skip_emulated_instruction(vcpu);
4555 return 1;
4556 }
4557 break;
4558 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004559 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004560 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004561 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004562
4563 skip_emulated_instruction(vcpu);
4564 return 1;
4565 default:
4566 break;
4567 }
Avi Kivity851ba692009-08-24 11:10:17 +03004568 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004569 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004570 (int)(exit_qualification >> 4) & 3, cr);
4571 return 0;
4572}
4573
Avi Kivity851ba692009-08-24 11:10:17 +03004574static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004575{
He, Qingbfdaab02007-09-12 14:18:28 +08004576 unsigned long exit_qualification;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004577 int dr, reg;
4578
Jan Kiszkaf2483412010-01-20 18:20:20 +01004579 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004580 if (!kvm_require_cpl(vcpu, 0))
4581 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004582 dr = vmcs_readl(GUEST_DR7);
4583 if (dr & DR7_GD) {
4584 /*
4585 * As the vm-exit takes precedence over the debug trap, we
4586 * need to emulate the latter, either for the host or the
4587 * guest debugging itself.
4588 */
4589 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004590 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
4591 vcpu->run->debug.arch.dr7 = dr;
4592 vcpu->run->debug.arch.pc =
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004593 vmcs_readl(GUEST_CS_BASE) +
4594 vmcs_readl(GUEST_RIP);
Avi Kivity851ba692009-08-24 11:10:17 +03004595 vcpu->run->debug.arch.exception = DB_VECTOR;
4596 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004597 return 0;
4598 } else {
4599 vcpu->arch.dr7 &= ~DR7_GD;
4600 vcpu->arch.dr6 |= DR6_BD;
4601 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
4602 kvm_queue_exception(vcpu, DB_VECTOR);
4603 return 1;
4604 }
4605 }
4606
He, Qingbfdaab02007-09-12 14:18:28 +08004607 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004608 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
4609 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
4610 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03004611 unsigned long val;
4612 if (!kvm_get_dr(vcpu, dr, &val))
4613 kvm_register_write(vcpu, reg, val);
4614 } else
4615 kvm_set_dr(vcpu, dr, vcpu->arch.regs[reg]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004616 skip_emulated_instruction(vcpu);
4617 return 1;
4618}
4619
Gleb Natapov020df072010-04-13 10:05:23 +03004620static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
4621{
4622 vmcs_writel(GUEST_DR7, val);
4623}
4624
Avi Kivity851ba692009-08-24 11:10:17 +03004625static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004626{
Avi Kivity06465c52007-02-28 20:46:53 +02004627 kvm_emulate_cpuid(vcpu);
4628 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004629}
4630
Avi Kivity851ba692009-08-24 11:10:17 +03004631static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004632{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004633 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08004634 u64 data;
4635
4636 if (vmx_get_msr(vcpu, ecx, &data)) {
Avi Kivity59200272010-01-25 19:47:02 +02004637 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004638 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004639 return 1;
4640 }
4641
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004642 trace_kvm_msr_read(ecx, data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004643
Avi Kivity6aa8b732006-12-10 02:21:36 -08004644 /* FIXME: handling of bits 32:63 of rax, rdx */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004645 vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
4646 vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004647 skip_emulated_instruction(vcpu);
4648 return 1;
4649}
4650
Avi Kivity851ba692009-08-24 11:10:17 +03004651static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004652{
Will Auld8fe8ab42012-11-29 12:42:12 -08004653 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004654 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
4655 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
4656 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004657
Will Auld8fe8ab42012-11-29 12:42:12 -08004658 msr.data = data;
4659 msr.index = ecx;
4660 msr.host_initiated = false;
4661 if (vmx_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02004662 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004663 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004664 return 1;
4665 }
4666
Avi Kivity59200272010-01-25 19:47:02 +02004667 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004668 skip_emulated_instruction(vcpu);
4669 return 1;
4670}
4671
Avi Kivity851ba692009-08-24 11:10:17 +03004672static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004673{
Avi Kivity3842d132010-07-27 12:30:24 +03004674 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004675 return 1;
4676}
4677
Avi Kivity851ba692009-08-24 11:10:17 +03004678static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004679{
Eddie Dong85f455f2007-07-06 12:20:49 +03004680 u32 cpu_based_vm_exec_control;
4681
4682 /* clear pending irq */
4683 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4684 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
4685 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004686
Avi Kivity3842d132010-07-27 12:30:24 +03004687 kvm_make_request(KVM_REQ_EVENT, vcpu);
4688
Jan Kiszkaa26bf122008-09-26 09:30:45 +02004689 ++vcpu->stat.irq_window_exits;
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004690
Dor Laorc1150d82007-01-05 16:36:24 -08004691 /*
4692 * If the user space waits to inject interrupts, exit as soon as
4693 * possible
4694 */
Gleb Natapov80618232009-04-21 17:44:56 +03004695 if (!irqchip_in_kernel(vcpu->kvm) &&
Avi Kivity851ba692009-08-24 11:10:17 +03004696 vcpu->run->request_interrupt_window &&
Gleb Natapov80618232009-04-21 17:44:56 +03004697 !kvm_cpu_has_interrupt(vcpu)) {
Avi Kivity851ba692009-08-24 11:10:17 +03004698 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
Dor Laorc1150d82007-01-05 16:36:24 -08004699 return 0;
4700 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004701 return 1;
4702}
4703
Avi Kivity851ba692009-08-24 11:10:17 +03004704static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004705{
4706 skip_emulated_instruction(vcpu);
Avi Kivityd3bef152007-06-05 15:53:05 +03004707 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004708}
4709
Avi Kivity851ba692009-08-24 11:10:17 +03004710static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02004711{
Dor Laor510043d2007-02-19 18:25:43 +02004712 skip_emulated_instruction(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004713 kvm_emulate_hypercall(vcpu);
4714 return 1;
Ingo Molnarc21415e2007-02-19 14:37:47 +02004715}
4716
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004717static int handle_invd(struct kvm_vcpu *vcpu)
4718{
Andre Przywara51d8b662010-12-21 11:12:02 +01004719 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004720}
4721
Avi Kivity851ba692009-08-24 11:10:17 +03004722static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03004723{
Sheng Yangf9c617f2009-03-25 10:08:52 +08004724 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004725
4726 kvm_mmu_invlpg(vcpu, exit_qualification);
4727 skip_emulated_instruction(vcpu);
4728 return 1;
4729}
4730
Avi Kivityfee84b02011-11-10 14:57:25 +02004731static int handle_rdpmc(struct kvm_vcpu *vcpu)
4732{
4733 int err;
4734
4735 err = kvm_rdpmc(vcpu);
4736 kvm_complete_insn_gp(vcpu, err);
4737
4738 return 1;
4739}
4740
Avi Kivity851ba692009-08-24 11:10:17 +03004741static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02004742{
4743 skip_emulated_instruction(vcpu);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08004744 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02004745 return 1;
4746}
4747
Dexuan Cui2acf9232010-06-10 11:27:12 +08004748static int handle_xsetbv(struct kvm_vcpu *vcpu)
4749{
4750 u64 new_bv = kvm_read_edx_eax(vcpu);
4751 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
4752
4753 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
4754 skip_emulated_instruction(vcpu);
4755 return 1;
4756}
4757
Avi Kivity851ba692009-08-24 11:10:17 +03004758static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004759{
Kevin Tian58fbbf262011-08-30 13:56:17 +03004760 if (likely(fasteoi)) {
4761 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4762 int access_type, offset;
4763
4764 access_type = exit_qualification & APIC_ACCESS_TYPE;
4765 offset = exit_qualification & APIC_ACCESS_OFFSET;
4766 /*
4767 * Sane guest uses MOV to write EOI, with written value
4768 * not cared. So make a short-circuit here by avoiding
4769 * heavy instruction emulation.
4770 */
4771 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
4772 (offset == APIC_EOI)) {
4773 kvm_lapic_set_eoi(vcpu);
4774 skip_emulated_instruction(vcpu);
4775 return 1;
4776 }
4777 }
Andre Przywara51d8b662010-12-21 11:12:02 +01004778 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004779}
4780
Avi Kivity851ba692009-08-24 11:10:17 +03004781static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02004782{
Jan Kiszka60637aa2008-09-26 09:30:47 +02004783 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02004784 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02004785 bool has_error_code = false;
4786 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02004787 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01004788 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004789
4790 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01004791 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004792 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02004793
4794 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4795
4796 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004797 if (reason == TASK_SWITCH_GATE && idt_v) {
4798 switch (type) {
4799 case INTR_TYPE_NMI_INTR:
4800 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02004801 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004802 break;
4803 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004804 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004805 kvm_clear_interrupt_queue(vcpu);
4806 break;
4807 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02004808 if (vmx->idt_vectoring_info &
4809 VECTORING_INFO_DELIVER_CODE_MASK) {
4810 has_error_code = true;
4811 error_code =
4812 vmcs_read32(IDT_VECTORING_ERROR_CODE);
4813 }
4814 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004815 case INTR_TYPE_SOFT_EXCEPTION:
4816 kvm_clear_exception_queue(vcpu);
4817 break;
4818 default:
4819 break;
4820 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02004821 }
Izik Eidus37817f22008-03-24 23:14:53 +02004822 tss_selector = exit_qualification;
4823
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004824 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
4825 type != INTR_TYPE_EXT_INTR &&
4826 type != INTR_TYPE_NMI_INTR))
4827 skip_emulated_instruction(vcpu);
4828
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01004829 if (kvm_task_switch(vcpu, tss_selector,
4830 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
4831 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03004832 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4833 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
4834 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004835 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03004836 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004837
4838 /* clear all local breakpoint enable flags */
4839 vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
4840
4841 /*
4842 * TODO: What about debug traps on tss switch?
4843 * Are we supposed to inject them and update dr6?
4844 */
4845
4846 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02004847}
4848
Avi Kivity851ba692009-08-24 11:10:17 +03004849static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08004850{
Sheng Yangf9c617f2009-03-25 10:08:52 +08004851 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08004852 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08004853 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08004854 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08004855
Sheng Yangf9c617f2009-03-25 10:08:52 +08004856 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08004857
4858 if (exit_qualification & (1 << 6)) {
4859 printk(KERN_ERR "EPT: GPA exceeds GAW!\n");
Jan Kiszka7f582ab2009-07-22 23:53:01 +02004860 return -EINVAL;
Sheng Yang14394422008-04-28 12:24:45 +08004861 }
4862
4863 gla_validity = (exit_qualification >> 7) & 0x3;
4864 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
4865 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
4866 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
4867 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08004868 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08004869 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
4870 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03004871 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
4872 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03004873 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08004874 }
4875
4876 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004877 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08004878
4879 /* It is a write fault? */
4880 error_code = exit_qualification & (1U << 1);
4881 /* ept page table is present? */
4882 error_code |= (exit_qualification >> 3) & 0x1;
4883
4884 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08004885}
4886
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004887static u64 ept_rsvd_mask(u64 spte, int level)
4888{
4889 int i;
4890 u64 mask = 0;
4891
4892 for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
4893 mask |= (1ULL << i);
4894
4895 if (level > 2)
4896 /* bits 7:3 reserved */
4897 mask |= 0xf8;
4898 else if (level == 2) {
4899 if (spte & (1ULL << 7))
4900 /* 2MB ref, bits 20:12 reserved */
4901 mask |= 0x1ff000;
4902 else
4903 /* bits 6:3 reserved */
4904 mask |= 0x78;
4905 }
4906
4907 return mask;
4908}
4909
4910static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
4911 int level)
4912{
4913 printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
4914
4915 /* 010b (write-only) */
4916 WARN_ON((spte & 0x7) == 0x2);
4917
4918 /* 110b (write/execute) */
4919 WARN_ON((spte & 0x7) == 0x6);
4920
4921 /* 100b (execute-only) and value not supported by logical processor */
4922 if (!cpu_has_vmx_ept_execute_only())
4923 WARN_ON((spte & 0x7) == 0x4);
4924
4925 /* not 000b */
4926 if ((spte & 0x7)) {
4927 u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
4928
4929 if (rsvd_bits != 0) {
4930 printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
4931 __func__, rsvd_bits);
4932 WARN_ON(1);
4933 }
4934
4935 if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
4936 u64 ept_mem_type = (spte & 0x38) >> 3;
4937
4938 if (ept_mem_type == 2 || ept_mem_type == 3 ||
4939 ept_mem_type == 7) {
4940 printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
4941 __func__, ept_mem_type);
4942 WARN_ON(1);
4943 }
4944 }
4945 }
4946}
4947
Avi Kivity851ba692009-08-24 11:10:17 +03004948static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004949{
4950 u64 sptes[4];
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004951 int nr_sptes, i, ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004952 gpa_t gpa;
4953
4954 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
4955
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004956 ret = handle_mmio_page_fault_common(vcpu, gpa, true);
4957 if (likely(ret == 1))
4958 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
4959 EMULATE_DONE;
4960 if (unlikely(!ret))
4961 return 1;
4962
4963 /* It is the real ept misconfig */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004964 printk(KERN_ERR "EPT: Misconfiguration.\n");
4965 printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
4966
4967 nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
4968
4969 for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
4970 ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
4971
Avi Kivity851ba692009-08-24 11:10:17 +03004972 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
4973 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004974
4975 return 0;
4976}
4977
Avi Kivity851ba692009-08-24 11:10:17 +03004978static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08004979{
4980 u32 cpu_based_vm_exec_control;
4981
4982 /* clear pending NMI */
4983 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4984 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
4985 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4986 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03004987 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004988
4989 return 1;
4990}
4991
Mohammed Gamal80ced182009-09-01 12:48:18 +02004992static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03004993{
Avi Kivity8b3079a2009-01-05 12:10:54 +02004994 struct vcpu_vmx *vmx = to_vmx(vcpu);
4995 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02004996 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02004997 u32 cpu_exec_ctrl;
4998 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03004999 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005000
5001 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5002 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005003
Avi Kivityb8405c12012-06-07 17:08:48 +03005004 while (!guest_state_valid(vcpu) && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005005 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005006 return handle_interrupt_window(&vmx->vcpu);
5007
Avi Kivityde87dcd2012-06-12 20:21:38 +03005008 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
5009 return 1;
5010
Andre Przywara51d8b662010-12-21 11:12:02 +01005011 err = emulate_instruction(vcpu, 0);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005012
Mohammed Gamal80ced182009-09-01 12:48:18 +02005013 if (err == EMULATE_DO_MMIO) {
5014 ret = 0;
5015 goto out;
5016 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005017
Avi Kivityde5f70e2012-06-12 20:22:28 +03005018 if (err != EMULATE_DONE) {
5019 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5020 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5021 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03005022 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03005023 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005024
5025 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005026 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005027 if (need_resched())
5028 schedule();
5029 }
5030
Avi Kivity7c068e42012-06-10 18:09:27 +03005031 vmx->emulation_required = !guest_state_valid(vcpu);
Mohammed Gamal80ced182009-09-01 12:48:18 +02005032out:
5033 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005034}
5035
Avi Kivity6aa8b732006-12-10 02:21:36 -08005036/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005037 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5038 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5039 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005040static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005041{
5042 skip_emulated_instruction(vcpu);
5043 kvm_vcpu_on_spin(vcpu);
5044
5045 return 1;
5046}
5047
Sheng Yang59708672009-12-15 13:29:54 +08005048static int handle_invalid_op(struct kvm_vcpu *vcpu)
5049{
5050 kvm_queue_exception(vcpu, UD_VECTOR);
5051 return 1;
5052}
5053
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005054/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005055 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
5056 * We could reuse a single VMCS for all the L2 guests, but we also want the
5057 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
5058 * allows keeping them loaded on the processor, and in the future will allow
5059 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
5060 * every entry if they never change.
5061 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
5062 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
5063 *
5064 * The following functions allocate and free a vmcs02 in this pool.
5065 */
5066
5067/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
5068static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
5069{
5070 struct vmcs02_list *item;
5071 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5072 if (item->vmptr == vmx->nested.current_vmptr) {
5073 list_move(&item->list, &vmx->nested.vmcs02_pool);
5074 return &item->vmcs02;
5075 }
5076
5077 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
5078 /* Recycle the least recently used VMCS. */
5079 item = list_entry(vmx->nested.vmcs02_pool.prev,
5080 struct vmcs02_list, list);
5081 item->vmptr = vmx->nested.current_vmptr;
5082 list_move(&item->list, &vmx->nested.vmcs02_pool);
5083 return &item->vmcs02;
5084 }
5085
5086 /* Create a new VMCS */
5087 item = (struct vmcs02_list *)
5088 kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
5089 if (!item)
5090 return NULL;
5091 item->vmcs02.vmcs = alloc_vmcs();
5092 if (!item->vmcs02.vmcs) {
5093 kfree(item);
5094 return NULL;
5095 }
5096 loaded_vmcs_init(&item->vmcs02);
5097 item->vmptr = vmx->nested.current_vmptr;
5098 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
5099 vmx->nested.vmcs02_num++;
5100 return &item->vmcs02;
5101}
5102
5103/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
5104static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
5105{
5106 struct vmcs02_list *item;
5107 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5108 if (item->vmptr == vmptr) {
5109 free_loaded_vmcs(&item->vmcs02);
5110 list_del(&item->list);
5111 kfree(item);
5112 vmx->nested.vmcs02_num--;
5113 return;
5114 }
5115}
5116
5117/*
5118 * Free all VMCSs saved for this vcpu, except the one pointed by
5119 * vmx->loaded_vmcs. These include the VMCSs in vmcs02_pool (except the one
5120 * currently used, if running L2), and vmcs01 when running L2.
5121 */
5122static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
5123{
5124 struct vmcs02_list *item, *n;
5125 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
5126 if (vmx->loaded_vmcs != &item->vmcs02)
5127 free_loaded_vmcs(&item->vmcs02);
5128 list_del(&item->list);
5129 kfree(item);
5130 }
5131 vmx->nested.vmcs02_num = 0;
5132
5133 if (vmx->loaded_vmcs != &vmx->vmcs01)
5134 free_loaded_vmcs(&vmx->vmcs01);
5135}
5136
5137/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005138 * Emulate the VMXON instruction.
5139 * Currently, we just remember that VMX is active, and do not save or even
5140 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
5141 * do not currently need to store anything in that guest-allocated memory
5142 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
5143 * argument is different from the VMXON pointer (which the spec says they do).
5144 */
5145static int handle_vmon(struct kvm_vcpu *vcpu)
5146{
5147 struct kvm_segment cs;
5148 struct vcpu_vmx *vmx = to_vmx(vcpu);
5149
5150 /* The Intel VMX Instruction Reference lists a bunch of bits that
5151 * are prerequisite to running VMXON, most notably cr4.VMXE must be
5152 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
5153 * Otherwise, we should fail with #UD. We test these now:
5154 */
5155 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
5156 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
5157 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
5158 kvm_queue_exception(vcpu, UD_VECTOR);
5159 return 1;
5160 }
5161
5162 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5163 if (is_long_mode(vcpu) && !cs.l) {
5164 kvm_queue_exception(vcpu, UD_VECTOR);
5165 return 1;
5166 }
5167
5168 if (vmx_get_cpl(vcpu)) {
5169 kvm_inject_gp(vcpu, 0);
5170 return 1;
5171 }
5172
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005173 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
5174 vmx->nested.vmcs02_num = 0;
5175
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005176 vmx->nested.vmxon = true;
5177
5178 skip_emulated_instruction(vcpu);
5179 return 1;
5180}
5181
5182/*
5183 * Intel's VMX Instruction Reference specifies a common set of prerequisites
5184 * for running VMX instructions (except VMXON, whose prerequisites are
5185 * slightly different). It also specifies what exception to inject otherwise.
5186 */
5187static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
5188{
5189 struct kvm_segment cs;
5190 struct vcpu_vmx *vmx = to_vmx(vcpu);
5191
5192 if (!vmx->nested.vmxon) {
5193 kvm_queue_exception(vcpu, UD_VECTOR);
5194 return 0;
5195 }
5196
5197 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5198 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
5199 (is_long_mode(vcpu) && !cs.l)) {
5200 kvm_queue_exception(vcpu, UD_VECTOR);
5201 return 0;
5202 }
5203
5204 if (vmx_get_cpl(vcpu)) {
5205 kvm_inject_gp(vcpu, 0);
5206 return 0;
5207 }
5208
5209 return 1;
5210}
5211
5212/*
5213 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
5214 * just stops using VMX.
5215 */
5216static void free_nested(struct vcpu_vmx *vmx)
5217{
5218 if (!vmx->nested.vmxon)
5219 return;
5220 vmx->nested.vmxon = false;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03005221 if (vmx->nested.current_vmptr != -1ull) {
5222 kunmap(vmx->nested.current_vmcs12_page);
5223 nested_release_page(vmx->nested.current_vmcs12_page);
5224 vmx->nested.current_vmptr = -1ull;
5225 vmx->nested.current_vmcs12 = NULL;
5226 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005227 /* Unpin physical memory we referred to in current vmcs02 */
5228 if (vmx->nested.apic_access_page) {
5229 nested_release_page(vmx->nested.apic_access_page);
5230 vmx->nested.apic_access_page = 0;
5231 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005232
5233 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005234}
5235
5236/* Emulate the VMXOFF instruction */
5237static int handle_vmoff(struct kvm_vcpu *vcpu)
5238{
5239 if (!nested_vmx_check_permission(vcpu))
5240 return 1;
5241 free_nested(to_vmx(vcpu));
5242 skip_emulated_instruction(vcpu);
5243 return 1;
5244}
5245
5246/*
Nadav Har'El064aea72011-05-25 23:04:56 +03005247 * Decode the memory-address operand of a vmx instruction, as recorded on an
5248 * exit caused by such an instruction (run by a guest hypervisor).
5249 * On success, returns 0. When the operand is invalid, returns 1 and throws
5250 * #UD or #GP.
5251 */
5252static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
5253 unsigned long exit_qualification,
5254 u32 vmx_instruction_info, gva_t *ret)
5255{
5256 /*
5257 * According to Vol. 3B, "Information for VM Exits Due to Instruction
5258 * Execution", on an exit, vmx_instruction_info holds most of the
5259 * addressing components of the operand. Only the displacement part
5260 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
5261 * For how an actual address is calculated from all these components,
5262 * refer to Vol. 1, "Operand Addressing".
5263 */
5264 int scaling = vmx_instruction_info & 3;
5265 int addr_size = (vmx_instruction_info >> 7) & 7;
5266 bool is_reg = vmx_instruction_info & (1u << 10);
5267 int seg_reg = (vmx_instruction_info >> 15) & 7;
5268 int index_reg = (vmx_instruction_info >> 18) & 0xf;
5269 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
5270 int base_reg = (vmx_instruction_info >> 23) & 0xf;
5271 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
5272
5273 if (is_reg) {
5274 kvm_queue_exception(vcpu, UD_VECTOR);
5275 return 1;
5276 }
5277
5278 /* Addr = segment_base + offset */
5279 /* offset = base + [index * scale] + displacement */
5280 *ret = vmx_get_segment_base(vcpu, seg_reg);
5281 if (base_is_valid)
5282 *ret += kvm_register_read(vcpu, base_reg);
5283 if (index_is_valid)
5284 *ret += kvm_register_read(vcpu, index_reg)<<scaling;
5285 *ret += exit_qualification; /* holds the displacement */
5286
5287 if (addr_size == 1) /* 32 bit */
5288 *ret &= 0xffffffff;
5289
5290 /*
5291 * TODO: throw #GP (and return 1) in various cases that the VM*
5292 * instructions require it - e.g., offset beyond segment limit,
5293 * unusable or unreadable/unwritable segment, non-canonical 64-bit
5294 * address, and so on. Currently these are not checked.
5295 */
5296 return 0;
5297}
5298
5299/*
Nadav Har'El0140cae2011-05-25 23:06:28 +03005300 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
5301 * set the success or error code of an emulated VMX instruction, as specified
5302 * by Vol 2B, VMX Instruction Reference, "Conventions".
5303 */
5304static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
5305{
5306 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
5307 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5308 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
5309}
5310
5311static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
5312{
5313 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5314 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
5315 X86_EFLAGS_SF | X86_EFLAGS_OF))
5316 | X86_EFLAGS_CF);
5317}
5318
5319static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
5320 u32 vm_instruction_error)
5321{
5322 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
5323 /*
5324 * failValid writes the error number to the current VMCS, which
5325 * can't be done there isn't a current VMCS.
5326 */
5327 nested_vmx_failInvalid(vcpu);
5328 return;
5329 }
5330 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5331 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5332 X86_EFLAGS_SF | X86_EFLAGS_OF))
5333 | X86_EFLAGS_ZF);
5334 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
5335}
5336
Nadav Har'El27d6c862011-05-25 23:06:59 +03005337/* Emulate the VMCLEAR instruction */
5338static int handle_vmclear(struct kvm_vcpu *vcpu)
5339{
5340 struct vcpu_vmx *vmx = to_vmx(vcpu);
5341 gva_t gva;
5342 gpa_t vmptr;
5343 struct vmcs12 *vmcs12;
5344 struct page *page;
5345 struct x86_exception e;
5346
5347 if (!nested_vmx_check_permission(vcpu))
5348 return 1;
5349
5350 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5351 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
5352 return 1;
5353
5354 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
5355 sizeof(vmptr), &e)) {
5356 kvm_inject_page_fault(vcpu, &e);
5357 return 1;
5358 }
5359
5360 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
5361 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
5362 skip_emulated_instruction(vcpu);
5363 return 1;
5364 }
5365
5366 if (vmptr == vmx->nested.current_vmptr) {
5367 kunmap(vmx->nested.current_vmcs12_page);
5368 nested_release_page(vmx->nested.current_vmcs12_page);
5369 vmx->nested.current_vmptr = -1ull;
5370 vmx->nested.current_vmcs12 = NULL;
5371 }
5372
5373 page = nested_get_page(vcpu, vmptr);
5374 if (page == NULL) {
5375 /*
5376 * For accurate processor emulation, VMCLEAR beyond available
5377 * physical memory should do nothing at all. However, it is
5378 * possible that a nested vmx bug, not a guest hypervisor bug,
5379 * resulted in this case, so let's shut down before doing any
5380 * more damage:
5381 */
5382 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
5383 return 1;
5384 }
5385 vmcs12 = kmap(page);
5386 vmcs12->launch_state = 0;
5387 kunmap(page);
5388 nested_release_page(page);
5389
5390 nested_free_vmcs02(vmx, vmptr);
5391
5392 skip_emulated_instruction(vcpu);
5393 nested_vmx_succeed(vcpu);
5394 return 1;
5395}
5396
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005397static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
5398
5399/* Emulate the VMLAUNCH instruction */
5400static int handle_vmlaunch(struct kvm_vcpu *vcpu)
5401{
5402 return nested_vmx_run(vcpu, true);
5403}
5404
5405/* Emulate the VMRESUME instruction */
5406static int handle_vmresume(struct kvm_vcpu *vcpu)
5407{
5408
5409 return nested_vmx_run(vcpu, false);
5410}
5411
Nadav Har'El49f705c2011-05-25 23:08:30 +03005412enum vmcs_field_type {
5413 VMCS_FIELD_TYPE_U16 = 0,
5414 VMCS_FIELD_TYPE_U64 = 1,
5415 VMCS_FIELD_TYPE_U32 = 2,
5416 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
5417};
5418
5419static inline int vmcs_field_type(unsigned long field)
5420{
5421 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
5422 return VMCS_FIELD_TYPE_U32;
5423 return (field >> 13) & 0x3 ;
5424}
5425
5426static inline int vmcs_field_readonly(unsigned long field)
5427{
5428 return (((field >> 10) & 0x3) == 1);
5429}
5430
5431/*
5432 * Read a vmcs12 field. Since these can have varying lengths and we return
5433 * one type, we chose the biggest type (u64) and zero-extend the return value
5434 * to that size. Note that the caller, handle_vmread, might need to use only
5435 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
5436 * 64-bit fields are to be returned).
5437 */
5438static inline bool vmcs12_read_any(struct kvm_vcpu *vcpu,
5439 unsigned long field, u64 *ret)
5440{
5441 short offset = vmcs_field_to_offset(field);
5442 char *p;
5443
5444 if (offset < 0)
5445 return 0;
5446
5447 p = ((char *)(get_vmcs12(vcpu))) + offset;
5448
5449 switch (vmcs_field_type(field)) {
5450 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
5451 *ret = *((natural_width *)p);
5452 return 1;
5453 case VMCS_FIELD_TYPE_U16:
5454 *ret = *((u16 *)p);
5455 return 1;
5456 case VMCS_FIELD_TYPE_U32:
5457 *ret = *((u32 *)p);
5458 return 1;
5459 case VMCS_FIELD_TYPE_U64:
5460 *ret = *((u64 *)p);
5461 return 1;
5462 default:
5463 return 0; /* can never happen. */
5464 }
5465}
5466
5467/*
5468 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
5469 * used before) all generate the same failure when it is missing.
5470 */
5471static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
5472{
5473 struct vcpu_vmx *vmx = to_vmx(vcpu);
5474 if (vmx->nested.current_vmptr == -1ull) {
5475 nested_vmx_failInvalid(vcpu);
5476 skip_emulated_instruction(vcpu);
5477 return 0;
5478 }
5479 return 1;
5480}
5481
5482static int handle_vmread(struct kvm_vcpu *vcpu)
5483{
5484 unsigned long field;
5485 u64 field_value;
5486 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5487 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5488 gva_t gva = 0;
5489
5490 if (!nested_vmx_check_permission(vcpu) ||
5491 !nested_vmx_check_vmcs12(vcpu))
5492 return 1;
5493
5494 /* Decode instruction info and find the field to read */
5495 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
5496 /* Read the field, zero-extended to a u64 field_value */
5497 if (!vmcs12_read_any(vcpu, field, &field_value)) {
5498 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5499 skip_emulated_instruction(vcpu);
5500 return 1;
5501 }
5502 /*
5503 * Now copy part of this value to register or memory, as requested.
5504 * Note that the number of bits actually copied is 32 or 64 depending
5505 * on the guest's mode (32 or 64 bit), not on the given field's length.
5506 */
5507 if (vmx_instruction_info & (1u << 10)) {
5508 kvm_register_write(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
5509 field_value);
5510 } else {
5511 if (get_vmx_mem_address(vcpu, exit_qualification,
5512 vmx_instruction_info, &gva))
5513 return 1;
5514 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
5515 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
5516 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
5517 }
5518
5519 nested_vmx_succeed(vcpu);
5520 skip_emulated_instruction(vcpu);
5521 return 1;
5522}
5523
5524
5525static int handle_vmwrite(struct kvm_vcpu *vcpu)
5526{
5527 unsigned long field;
5528 gva_t gva;
5529 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5530 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5531 char *p;
5532 short offset;
5533 /* The value to write might be 32 or 64 bits, depending on L1's long
5534 * mode, and eventually we need to write that into a field of several
5535 * possible lengths. The code below first zero-extends the value to 64
5536 * bit (field_value), and then copies only the approriate number of
5537 * bits into the vmcs12 field.
5538 */
5539 u64 field_value = 0;
5540 struct x86_exception e;
5541
5542 if (!nested_vmx_check_permission(vcpu) ||
5543 !nested_vmx_check_vmcs12(vcpu))
5544 return 1;
5545
5546 if (vmx_instruction_info & (1u << 10))
5547 field_value = kvm_register_read(vcpu,
5548 (((vmx_instruction_info) >> 3) & 0xf));
5549 else {
5550 if (get_vmx_mem_address(vcpu, exit_qualification,
5551 vmx_instruction_info, &gva))
5552 return 1;
5553 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
5554 &field_value, (is_long_mode(vcpu) ? 8 : 4), &e)) {
5555 kvm_inject_page_fault(vcpu, &e);
5556 return 1;
5557 }
5558 }
5559
5560
5561 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
5562 if (vmcs_field_readonly(field)) {
5563 nested_vmx_failValid(vcpu,
5564 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
5565 skip_emulated_instruction(vcpu);
5566 return 1;
5567 }
5568
5569 offset = vmcs_field_to_offset(field);
5570 if (offset < 0) {
5571 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5572 skip_emulated_instruction(vcpu);
5573 return 1;
5574 }
5575 p = ((char *) get_vmcs12(vcpu)) + offset;
5576
5577 switch (vmcs_field_type(field)) {
5578 case VMCS_FIELD_TYPE_U16:
5579 *(u16 *)p = field_value;
5580 break;
5581 case VMCS_FIELD_TYPE_U32:
5582 *(u32 *)p = field_value;
5583 break;
5584 case VMCS_FIELD_TYPE_U64:
5585 *(u64 *)p = field_value;
5586 break;
5587 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
5588 *(natural_width *)p = field_value;
5589 break;
5590 default:
5591 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5592 skip_emulated_instruction(vcpu);
5593 return 1;
5594 }
5595
5596 nested_vmx_succeed(vcpu);
5597 skip_emulated_instruction(vcpu);
5598 return 1;
5599}
5600
Nadav Har'El63846662011-05-25 23:07:29 +03005601/* Emulate the VMPTRLD instruction */
5602static int handle_vmptrld(struct kvm_vcpu *vcpu)
5603{
5604 struct vcpu_vmx *vmx = to_vmx(vcpu);
5605 gva_t gva;
5606 gpa_t vmptr;
5607 struct x86_exception e;
5608
5609 if (!nested_vmx_check_permission(vcpu))
5610 return 1;
5611
5612 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5613 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
5614 return 1;
5615
5616 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
5617 sizeof(vmptr), &e)) {
5618 kvm_inject_page_fault(vcpu, &e);
5619 return 1;
5620 }
5621
5622 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
5623 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
5624 skip_emulated_instruction(vcpu);
5625 return 1;
5626 }
5627
5628 if (vmx->nested.current_vmptr != vmptr) {
5629 struct vmcs12 *new_vmcs12;
5630 struct page *page;
5631 page = nested_get_page(vcpu, vmptr);
5632 if (page == NULL) {
5633 nested_vmx_failInvalid(vcpu);
5634 skip_emulated_instruction(vcpu);
5635 return 1;
5636 }
5637 new_vmcs12 = kmap(page);
5638 if (new_vmcs12->revision_id != VMCS12_REVISION) {
5639 kunmap(page);
5640 nested_release_page_clean(page);
5641 nested_vmx_failValid(vcpu,
5642 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
5643 skip_emulated_instruction(vcpu);
5644 return 1;
5645 }
5646 if (vmx->nested.current_vmptr != -1ull) {
5647 kunmap(vmx->nested.current_vmcs12_page);
5648 nested_release_page(vmx->nested.current_vmcs12_page);
5649 }
5650
5651 vmx->nested.current_vmptr = vmptr;
5652 vmx->nested.current_vmcs12 = new_vmcs12;
5653 vmx->nested.current_vmcs12_page = page;
5654 }
5655
5656 nested_vmx_succeed(vcpu);
5657 skip_emulated_instruction(vcpu);
5658 return 1;
5659}
5660
Nadav Har'El6a4d7552011-05-25 23:08:00 +03005661/* Emulate the VMPTRST instruction */
5662static int handle_vmptrst(struct kvm_vcpu *vcpu)
5663{
5664 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5665 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5666 gva_t vmcs_gva;
5667 struct x86_exception e;
5668
5669 if (!nested_vmx_check_permission(vcpu))
5670 return 1;
5671
5672 if (get_vmx_mem_address(vcpu, exit_qualification,
5673 vmx_instruction_info, &vmcs_gva))
5674 return 1;
5675 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
5676 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
5677 (void *)&to_vmx(vcpu)->nested.current_vmptr,
5678 sizeof(u64), &e)) {
5679 kvm_inject_page_fault(vcpu, &e);
5680 return 1;
5681 }
5682 nested_vmx_succeed(vcpu);
5683 skip_emulated_instruction(vcpu);
5684 return 1;
5685}
5686
Nadav Har'El0140cae2011-05-25 23:06:28 +03005687/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005688 * The exit handlers return 1 if the exit was handled fully and guest execution
5689 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5690 * to be done to userspace and return 0.
5691 */
Mathias Krause772e0312012-08-30 01:30:19 +02005692static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005693 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
5694 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005695 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005696 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005697 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005698 [EXIT_REASON_CR_ACCESS] = handle_cr,
5699 [EXIT_REASON_DR_ACCESS] = handle_dr,
5700 [EXIT_REASON_CPUID] = handle_cpuid,
5701 [EXIT_REASON_MSR_READ] = handle_rdmsr,
5702 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
5703 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
5704 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005705 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005706 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005707 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005708 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03005709 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005710 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03005711 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03005712 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03005713 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005714 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03005715 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005716 [EXIT_REASON_VMOFF] = handle_vmoff,
5717 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005718 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5719 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Eddie Donge5edaa02007-11-11 12:28:35 +02005720 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005721 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005722 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005723 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005724 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5725 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005726 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Sheng Yang59708672009-12-15 13:29:54 +08005727 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op,
5728 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005729};
5730
5731static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005732 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005733
Nadav Har'El644d7112011-05-25 23:12:35 +03005734/*
5735 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
5736 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
5737 * disinterest in the current event (read or write a specific MSR) by using an
5738 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
5739 */
5740static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
5741 struct vmcs12 *vmcs12, u32 exit_reason)
5742{
5743 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
5744 gpa_t bitmap;
5745
5746 if (!nested_cpu_has(get_vmcs12(vcpu), CPU_BASED_USE_MSR_BITMAPS))
5747 return 1;
5748
5749 /*
5750 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
5751 * for the four combinations of read/write and low/high MSR numbers.
5752 * First we need to figure out which of the four to use:
5753 */
5754 bitmap = vmcs12->msr_bitmap;
5755 if (exit_reason == EXIT_REASON_MSR_WRITE)
5756 bitmap += 2048;
5757 if (msr_index >= 0xc0000000) {
5758 msr_index -= 0xc0000000;
5759 bitmap += 1024;
5760 }
5761
5762 /* Then read the msr_index'th bit from this bitmap: */
5763 if (msr_index < 1024*8) {
5764 unsigned char b;
5765 kvm_read_guest(vcpu->kvm, bitmap + msr_index/8, &b, 1);
5766 return 1 & (b >> (msr_index & 7));
5767 } else
5768 return 1; /* let L1 handle the wrong parameter */
5769}
5770
5771/*
5772 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
5773 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
5774 * intercept (via guest_host_mask etc.) the current event.
5775 */
5776static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
5777 struct vmcs12 *vmcs12)
5778{
5779 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5780 int cr = exit_qualification & 15;
5781 int reg = (exit_qualification >> 8) & 15;
5782 unsigned long val = kvm_register_read(vcpu, reg);
5783
5784 switch ((exit_qualification >> 4) & 3) {
5785 case 0: /* mov to cr */
5786 switch (cr) {
5787 case 0:
5788 if (vmcs12->cr0_guest_host_mask &
5789 (val ^ vmcs12->cr0_read_shadow))
5790 return 1;
5791 break;
5792 case 3:
5793 if ((vmcs12->cr3_target_count >= 1 &&
5794 vmcs12->cr3_target_value0 == val) ||
5795 (vmcs12->cr3_target_count >= 2 &&
5796 vmcs12->cr3_target_value1 == val) ||
5797 (vmcs12->cr3_target_count >= 3 &&
5798 vmcs12->cr3_target_value2 == val) ||
5799 (vmcs12->cr3_target_count >= 4 &&
5800 vmcs12->cr3_target_value3 == val))
5801 return 0;
5802 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
5803 return 1;
5804 break;
5805 case 4:
5806 if (vmcs12->cr4_guest_host_mask &
5807 (vmcs12->cr4_read_shadow ^ val))
5808 return 1;
5809 break;
5810 case 8:
5811 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
5812 return 1;
5813 break;
5814 }
5815 break;
5816 case 2: /* clts */
5817 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
5818 (vmcs12->cr0_read_shadow & X86_CR0_TS))
5819 return 1;
5820 break;
5821 case 1: /* mov from cr */
5822 switch (cr) {
5823 case 3:
5824 if (vmcs12->cpu_based_vm_exec_control &
5825 CPU_BASED_CR3_STORE_EXITING)
5826 return 1;
5827 break;
5828 case 8:
5829 if (vmcs12->cpu_based_vm_exec_control &
5830 CPU_BASED_CR8_STORE_EXITING)
5831 return 1;
5832 break;
5833 }
5834 break;
5835 case 3: /* lmsw */
5836 /*
5837 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
5838 * cr0. Other attempted changes are ignored, with no exit.
5839 */
5840 if (vmcs12->cr0_guest_host_mask & 0xe &
5841 (val ^ vmcs12->cr0_read_shadow))
5842 return 1;
5843 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
5844 !(vmcs12->cr0_read_shadow & 0x1) &&
5845 (val & 0x1))
5846 return 1;
5847 break;
5848 }
5849 return 0;
5850}
5851
5852/*
5853 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
5854 * should handle it ourselves in L0 (and then continue L2). Only call this
5855 * when in is_guest_mode (L2).
5856 */
5857static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
5858{
5859 u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
5860 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
5861 struct vcpu_vmx *vmx = to_vmx(vcpu);
5862 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5863
5864 if (vmx->nested.nested_run_pending)
5865 return 0;
5866
5867 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02005868 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
5869 vmcs_read32(VM_INSTRUCTION_ERROR));
Nadav Har'El644d7112011-05-25 23:12:35 +03005870 return 1;
5871 }
5872
5873 switch (exit_reason) {
5874 case EXIT_REASON_EXCEPTION_NMI:
5875 if (!is_exception(intr_info))
5876 return 0;
5877 else if (is_page_fault(intr_info))
5878 return enable_ept;
5879 return vmcs12->exception_bitmap &
5880 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
5881 case EXIT_REASON_EXTERNAL_INTERRUPT:
5882 return 0;
5883 case EXIT_REASON_TRIPLE_FAULT:
5884 return 1;
5885 case EXIT_REASON_PENDING_INTERRUPT:
5886 case EXIT_REASON_NMI_WINDOW:
5887 /*
5888 * prepare_vmcs02() set the CPU_BASED_VIRTUAL_INTR_PENDING bit
5889 * (aka Interrupt Window Exiting) only when L1 turned it on,
5890 * so if we got a PENDING_INTERRUPT exit, this must be for L1.
5891 * Same for NMI Window Exiting.
5892 */
5893 return 1;
5894 case EXIT_REASON_TASK_SWITCH:
5895 return 1;
5896 case EXIT_REASON_CPUID:
5897 return 1;
5898 case EXIT_REASON_HLT:
5899 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
5900 case EXIT_REASON_INVD:
5901 return 1;
5902 case EXIT_REASON_INVLPG:
5903 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
5904 case EXIT_REASON_RDPMC:
5905 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
5906 case EXIT_REASON_RDTSC:
5907 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
5908 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
5909 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
5910 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
5911 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
5912 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
5913 /*
5914 * VMX instructions trap unconditionally. This allows L1 to
5915 * emulate them for its L2 guest, i.e., allows 3-level nesting!
5916 */
5917 return 1;
5918 case EXIT_REASON_CR_ACCESS:
5919 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
5920 case EXIT_REASON_DR_ACCESS:
5921 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
5922 case EXIT_REASON_IO_INSTRUCTION:
5923 /* TODO: support IO bitmaps */
5924 return 1;
5925 case EXIT_REASON_MSR_READ:
5926 case EXIT_REASON_MSR_WRITE:
5927 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
5928 case EXIT_REASON_INVALID_STATE:
5929 return 1;
5930 case EXIT_REASON_MWAIT_INSTRUCTION:
5931 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
5932 case EXIT_REASON_MONITOR_INSTRUCTION:
5933 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
5934 case EXIT_REASON_PAUSE_INSTRUCTION:
5935 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
5936 nested_cpu_has2(vmcs12,
5937 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
5938 case EXIT_REASON_MCE_DURING_VMENTRY:
5939 return 0;
5940 case EXIT_REASON_TPR_BELOW_THRESHOLD:
5941 return 1;
5942 case EXIT_REASON_APIC_ACCESS:
5943 return nested_cpu_has2(vmcs12,
5944 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
5945 case EXIT_REASON_EPT_VIOLATION:
5946 case EXIT_REASON_EPT_MISCONFIG:
5947 return 0;
5948 case EXIT_REASON_WBINVD:
5949 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
5950 case EXIT_REASON_XSETBV:
5951 return 1;
5952 default:
5953 return 1;
5954 }
5955}
5956
Avi Kivity586f9602010-11-18 13:09:54 +02005957static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5958{
5959 *info1 = vmcs_readl(EXIT_QUALIFICATION);
5960 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
5961}
5962
Avi Kivity6aa8b732006-12-10 02:21:36 -08005963/*
5964 * The guest has exited. See if we can fix it or if we need userspace
5965 * assistance.
5966 */
Avi Kivity851ba692009-08-24 11:10:17 +03005967static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005968{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005969 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005970 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005971 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005972
Mohammed Gamal80ced182009-09-01 12:48:18 +02005973 /* If guest state is invalid, start emulating */
5974 if (vmx->emulation_required && emulate_invalid_guest_state)
5975 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005976
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005977 /*
5978 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
5979 * we did not inject a still-pending event to L1 now because of
5980 * nested_run_pending, we need to re-enable this bit.
5981 */
5982 if (vmx->nested.nested_run_pending)
5983 kvm_make_request(KVM_REQ_EVENT, vcpu);
5984
Nadav Har'El509c75e2011-06-02 11:54:52 +03005985 if (!is_guest_mode(vcpu) && (exit_reason == EXIT_REASON_VMLAUNCH ||
5986 exit_reason == EXIT_REASON_VMRESUME))
Nadav Har'El644d7112011-05-25 23:12:35 +03005987 vmx->nested.nested_run_pending = 1;
5988 else
5989 vmx->nested.nested_run_pending = 0;
5990
5991 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
5992 nested_vmx_vmexit(vcpu);
5993 return 1;
5994 }
5995
Mohammed Gamal51207022010-05-31 22:40:54 +03005996 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
5997 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5998 vcpu->run->fail_entry.hardware_entry_failure_reason
5999 = exit_reason;
6000 return 0;
6001 }
6002
Avi Kivity29bd8a72007-09-10 17:27:03 +03006003 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03006004 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6005 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03006006 = vmcs_read32(VM_INSTRUCTION_ERROR);
6007 return 0;
6008 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006009
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006010 /*
6011 * Note:
6012 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
6013 * delivery event since it indicates guest is accessing MMIO.
6014 * The vm-exit can be triggered again after return to guest that
6015 * will cause infinite loop.
6016 */
Mike Dayd77c26f2007-10-08 09:02:08 -04006017 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08006018 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02006019 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006020 exit_reason != EXIT_REASON_TASK_SWITCH)) {
6021 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6022 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
6023 vcpu->run->internal.ndata = 2;
6024 vcpu->run->internal.data[0] = vectoring_info;
6025 vcpu->run->internal.data[1] = exit_reason;
6026 return 0;
6027 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006028
Nadav Har'El644d7112011-05-25 23:12:35 +03006029 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
6030 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
6031 get_vmcs12(vcpu), vcpu)))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03006032 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006033 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006034 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01006035 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006036 /*
6037 * This CPU don't support us in finding the end of an
6038 * NMI-blocked window if the guest runs with IRQs
6039 * disabled. So we pull the trigger after 1 s of
6040 * futile waiting, but inform the user about this.
6041 */
6042 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
6043 "state on VCPU %d after 1 s timeout\n",
6044 __func__, vcpu->vcpu_id);
6045 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006046 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006047 }
6048
Avi Kivity6aa8b732006-12-10 02:21:36 -08006049 if (exit_reason < kvm_vmx_max_exit_handlers
6050 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03006051 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006052 else {
Avi Kivity851ba692009-08-24 11:10:17 +03006053 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6054 vcpu->run->hw.hardware_exit_reason = exit_reason;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006055 }
6056 return 0;
6057}
6058
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006059static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006060{
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006061 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006062 vmcs_write32(TPR_THRESHOLD, 0);
6063 return;
6064 }
6065
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006066 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006067}
6068
Avi Kivity51aa01d2010-07-20 14:31:20 +03006069static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006070{
Avi Kivity00eba012011-03-07 17:24:54 +02006071 u32 exit_intr_info;
6072
6073 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
6074 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
6075 return;
6076
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006077 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02006078 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08006079
6080 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02006081 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006082 kvm_machine_check();
6083
Gleb Natapov20f65982009-05-11 13:35:55 +03006084 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02006085 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006086 (exit_intr_info & INTR_INFO_VALID_MASK)) {
6087 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006088 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006089 kvm_after_handle_nmi(&vmx->vcpu);
6090 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006091}
Gleb Natapov20f65982009-05-11 13:35:55 +03006092
Avi Kivity51aa01d2010-07-20 14:31:20 +03006093static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6094{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006095 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006096 bool unblock_nmi;
6097 u8 vector;
6098 bool idtv_info_valid;
6099
6100 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006101
Avi Kivitycf393f72008-07-01 16:20:21 +03006102 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02006103 if (vmx->nmi_known_unmasked)
6104 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006105 /*
6106 * Can't use vmx->exit_intr_info since we're not sure what
6107 * the exit reason is.
6108 */
6109 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03006110 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6111 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6112 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006113 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03006114 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6115 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006116 * SDM 3: 23.2.2 (September 2008)
6117 * Bit 12 is undefined in any of the following cases:
6118 * If the VM exit sets the valid bit in the IDT-vectoring
6119 * information field.
6120 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03006121 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006122 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6123 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03006124 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6125 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02006126 else
6127 vmx->nmi_known_unmasked =
6128 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6129 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006130 } else if (unlikely(vmx->soft_vnmi_blocked))
6131 vmx->vnmi_blocked_time +=
6132 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006133}
6134
Avi Kivity83422e12010-07-20 14:43:23 +03006135static void __vmx_complete_interrupts(struct vcpu_vmx *vmx,
6136 u32 idt_vectoring_info,
6137 int instr_len_field,
6138 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006139{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006140 u8 vector;
6141 int type;
6142 bool idtv_info_valid;
6143
6144 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006145
Gleb Natapov37b96e92009-03-30 16:03:13 +03006146 vmx->vcpu.arch.nmi_injected = false;
6147 kvm_clear_exception_queue(&vmx->vcpu);
6148 kvm_clear_interrupt_queue(&vmx->vcpu);
6149
6150 if (!idtv_info_valid)
6151 return;
6152
Avi Kivity3842d132010-07-27 12:30:24 +03006153 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6154
Avi Kivity668f6122008-07-02 09:28:55 +03006155 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6156 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006157
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006158 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006159 case INTR_TYPE_NMI_INTR:
6160 vmx->vcpu.arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006161 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006162 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006163 * Clear bit "block by NMI" before VM entry if a NMI
6164 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006165 */
Avi Kivity654f06f2011-03-23 15:02:47 +02006166 vmx_set_nmi_mask(&vmx->vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006167 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006168 case INTR_TYPE_SOFT_EXCEPTION:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006169 vmx->vcpu.arch.event_exit_inst_len =
Avi Kivity83422e12010-07-20 14:43:23 +03006170 vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006171 /* fall through */
6172 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006173 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006174 u32 err = vmcs_read32(error_code_field);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006175 kvm_queue_exception_e(&vmx->vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006176 } else
6177 kvm_queue_exception(&vmx->vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006178 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006179 case INTR_TYPE_SOFT_INTR:
6180 vmx->vcpu.arch.event_exit_inst_len =
Avi Kivity83422e12010-07-20 14:43:23 +03006181 vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006182 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006183 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006184 kvm_queue_interrupt(&vmx->vcpu, vector,
6185 type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006186 break;
6187 default:
6188 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006189 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006190}
6191
Avi Kivity83422e12010-07-20 14:43:23 +03006192static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6193{
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006194 if (is_guest_mode(&vmx->vcpu))
6195 return;
Avi Kivity83422e12010-07-20 14:43:23 +03006196 __vmx_complete_interrupts(vmx, vmx->idt_vectoring_info,
6197 VM_EXIT_INSTRUCTION_LEN,
6198 IDT_VECTORING_ERROR_CODE);
6199}
6200
Avi Kivityb463a6f2010-07-20 15:06:17 +03006201static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6202{
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006203 if (is_guest_mode(vcpu))
6204 return;
Avi Kivityb463a6f2010-07-20 15:06:17 +03006205 __vmx_complete_interrupts(to_vmx(vcpu),
6206 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6207 VM_ENTRY_INSTRUCTION_LEN,
6208 VM_ENTRY_EXCEPTION_ERROR_CODE);
6209
6210 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6211}
6212
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006213static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6214{
6215 int i, nr_msrs;
6216 struct perf_guest_switch_msr *msrs;
6217
6218 msrs = perf_guest_get_msrs(&nr_msrs);
6219
6220 if (!msrs)
6221 return;
6222
6223 for (i = 0; i < nr_msrs; i++)
6224 if (msrs[i].host == msrs[i].guest)
6225 clear_atomic_switch_msr(vmx, msrs[i].msr);
6226 else
6227 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
6228 msrs[i].host);
6229}
6230
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08006231static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006232{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006233 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006234 unsigned long debugctlmsr;
Avi Kivity104f2262010-11-18 13:12:52 +02006235
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006236 if (is_guest_mode(vcpu) && !vmx->nested.nested_run_pending) {
6237 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6238 if (vmcs12->idt_vectoring_info_field &
6239 VECTORING_INFO_VALID_MASK) {
6240 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
6241 vmcs12->idt_vectoring_info_field);
6242 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
6243 vmcs12->vm_exit_instruction_len);
6244 if (vmcs12->idt_vectoring_info_field &
6245 VECTORING_INFO_DELIVER_CODE_MASK)
6246 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
6247 vmcs12->idt_vectoring_error_code);
6248 }
6249 }
6250
Avi Kivity104f2262010-11-18 13:12:52 +02006251 /* Record the guest's net vcpu time for enforced NMI injections. */
6252 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
6253 vmx->entry_time = ktime_get();
6254
6255 /* Don't enter VMX if guest state is invalid, let the exit handler
6256 start emulation until we arrive back to a valid state */
6257 if (vmx->emulation_required && emulate_invalid_guest_state)
6258 return;
6259
6260 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
6261 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
6262 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
6263 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6264
6265 /* When single-stepping over STI and MOV SS, we must clear the
6266 * corresponding interruptibility bits in the guest state. Otherwise
6267 * vmentry fails as it then expects bit 14 (BS) in pending debug
6268 * exceptions being set, but that's not correct for the guest debugging
6269 * case. */
6270 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6271 vmx_set_interrupt_shadow(vcpu, 0);
6272
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006273 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006274 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006275
Nadav Har'Eld462b812011-05-24 15:26:10 +03006276 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02006277 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08006278 /* Store host registers */
Avi Kivityb188c812012-09-16 15:10:58 +03006279 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
6280 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
6281 "push %%" _ASM_CX " \n\t"
6282 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03006283 "je 1f \n\t"
Avi Kivityb188c812012-09-16 15:10:58 +03006284 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03006285 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03006286 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03006287 /* Reload cr2 if changed */
Avi Kivityb188c812012-09-16 15:10:58 +03006288 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
6289 "mov %%cr2, %%" _ASM_DX " \n\t"
6290 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03006291 "je 2f \n\t"
Avi Kivityb188c812012-09-16 15:10:58 +03006292 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03006293 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006294 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02006295 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006296 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c812012-09-16 15:10:58 +03006297 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
6298 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
6299 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
6300 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
6301 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
6302 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006303#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02006304 "mov %c[r8](%0), %%r8 \n\t"
6305 "mov %c[r9](%0), %%r9 \n\t"
6306 "mov %c[r10](%0), %%r10 \n\t"
6307 "mov %c[r11](%0), %%r11 \n\t"
6308 "mov %c[r12](%0), %%r12 \n\t"
6309 "mov %c[r13](%0), %%r13 \n\t"
6310 "mov %c[r14](%0), %%r14 \n\t"
6311 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006312#endif
Avi Kivityb188c812012-09-16 15:10:58 +03006313 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03006314
Avi Kivity6aa8b732006-12-10 02:21:36 -08006315 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03006316 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03006317 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03006318 "jmp 2f \n\t"
6319 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
6320 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08006321 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c812012-09-16 15:10:58 +03006322 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02006323 "pop %0 \n\t"
Avi Kivityb188c812012-09-16 15:10:58 +03006324 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
6325 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
6326 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
6327 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
6328 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
6329 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
6330 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006331#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02006332 "mov %%r8, %c[r8](%0) \n\t"
6333 "mov %%r9, %c[r9](%0) \n\t"
6334 "mov %%r10, %c[r10](%0) \n\t"
6335 "mov %%r11, %c[r11](%0) \n\t"
6336 "mov %%r12, %c[r12](%0) \n\t"
6337 "mov %%r13, %c[r13](%0) \n\t"
6338 "mov %%r14, %c[r14](%0) \n\t"
6339 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006340#endif
Avi Kivityb188c812012-09-16 15:10:58 +03006341 "mov %%cr2, %%" _ASM_AX " \n\t"
6342 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03006343
Avi Kivityb188c812012-09-16 15:10:58 +03006344 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02006345 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03006346 ".pushsection .rodata \n\t"
6347 ".global vmx_return \n\t"
6348 "vmx_return: " _ASM_PTR " 2b \n\t"
6349 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02006350 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03006351 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02006352 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03006353 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006354 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
6355 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
6356 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
6357 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
6358 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
6359 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
6360 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006361#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006362 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
6363 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
6364 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
6365 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
6366 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
6367 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
6368 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
6369 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08006370#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02006371 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
6372 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02006373 : "cc", "memory"
6374#ifdef CONFIG_X86_64
Avi Kivityb188c812012-09-16 15:10:58 +03006375 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02006376 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c812012-09-16 15:10:58 +03006377#else
6378 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02006379#endif
6380 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08006381
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006382 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
6383 if (debugctlmsr)
6384 update_debugctlmsr(debugctlmsr);
6385
Avi Kivityaa67f602012-08-01 16:48:03 +03006386#ifndef CONFIG_X86_64
6387 /*
6388 * The sysexit path does not restore ds/es, so we must set them to
6389 * a reasonable value ourselves.
6390 *
6391 * We can't defer this to vmx_load_host_state() since that function
6392 * may be executed in interrupt context, which saves and restore segments
6393 * around it, nullifying its effect.
6394 */
6395 loadsegment(ds, __USER_DS);
6396 loadsegment(es, __USER_DS);
6397#endif
6398
Avi Kivity6de4f3ad2009-05-31 22:58:47 +03006399 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02006400 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivity69c73022011-03-07 15:26:44 +02006401 | (1 << VCPU_EXREG_CPL)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006402 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03006403 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006404 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006405 vcpu->arch.regs_dirty = 0;
6406
Avi Kivity1155f762007-11-22 11:30:47 +02006407 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
6408
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006409 if (is_guest_mode(vcpu)) {
6410 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6411 vmcs12->idt_vectoring_info_field = vmx->idt_vectoring_info;
6412 if (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) {
6413 vmcs12->idt_vectoring_error_code =
6414 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6415 vmcs12->vm_exit_instruction_len =
6416 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
6417 }
6418 }
6419
Nadav Har'Eld462b812011-05-24 15:26:10 +03006420 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02006421
Avi Kivity51aa01d2010-07-20 14:31:20 +03006422 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Jan Kiszka1e2b1dd2011-09-12 10:52:24 +02006423 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
Avi Kivity51aa01d2010-07-20 14:31:20 +03006424
6425 vmx_complete_atomic_exit(vmx);
6426 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006427 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006428}
6429
Avi Kivity6aa8b732006-12-10 02:21:36 -08006430static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6431{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006432 struct vcpu_vmx *vmx = to_vmx(vcpu);
6433
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08006434 free_vpid(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006435 free_nested(vmx);
Nadav Har'Eld462b812011-05-24 15:26:10 +03006436 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006437 kfree(vmx->guest_msrs);
6438 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10006439 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006440}
6441
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006442static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006443{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006444 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10006445 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03006446 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006447
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006448 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006449 return ERR_PTR(-ENOMEM);
6450
Sheng Yang2384d2b2008-01-17 15:14:33 +08006451 allocate_vpid(vmx);
6452
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006453 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
6454 if (err)
6455 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006456
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006457 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006458 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006459 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006460 goto uninit_vcpu;
6461 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006462
Nadav Har'Eld462b812011-05-24 15:26:10 +03006463 vmx->loaded_vmcs = &vmx->vmcs01;
6464 vmx->loaded_vmcs->vmcs = alloc_vmcs();
6465 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006466 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03006467 if (!vmm_exclusive)
6468 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
6469 loaded_vmcs_init(vmx->loaded_vmcs);
6470 if (!vmm_exclusive)
6471 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006472
Avi Kivity15ad7142007-07-11 18:17:21 +03006473 cpu = get_cpu();
6474 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10006475 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10006476 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006477 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006478 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006479 if (err)
6480 goto free_vmcs;
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006481 if (vm_need_virtualize_apic_accesses(kvm))
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006482 err = alloc_apic_access_page(kvm);
6483 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006484 goto free_vmcs;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006485
Sheng Yangb927a3c2009-07-21 10:42:48 +08006486 if (enable_ept) {
6487 if (!kvm->arch.ept_identity_map_addr)
6488 kvm->arch.ept_identity_map_addr =
6489 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Gleb Natapov93ea5382011-02-21 12:07:59 +02006490 err = -ENOMEM;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006491 if (alloc_identity_pagetable(kvm) != 0)
6492 goto free_vmcs;
Gleb Natapov93ea5382011-02-21 12:07:59 +02006493 if (!init_rmode_identity_map(kvm))
6494 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006495 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006496
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006497 vmx->nested.current_vmptr = -1ull;
6498 vmx->nested.current_vmcs12 = NULL;
6499
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006500 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006501
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006502free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006503 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006504free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006505 kfree(vmx->guest_msrs);
6506uninit_vcpu:
6507 kvm_vcpu_uninit(&vmx->vcpu);
6508free_vcpu:
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08006509 free_vpid(vmx);
Rusty Russella4770342007-08-01 14:46:11 +10006510 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006511 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006512}
6513
Yang, Sheng002c7f72007-07-31 14:23:01 +03006514static void __init vmx_check_processor_compat(void *rtn)
6515{
6516 struct vmcs_config vmcs_conf;
6517
6518 *(int *)rtn = 0;
6519 if (setup_vmcs_config(&vmcs_conf) < 0)
6520 *(int *)rtn = -EIO;
6521 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6522 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6523 smp_processor_id());
6524 *(int *)rtn = -EIO;
6525 }
6526}
6527
Sheng Yang67253af2008-04-25 10:20:22 +08006528static int get_ept_level(void)
6529{
6530 return VMX_EPT_DEFAULT_GAW + 1;
6531}
6532
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006533static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006534{
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006535 u64 ret;
6536
Sheng Yang522c68c2009-04-27 20:35:43 +08006537 /* For VT-d and EPT combination
6538 * 1. MMIO: always map as UC
6539 * 2. EPT with VT-d:
6540 * a. VT-d without snooping control feature: can't guarantee the
6541 * result, try to trust guest.
6542 * b. VT-d with snooping control feature: snooping control feature of
6543 * VT-d engine can guarantee the cache correctness. Just set it
6544 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08006545 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08006546 * consistent with host MTRR
6547 */
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006548 if (is_mmio)
6549 ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang522c68c2009-04-27 20:35:43 +08006550 else if (vcpu->kvm->arch.iommu_domain &&
6551 !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY))
6552 ret = kvm_get_guest_memory_type(vcpu, gfn) <<
6553 VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006554 else
Sheng Yang522c68c2009-04-27 20:35:43 +08006555 ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
Sheng Yanga19a6d12010-02-09 16:41:53 +08006556 | VMX_EPT_IPAT_BIT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006557
6558 return ret;
Sheng Yang64d4d522008-10-09 16:01:57 +08006559}
6560
Sheng Yang17cc3932010-01-05 19:02:27 +08006561static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02006562{
Sheng Yang878403b2010-01-05 19:02:29 +08006563 if (enable_ept && !cpu_has_vmx_ept_1g_page())
6564 return PT_DIRECTORY_LEVEL;
6565 else
6566 /* For shadow and EPT supported 1GB page */
6567 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02006568}
6569
Sheng Yang0e851882009-12-18 16:48:46 +08006570static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
6571{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08006572 struct kvm_cpuid_entry2 *best;
6573 struct vcpu_vmx *vmx = to_vmx(vcpu);
6574 u32 exec_control;
6575
6576 vmx->rdtscp_enabled = false;
6577 if (vmx_rdtscp_supported()) {
6578 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6579 if (exec_control & SECONDARY_EXEC_RDTSCP) {
6580 best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
6581 if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
6582 vmx->rdtscp_enabled = true;
6583 else {
6584 exec_control &= ~SECONDARY_EXEC_RDTSCP;
6585 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
6586 exec_control);
6587 }
6588 }
6589 }
Mao, Junjiead756a12012-07-02 01:18:48 +00006590
6591 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6592 /* Exposing INVPCID only when PCID is exposed */
6593 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
6594 if (vmx_invpcid_supported() &&
Ren, Yongjie4f9770452012-09-07 07:36:59 +00006595 best && (best->ebx & bit(X86_FEATURE_INVPCID)) &&
Mao, Junjiead756a12012-07-02 01:18:48 +00006596 guest_cpuid_has_pcid(vcpu)) {
6597 exec_control |= SECONDARY_EXEC_ENABLE_INVPCID;
6598 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
6599 exec_control);
6600 } else {
6601 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
6602 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
6603 exec_control);
6604 if (best)
Ren, Yongjie4f9770452012-09-07 07:36:59 +00006605 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00006606 }
Sheng Yang0e851882009-12-18 16:48:46 +08006607}
6608
Joerg Roedeld4330ef2010-04-22 12:33:11 +02006609static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
6610{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03006611 if (func == 1 && nested)
6612 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02006613}
6614
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006615/*
6616 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
6617 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
6618 * with L0's requirements for its guest (a.k.a. vmsc01), so we can run the L2
6619 * guest in a way that will both be appropriate to L1's requests, and our
6620 * needs. In addition to modifying the active vmcs (which is vmcs02), this
6621 * function also has additional necessary side-effects, like setting various
6622 * vcpu->arch fields.
6623 */
6624static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
6625{
6626 struct vcpu_vmx *vmx = to_vmx(vcpu);
6627 u32 exec_control;
6628
6629 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
6630 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
6631 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
6632 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
6633 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
6634 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
6635 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
6636 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
6637 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
6638 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
6639 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
6640 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
6641 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
6642 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
6643 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
6644 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
6645 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
6646 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
6647 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
6648 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
6649 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
6650 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
6651 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
6652 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
6653 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
6654 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
6655 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
6656 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
6657 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
6658 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
6659 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
6660 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
6661 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
6662 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
6663 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
6664 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
6665
6666 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
6667 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
6668 vmcs12->vm_entry_intr_info_field);
6669 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
6670 vmcs12->vm_entry_exception_error_code);
6671 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
6672 vmcs12->vm_entry_instruction_len);
6673 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
6674 vmcs12->guest_interruptibility_info);
6675 vmcs_write32(GUEST_ACTIVITY_STATE, vmcs12->guest_activity_state);
6676 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
6677 vmcs_writel(GUEST_DR7, vmcs12->guest_dr7);
6678 vmcs_writel(GUEST_RFLAGS, vmcs12->guest_rflags);
6679 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
6680 vmcs12->guest_pending_dbg_exceptions);
6681 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
6682 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
6683
6684 vmcs_write64(VMCS_LINK_POINTER, -1ull);
6685
6686 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
6687 (vmcs_config.pin_based_exec_ctrl |
6688 vmcs12->pin_based_vm_exec_control));
6689
6690 /*
6691 * Whether page-faults are trapped is determined by a combination of
6692 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
6693 * If enable_ept, L0 doesn't care about page faults and we should
6694 * set all of these to L1's desires. However, if !enable_ept, L0 does
6695 * care about (at least some) page faults, and because it is not easy
6696 * (if at all possible?) to merge L0 and L1's desires, we simply ask
6697 * to exit on each and every L2 page fault. This is done by setting
6698 * MASK=MATCH=0 and (see below) EB.PF=1.
6699 * Note that below we don't need special code to set EB.PF beyond the
6700 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
6701 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
6702 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
6703 *
6704 * A problem with this approach (when !enable_ept) is that L1 may be
6705 * injected with more page faults than it asked for. This could have
6706 * caused problems, but in practice existing hypervisors don't care.
6707 * To fix this, we will need to emulate the PFEC checking (on the L1
6708 * page tables), using walk_addr(), when injecting PFs to L1.
6709 */
6710 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
6711 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
6712 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
6713 enable_ept ? vmcs12->page_fault_error_code_match : 0);
6714
6715 if (cpu_has_secondary_exec_ctrls()) {
6716 u32 exec_control = vmx_secondary_exec_control(vmx);
6717 if (!vmx->rdtscp_enabled)
6718 exec_control &= ~SECONDARY_EXEC_RDTSCP;
6719 /* Take the following fields only from vmcs12 */
6720 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6721 if (nested_cpu_has(vmcs12,
6722 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
6723 exec_control |= vmcs12->secondary_vm_exec_control;
6724
6725 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
6726 /*
6727 * Translate L1 physical address to host physical
6728 * address for vmcs02. Keep the page pinned, so this
6729 * physical address remains valid. We keep a reference
6730 * to it so we can release it later.
6731 */
6732 if (vmx->nested.apic_access_page) /* shouldn't happen */
6733 nested_release_page(vmx->nested.apic_access_page);
6734 vmx->nested.apic_access_page =
6735 nested_get_page(vcpu, vmcs12->apic_access_addr);
6736 /*
6737 * If translation failed, no matter: This feature asks
6738 * to exit when accessing the given address, and if it
6739 * can never be accessed, this feature won't do
6740 * anything anyway.
6741 */
6742 if (!vmx->nested.apic_access_page)
6743 exec_control &=
6744 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6745 else
6746 vmcs_write64(APIC_ACCESS_ADDR,
6747 page_to_phys(vmx->nested.apic_access_page));
6748 }
6749
6750 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
6751 }
6752
6753
6754 /*
6755 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
6756 * Some constant fields are set here by vmx_set_constant_host_state().
6757 * Other fields are different per CPU, and will be set later when
6758 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
6759 */
6760 vmx_set_constant_host_state();
6761
6762 /*
6763 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
6764 * entry, but only if the current (host) sp changed from the value
6765 * we wrote last (vmx->host_rsp). This cache is no longer relevant
6766 * if we switch vmcs, and rather than hold a separate cache per vmcs,
6767 * here we just force the write to happen on entry.
6768 */
6769 vmx->host_rsp = 0;
6770
6771 exec_control = vmx_exec_control(vmx); /* L0's desires */
6772 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
6773 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
6774 exec_control &= ~CPU_BASED_TPR_SHADOW;
6775 exec_control |= vmcs12->cpu_based_vm_exec_control;
6776 /*
6777 * Merging of IO and MSR bitmaps not currently supported.
6778 * Rather, exit every time.
6779 */
6780 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
6781 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
6782 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
6783
6784 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
6785
6786 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
6787 * bitwise-or of what L1 wants to trap for L2, and what we want to
6788 * trap. Note that CR0.TS also needs updating - we do this later.
6789 */
6790 update_exception_bitmap(vcpu);
6791 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
6792 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
6793
6794 /* Note: IA32_MODE, LOAD_IA32_EFER are modified by vmx_set_efer below */
6795 vmcs_write32(VM_EXIT_CONTROLS,
6796 vmcs12->vm_exit_controls | vmcs_config.vmexit_ctrl);
6797 vmcs_write32(VM_ENTRY_CONTROLS, vmcs12->vm_entry_controls |
6798 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
6799
6800 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)
6801 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
6802 else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
6803 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
6804
6805
6806 set_cr4_guest_host_mask(vmx);
6807
Nadav Har'El27fc51b2011-08-02 15:54:52 +03006808 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
6809 vmcs_write64(TSC_OFFSET,
6810 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
6811 else
6812 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006813
6814 if (enable_vpid) {
6815 /*
6816 * Trivially support vpid by letting L2s share their parent
6817 * L1's vpid. TODO: move to a more elaborate solution, giving
6818 * each L2 its own vpid and exposing the vpid feature to L1.
6819 */
6820 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
6821 vmx_flush_tlb(vcpu);
6822 }
6823
6824 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
6825 vcpu->arch.efer = vmcs12->guest_ia32_efer;
6826 if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
6827 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
6828 else
6829 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
6830 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
6831 vmx_set_efer(vcpu, vcpu->arch.efer);
6832
6833 /*
6834 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
6835 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
6836 * The CR0_READ_SHADOW is what L2 should have expected to read given
6837 * the specifications by L1; It's not enough to take
6838 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
6839 * have more bits than L1 expected.
6840 */
6841 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
6842 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
6843
6844 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
6845 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
6846
6847 /* shadow page tables on either EPT or shadow page tables */
6848 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
6849 kvm_mmu_reset_context(vcpu);
6850
6851 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
6852 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
6853}
6854
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006855/*
6856 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
6857 * for running an L2 nested guest.
6858 */
6859static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
6860{
6861 struct vmcs12 *vmcs12;
6862 struct vcpu_vmx *vmx = to_vmx(vcpu);
6863 int cpu;
6864 struct loaded_vmcs *vmcs02;
6865
6866 if (!nested_vmx_check_permission(vcpu) ||
6867 !nested_vmx_check_vmcs12(vcpu))
6868 return 1;
6869
6870 skip_emulated_instruction(vcpu);
6871 vmcs12 = get_vmcs12(vcpu);
6872
Nadav Har'El7c177932011-05-25 23:12:04 +03006873 /*
6874 * The nested entry process starts with enforcing various prerequisites
6875 * on vmcs12 as required by the Intel SDM, and act appropriately when
6876 * they fail: As the SDM explains, some conditions should cause the
6877 * instruction to fail, while others will cause the instruction to seem
6878 * to succeed, but return an EXIT_REASON_INVALID_STATE.
6879 * To speed up the normal (success) code path, we should avoid checking
6880 * for misconfigurations which will anyway be caught by the processor
6881 * when using the merged vmcs02.
6882 */
6883 if (vmcs12->launch_state == launch) {
6884 nested_vmx_failValid(vcpu,
6885 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
6886 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
6887 return 1;
6888 }
6889
6890 if ((vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_MSR_BITMAPS) &&
6891 !IS_ALIGNED(vmcs12->msr_bitmap, PAGE_SIZE)) {
6892 /*TODO: Also verify bits beyond physical address width are 0*/
6893 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6894 return 1;
6895 }
6896
6897 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
6898 !IS_ALIGNED(vmcs12->apic_access_addr, PAGE_SIZE)) {
6899 /*TODO: Also verify bits beyond physical address width are 0*/
6900 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6901 return 1;
6902 }
6903
6904 if (vmcs12->vm_entry_msr_load_count > 0 ||
6905 vmcs12->vm_exit_msr_load_count > 0 ||
6906 vmcs12->vm_exit_msr_store_count > 0) {
Jan Kiszkabd801582011-09-12 11:26:22 +02006907 pr_warn_ratelimited("%s: VMCS MSR_{LOAD,STORE} unsupported\n",
6908 __func__);
Nadav Har'El7c177932011-05-25 23:12:04 +03006909 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6910 return 1;
6911 }
6912
6913 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
6914 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high) ||
6915 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
6916 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high) ||
6917 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
6918 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high) ||
6919 !vmx_control_verify(vmcs12->vm_exit_controls,
6920 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high) ||
6921 !vmx_control_verify(vmcs12->vm_entry_controls,
6922 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high))
6923 {
6924 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6925 return 1;
6926 }
6927
6928 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
6929 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
6930 nested_vmx_failValid(vcpu,
6931 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
6932 return 1;
6933 }
6934
6935 if (((vmcs12->guest_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
6936 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
6937 nested_vmx_entry_failure(vcpu, vmcs12,
6938 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
6939 return 1;
6940 }
6941 if (vmcs12->vmcs_link_pointer != -1ull) {
6942 nested_vmx_entry_failure(vcpu, vmcs12,
6943 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
6944 return 1;
6945 }
6946
6947 /*
6948 * We're finally done with prerequisite checking, and can start with
6949 * the nested entry.
6950 */
6951
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006952 vmcs02 = nested_get_current_vmcs02(vmx);
6953 if (!vmcs02)
6954 return -ENOMEM;
6955
6956 enter_guest_mode(vcpu);
6957
6958 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
6959
6960 cpu = get_cpu();
6961 vmx->loaded_vmcs = vmcs02;
6962 vmx_vcpu_put(vcpu);
6963 vmx_vcpu_load(vcpu, cpu);
6964 vcpu->cpu = cpu;
6965 put_cpu();
6966
6967 vmcs12->launch_state = 1;
6968
6969 prepare_vmcs02(vcpu, vmcs12);
6970
6971 /*
6972 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
6973 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
6974 * returned as far as L1 is concerned. It will only return (and set
6975 * the success flag) when L2 exits (see nested_vmx_vmexit()).
6976 */
6977 return 1;
6978}
6979
Nadav Har'El4704d0b2011-05-25 23:11:34 +03006980/*
6981 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
6982 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
6983 * This function returns the new value we should put in vmcs12.guest_cr0.
6984 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
6985 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
6986 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
6987 * didn't trap the bit, because if L1 did, so would L0).
6988 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
6989 * been modified by L2, and L1 knows it. So just leave the old value of
6990 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
6991 * isn't relevant, because if L0 traps this bit it can set it to anything.
6992 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
6993 * changed these bits, and therefore they need to be updated, but L0
6994 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
6995 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
6996 */
6997static inline unsigned long
6998vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
6999{
7000 return
7001 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
7002 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
7003 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
7004 vcpu->arch.cr0_guest_owned_bits));
7005}
7006
7007static inline unsigned long
7008vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7009{
7010 return
7011 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
7012 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
7013 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
7014 vcpu->arch.cr4_guest_owned_bits));
7015}
7016
7017/*
7018 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
7019 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
7020 * and this function updates it to reflect the changes to the guest state while
7021 * L2 was running (and perhaps made some exits which were handled directly by L0
7022 * without going back to L1), and to reflect the exit reason.
7023 * Note that we do not have to copy here all VMCS fields, just those that
7024 * could have changed by the L2 guest or the exit - i.e., the guest-state and
7025 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
7026 * which already writes to vmcs12 directly.
7027 */
7028void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7029{
7030 /* update guest state fields: */
7031 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
7032 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
7033
7034 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
7035 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
7036 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
7037 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
7038
7039 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
7040 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
7041 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
7042 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
7043 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
7044 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
7045 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
7046 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
7047 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
7048 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
7049 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
7050 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
7051 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
7052 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
7053 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
7054 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
7055 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
7056 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
7057 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
7058 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
7059 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
7060 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
7061 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
7062 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
7063 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
7064 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
7065 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
7066 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
7067 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
7068 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
7069 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
7070 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
7071 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
7072 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
7073 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
7074 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
7075
7076 vmcs12->guest_activity_state = vmcs_read32(GUEST_ACTIVITY_STATE);
7077 vmcs12->guest_interruptibility_info =
7078 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
7079 vmcs12->guest_pending_dbg_exceptions =
7080 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
7081
7082 /* TODO: These cannot have changed unless we have MSR bitmaps and
7083 * the relevant bit asks not to trap the change */
7084 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
7085 if (vmcs12->vm_entry_controls & VM_EXIT_SAVE_IA32_PAT)
7086 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
7087 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
7088 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
7089 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
7090
7091 /* update exit information fields: */
7092
7093 vmcs12->vm_exit_reason = vmcs_read32(VM_EXIT_REASON);
7094 vmcs12->exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7095
7096 vmcs12->vm_exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7097 vmcs12->vm_exit_intr_error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
7098 vmcs12->idt_vectoring_info_field =
7099 vmcs_read32(IDT_VECTORING_INFO_FIELD);
7100 vmcs12->idt_vectoring_error_code =
7101 vmcs_read32(IDT_VECTORING_ERROR_CODE);
7102 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
7103 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7104
7105 /* clear vm-entry fields which are to be cleared on exit */
7106 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
7107 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
7108}
7109
7110/*
7111 * A part of what we need to when the nested L2 guest exits and we want to
7112 * run its L1 parent, is to reset L1's guest state to the host state specified
7113 * in vmcs12.
7114 * This function is to be called not only on normal nested exit, but also on
7115 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
7116 * Failures During or After Loading Guest State").
7117 * This function should be called when the active VMCS is L1's (vmcs01).
7118 */
7119void load_vmcs12_host_state(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7120{
7121 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
7122 vcpu->arch.efer = vmcs12->host_ia32_efer;
7123 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
7124 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
7125 else
7126 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
7127 vmx_set_efer(vcpu, vcpu->arch.efer);
7128
7129 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
7130 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
7131 /*
7132 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
7133 * actually changed, because it depends on the current state of
7134 * fpu_active (which may have changed).
7135 * Note that vmx_set_cr0 refers to efer set above.
7136 */
7137 kvm_set_cr0(vcpu, vmcs12->host_cr0);
7138 /*
7139 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
7140 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
7141 * but we also need to update cr0_guest_host_mask and exception_bitmap.
7142 */
7143 update_exception_bitmap(vcpu);
7144 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
7145 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
7146
7147 /*
7148 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
7149 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
7150 */
7151 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
7152 kvm_set_cr4(vcpu, vmcs12->host_cr4);
7153
7154 /* shadow page tables on either EPT or shadow page tables */
7155 kvm_set_cr3(vcpu, vmcs12->host_cr3);
7156 kvm_mmu_reset_context(vcpu);
7157
7158 if (enable_vpid) {
7159 /*
7160 * Trivially support vpid by letting L2s share their parent
7161 * L1's vpid. TODO: move to a more elaborate solution, giving
7162 * each L2 its own vpid and exposing the vpid feature to L1.
7163 */
7164 vmx_flush_tlb(vcpu);
7165 }
7166
7167
7168 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
7169 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
7170 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
7171 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
7172 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
7173 vmcs_writel(GUEST_TR_BASE, vmcs12->host_tr_base);
7174 vmcs_writel(GUEST_GS_BASE, vmcs12->host_gs_base);
7175 vmcs_writel(GUEST_FS_BASE, vmcs12->host_fs_base);
7176 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->host_es_selector);
7177 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->host_cs_selector);
7178 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->host_ss_selector);
7179 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->host_ds_selector);
7180 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->host_fs_selector);
7181 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->host_gs_selector);
7182 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->host_tr_selector);
7183
7184 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT)
7185 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
7186 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
7187 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
7188 vmcs12->host_ia32_perf_global_ctrl);
7189}
7190
7191/*
7192 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
7193 * and modify vmcs12 to make it see what it would expect to see there if
7194 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
7195 */
7196static void nested_vmx_vmexit(struct kvm_vcpu *vcpu)
7197{
7198 struct vcpu_vmx *vmx = to_vmx(vcpu);
7199 int cpu;
7200 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7201
7202 leave_guest_mode(vcpu);
7203 prepare_vmcs12(vcpu, vmcs12);
7204
7205 cpu = get_cpu();
7206 vmx->loaded_vmcs = &vmx->vmcs01;
7207 vmx_vcpu_put(vcpu);
7208 vmx_vcpu_load(vcpu, cpu);
7209 vcpu->cpu = cpu;
7210 put_cpu();
7211
7212 /* if no vmcs02 cache requested, remove the one we used */
7213 if (VMCS02_POOL_SIZE == 0)
7214 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
7215
7216 load_vmcs12_host_state(vcpu, vmcs12);
7217
Nadav Har'El27fc51b2011-08-02 15:54:52 +03007218 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007219 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
7220
7221 /* This is needed for same reason as it was needed in prepare_vmcs02 */
7222 vmx->host_rsp = 0;
7223
7224 /* Unpin physical memory we referred to in vmcs02 */
7225 if (vmx->nested.apic_access_page) {
7226 nested_release_page(vmx->nested.apic_access_page);
7227 vmx->nested.apic_access_page = 0;
7228 }
7229
7230 /*
7231 * Exiting from L2 to L1, we're now back to L1 which thinks it just
7232 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
7233 * success or failure flag accordingly.
7234 */
7235 if (unlikely(vmx->fail)) {
7236 vmx->fail = 0;
7237 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
7238 } else
7239 nested_vmx_succeed(vcpu);
7240}
7241
Nadav Har'El7c177932011-05-25 23:12:04 +03007242/*
7243 * L1's failure to enter L2 is a subset of a normal exit, as explained in
7244 * 23.7 "VM-entry failures during or after loading guest state" (this also
7245 * lists the acceptable exit-reason and exit-qualification parameters).
7246 * It should only be called before L2 actually succeeded to run, and when
7247 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
7248 */
7249static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
7250 struct vmcs12 *vmcs12,
7251 u32 reason, unsigned long qualification)
7252{
7253 load_vmcs12_host_state(vcpu, vmcs12);
7254 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
7255 vmcs12->exit_qualification = qualification;
7256 nested_vmx_succeed(vcpu);
7257}
7258
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007259static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7260 struct x86_instruction_info *info,
7261 enum x86_intercept_stage stage)
7262{
7263 return X86EMUL_CONTINUE;
7264}
7265
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +03007266static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007267 .cpu_has_kvm_support = cpu_has_kvm_support,
7268 .disabled_by_bios = vmx_disabled_by_bios,
7269 .hardware_setup = hardware_setup,
7270 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03007271 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007272 .hardware_enable = hardware_enable,
7273 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007274 .cpu_has_accelerated_tpr = report_flexpriority,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007275
7276 .vcpu_create = vmx_create_vcpu,
7277 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007278 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007279
Avi Kivity04d2cc72007-09-10 18:10:54 +03007280 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007281 .vcpu_load = vmx_vcpu_load,
7282 .vcpu_put = vmx_vcpu_put,
7283
Jan Kiszkac8639012012-09-21 05:42:55 +02007284 .update_db_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007285 .get_msr = vmx_get_msr,
7286 .set_msr = vmx_set_msr,
7287 .get_segment_base = vmx_get_segment_base,
7288 .get_segment = vmx_get_segment,
7289 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007290 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007291 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02007292 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02007293 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03007294 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007295 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007296 .set_cr3 = vmx_set_cr3,
7297 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007298 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007299 .get_idt = vmx_get_idt,
7300 .set_idt = vmx_set_idt,
7301 .get_gdt = vmx_get_gdt,
7302 .set_gdt = vmx_set_gdt,
Gleb Natapov020df072010-04-13 10:05:23 +03007303 .set_dr7 = vmx_set_dr7,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007304 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007305 .get_rflags = vmx_get_rflags,
7306 .set_rflags = vmx_set_rflags,
Avi Kivityebcbab42010-02-07 11:56:52 +02007307 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +02007308 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007309
7310 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007311
Avi Kivity6aa8b732006-12-10 02:21:36 -08007312 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007313 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007314 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007315 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7316 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007317 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007318 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007319 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007320 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007321 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007322 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007323 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007324 .get_nmi_mask = vmx_get_nmi_mask,
7325 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007326 .enable_nmi_window = enable_nmi_window,
7327 .enable_irq_window = enable_irq_window,
7328 .update_cr8_intercept = update_cr8_intercept,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007329
Izik Eiduscbc94022007-10-25 00:29:55 +02007330 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007331 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007332 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007333
Avi Kivity586f9602010-11-18 13:09:54 +02007334 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007335
Sheng Yang17cc3932010-01-05 19:02:27 +08007336 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08007337
7338 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007339
7340 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00007341 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007342
7343 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007344
7345 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007346
Joerg Roedel4051b182011-03-25 09:44:49 +01007347 .set_tsc_khz = vmx_set_tsc_khz,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007348 .write_tsc_offset = vmx_write_tsc_offset,
Zachary Amsdene48672f2010-08-19 22:07:23 -10007349 .adjust_tsc_offset = vmx_adjust_tsc_offset,
Joerg Roedel857e4092011-03-25 09:44:50 +01007350 .compute_tsc_offset = vmx_compute_tsc_offset,
Nadav Har'Eld5c17852011-08-02 15:54:20 +03007351 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007352
7353 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007354
7355 .check_intercept = vmx_check_intercept,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007356};
7357
7358static int __init vmx_init(void)
7359{
Avi Kivity26bb0982009-09-07 11:14:12 +03007360 int r, i;
7361
7362 rdmsrl_safe(MSR_EFER, &host_efer);
7363
7364 for (i = 0; i < NR_VMX_MSR; ++i)
7365 kvm_define_shared_msr(i, vmx_msr_index[i]);
He, Qingfdef3ad2007-04-30 09:45:24 +03007366
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007367 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
He, Qingfdef3ad2007-04-30 09:45:24 +03007368 if (!vmx_io_bitmap_a)
7369 return -ENOMEM;
7370
Guo Chao2106a542012-06-15 11:31:56 +08007371 r = -ENOMEM;
7372
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007373 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08007374 if (!vmx_io_bitmap_b)
He, Qingfdef3ad2007-04-30 09:45:24 +03007375 goto out;
He, Qingfdef3ad2007-04-30 09:45:24 +03007376
Avi Kivity58972972009-02-24 22:26:47 +02007377 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08007378 if (!vmx_msr_bitmap_legacy)
Sheng Yang25c5f222008-03-28 13:18:56 +08007379 goto out1;
Guo Chao2106a542012-06-15 11:31:56 +08007380
Sheng Yang25c5f222008-03-28 13:18:56 +08007381
Avi Kivity58972972009-02-24 22:26:47 +02007382 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08007383 if (!vmx_msr_bitmap_longmode)
Avi Kivity58972972009-02-24 22:26:47 +02007384 goto out2;
Guo Chao2106a542012-06-15 11:31:56 +08007385
Avi Kivity58972972009-02-24 22:26:47 +02007386
He, Qingfdef3ad2007-04-30 09:45:24 +03007387 /*
7388 * Allow direct access to the PC debug port (it is often used for I/O
7389 * delays, but the vmexits simply slow things down).
7390 */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007391 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
7392 clear_bit(0x80, vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03007393
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007394 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007395
Avi Kivity58972972009-02-24 22:26:47 +02007396 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
7397 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Sheng Yang25c5f222008-03-28 13:18:56 +08007398
Sheng Yang2384d2b2008-01-17 15:14:33 +08007399 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7400
Avi Kivity0ee75be2010-04-28 15:39:01 +03007401 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
7402 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007403 if (r)
Avi Kivity58972972009-02-24 22:26:47 +02007404 goto out3;
Sheng Yang25c5f222008-03-28 13:18:56 +08007405
Avi Kivity58972972009-02-24 22:26:47 +02007406 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
7407 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
7408 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
7409 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
7410 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
7411 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
He, Qingfdef3ad2007-04-30 09:45:24 +03007412
Avi Kivity089d0342009-03-23 18:26:32 +02007413 if (enable_ept) {
Xudong Hao3f6d8c82012-05-22 11:23:15 +08007414 kvm_mmu_set_mask_ptes(0ull,
7415 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
7416 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
7417 0ull, VMX_EPT_EXECUTABLE_MASK);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08007418 ept_set_mmio_spte_mask();
Sheng Yang5fdbcb92008-07-16 09:25:40 +08007419 kvm_enable_tdp();
7420 } else
7421 kvm_disable_tdp();
Sheng Yang14394422008-04-28 12:24:45 +08007422
He, Qingfdef3ad2007-04-30 09:45:24 +03007423 return 0;
7424
Avi Kivity58972972009-02-24 22:26:47 +02007425out3:
7426 free_page((unsigned long)vmx_msr_bitmap_longmode);
Sheng Yang25c5f222008-03-28 13:18:56 +08007427out2:
Avi Kivity58972972009-02-24 22:26:47 +02007428 free_page((unsigned long)vmx_msr_bitmap_legacy);
He, Qingfdef3ad2007-04-30 09:45:24 +03007429out1:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007430 free_page((unsigned long)vmx_io_bitmap_b);
He, Qingfdef3ad2007-04-30 09:45:24 +03007431out:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007432 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03007433 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007434}
7435
7436static void __exit vmx_exit(void)
7437{
Avi Kivity58972972009-02-24 22:26:47 +02007438 free_page((unsigned long)vmx_msr_bitmap_legacy);
7439 free_page((unsigned long)vmx_msr_bitmap_longmode);
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007440 free_page((unsigned long)vmx_io_bitmap_b);
7441 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03007442
Zhang Xiantaocb498ea2007-11-14 20:39:31 +08007443 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -08007444}
7445
7446module_init(vmx_init)
7447module_exit(vmx_exit)