| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1 | /* |
| 2 | * File: arch/blackfin/mach-common/ints-priority-dc.c |
| 3 | * Based on: |
| 4 | * Author: |
| 5 | * |
| 6 | * Created: ? |
| Simon Arlott | d2d50aa | 2007-06-11 15:31:30 +0800 | [diff] [blame] | 7 | * Description: Set up the interrupt priorities |
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 8 | * |
| 9 | * Modified: |
| 10 | * 1996 Roman Zippel |
| 11 | * 1999 D. Jeff Dionne <jeff@uclinux.org> |
| 12 | * 2000-2001 Lineo, Inc. D. Jefff Dionne <jeff@lineo.ca> |
| 13 | * 2002 Arcturus Networks Inc. MaTed <mated@sympatico.ca> |
| 14 | * 2003 Metrowerks/Motorola |
| 15 | * 2003 Bas Vermeulen <bas@buyways.nl> |
| 16 | * Copyright 2004-2006 Analog Devices Inc. |
| 17 | * |
| 18 | * Bugs: Enter bugs at http://blackfin.uclinux.org/ |
| 19 | * |
| 20 | * This program is free software; you can redistribute it and/or modify |
| 21 | * it under the terms of the GNU General Public License as published by |
| 22 | * the Free Software Foundation; either version 2 of the License, or |
| 23 | * (at your option) any later version. |
| 24 | * |
| 25 | * This program is distributed in the hope that it will be useful, |
| 26 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 27 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 28 | * GNU General Public License for more details. |
| 29 | * |
| 30 | * You should have received a copy of the GNU General Public License |
| 31 | * along with this program; if not, see the file COPYING, or write |
| 32 | * to the Free Software Foundation, Inc., |
| 33 | * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA |
| 34 | */ |
| 35 | |
| 36 | #include <linux/module.h> |
| 37 | #include <linux/kernel_stat.h> |
| 38 | #include <linux/seq_file.h> |
| 39 | #include <linux/irq.h> |
| 40 | #ifdef CONFIG_KGDB |
| 41 | #include <linux/kgdb.h> |
| 42 | #endif |
| 43 | #include <asm/traps.h> |
| 44 | #include <asm/blackfin.h> |
| 45 | #include <asm/gpio.h> |
| 46 | #include <asm/irq_handler.h> |
| 47 | |
| 48 | /* |
| 49 | * NOTES: |
| 50 | * - we have separated the physical Hardware interrupt from the |
| 51 | * levels that the LINUX kernel sees (see the description in irq.h) |
| 52 | * - |
| 53 | */ |
| 54 | |
| Mike Frysinger | a99bbcc | 2007-10-22 00:19:31 +0800 | [diff] [blame] | 55 | /* Initialize this to an actual value to force it into the .data |
| 56 | * section so that we know it is properly initialized at entry into |
| 57 | * the kernel but before bss is initialized to zero (which is where |
| 58 | * it would live otherwise). The 0x1f magic represents the IRQs we |
| 59 | * cannot actually mask out in hardware. |
| 60 | */ |
| 61 | unsigned long irq_flags = 0x1f; |
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 62 | |
| 63 | /* The number of spurious interrupts */ |
| 64 | atomic_t num_spurious; |
| 65 | |
| 66 | struct ivgx { |
| 67 | /* irq number for request_irq, available in mach-bf561/irq.h */ |
| 68 | int irqno; |
| 69 | /* corresponding bit in the SICA_ISR0 register */ |
| 70 | int isrflag0; |
| 71 | /* corresponding bit in the SICA_ISR1 register */ |
| 72 | int isrflag1; |
| 73 | } ivg_table[NR_PERI_INTS]; |
| 74 | |
| 75 | struct ivg_slice { |
| 76 | /* position of first irq in ivg_table for given ivg */ |
| 77 | struct ivgx *ifirst; |
| 78 | struct ivgx *istop; |
| 79 | } ivg7_13[IVG13 - IVG7 + 1]; |
| 80 | |
| 81 | static void search_IAR(void); |
| 82 | |
| 83 | /* |
| 84 | * Search SIC_IAR and fill tables with the irqvalues |
| 85 | * and their positions in the SIC_ISR register. |
| 86 | */ |
| 87 | static void __init search_IAR(void) |
| 88 | { |
| 89 | unsigned ivg, irq_pos = 0; |
| 90 | for (ivg = 0; ivg <= IVG13 - IVG7; ivg++) { |
| 91 | int irqn; |
| 92 | |
| 93 | ivg7_13[ivg].istop = ivg7_13[ivg].ifirst = &ivg_table[irq_pos]; |
| 94 | |
| 95 | for (irqn = 0; irqn < NR_PERI_INTS; irqn++) { |
| 96 | int iar_shift = (irqn & 7) * 4; |
| 97 | if (ivg == |
| 98 | (0xf & |
| 99 | bfin_read32((unsigned long *)SICA_IAR0 + |
| 100 | (irqn >> 3)) >> iar_shift)) { |
| 101 | ivg_table[irq_pos].irqno = IVG7 + irqn; |
| 102 | ivg_table[irq_pos].isrflag0 = |
| 103 | (irqn < 32 ? (1 << irqn) : 0); |
| 104 | ivg_table[irq_pos].isrflag1 = |
| 105 | (irqn < 32 ? 0 : (1 << (irqn - 32))); |
| 106 | ivg7_13[ivg].istop++; |
| 107 | irq_pos++; |
| 108 | } |
| 109 | } |
| 110 | } |
| 111 | } |
| 112 | |
| 113 | /* |
| 114 | * This is for BF561 internal IRQs |
| 115 | */ |
| 116 | |
| 117 | static void ack_noop(unsigned int irq) |
| 118 | { |
| 119 | /* Dummy function. */ |
| 120 | } |
| 121 | |
| 122 | static void bf561_core_mask_irq(unsigned int irq) |
| 123 | { |
| 124 | irq_flags &= ~(1 << irq); |
| 125 | if (!irqs_disabled()) |
| 126 | local_irq_enable(); |
| 127 | } |
| 128 | |
| 129 | static void bf561_core_unmask_irq(unsigned int irq) |
| 130 | { |
| 131 | irq_flags |= 1 << irq; |
| 132 | /* |
| 133 | * If interrupts are enabled, IMASK must contain the same value |
| 134 | * as irq_flags. Make sure that invariant holds. If interrupts |
| 135 | * are currently disabled we need not do anything; one of the |
| 136 | * callers will take care of setting IMASK to the proper value |
| 137 | * when reenabling interrupts. |
| 138 | * local_irq_enable just does "STI irq_flags", so it's exactly |
| 139 | * what we need. |
| 140 | */ |
| 141 | if (!irqs_disabled()) |
| 142 | local_irq_enable(); |
| 143 | return; |
| 144 | } |
| 145 | |
| 146 | static void bf561_internal_mask_irq(unsigned int irq) |
| 147 | { |
| 148 | unsigned long irq_mask; |
| 149 | if ((irq - (IRQ_CORETMR + 1)) < 32) { |
| 150 | irq_mask = (1 << (irq - (IRQ_CORETMR + 1))); |
| 151 | bfin_write_SICA_IMASK0(bfin_read_SICA_IMASK0() & ~irq_mask); |
| 152 | } else { |
| 153 | irq_mask = (1 << (irq - (IRQ_CORETMR + 1) - 32)); |
| 154 | bfin_write_SICA_IMASK1(bfin_read_SICA_IMASK1() & ~irq_mask); |
| 155 | } |
| 156 | } |
| 157 | |
| 158 | static void bf561_internal_unmask_irq(unsigned int irq) |
| 159 | { |
| 160 | unsigned long irq_mask; |
| 161 | |
| 162 | if ((irq - (IRQ_CORETMR + 1)) < 32) { |
| 163 | irq_mask = (1 << (irq - (IRQ_CORETMR + 1))); |
| 164 | bfin_write_SICA_IMASK0(bfin_read_SICA_IMASK0() | irq_mask); |
| 165 | } else { |
| 166 | irq_mask = (1 << (irq - (IRQ_CORETMR + 1) - 32)); |
| 167 | bfin_write_SICA_IMASK1(bfin_read_SICA_IMASK1() | irq_mask); |
| 168 | } |
| 169 | SSYNC(); |
| 170 | } |
| 171 | |
| 172 | static struct irq_chip bf561_core_irqchip = { |
| 173 | .ack = ack_noop, |
| 174 | .mask = bf561_core_mask_irq, |
| 175 | .unmask = bf561_core_unmask_irq, |
| 176 | }; |
| 177 | |
| 178 | static struct irq_chip bf561_internal_irqchip = { |
| 179 | .ack = ack_noop, |
| 180 | .mask = bf561_internal_mask_irq, |
| 181 | .unmask = bf561_internal_unmask_irq, |
| 182 | }; |
| 183 | |
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 184 | static unsigned short gpio_enabled[gpio_bank(MAX_BLACKFIN_GPIOS)]; |
| 185 | static unsigned short gpio_edge_triggered[gpio_bank(MAX_BLACKFIN_GPIOS)]; |
| 186 | |
| 187 | static void bf561_gpio_ack_irq(unsigned int irq) |
| 188 | { |
| 189 | u16 gpionr = irq - IRQ_PF0; |
| 190 | |
| Mike Frysinger | 1f83b8f | 2007-07-12 22:58:21 +0800 | [diff] [blame] | 191 | if (gpio_edge_triggered[gpio_bank(gpionr)] & gpio_bit(gpionr)) { |
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 192 | set_gpio_data(gpionr, 0); |
| 193 | SSYNC(); |
| 194 | } |
| 195 | } |
| 196 | |
| 197 | static void bf561_gpio_mask_ack_irq(unsigned int irq) |
| 198 | { |
| 199 | u16 gpionr = irq - IRQ_PF0; |
| 200 | |
| Mike Frysinger | 1f83b8f | 2007-07-12 22:58:21 +0800 | [diff] [blame] | 201 | if (gpio_edge_triggered[gpio_bank(gpionr)] & gpio_bit(gpionr)) { |
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 202 | set_gpio_data(gpionr, 0); |
| 203 | SSYNC(); |
| 204 | } |
| 205 | |
| 206 | set_gpio_maska(gpionr, 0); |
| 207 | SSYNC(); |
| 208 | } |
| 209 | |
| 210 | static void bf561_gpio_mask_irq(unsigned int irq) |
| 211 | { |
| 212 | set_gpio_maska(irq - IRQ_PF0, 0); |
| 213 | SSYNC(); |
| 214 | } |
| 215 | |
| 216 | static void bf561_gpio_unmask_irq(unsigned int irq) |
| 217 | { |
| 218 | set_gpio_maska(irq - IRQ_PF0, 1); |
| 219 | SSYNC(); |
| 220 | } |
| 221 | |
| 222 | static unsigned int bf561_gpio_irq_startup(unsigned int irq) |
| 223 | { |
| 224 | unsigned int ret; |
| 225 | u16 gpionr = irq - IRQ_PF0; |
| 226 | |
| 227 | if (!(gpio_enabled[gpio_bank(gpionr)] & gpio_bit(gpionr))) { |
| 228 | |
| Michael Hennerich | 6782ea9 | 2007-07-24 15:16:59 +0800 | [diff] [blame] | 229 | ret = gpio_request(gpionr, "IRQ"); |
| Mike Frysinger | 1f83b8f | 2007-07-12 22:58:21 +0800 | [diff] [blame] | 230 | if (ret) |
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 231 | return ret; |
| 232 | |
| 233 | } |
| 234 | |
| 235 | gpio_enabled[gpio_bank(gpionr)] |= gpio_bit(gpionr); |
| 236 | bf561_gpio_unmask_irq(irq); |
| 237 | |
| 238 | return ret; |
| 239 | |
| 240 | } |
| 241 | |
| 242 | static void bf561_gpio_irq_shutdown(unsigned int irq) |
| 243 | { |
| 244 | bf561_gpio_mask_irq(irq); |
| 245 | gpio_free(irq - IRQ_PF0); |
| 246 | gpio_enabled[gpio_bank(irq - IRQ_PF0)] &= ~gpio_bit(irq - IRQ_PF0); |
| 247 | } |
| 248 | |
| 249 | static int bf561_gpio_irq_type(unsigned int irq, unsigned int type) |
| 250 | { |
| 251 | |
| 252 | unsigned int ret; |
| 253 | u16 gpionr = irq - IRQ_PF0; |
| 254 | |
| 255 | |
| 256 | if (type == IRQ_TYPE_PROBE) { |
| 257 | /* only probe unenabled GPIO interrupt lines */ |
| 258 | if (gpio_enabled[gpio_bank(gpionr)] & gpio_bit(gpionr)) |
| 259 | return 0; |
| 260 | type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING; |
| 261 | |
| 262 | } |
| 263 | |
| 264 | if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING | |
| 265 | IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) { |
| 266 | |
| 267 | if (!(gpio_enabled[gpio_bank(gpionr)] & gpio_bit(gpionr))) { |
| 268 | |
| Michael Hennerich | 6782ea9 | 2007-07-24 15:16:59 +0800 | [diff] [blame] | 269 | ret = gpio_request(gpionr, "IRQ"); |
| Mike Frysinger | 1f83b8f | 2007-07-12 22:58:21 +0800 | [diff] [blame] | 270 | if (ret) |
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 271 | return ret; |
| 272 | |
| 273 | } |
| 274 | |
| 275 | gpio_enabled[gpio_bank(gpionr)] |= gpio_bit(gpionr); |
| 276 | } else { |
| 277 | gpio_enabled[gpio_bank(gpionr)] &= ~gpio_bit(gpionr); |
| 278 | return 0; |
| 279 | } |
| 280 | |
| 281 | |
| 282 | set_gpio_dir(gpionr, 0); |
| 283 | set_gpio_inen(gpionr, 1); |
| 284 | |
| 285 | |
| 286 | if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) { |
| 287 | gpio_edge_triggered[gpio_bank(gpionr)] |= gpio_bit(gpionr); |
| 288 | set_gpio_edge(gpionr, 1); |
| 289 | } else { |
| 290 | set_gpio_edge(gpionr, 0); |
| 291 | gpio_edge_triggered[gpio_bank(gpionr)] &= ~gpio_bit(gpionr); |
| 292 | } |
| 293 | |
| 294 | if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) |
| 295 | == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) |
| 296 | set_gpio_both(gpionr, 1); |
| 297 | else |
| 298 | set_gpio_both(gpionr, 0); |
| 299 | |
| 300 | if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW))) |
| 301 | set_gpio_polar(gpionr, 1); /* low or falling edge denoted by one */ |
| 302 | else |
| 303 | set_gpio_polar(gpionr, 0); /* high or rising edge denoted by zero */ |
| 304 | |
| 305 | SSYNC(); |
| 306 | |
| 307 | if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) |
| 308 | set_irq_handler(irq, handle_edge_irq); |
| 309 | else |
| 310 | set_irq_handler(irq, handle_level_irq); |
| 311 | |
| 312 | return 0; |
| 313 | } |
| 314 | |
| 315 | static struct irq_chip bf561_gpio_irqchip = { |
| 316 | .ack = bf561_gpio_ack_irq, |
| 317 | .mask = bf561_gpio_mask_irq, |
| 318 | .mask_ack = bf561_gpio_mask_ack_irq, |
| 319 | .unmask = bf561_gpio_unmask_irq, |
| 320 | .set_type = bf561_gpio_irq_type, |
| 321 | .startup = bf561_gpio_irq_startup, |
| 322 | .shutdown = bf561_gpio_irq_shutdown |
| 323 | }; |
| 324 | |
| 325 | static void bf561_demux_gpio_irq(unsigned int inta_irq, |
| 326 | struct irq_desc *intb_desc) |
| 327 | { |
| 328 | int irq, flag_d, mask; |
| 329 | u16 gpio; |
| 330 | |
| 331 | switch (inta_irq) { |
| 332 | case IRQ_PROG0_INTA: |
| 333 | irq = IRQ_PF0; |
| 334 | break; |
| 335 | case IRQ_PROG1_INTA: |
| 336 | irq = IRQ_PF16; |
| 337 | break; |
| 338 | case IRQ_PROG2_INTA: |
| 339 | irq = IRQ_PF32; |
| 340 | break; |
| 341 | default: |
| 342 | dump_stack(); |
| 343 | return; |
| 344 | } |
| 345 | |
| 346 | gpio = irq - IRQ_PF0; |
| 347 | |
| 348 | flag_d = get_gpiop_data(gpio); |
| 349 | mask = flag_d & (gpio_enabled[gpio_bank(gpio)] & |
| 350 | get_gpiop_maska(gpio)); |
| 351 | |
| 352 | do { |
| 353 | if (mask & 1) { |
| 354 | struct irq_desc *desc = irq_desc + irq; |
| 355 | desc->handle_irq(irq, desc); |
| 356 | } |
| 357 | irq++; |
| 358 | mask >>= 1; |
| 359 | } while (mask); |
| 360 | |
| 361 | |
| 362 | } |
| 363 | |
| Bernd Schmidt | 8be80ed | 2007-07-25 14:44:49 +0800 | [diff] [blame] | 364 | void __init init_exception_vectors(void) |
| 365 | { |
| 366 | SSYNC(); |
| 367 | |
| Mike Frysinger | f0b5d12 | 2007-08-05 17:03:59 +0800 | [diff] [blame] | 368 | /* cannot program in software: |
| 369 | * evt0 - emulation (jtag) |
| 370 | * evt1 - reset |
| 371 | */ |
| 372 | bfin_write_EVT2(evt_nmi); |
| Bernd Schmidt | 8be80ed | 2007-07-25 14:44:49 +0800 | [diff] [blame] | 373 | bfin_write_EVT3(trap); |
| 374 | bfin_write_EVT5(evt_ivhw); |
| 375 | bfin_write_EVT6(evt_timer); |
| 376 | bfin_write_EVT7(evt_evt7); |
| 377 | bfin_write_EVT8(evt_evt8); |
| 378 | bfin_write_EVT9(evt_evt9); |
| 379 | bfin_write_EVT10(evt_evt10); |
| 380 | bfin_write_EVT11(evt_evt11); |
| 381 | bfin_write_EVT12(evt_evt12); |
| 382 | bfin_write_EVT13(evt_evt13); |
| 383 | bfin_write_EVT14(evt14_softirq); |
| 384 | bfin_write_EVT15(evt_system_call); |
| 385 | CSYNC(); |
| 386 | } |
| 387 | |
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 388 | /* |
| 389 | * This function should be called during kernel startup to initialize |
| 390 | * the BFin IRQ handling routines. |
| 391 | */ |
| 392 | int __init init_arch_irq(void) |
| 393 | { |
| 394 | int irq; |
| 395 | unsigned long ilat = 0; |
| 396 | /* Disable all the peripheral intrs - page 4-29 HW Ref manual */ |
| 397 | bfin_write_SICA_IMASK0(SIC_UNMASK_ALL); |
| 398 | bfin_write_SICA_IMASK1(SIC_UNMASK_ALL); |
| 399 | SSYNC(); |
| 400 | |
| Bryan Wu | c04d66b | 2007-07-12 17:26:31 +0800 | [diff] [blame] | 401 | bfin_write_SICA_IWR0(IWR_ENABLE_ALL); |
| 402 | bfin_write_SICA_IWR1(IWR_ENABLE_ALL); |
| Michael Hennerich | 1c5d226 | 2007-06-21 11:34:16 +0800 | [diff] [blame] | 403 | |
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 404 | local_irq_disable(); |
| 405 | |
| 406 | init_exception_buff(); |
| 407 | |
| Michael Hennerich | e3f2300 | 2007-07-12 16:39:29 +0800 | [diff] [blame] | 408 | for (irq = 0; irq <= SYS_IRQS; irq++) { |
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 409 | if (irq <= IRQ_CORETMR) |
| 410 | set_irq_chip(irq, &bf561_core_irqchip); |
| 411 | else |
| 412 | set_irq_chip(irq, &bf561_internal_irqchip); |
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 413 | |
| Mike Frysinger | a055b2b | 2007-11-15 21:12:32 +0800 | [diff] [blame] | 414 | if ((irq != IRQ_PROG0_INTA) && |
| 415 | (irq != IRQ_PROG1_INTA) && |
| 416 | (irq != IRQ_PROG2_INTA)) |
| 417 | set_irq_handler(irq, handle_simple_irq); |
| 418 | else |
| 419 | set_irq_chained_handler(irq, bf561_demux_gpio_irq); |
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 420 | } |
| 421 | |
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 422 | for (irq = IRQ_PF0; irq <= IRQ_PF47; irq++) { |
| 423 | set_irq_chip(irq, &bf561_gpio_irqchip); |
| 424 | /* if configured as edge, then will be changed to do_edge_IRQ */ |
| 425 | set_irq_handler(irq, handle_level_irq); |
| 426 | } |
| Mike Frysinger | a055b2b | 2007-11-15 21:12:32 +0800 | [diff] [blame] | 427 | |
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 428 | bfin_write_IMASK(0); |
| 429 | CSYNC(); |
| 430 | ilat = bfin_read_ILAT(); |
| 431 | CSYNC(); |
| 432 | bfin_write_ILAT(ilat); |
| 433 | CSYNC(); |
| 434 | |
| 435 | printk(KERN_INFO "Configuring Blackfin Priority Driven Interrupts\n"); |
| 436 | /* IMASK=xxx is equivalent to STI xx or irq_flags=xx, |
| 437 | * local_irq_enable() |
| 438 | */ |
| 439 | program_IAR(); |
| 440 | /* Therefore it's better to setup IARs before interrupts enabled */ |
| 441 | search_IAR(); |
| 442 | |
| 443 | /* Enable interrupts IVG7-15 */ |
| 444 | irq_flags = irq_flags | IMASK_IVG15 | |
| 445 | IMASK_IVG14 | IMASK_IVG13 | IMASK_IVG12 | IMASK_IVG11 | |
| 446 | IMASK_IVG10 | IMASK_IVG9 | IMASK_IVG8 | IMASK_IVG7 | IMASK_IVGHW; |
| 447 | |
| 448 | return 0; |
| 449 | } |
| 450 | |
| 451 | #ifdef CONFIG_DO_IRQ_L1 |
| Mike Frysinger | a055b2b | 2007-11-15 21:12:32 +0800 | [diff] [blame] | 452 | __attribute__((l1_text)) |
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 453 | #endif |
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 454 | void do_irq(int vec, struct pt_regs *fp) |
| 455 | { |
| 456 | if (vec == EVT_IVTMR_P) { |
| 457 | vec = IRQ_CORETMR; |
| 458 | } else { |
| 459 | struct ivgx *ivg = ivg7_13[vec - IVG7].ifirst; |
| 460 | struct ivgx *ivg_stop = ivg7_13[vec - IVG7].istop; |
| 461 | unsigned long sic_status0, sic_status1; |
| 462 | |
| 463 | SSYNC(); |
| 464 | sic_status0 = bfin_read_SICA_IMASK0() & bfin_read_SICA_ISR0(); |
| 465 | sic_status1 = bfin_read_SICA_IMASK1() & bfin_read_SICA_ISR1(); |
| 466 | |
| 467 | for (;; ivg++) { |
| 468 | if (ivg >= ivg_stop) { |
| 469 | atomic_inc(&num_spurious); |
| 470 | return; |
| 471 | } else if ((sic_status0 & ivg->isrflag0) || |
| 472 | (sic_status1 & ivg->isrflag1)) |
| 473 | break; |
| 474 | } |
| 475 | vec = ivg->irqno; |
| 476 | } |
| 477 | asm_do_IRQ(vec, fp); |
| 478 | |
| 479 | #ifdef CONFIG_KGDB |
| 480 | kgdb_process_breakpoint(); |
| 481 | #endif |
| 482 | } |