| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
|  | 2 | * Here is where the ball gets rolling as far as the kernel is concerned. | 
|  | 3 | * When control is transferred to _start, the bootload has already | 
|  | 4 | * loaded us to the correct address.  All that's left to do here is | 
|  | 5 | * to set up the kernel's global pointer and jump to the kernel | 
|  | 6 | * entry point. | 
|  | 7 | * | 
|  | 8 | * Copyright (C) 1998-2001, 2003, 2005 Hewlett-Packard Co | 
|  | 9 | *	David Mosberger-Tang <davidm@hpl.hp.com> | 
|  | 10 | *	Stephane Eranian <eranian@hpl.hp.com> | 
|  | 11 | * Copyright (C) 1999 VA Linux Systems | 
|  | 12 | * Copyright (C) 1999 Walt Drummond <drummond@valinux.com> | 
|  | 13 | * Copyright (C) 1999 Intel Corp. | 
|  | 14 | * Copyright (C) 1999 Asit Mallick <Asit.K.Mallick@intel.com> | 
|  | 15 | * Copyright (C) 1999 Don Dugger <Don.Dugger@intel.com> | 
|  | 16 | * Copyright (C) 2002 Fenghua Yu <fenghua.yu@intel.com> | 
|  | 17 | *   -Optimize __ia64_save_fpu() and __ia64_load_fpu() for Itanium 2. | 
| Ashok Raj | b8d8b88 | 2005-04-22 14:44:40 -0700 | [diff] [blame] | 18 | * Copyright (C) 2004 Ashok Raj <ashok.raj@intel.com> | 
|  | 19 | *   Support for CPU Hotplug | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 20 | */ | 
|  | 21 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 |  | 
|  | 23 | #include <asm/asmmacro.h> | 
|  | 24 | #include <asm/fpu.h> | 
|  | 25 | #include <asm/kregs.h> | 
|  | 26 | #include <asm/mmu_context.h> | 
| Sam Ravnborg | 39e01cb | 2005-09-09 22:03:13 +0200 | [diff] [blame] | 27 | #include <asm/asm-offsets.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 | #include <asm/pal.h> | 
|  | 29 | #include <asm/pgtable.h> | 
|  | 30 | #include <asm/processor.h> | 
|  | 31 | #include <asm/ptrace.h> | 
|  | 32 | #include <asm/system.h> | 
| Ashok Raj | b8d8b88 | 2005-04-22 14:44:40 -0700 | [diff] [blame] | 33 | #include <asm/mca_asm.h> | 
|  | 34 |  | 
|  | 35 | #ifdef CONFIG_HOTPLUG_CPU | 
|  | 36 | #define SAL_PSR_BITS_TO_SET				\ | 
|  | 37 | (IA64_PSR_AC | IA64_PSR_BN | IA64_PSR_MFH | IA64_PSR_MFL) | 
|  | 38 |  | 
|  | 39 | #define SAVE_FROM_REG(src, ptr, dest)	\ | 
|  | 40 | mov dest=src;;						\ | 
|  | 41 | st8 [ptr]=dest,0x08 | 
|  | 42 |  | 
|  | 43 | #define RESTORE_REG(reg, ptr, _tmp)		\ | 
|  | 44 | ld8 _tmp=[ptr],0x08;;				\ | 
|  | 45 | mov reg=_tmp | 
|  | 46 |  | 
|  | 47 | #define SAVE_BREAK_REGS(ptr, _idx, _breg, _dest)\ | 
|  | 48 | mov ar.lc=IA64_NUM_DBG_REGS-1;; 			\ | 
|  | 49 | mov _idx=0;; 								\ | 
|  | 50 | 1: 												\ | 
|  | 51 | SAVE_FROM_REG(_breg[_idx], ptr, _dest);;	\ | 
|  | 52 | add _idx=1,_idx;;							\ | 
|  | 53 | br.cloop.sptk.many 1b | 
|  | 54 |  | 
|  | 55 | #define RESTORE_BREAK_REGS(ptr, _idx, _breg, _tmp, _lbl)\ | 
|  | 56 | mov ar.lc=IA64_NUM_DBG_REGS-1;;			\ | 
|  | 57 | mov _idx=0;;							\ | 
|  | 58 | _lbl:  RESTORE_REG(_breg[_idx], ptr, _tmp);;	\ | 
|  | 59 | add _idx=1, _idx;;						\ | 
|  | 60 | br.cloop.sptk.many _lbl | 
|  | 61 |  | 
|  | 62 | #define SAVE_ONE_RR(num, _reg, _tmp) \ | 
|  | 63 | movl _tmp=(num<<61);;	\ | 
|  | 64 | mov _reg=rr[_tmp] | 
|  | 65 |  | 
|  | 66 | #define SAVE_REGION_REGS(_tmp, _r0, _r1, _r2, _r3, _r4, _r5, _r6, _r7) \ | 
|  | 67 | SAVE_ONE_RR(0,_r0, _tmp);; \ | 
|  | 68 | SAVE_ONE_RR(1,_r1, _tmp);; \ | 
|  | 69 | SAVE_ONE_RR(2,_r2, _tmp);; \ | 
|  | 70 | SAVE_ONE_RR(3,_r3, _tmp);; \ | 
|  | 71 | SAVE_ONE_RR(4,_r4, _tmp);; \ | 
|  | 72 | SAVE_ONE_RR(5,_r5, _tmp);; \ | 
|  | 73 | SAVE_ONE_RR(6,_r6, _tmp);; \ | 
|  | 74 | SAVE_ONE_RR(7,_r7, _tmp);; | 
|  | 75 |  | 
|  | 76 | #define STORE_REGION_REGS(ptr, _r0, _r1, _r2, _r3, _r4, _r5, _r6, _r7) \ | 
|  | 77 | st8 [ptr]=_r0, 8;; \ | 
|  | 78 | st8 [ptr]=_r1, 8;; \ | 
|  | 79 | st8 [ptr]=_r2, 8;; \ | 
|  | 80 | st8 [ptr]=_r3, 8;; \ | 
|  | 81 | st8 [ptr]=_r4, 8;; \ | 
|  | 82 | st8 [ptr]=_r5, 8;; \ | 
|  | 83 | st8 [ptr]=_r6, 8;; \ | 
|  | 84 | st8 [ptr]=_r7, 8;; | 
|  | 85 |  | 
|  | 86 | #define RESTORE_REGION_REGS(ptr, _idx1, _idx2, _tmp) \ | 
|  | 87 | mov		ar.lc=0x08-1;;						\ | 
|  | 88 | movl	_idx1=0x00;;						\ | 
|  | 89 | RestRR:											\ | 
|  | 90 | dep.z	_idx2=_idx1,61,3;;					\ | 
|  | 91 | ld8		_tmp=[ptr],8;;						\ | 
|  | 92 | mov		rr[_idx2]=_tmp;;					\ | 
|  | 93 | srlz.d;;									\ | 
|  | 94 | add		_idx1=1,_idx1;;						\ | 
|  | 95 | br.cloop.sptk.few	RestRR | 
|  | 96 |  | 
| Ashok Raj | df6c680 | 2005-04-22 14:46:24 -0700 | [diff] [blame] | 97 | #define SET_AREA_FOR_BOOTING_CPU(reg1, reg2) \ | 
|  | 98 | movl reg1=sal_state_for_booting_cpu;;	\ | 
|  | 99 | ld8 reg2=[reg1];; | 
|  | 100 |  | 
| Ashok Raj | b8d8b88 | 2005-04-22 14:44:40 -0700 | [diff] [blame] | 101 | /* | 
|  | 102 | * Adjust region registers saved before starting to save | 
|  | 103 | * break regs and rest of the states that need to be preserved. | 
|  | 104 | */ | 
|  | 105 | #define SAL_TO_OS_BOOT_HANDOFF_STATE_SAVE(_reg1,_reg2,_pred)  \ | 
|  | 106 | SAVE_FROM_REG(b0,_reg1,_reg2);;						\ | 
|  | 107 | SAVE_FROM_REG(b1,_reg1,_reg2);;						\ | 
|  | 108 | SAVE_FROM_REG(b2,_reg1,_reg2);;						\ | 
|  | 109 | SAVE_FROM_REG(b3,_reg1,_reg2);;						\ | 
|  | 110 | SAVE_FROM_REG(b4,_reg1,_reg2);;						\ | 
|  | 111 | SAVE_FROM_REG(b5,_reg1,_reg2);;						\ | 
|  | 112 | st8 [_reg1]=r1,0x08;;								\ | 
|  | 113 | st8 [_reg1]=r12,0x08;;								\ | 
|  | 114 | st8 [_reg1]=r13,0x08;;								\ | 
|  | 115 | SAVE_FROM_REG(ar.fpsr,_reg1,_reg2);;				\ | 
|  | 116 | SAVE_FROM_REG(ar.pfs,_reg1,_reg2);;					\ | 
|  | 117 | SAVE_FROM_REG(ar.rnat,_reg1,_reg2);;				\ | 
|  | 118 | SAVE_FROM_REG(ar.unat,_reg1,_reg2);;				\ | 
|  | 119 | SAVE_FROM_REG(ar.bspstore,_reg1,_reg2);;			\ | 
|  | 120 | SAVE_FROM_REG(cr.dcr,_reg1,_reg2);;					\ | 
|  | 121 | SAVE_FROM_REG(cr.iva,_reg1,_reg2);;					\ | 
|  | 122 | SAVE_FROM_REG(cr.pta,_reg1,_reg2);;					\ | 
|  | 123 | SAVE_FROM_REG(cr.itv,_reg1,_reg2);;					\ | 
|  | 124 | SAVE_FROM_REG(cr.pmv,_reg1,_reg2);;					\ | 
|  | 125 | SAVE_FROM_REG(cr.cmcv,_reg1,_reg2);;				\ | 
|  | 126 | SAVE_FROM_REG(cr.lrr0,_reg1,_reg2);;				\ | 
|  | 127 | SAVE_FROM_REG(cr.lrr1,_reg1,_reg2);;				\ | 
|  | 128 | st8 [_reg1]=r4,0x08;;								\ | 
|  | 129 | st8 [_reg1]=r5,0x08;;								\ | 
|  | 130 | st8 [_reg1]=r6,0x08;;								\ | 
|  | 131 | st8 [_reg1]=r7,0x08;;								\ | 
|  | 132 | st8 [_reg1]=_pred,0x08;;							\ | 
|  | 133 | SAVE_FROM_REG(ar.lc, _reg1, _reg2);;				\ | 
|  | 134 | stf.spill.nta [_reg1]=f2,16;;						\ | 
|  | 135 | stf.spill.nta [_reg1]=f3,16;;						\ | 
|  | 136 | stf.spill.nta [_reg1]=f4,16;;						\ | 
|  | 137 | stf.spill.nta [_reg1]=f5,16;;						\ | 
|  | 138 | stf.spill.nta [_reg1]=f16,16;;						\ | 
|  | 139 | stf.spill.nta [_reg1]=f17,16;;						\ | 
|  | 140 | stf.spill.nta [_reg1]=f18,16;;						\ | 
|  | 141 | stf.spill.nta [_reg1]=f19,16;;						\ | 
|  | 142 | stf.spill.nta [_reg1]=f20,16;;						\ | 
|  | 143 | stf.spill.nta [_reg1]=f21,16;;						\ | 
|  | 144 | stf.spill.nta [_reg1]=f22,16;;						\ | 
|  | 145 | stf.spill.nta [_reg1]=f23,16;;						\ | 
|  | 146 | stf.spill.nta [_reg1]=f24,16;;						\ | 
|  | 147 | stf.spill.nta [_reg1]=f25,16;;						\ | 
|  | 148 | stf.spill.nta [_reg1]=f26,16;;						\ | 
|  | 149 | stf.spill.nta [_reg1]=f27,16;;						\ | 
|  | 150 | stf.spill.nta [_reg1]=f28,16;;						\ | 
|  | 151 | stf.spill.nta [_reg1]=f29,16;;						\ | 
|  | 152 | stf.spill.nta [_reg1]=f30,16;;						\ | 
|  | 153 | stf.spill.nta [_reg1]=f31,16;; | 
|  | 154 |  | 
|  | 155 | #else | 
| Ashok Raj | df6c680 | 2005-04-22 14:46:24 -0700 | [diff] [blame] | 156 | #define SET_AREA_FOR_BOOTING_CPU(a1, a2) | 
|  | 157 | #define SAL_TO_OS_BOOT_HANDOFF_STATE_SAVE(a1,a2, a3) | 
| Ashok Raj | b8d8b88 | 2005-04-22 14:44:40 -0700 | [diff] [blame] | 158 | #define SAVE_REGION_REGS(_tmp, _r0, _r1, _r2, _r3, _r4, _r5, _r6, _r7) | 
|  | 159 | #define STORE_REGION_REGS(ptr, _r0, _r1, _r2, _r3, _r4, _r5, _r6, _r7) | 
|  | 160 | #endif | 
|  | 161 |  | 
|  | 162 | #define SET_ONE_RR(num, pgsize, _tmp1, _tmp2, vhpt) \ | 
|  | 163 | movl _tmp1=(num << 61);;	\ | 
|  | 164 | mov _tmp2=((ia64_rid(IA64_REGION_ID_KERNEL, (num<<61)) << 8) | (pgsize << 2) | vhpt);; \ | 
|  | 165 | mov rr[_tmp1]=_tmp2 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 166 |  | 
|  | 167 | .section __special_page_section,"ax" | 
|  | 168 |  | 
|  | 169 | .global empty_zero_page | 
|  | 170 | empty_zero_page: | 
|  | 171 | .skip PAGE_SIZE | 
|  | 172 |  | 
|  | 173 | .global swapper_pg_dir | 
|  | 174 | swapper_pg_dir: | 
|  | 175 | .skip PAGE_SIZE | 
|  | 176 |  | 
|  | 177 | .rodata | 
|  | 178 | halt_msg: | 
|  | 179 | stringz "Halting kernel\n" | 
|  | 180 |  | 
| Tony Luck | 9d6f40b | 2007-07-20 14:39:24 -0700 | [diff] [blame] | 181 | .section .text.head,"ax" | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 182 |  | 
|  | 183 | .global start_ap | 
|  | 184 |  | 
|  | 185 | /* | 
|  | 186 | * Start the kernel.  When the bootloader passes control to _start(), r28 | 
|  | 187 | * points to the address of the boot parameter area.  Execution reaches | 
|  | 188 | * here in physical mode. | 
|  | 189 | */ | 
|  | 190 | GLOBAL_ENTRY(_start) | 
|  | 191 | start_ap: | 
|  | 192 | .prologue | 
|  | 193 | .save rp, r0		// terminate unwind chain with a NULL rp | 
|  | 194 | .body | 
|  | 195 |  | 
|  | 196 | rsm psr.i | psr.ic | 
|  | 197 | ;; | 
|  | 198 | srlz.i | 
|  | 199 | ;; | 
| Jack Steiner | 1c7d670 | 2006-08-31 11:34:47 -0500 | [diff] [blame] | 200 | { | 
|  | 201 | flushrs				// must be first insn in group | 
|  | 202 | srlz.i | 
|  | 203 | } | 
|  | 204 | ;; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 205 | /* | 
| Ashok Raj | b8d8b88 | 2005-04-22 14:44:40 -0700 | [diff] [blame] | 206 | * Save the region registers, predicate before they get clobbered | 
|  | 207 | */ | 
|  | 208 | SAVE_REGION_REGS(r2, r8,r9,r10,r11,r12,r13,r14,r15); | 
|  | 209 | mov r25=pr;; | 
|  | 210 |  | 
|  | 211 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 212 | * Initialize kernel region registers: | 
|  | 213 | *	rr[0]: VHPT enabled, page size = PAGE_SHIFT | 
|  | 214 | *	rr[1]: VHPT enabled, page size = PAGE_SHIFT | 
|  | 215 | *	rr[2]: VHPT enabled, page size = PAGE_SHIFT | 
|  | 216 | *	rr[3]: VHPT enabled, page size = PAGE_SHIFT | 
|  | 217 | *	rr[4]: VHPT enabled, page size = PAGE_SHIFT | 
|  | 218 | *	rr[5]: VHPT enabled, page size = PAGE_SHIFT | 
|  | 219 | *	rr[6]: VHPT disabled, page size = IA64_GRANULE_SHIFT | 
|  | 220 | *	rr[7]: VHPT disabled, page size = IA64_GRANULE_SHIFT | 
|  | 221 | * We initialize all of them to prevent inadvertently assuming | 
|  | 222 | * something about the state of address translation early in boot. | 
|  | 223 | */ | 
| Ashok Raj | b8d8b88 | 2005-04-22 14:44:40 -0700 | [diff] [blame] | 224 | SET_ONE_RR(0, PAGE_SHIFT, r2, r16, 1);; | 
|  | 225 | SET_ONE_RR(1, PAGE_SHIFT, r2, r16, 1);; | 
|  | 226 | SET_ONE_RR(2, PAGE_SHIFT, r2, r16, 1);; | 
|  | 227 | SET_ONE_RR(3, PAGE_SHIFT, r2, r16, 1);; | 
|  | 228 | SET_ONE_RR(4, PAGE_SHIFT, r2, r16, 1);; | 
|  | 229 | SET_ONE_RR(5, PAGE_SHIFT, r2, r16, 1);; | 
|  | 230 | SET_ONE_RR(6, IA64_GRANULE_SHIFT, r2, r16, 0);; | 
|  | 231 | SET_ONE_RR(7, IA64_GRANULE_SHIFT, r2, r16, 0);; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 232 | /* | 
|  | 233 | * Now pin mappings into the TLB for kernel text and data | 
|  | 234 | */ | 
|  | 235 | mov r18=KERNEL_TR_PAGE_SHIFT<<2 | 
|  | 236 | movl r17=KERNEL_START | 
|  | 237 | ;; | 
|  | 238 | mov cr.itir=r18 | 
|  | 239 | mov cr.ifa=r17 | 
|  | 240 | mov r16=IA64_TR_KERNEL | 
|  | 241 | mov r3=ip | 
|  | 242 | movl r18=PAGE_KERNEL | 
|  | 243 | ;; | 
|  | 244 | dep r2=0,r3,0,KERNEL_TR_PAGE_SHIFT | 
|  | 245 | ;; | 
|  | 246 | or r18=r2,r18 | 
|  | 247 | ;; | 
|  | 248 | srlz.i | 
|  | 249 | ;; | 
|  | 250 | itr.i itr[r16]=r18 | 
|  | 251 | ;; | 
|  | 252 | itr.d dtr[r16]=r18 | 
|  | 253 | ;; | 
|  | 254 | srlz.i | 
|  | 255 |  | 
|  | 256 | /* | 
|  | 257 | * Switch into virtual mode: | 
|  | 258 | */ | 
|  | 259 | movl r16=(IA64_PSR_IT|IA64_PSR_IC|IA64_PSR_DT|IA64_PSR_RT|IA64_PSR_DFH|IA64_PSR_BN \ | 
|  | 260 | |IA64_PSR_DI) | 
|  | 261 | ;; | 
|  | 262 | mov cr.ipsr=r16 | 
|  | 263 | movl r17=1f | 
|  | 264 | ;; | 
|  | 265 | mov cr.iip=r17 | 
|  | 266 | mov cr.ifs=r0 | 
|  | 267 | ;; | 
|  | 268 | rfi | 
|  | 269 | ;; | 
|  | 270 | 1:	// now we are in virtual mode | 
|  | 271 |  | 
| Ashok Raj | df6c680 | 2005-04-22 14:46:24 -0700 | [diff] [blame] | 272 | SET_AREA_FOR_BOOTING_CPU(r2, r16); | 
| Ashok Raj | b8d8b88 | 2005-04-22 14:44:40 -0700 | [diff] [blame] | 273 |  | 
|  | 274 | STORE_REGION_REGS(r16, r8,r9,r10,r11,r12,r13,r14,r15); | 
|  | 275 | SAL_TO_OS_BOOT_HANDOFF_STATE_SAVE(r16,r17,r25) | 
|  | 276 | ;; | 
|  | 277 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 278 | // set IVT entry point---can't access I/O ports without it | 
|  | 279 | movl r3=ia64_ivt | 
|  | 280 | ;; | 
|  | 281 | mov cr.iva=r3 | 
|  | 282 | movl r2=FPSR_DEFAULT | 
|  | 283 | ;; | 
|  | 284 | srlz.i | 
|  | 285 | movl gp=__gp | 
|  | 286 |  | 
|  | 287 | mov ar.fpsr=r2 | 
|  | 288 | ;; | 
|  | 289 |  | 
|  | 290 | #define isAP	p2	// are we an Application Processor? | 
|  | 291 | #define isBP	p3	// are we the Bootstrap Processor? | 
|  | 292 |  | 
|  | 293 | #ifdef CONFIG_SMP | 
|  | 294 | /* | 
|  | 295 | * Find the init_task for the currently booting CPU.  At poweron, and in | 
|  | 296 | * UP mode, task_for_booting_cpu is NULL. | 
|  | 297 | */ | 
|  | 298 | movl r3=task_for_booting_cpu | 
|  | 299 | ;; | 
|  | 300 | ld8 r3=[r3] | 
|  | 301 | movl r2=init_task | 
|  | 302 | ;; | 
|  | 303 | cmp.eq isBP,isAP=r3,r0 | 
|  | 304 | ;; | 
|  | 305 | (isAP)	mov r2=r3 | 
|  | 306 | #else | 
|  | 307 | movl r2=init_task | 
|  | 308 | cmp.eq isBP,isAP=r0,r0 | 
|  | 309 | #endif | 
|  | 310 | ;; | 
|  | 311 | tpa r3=r2		// r3 == phys addr of task struct | 
|  | 312 | mov r16=-1 | 
|  | 313 | (isBP)	br.cond.dpnt .load_current // BP stack is on region 5 --- no need to map it | 
|  | 314 |  | 
|  | 315 | // load mapping for stack (virtaddr in r2, physaddr in r3) | 
|  | 316 | rsm psr.ic | 
|  | 317 | movl r17=PAGE_KERNEL | 
|  | 318 | ;; | 
|  | 319 | srlz.d | 
|  | 320 | dep r18=0,r3,0,12 | 
|  | 321 | ;; | 
|  | 322 | or r18=r17,r18 | 
|  | 323 | dep r2=-1,r3,61,3	// IMVA of task | 
|  | 324 | ;; | 
|  | 325 | mov r17=rr[r2] | 
|  | 326 | shr.u r16=r3,IA64_GRANULE_SHIFT | 
|  | 327 | ;; | 
|  | 328 | dep r17=0,r17,8,24 | 
|  | 329 | ;; | 
|  | 330 | mov cr.itir=r17 | 
|  | 331 | mov cr.ifa=r2 | 
|  | 332 |  | 
|  | 333 | mov r19=IA64_TR_CURRENT_STACK | 
|  | 334 | ;; | 
|  | 335 | itr.d dtr[r19]=r18 | 
|  | 336 | ;; | 
|  | 337 | ssm psr.ic | 
|  | 338 | srlz.d | 
|  | 339 | ;; | 
|  | 340 |  | 
|  | 341 | .load_current: | 
|  | 342 | // load the "current" pointer (r13) and ar.k6 with the current task | 
|  | 343 | mov IA64_KR(CURRENT)=r2		// virtual address | 
|  | 344 | mov IA64_KR(CURRENT_STACK)=r16 | 
|  | 345 | mov r13=r2 | 
|  | 346 | /* | 
| Ashok Raj | b8d8b88 | 2005-04-22 14:44:40 -0700 | [diff] [blame] | 347 | * Reserve space at the top of the stack for "struct pt_regs".  Kernel | 
|  | 348 | * threads don't store interesting values in that structure, but the space | 
|  | 349 | * still needs to be there because time-critical stuff such as the context | 
|  | 350 | * switching can be implemented more efficiently (for example, __switch_to() | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 351 | * always sets the psr.dfh bit of the task it is switching to). | 
|  | 352 | */ | 
| Ashok Raj | b8d8b88 | 2005-04-22 14:44:40 -0700 | [diff] [blame] | 353 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 354 | addl r12=IA64_STK_OFFSET-IA64_PT_REGS_SIZE-16,r2 | 
|  | 355 | addl r2=IA64_RBS_OFFSET,r2	// initialize the RSE | 
|  | 356 | mov ar.rsc=0		// place RSE in enforced lazy mode | 
|  | 357 | ;; | 
|  | 358 | loadrs			// clear the dirty partition | 
| Tony Luck | d6e56a2 | 2006-02-07 15:25:57 -0800 | [diff] [blame] | 359 | mov IA64_KR(PER_CPU_DATA)=r0	// clear physical per-CPU base | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 360 | ;; | 
|  | 361 | mov ar.bspstore=r2	// establish the new RSE stack | 
|  | 362 | ;; | 
|  | 363 | mov ar.rsc=0x3		// place RSE in eager mode | 
|  | 364 |  | 
|  | 365 | (isBP)	dep r28=-1,r28,61,3	// make address virtual | 
|  | 366 | (isBP)	movl r2=ia64_boot_param | 
|  | 367 | ;; | 
|  | 368 | (isBP)	st8 [r2]=r28		// save the address of the boot param area passed by the bootloader | 
|  | 369 |  | 
|  | 370 | #ifdef CONFIG_SMP | 
|  | 371 | (isAP)	br.call.sptk.many rp=start_secondary | 
|  | 372 | .ret0: | 
|  | 373 | (isAP)	br.cond.sptk self | 
|  | 374 | #endif | 
|  | 375 |  | 
|  | 376 | // This is executed by the bootstrap processor (bsp) only: | 
|  | 377 |  | 
|  | 378 | #ifdef CONFIG_IA64_FW_EMU | 
|  | 379 | // initialize PAL & SAL emulator: | 
|  | 380 | br.call.sptk.many rp=sys_fw_init | 
|  | 381 | .ret1: | 
|  | 382 | #endif | 
|  | 383 | br.call.sptk.many rp=start_kernel | 
|  | 384 | .ret2:	addl r3=@ltoff(halt_msg),gp | 
|  | 385 | ;; | 
|  | 386 | alloc r2=ar.pfs,8,0,2,0 | 
|  | 387 | ;; | 
|  | 388 | ld8 out0=[r3] | 
|  | 389 | br.call.sptk.many b0=console_print | 
|  | 390 |  | 
|  | 391 | self:	hint @pause | 
|  | 392 | br.sptk.many self		// endless loop | 
|  | 393 | END(_start) | 
|  | 394 |  | 
| Tony Luck | 9d6f40b | 2007-07-20 14:39:24 -0700 | [diff] [blame] | 395 | .text | 
|  | 396 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 397 | GLOBAL_ENTRY(ia64_save_debug_regs) | 
|  | 398 | alloc r16=ar.pfs,1,0,0,0 | 
|  | 399 | mov r20=ar.lc			// preserve ar.lc | 
|  | 400 | mov ar.lc=IA64_NUM_DBG_REGS-1 | 
|  | 401 | mov r18=0 | 
|  | 402 | add r19=IA64_NUM_DBG_REGS*8,in0 | 
|  | 403 | ;; | 
|  | 404 | 1:	mov r16=dbr[r18] | 
|  | 405 | #ifdef CONFIG_ITANIUM | 
|  | 406 | ;; | 
|  | 407 | srlz.d | 
|  | 408 | #endif | 
|  | 409 | mov r17=ibr[r18] | 
|  | 410 | add r18=1,r18 | 
|  | 411 | ;; | 
|  | 412 | st8.nta [in0]=r16,8 | 
|  | 413 | st8.nta [r19]=r17,8 | 
|  | 414 | br.cloop.sptk.many 1b | 
|  | 415 | ;; | 
|  | 416 | mov ar.lc=r20			// restore ar.lc | 
|  | 417 | br.ret.sptk.many rp | 
|  | 418 | END(ia64_save_debug_regs) | 
|  | 419 |  | 
|  | 420 | GLOBAL_ENTRY(ia64_load_debug_regs) | 
|  | 421 | alloc r16=ar.pfs,1,0,0,0 | 
|  | 422 | lfetch.nta [in0] | 
|  | 423 | mov r20=ar.lc			// preserve ar.lc | 
|  | 424 | add r19=IA64_NUM_DBG_REGS*8,in0 | 
|  | 425 | mov ar.lc=IA64_NUM_DBG_REGS-1 | 
|  | 426 | mov r18=-1 | 
|  | 427 | ;; | 
|  | 428 | 1:	ld8.nta r16=[in0],8 | 
|  | 429 | ld8.nta r17=[r19],8 | 
|  | 430 | add r18=1,r18 | 
|  | 431 | ;; | 
|  | 432 | mov dbr[r18]=r16 | 
|  | 433 | #ifdef CONFIG_ITANIUM | 
|  | 434 | ;; | 
|  | 435 | srlz.d				// Errata 132 (NoFix status) | 
|  | 436 | #endif | 
|  | 437 | mov ibr[r18]=r17 | 
|  | 438 | br.cloop.sptk.many 1b | 
|  | 439 | ;; | 
|  | 440 | mov ar.lc=r20			// restore ar.lc | 
|  | 441 | br.ret.sptk.many rp | 
|  | 442 | END(ia64_load_debug_regs) | 
|  | 443 |  | 
|  | 444 | GLOBAL_ENTRY(__ia64_save_fpu) | 
|  | 445 | alloc r2=ar.pfs,1,4,0,0 | 
|  | 446 | adds loc0=96*16-16,in0 | 
|  | 447 | adds loc1=96*16-16-128,in0 | 
|  | 448 | ;; | 
|  | 449 | stf.spill.nta [loc0]=f127,-256 | 
|  | 450 | stf.spill.nta [loc1]=f119,-256 | 
|  | 451 | ;; | 
|  | 452 | stf.spill.nta [loc0]=f111,-256 | 
|  | 453 | stf.spill.nta [loc1]=f103,-256 | 
|  | 454 | ;; | 
|  | 455 | stf.spill.nta [loc0]=f95,-256 | 
|  | 456 | stf.spill.nta [loc1]=f87,-256 | 
|  | 457 | ;; | 
|  | 458 | stf.spill.nta [loc0]=f79,-256 | 
|  | 459 | stf.spill.nta [loc1]=f71,-256 | 
|  | 460 | ;; | 
|  | 461 | stf.spill.nta [loc0]=f63,-256 | 
|  | 462 | stf.spill.nta [loc1]=f55,-256 | 
|  | 463 | adds loc2=96*16-32,in0 | 
|  | 464 | ;; | 
|  | 465 | stf.spill.nta [loc0]=f47,-256 | 
|  | 466 | stf.spill.nta [loc1]=f39,-256 | 
|  | 467 | adds loc3=96*16-32-128,in0 | 
|  | 468 | ;; | 
|  | 469 | stf.spill.nta [loc2]=f126,-256 | 
|  | 470 | stf.spill.nta [loc3]=f118,-256 | 
|  | 471 | ;; | 
|  | 472 | stf.spill.nta [loc2]=f110,-256 | 
|  | 473 | stf.spill.nta [loc3]=f102,-256 | 
|  | 474 | ;; | 
|  | 475 | stf.spill.nta [loc2]=f94,-256 | 
|  | 476 | stf.spill.nta [loc3]=f86,-256 | 
|  | 477 | ;; | 
|  | 478 | stf.spill.nta [loc2]=f78,-256 | 
|  | 479 | stf.spill.nta [loc3]=f70,-256 | 
|  | 480 | ;; | 
|  | 481 | stf.spill.nta [loc2]=f62,-256 | 
|  | 482 | stf.spill.nta [loc3]=f54,-256 | 
|  | 483 | adds loc0=96*16-48,in0 | 
|  | 484 | ;; | 
|  | 485 | stf.spill.nta [loc2]=f46,-256 | 
|  | 486 | stf.spill.nta [loc3]=f38,-256 | 
|  | 487 | adds loc1=96*16-48-128,in0 | 
|  | 488 | ;; | 
|  | 489 | stf.spill.nta [loc0]=f125,-256 | 
|  | 490 | stf.spill.nta [loc1]=f117,-256 | 
|  | 491 | ;; | 
|  | 492 | stf.spill.nta [loc0]=f109,-256 | 
|  | 493 | stf.spill.nta [loc1]=f101,-256 | 
|  | 494 | ;; | 
|  | 495 | stf.spill.nta [loc0]=f93,-256 | 
|  | 496 | stf.spill.nta [loc1]=f85,-256 | 
|  | 497 | ;; | 
|  | 498 | stf.spill.nta [loc0]=f77,-256 | 
|  | 499 | stf.spill.nta [loc1]=f69,-256 | 
|  | 500 | ;; | 
|  | 501 | stf.spill.nta [loc0]=f61,-256 | 
|  | 502 | stf.spill.nta [loc1]=f53,-256 | 
|  | 503 | adds loc2=96*16-64,in0 | 
|  | 504 | ;; | 
|  | 505 | stf.spill.nta [loc0]=f45,-256 | 
|  | 506 | stf.spill.nta [loc1]=f37,-256 | 
|  | 507 | adds loc3=96*16-64-128,in0 | 
|  | 508 | ;; | 
|  | 509 | stf.spill.nta [loc2]=f124,-256 | 
|  | 510 | stf.spill.nta [loc3]=f116,-256 | 
|  | 511 | ;; | 
|  | 512 | stf.spill.nta [loc2]=f108,-256 | 
|  | 513 | stf.spill.nta [loc3]=f100,-256 | 
|  | 514 | ;; | 
|  | 515 | stf.spill.nta [loc2]=f92,-256 | 
|  | 516 | stf.spill.nta [loc3]=f84,-256 | 
|  | 517 | ;; | 
|  | 518 | stf.spill.nta [loc2]=f76,-256 | 
|  | 519 | stf.spill.nta [loc3]=f68,-256 | 
|  | 520 | ;; | 
|  | 521 | stf.spill.nta [loc2]=f60,-256 | 
|  | 522 | stf.spill.nta [loc3]=f52,-256 | 
|  | 523 | adds loc0=96*16-80,in0 | 
|  | 524 | ;; | 
|  | 525 | stf.spill.nta [loc2]=f44,-256 | 
|  | 526 | stf.spill.nta [loc3]=f36,-256 | 
|  | 527 | adds loc1=96*16-80-128,in0 | 
|  | 528 | ;; | 
|  | 529 | stf.spill.nta [loc0]=f123,-256 | 
|  | 530 | stf.spill.nta [loc1]=f115,-256 | 
|  | 531 | ;; | 
|  | 532 | stf.spill.nta [loc0]=f107,-256 | 
|  | 533 | stf.spill.nta [loc1]=f99,-256 | 
|  | 534 | ;; | 
|  | 535 | stf.spill.nta [loc0]=f91,-256 | 
|  | 536 | stf.spill.nta [loc1]=f83,-256 | 
|  | 537 | ;; | 
|  | 538 | stf.spill.nta [loc0]=f75,-256 | 
|  | 539 | stf.spill.nta [loc1]=f67,-256 | 
|  | 540 | ;; | 
|  | 541 | stf.spill.nta [loc0]=f59,-256 | 
|  | 542 | stf.spill.nta [loc1]=f51,-256 | 
|  | 543 | adds loc2=96*16-96,in0 | 
|  | 544 | ;; | 
|  | 545 | stf.spill.nta [loc0]=f43,-256 | 
|  | 546 | stf.spill.nta [loc1]=f35,-256 | 
|  | 547 | adds loc3=96*16-96-128,in0 | 
|  | 548 | ;; | 
|  | 549 | stf.spill.nta [loc2]=f122,-256 | 
|  | 550 | stf.spill.nta [loc3]=f114,-256 | 
|  | 551 | ;; | 
|  | 552 | stf.spill.nta [loc2]=f106,-256 | 
|  | 553 | stf.spill.nta [loc3]=f98,-256 | 
|  | 554 | ;; | 
|  | 555 | stf.spill.nta [loc2]=f90,-256 | 
|  | 556 | stf.spill.nta [loc3]=f82,-256 | 
|  | 557 | ;; | 
|  | 558 | stf.spill.nta [loc2]=f74,-256 | 
|  | 559 | stf.spill.nta [loc3]=f66,-256 | 
|  | 560 | ;; | 
|  | 561 | stf.spill.nta [loc2]=f58,-256 | 
|  | 562 | stf.spill.nta [loc3]=f50,-256 | 
|  | 563 | adds loc0=96*16-112,in0 | 
|  | 564 | ;; | 
|  | 565 | stf.spill.nta [loc2]=f42,-256 | 
|  | 566 | stf.spill.nta [loc3]=f34,-256 | 
|  | 567 | adds loc1=96*16-112-128,in0 | 
|  | 568 | ;; | 
|  | 569 | stf.spill.nta [loc0]=f121,-256 | 
|  | 570 | stf.spill.nta [loc1]=f113,-256 | 
|  | 571 | ;; | 
|  | 572 | stf.spill.nta [loc0]=f105,-256 | 
|  | 573 | stf.spill.nta [loc1]=f97,-256 | 
|  | 574 | ;; | 
|  | 575 | stf.spill.nta [loc0]=f89,-256 | 
|  | 576 | stf.spill.nta [loc1]=f81,-256 | 
|  | 577 | ;; | 
|  | 578 | stf.spill.nta [loc0]=f73,-256 | 
|  | 579 | stf.spill.nta [loc1]=f65,-256 | 
|  | 580 | ;; | 
|  | 581 | stf.spill.nta [loc0]=f57,-256 | 
|  | 582 | stf.spill.nta [loc1]=f49,-256 | 
|  | 583 | adds loc2=96*16-128,in0 | 
|  | 584 | ;; | 
|  | 585 | stf.spill.nta [loc0]=f41,-256 | 
|  | 586 | stf.spill.nta [loc1]=f33,-256 | 
|  | 587 | adds loc3=96*16-128-128,in0 | 
|  | 588 | ;; | 
|  | 589 | stf.spill.nta [loc2]=f120,-256 | 
|  | 590 | stf.spill.nta [loc3]=f112,-256 | 
|  | 591 | ;; | 
|  | 592 | stf.spill.nta [loc2]=f104,-256 | 
|  | 593 | stf.spill.nta [loc3]=f96,-256 | 
|  | 594 | ;; | 
|  | 595 | stf.spill.nta [loc2]=f88,-256 | 
|  | 596 | stf.spill.nta [loc3]=f80,-256 | 
|  | 597 | ;; | 
|  | 598 | stf.spill.nta [loc2]=f72,-256 | 
|  | 599 | stf.spill.nta [loc3]=f64,-256 | 
|  | 600 | ;; | 
|  | 601 | stf.spill.nta [loc2]=f56,-256 | 
|  | 602 | stf.spill.nta [loc3]=f48,-256 | 
|  | 603 | ;; | 
|  | 604 | stf.spill.nta [loc2]=f40 | 
|  | 605 | stf.spill.nta [loc3]=f32 | 
|  | 606 | br.ret.sptk.many rp | 
|  | 607 | END(__ia64_save_fpu) | 
|  | 608 |  | 
|  | 609 | GLOBAL_ENTRY(__ia64_load_fpu) | 
|  | 610 | alloc r2=ar.pfs,1,2,0,0 | 
|  | 611 | adds r3=128,in0 | 
|  | 612 | adds r14=256,in0 | 
|  | 613 | adds r15=384,in0 | 
|  | 614 | mov loc0=512 | 
|  | 615 | mov loc1=-1024+16 | 
|  | 616 | ;; | 
|  | 617 | ldf.fill.nta f32=[in0],loc0 | 
|  | 618 | ldf.fill.nta f40=[ r3],loc0 | 
|  | 619 | ldf.fill.nta f48=[r14],loc0 | 
|  | 620 | ldf.fill.nta f56=[r15],loc0 | 
|  | 621 | ;; | 
|  | 622 | ldf.fill.nta f64=[in0],loc0 | 
|  | 623 | ldf.fill.nta f72=[ r3],loc0 | 
|  | 624 | ldf.fill.nta f80=[r14],loc0 | 
|  | 625 | ldf.fill.nta f88=[r15],loc0 | 
|  | 626 | ;; | 
|  | 627 | ldf.fill.nta f96=[in0],loc1 | 
|  | 628 | ldf.fill.nta f104=[ r3],loc1 | 
|  | 629 | ldf.fill.nta f112=[r14],loc1 | 
|  | 630 | ldf.fill.nta f120=[r15],loc1 | 
|  | 631 | ;; | 
|  | 632 | ldf.fill.nta f33=[in0],loc0 | 
|  | 633 | ldf.fill.nta f41=[ r3],loc0 | 
|  | 634 | ldf.fill.nta f49=[r14],loc0 | 
|  | 635 | ldf.fill.nta f57=[r15],loc0 | 
|  | 636 | ;; | 
|  | 637 | ldf.fill.nta f65=[in0],loc0 | 
|  | 638 | ldf.fill.nta f73=[ r3],loc0 | 
|  | 639 | ldf.fill.nta f81=[r14],loc0 | 
|  | 640 | ldf.fill.nta f89=[r15],loc0 | 
|  | 641 | ;; | 
|  | 642 | ldf.fill.nta f97=[in0],loc1 | 
|  | 643 | ldf.fill.nta f105=[ r3],loc1 | 
|  | 644 | ldf.fill.nta f113=[r14],loc1 | 
|  | 645 | ldf.fill.nta f121=[r15],loc1 | 
|  | 646 | ;; | 
|  | 647 | ldf.fill.nta f34=[in0],loc0 | 
|  | 648 | ldf.fill.nta f42=[ r3],loc0 | 
|  | 649 | ldf.fill.nta f50=[r14],loc0 | 
|  | 650 | ldf.fill.nta f58=[r15],loc0 | 
|  | 651 | ;; | 
|  | 652 | ldf.fill.nta f66=[in0],loc0 | 
|  | 653 | ldf.fill.nta f74=[ r3],loc0 | 
|  | 654 | ldf.fill.nta f82=[r14],loc0 | 
|  | 655 | ldf.fill.nta f90=[r15],loc0 | 
|  | 656 | ;; | 
|  | 657 | ldf.fill.nta f98=[in0],loc1 | 
|  | 658 | ldf.fill.nta f106=[ r3],loc1 | 
|  | 659 | ldf.fill.nta f114=[r14],loc1 | 
|  | 660 | ldf.fill.nta f122=[r15],loc1 | 
|  | 661 | ;; | 
|  | 662 | ldf.fill.nta f35=[in0],loc0 | 
|  | 663 | ldf.fill.nta f43=[ r3],loc0 | 
|  | 664 | ldf.fill.nta f51=[r14],loc0 | 
|  | 665 | ldf.fill.nta f59=[r15],loc0 | 
|  | 666 | ;; | 
|  | 667 | ldf.fill.nta f67=[in0],loc0 | 
|  | 668 | ldf.fill.nta f75=[ r3],loc0 | 
|  | 669 | ldf.fill.nta f83=[r14],loc0 | 
|  | 670 | ldf.fill.nta f91=[r15],loc0 | 
|  | 671 | ;; | 
|  | 672 | ldf.fill.nta f99=[in0],loc1 | 
|  | 673 | ldf.fill.nta f107=[ r3],loc1 | 
|  | 674 | ldf.fill.nta f115=[r14],loc1 | 
|  | 675 | ldf.fill.nta f123=[r15],loc1 | 
|  | 676 | ;; | 
|  | 677 | ldf.fill.nta f36=[in0],loc0 | 
|  | 678 | ldf.fill.nta f44=[ r3],loc0 | 
|  | 679 | ldf.fill.nta f52=[r14],loc0 | 
|  | 680 | ldf.fill.nta f60=[r15],loc0 | 
|  | 681 | ;; | 
|  | 682 | ldf.fill.nta f68=[in0],loc0 | 
|  | 683 | ldf.fill.nta f76=[ r3],loc0 | 
|  | 684 | ldf.fill.nta f84=[r14],loc0 | 
|  | 685 | ldf.fill.nta f92=[r15],loc0 | 
|  | 686 | ;; | 
|  | 687 | ldf.fill.nta f100=[in0],loc1 | 
|  | 688 | ldf.fill.nta f108=[ r3],loc1 | 
|  | 689 | ldf.fill.nta f116=[r14],loc1 | 
|  | 690 | ldf.fill.nta f124=[r15],loc1 | 
|  | 691 | ;; | 
|  | 692 | ldf.fill.nta f37=[in0],loc0 | 
|  | 693 | ldf.fill.nta f45=[ r3],loc0 | 
|  | 694 | ldf.fill.nta f53=[r14],loc0 | 
|  | 695 | ldf.fill.nta f61=[r15],loc0 | 
|  | 696 | ;; | 
|  | 697 | ldf.fill.nta f69=[in0],loc0 | 
|  | 698 | ldf.fill.nta f77=[ r3],loc0 | 
|  | 699 | ldf.fill.nta f85=[r14],loc0 | 
|  | 700 | ldf.fill.nta f93=[r15],loc0 | 
|  | 701 | ;; | 
|  | 702 | ldf.fill.nta f101=[in0],loc1 | 
|  | 703 | ldf.fill.nta f109=[ r3],loc1 | 
|  | 704 | ldf.fill.nta f117=[r14],loc1 | 
|  | 705 | ldf.fill.nta f125=[r15],loc1 | 
|  | 706 | ;; | 
|  | 707 | ldf.fill.nta f38 =[in0],loc0 | 
|  | 708 | ldf.fill.nta f46 =[ r3],loc0 | 
|  | 709 | ldf.fill.nta f54 =[r14],loc0 | 
|  | 710 | ldf.fill.nta f62 =[r15],loc0 | 
|  | 711 | ;; | 
|  | 712 | ldf.fill.nta f70 =[in0],loc0 | 
|  | 713 | ldf.fill.nta f78 =[ r3],loc0 | 
|  | 714 | ldf.fill.nta f86 =[r14],loc0 | 
|  | 715 | ldf.fill.nta f94 =[r15],loc0 | 
|  | 716 | ;; | 
|  | 717 | ldf.fill.nta f102=[in0],loc1 | 
|  | 718 | ldf.fill.nta f110=[ r3],loc1 | 
|  | 719 | ldf.fill.nta f118=[r14],loc1 | 
|  | 720 | ldf.fill.nta f126=[r15],loc1 | 
|  | 721 | ;; | 
|  | 722 | ldf.fill.nta f39 =[in0],loc0 | 
|  | 723 | ldf.fill.nta f47 =[ r3],loc0 | 
|  | 724 | ldf.fill.nta f55 =[r14],loc0 | 
|  | 725 | ldf.fill.nta f63 =[r15],loc0 | 
|  | 726 | ;; | 
|  | 727 | ldf.fill.nta f71 =[in0],loc0 | 
|  | 728 | ldf.fill.nta f79 =[ r3],loc0 | 
|  | 729 | ldf.fill.nta f87 =[r14],loc0 | 
|  | 730 | ldf.fill.nta f95 =[r15],loc0 | 
|  | 731 | ;; | 
|  | 732 | ldf.fill.nta f103=[in0] | 
|  | 733 | ldf.fill.nta f111=[ r3] | 
|  | 734 | ldf.fill.nta f119=[r14] | 
|  | 735 | ldf.fill.nta f127=[r15] | 
|  | 736 | br.ret.sptk.many rp | 
|  | 737 | END(__ia64_load_fpu) | 
|  | 738 |  | 
|  | 739 | GLOBAL_ENTRY(__ia64_init_fpu) | 
|  | 740 | stf.spill [sp]=f0		// M3 | 
|  | 741 | mov	 f32=f0			// F | 
|  | 742 | nop.b	 0 | 
|  | 743 |  | 
|  | 744 | ldfps	 f33,f34=[sp]		// M0 | 
|  | 745 | ldfps	 f35,f36=[sp]		// M1 | 
|  | 746 | mov      f37=f0			// F | 
|  | 747 | ;; | 
|  | 748 |  | 
|  | 749 | setf.s	 f38=r0			// M2 | 
|  | 750 | setf.s	 f39=r0			// M3 | 
|  | 751 | mov      f40=f0			// F | 
|  | 752 |  | 
|  | 753 | ldfps	 f41,f42=[sp]		// M0 | 
|  | 754 | ldfps	 f43,f44=[sp]		// M1 | 
|  | 755 | mov      f45=f0			// F | 
|  | 756 |  | 
|  | 757 | setf.s	 f46=r0			// M2 | 
|  | 758 | setf.s	 f47=r0			// M3 | 
|  | 759 | mov      f48=f0			// F | 
|  | 760 |  | 
|  | 761 | ldfps	 f49,f50=[sp]		// M0 | 
|  | 762 | ldfps	 f51,f52=[sp]		// M1 | 
|  | 763 | mov      f53=f0			// F | 
|  | 764 |  | 
|  | 765 | setf.s	 f54=r0			// M2 | 
|  | 766 | setf.s	 f55=r0			// M3 | 
|  | 767 | mov      f56=f0			// F | 
|  | 768 |  | 
|  | 769 | ldfps	 f57,f58=[sp]		// M0 | 
|  | 770 | ldfps	 f59,f60=[sp]		// M1 | 
|  | 771 | mov      f61=f0			// F | 
|  | 772 |  | 
|  | 773 | setf.s	 f62=r0			// M2 | 
|  | 774 | setf.s	 f63=r0			// M3 | 
|  | 775 | mov      f64=f0			// F | 
|  | 776 |  | 
|  | 777 | ldfps	 f65,f66=[sp]		// M0 | 
|  | 778 | ldfps	 f67,f68=[sp]		// M1 | 
|  | 779 | mov      f69=f0			// F | 
|  | 780 |  | 
|  | 781 | setf.s	 f70=r0			// M2 | 
|  | 782 | setf.s	 f71=r0			// M3 | 
|  | 783 | mov      f72=f0			// F | 
|  | 784 |  | 
|  | 785 | ldfps	 f73,f74=[sp]		// M0 | 
|  | 786 | ldfps	 f75,f76=[sp]		// M1 | 
|  | 787 | mov      f77=f0			// F | 
|  | 788 |  | 
|  | 789 | setf.s	 f78=r0			// M2 | 
|  | 790 | setf.s	 f79=r0			// M3 | 
|  | 791 | mov      f80=f0			// F | 
|  | 792 |  | 
|  | 793 | ldfps	 f81,f82=[sp]		// M0 | 
|  | 794 | ldfps	 f83,f84=[sp]		// M1 | 
|  | 795 | mov      f85=f0			// F | 
|  | 796 |  | 
|  | 797 | setf.s	 f86=r0			// M2 | 
|  | 798 | setf.s	 f87=r0			// M3 | 
|  | 799 | mov      f88=f0			// F | 
|  | 800 |  | 
|  | 801 | /* | 
|  | 802 | * When the instructions are cached, it would be faster to initialize | 
|  | 803 | * the remaining registers with simply mov instructions (F-unit). | 
|  | 804 | * This gets the time down to ~29 cycles.  However, this would use up | 
|  | 805 | * 33 bundles, whereas continuing with the above pattern yields | 
|  | 806 | * 10 bundles and ~30 cycles. | 
|  | 807 | */ | 
|  | 808 |  | 
|  | 809 | ldfps	 f89,f90=[sp]		// M0 | 
|  | 810 | ldfps	 f91,f92=[sp]		// M1 | 
|  | 811 | mov      f93=f0			// F | 
|  | 812 |  | 
|  | 813 | setf.s	 f94=r0			// M2 | 
|  | 814 | setf.s	 f95=r0			// M3 | 
|  | 815 | mov      f96=f0			// F | 
|  | 816 |  | 
|  | 817 | ldfps	 f97,f98=[sp]		// M0 | 
|  | 818 | ldfps	 f99,f100=[sp]		// M1 | 
|  | 819 | mov      f101=f0		// F | 
|  | 820 |  | 
|  | 821 | setf.s	 f102=r0		// M2 | 
|  | 822 | setf.s	 f103=r0		// M3 | 
|  | 823 | mov      f104=f0		// F | 
|  | 824 |  | 
|  | 825 | ldfps	 f105,f106=[sp]		// M0 | 
|  | 826 | ldfps	 f107,f108=[sp]		// M1 | 
|  | 827 | mov      f109=f0		// F | 
|  | 828 |  | 
|  | 829 | setf.s	 f110=r0		// M2 | 
|  | 830 | setf.s	 f111=r0		// M3 | 
|  | 831 | mov      f112=f0		// F | 
|  | 832 |  | 
|  | 833 | ldfps	 f113,f114=[sp]		// M0 | 
|  | 834 | ldfps	 f115,f116=[sp]		// M1 | 
|  | 835 | mov      f117=f0		// F | 
|  | 836 |  | 
|  | 837 | setf.s	 f118=r0		// M2 | 
|  | 838 | setf.s	 f119=r0		// M3 | 
|  | 839 | mov      f120=f0		// F | 
|  | 840 |  | 
|  | 841 | ldfps	 f121,f122=[sp]		// M0 | 
|  | 842 | ldfps	 f123,f124=[sp]		// M1 | 
|  | 843 | mov      f125=f0		// F | 
|  | 844 |  | 
|  | 845 | setf.s	 f126=r0		// M2 | 
|  | 846 | setf.s	 f127=r0		// M3 | 
|  | 847 | br.ret.sptk.many rp		// F | 
|  | 848 | END(__ia64_init_fpu) | 
|  | 849 |  | 
|  | 850 | /* | 
|  | 851 | * Switch execution mode from virtual to physical | 
|  | 852 | * | 
|  | 853 | * Inputs: | 
|  | 854 | *	r16 = new psr to establish | 
|  | 855 | * Output: | 
|  | 856 | *	r19 = old virtual address of ar.bsp | 
|  | 857 | *	r20 = old virtual address of sp | 
|  | 858 | * | 
|  | 859 | * Note: RSE must already be in enforced lazy mode | 
|  | 860 | */ | 
|  | 861 | GLOBAL_ENTRY(ia64_switch_mode_phys) | 
|  | 862 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 863 | rsm psr.i | psr.ic		// disable interrupts and interrupt collection | 
|  | 864 | mov r15=ip | 
|  | 865 | } | 
|  | 866 | ;; | 
|  | 867 | { | 
|  | 868 | flushrs				// must be first insn in group | 
|  | 869 | srlz.i | 
|  | 870 | } | 
|  | 871 | ;; | 
|  | 872 | mov cr.ipsr=r16			// set new PSR | 
|  | 873 | add r3=1f-ia64_switch_mode_phys,r15 | 
|  | 874 |  | 
|  | 875 | mov r19=ar.bsp | 
|  | 876 | mov r20=sp | 
|  | 877 | mov r14=rp			// get return address into a general register | 
|  | 878 | ;; | 
|  | 879 |  | 
|  | 880 | // going to physical mode, use tpa to translate virt->phys | 
|  | 881 | tpa r17=r19 | 
|  | 882 | tpa r3=r3 | 
|  | 883 | tpa sp=sp | 
|  | 884 | tpa r14=r14 | 
|  | 885 | ;; | 
|  | 886 |  | 
|  | 887 | mov r18=ar.rnat			// save ar.rnat | 
|  | 888 | mov ar.bspstore=r17		// this steps on ar.rnat | 
|  | 889 | mov cr.iip=r3 | 
|  | 890 | mov cr.ifs=r0 | 
|  | 891 | ;; | 
|  | 892 | mov ar.rnat=r18			// restore ar.rnat | 
|  | 893 | rfi				// must be last insn in group | 
|  | 894 | ;; | 
|  | 895 | 1:	mov rp=r14 | 
|  | 896 | br.ret.sptk.many rp | 
|  | 897 | END(ia64_switch_mode_phys) | 
|  | 898 |  | 
|  | 899 | /* | 
|  | 900 | * Switch execution mode from physical to virtual | 
|  | 901 | * | 
|  | 902 | * Inputs: | 
|  | 903 | *	r16 = new psr to establish | 
|  | 904 | *	r19 = new bspstore to establish | 
|  | 905 | *	r20 = new sp to establish | 
|  | 906 | * | 
|  | 907 | * Note: RSE must already be in enforced lazy mode | 
|  | 908 | */ | 
|  | 909 | GLOBAL_ENTRY(ia64_switch_mode_virt) | 
|  | 910 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 911 | rsm psr.i | psr.ic		// disable interrupts and interrupt collection | 
|  | 912 | mov r15=ip | 
|  | 913 | } | 
|  | 914 | ;; | 
|  | 915 | { | 
|  | 916 | flushrs				// must be first insn in group | 
|  | 917 | srlz.i | 
|  | 918 | } | 
|  | 919 | ;; | 
|  | 920 | mov cr.ipsr=r16			// set new PSR | 
|  | 921 | add r3=1f-ia64_switch_mode_virt,r15 | 
|  | 922 |  | 
|  | 923 | mov r14=rp			// get return address into a general register | 
|  | 924 | ;; | 
|  | 925 |  | 
|  | 926 | // going to virtual | 
|  | 927 | //   - for code addresses, set upper bits of addr to KERNEL_START | 
|  | 928 | //   - for stack addresses, copy from input argument | 
|  | 929 | movl r18=KERNEL_START | 
|  | 930 | dep r3=0,r3,KERNEL_TR_PAGE_SHIFT,64-KERNEL_TR_PAGE_SHIFT | 
|  | 931 | dep r14=0,r14,KERNEL_TR_PAGE_SHIFT,64-KERNEL_TR_PAGE_SHIFT | 
|  | 932 | mov sp=r20 | 
|  | 933 | ;; | 
|  | 934 | or r3=r3,r18 | 
|  | 935 | or r14=r14,r18 | 
|  | 936 | ;; | 
|  | 937 |  | 
|  | 938 | mov r18=ar.rnat			// save ar.rnat | 
|  | 939 | mov ar.bspstore=r19		// this steps on ar.rnat | 
|  | 940 | mov cr.iip=r3 | 
|  | 941 | mov cr.ifs=r0 | 
|  | 942 | ;; | 
|  | 943 | mov ar.rnat=r18			// restore ar.rnat | 
|  | 944 | rfi				// must be last insn in group | 
|  | 945 | ;; | 
|  | 946 | 1:	mov rp=r14 | 
|  | 947 | br.ret.sptk.many rp | 
|  | 948 | END(ia64_switch_mode_virt) | 
|  | 949 |  | 
|  | 950 | GLOBAL_ENTRY(ia64_delay_loop) | 
|  | 951 | .prologue | 
|  | 952 | {	nop 0			// work around GAS unwind info generation bug... | 
|  | 953 | .save ar.lc,r2 | 
|  | 954 | mov r2=ar.lc | 
|  | 955 | .body | 
|  | 956 | ;; | 
|  | 957 | mov ar.lc=r32 | 
|  | 958 | } | 
|  | 959 | ;; | 
|  | 960 | // force loop to be 32-byte aligned (GAS bug means we cannot use .align | 
|  | 961 | // inside function body without corrupting unwind info). | 
|  | 962 | {	nop 0 } | 
|  | 963 | 1:	br.cloop.sptk.few 1b | 
|  | 964 | ;; | 
|  | 965 | mov ar.lc=r2 | 
|  | 966 | br.ret.sptk.many rp | 
|  | 967 | END(ia64_delay_loop) | 
|  | 968 |  | 
|  | 969 | /* | 
|  | 970 | * Return a CPU-local timestamp in nano-seconds.  This timestamp is | 
|  | 971 | * NOT synchronized across CPUs its return value must never be | 
|  | 972 | * compared against the values returned on another CPU.  The usage in | 
|  | 973 | * kernel/sched.c ensures that. | 
|  | 974 | * | 
|  | 975 | * The return-value of sched_clock() is NOT supposed to wrap-around. | 
|  | 976 | * If it did, it would cause some scheduling hiccups (at the worst). | 
|  | 977 | * Fortunately, with a 64-bit cycle-counter ticking at 100GHz, even | 
|  | 978 | * that would happen only once every 5+ years. | 
|  | 979 | * | 
|  | 980 | * The code below basically calculates: | 
|  | 981 | * | 
|  | 982 | *   (ia64_get_itc() * local_cpu_data->nsec_per_cyc) >> IA64_NSEC_PER_CYC_SHIFT | 
|  | 983 | * | 
|  | 984 | * except that the multiplication and the shift are done with 128-bit | 
|  | 985 | * intermediate precision so that we can produce a full 64-bit result. | 
|  | 986 | */ | 
|  | 987 | GLOBAL_ENTRY(sched_clock) | 
|  | 988 | addl r8=THIS_CPU(cpu_info) + IA64_CPUINFO_NSEC_PER_CYC_OFFSET,r0 | 
|  | 989 | mov.m r9=ar.itc		// fetch cycle-counter				(35 cyc) | 
|  | 990 | ;; | 
|  | 991 | ldf8 f8=[r8] | 
|  | 992 | ;; | 
|  | 993 | setf.sig f9=r9		// certain to stall, so issue it _after_ ldf8... | 
|  | 994 | ;; | 
|  | 995 | xmpy.lu f10=f9,f8	// calculate low 64 bits of 128-bit product	(4 cyc) | 
|  | 996 | xmpy.hu f11=f9,f8	// calculate high 64 bits of 128-bit product | 
|  | 997 | ;; | 
|  | 998 | getf.sig r8=f10		//						(5 cyc) | 
|  | 999 | getf.sig r9=f11 | 
|  | 1000 | ;; | 
|  | 1001 | shrp r8=r9,r8,IA64_NSEC_PER_CYC_SHIFT | 
|  | 1002 | br.ret.sptk.many rp | 
|  | 1003 | END(sched_clock) | 
|  | 1004 |  | 
|  | 1005 | GLOBAL_ENTRY(start_kernel_thread) | 
|  | 1006 | .prologue | 
|  | 1007 | .save rp, r0				// this is the end of the call-chain | 
|  | 1008 | .body | 
|  | 1009 | alloc r2 = ar.pfs, 0, 0, 2, 0 | 
|  | 1010 | mov out0 = r9 | 
|  | 1011 | mov out1 = r11;; | 
|  | 1012 | br.call.sptk.many rp = kernel_thread_helper;; | 
|  | 1013 | mov out0 = r8 | 
|  | 1014 | br.call.sptk.many rp = sys_exit;; | 
|  | 1015 | 1:	br.sptk.few 1b				// not reached | 
|  | 1016 | END(start_kernel_thread) | 
|  | 1017 |  | 
|  | 1018 | #ifdef CONFIG_IA64_BRL_EMU | 
|  | 1019 |  | 
|  | 1020 | /* | 
|  | 1021 | *  Assembly routines used by brl_emu.c to set preserved register state. | 
|  | 1022 | */ | 
|  | 1023 |  | 
|  | 1024 | #define SET_REG(reg)				\ | 
|  | 1025 | GLOBAL_ENTRY(ia64_set_##reg);			\ | 
|  | 1026 | alloc r16=ar.pfs,1,0,0,0;		\ | 
|  | 1027 | mov reg=r32;				\ | 
|  | 1028 | ;;					\ | 
|  | 1029 | br.ret.sptk.many rp;			\ | 
|  | 1030 | END(ia64_set_##reg) | 
|  | 1031 |  | 
|  | 1032 | SET_REG(b1); | 
|  | 1033 | SET_REG(b2); | 
|  | 1034 | SET_REG(b3); | 
|  | 1035 | SET_REG(b4); | 
|  | 1036 | SET_REG(b5); | 
|  | 1037 |  | 
|  | 1038 | #endif /* CONFIG_IA64_BRL_EMU */ | 
|  | 1039 |  | 
|  | 1040 | #ifdef CONFIG_SMP | 
|  | 1041 | /* | 
|  | 1042 | * This routine handles spinlock contention.  It uses a non-standard calling | 
|  | 1043 | * convention to avoid converting leaf routines into interior routines.  Because | 
|  | 1044 | * of this special convention, there are several restrictions: | 
|  | 1045 | * | 
|  | 1046 | * - do not use gp relative variables, this code is called from the kernel | 
|  | 1047 | *   and from modules, r1 is undefined. | 
|  | 1048 | * - do not use stacked registers, the caller owns them. | 
|  | 1049 | * - do not use the scratch stack space, the caller owns it. | 
|  | 1050 | * - do not use any registers other than the ones listed below | 
|  | 1051 | * | 
|  | 1052 | * Inputs: | 
|  | 1053 | *   ar.pfs - saved CFM of caller | 
|  | 1054 | *   ar.ccv - 0 (and available for use) | 
|  | 1055 | *   r27    - flags from spin_lock_irqsave or 0.  Must be preserved. | 
|  | 1056 | *   r28    - available for use. | 
|  | 1057 | *   r29    - available for use. | 
|  | 1058 | *   r30    - available for use. | 
|  | 1059 | *   r31    - address of lock, available for use. | 
|  | 1060 | *   b6     - return address | 
|  | 1061 | *   p14    - available for use. | 
|  | 1062 | *   p15    - used to track flag status. | 
|  | 1063 | * | 
|  | 1064 | * If you patch this code to use more registers, do not forget to update | 
|  | 1065 | * the clobber lists for spin_lock() in include/asm-ia64/spinlock.h. | 
|  | 1066 | */ | 
|  | 1067 |  | 
| Andrew Morton | a136564 | 2006-01-08 01:04:09 -0800 | [diff] [blame] | 1068 | #if (__GNUC__ == 3 && __GNUC_MINOR__ < 3) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1069 |  | 
|  | 1070 | GLOBAL_ENTRY(ia64_spinlock_contention_pre3_4) | 
|  | 1071 | .prologue | 
|  | 1072 | .save ar.pfs, r0	// this code effectively has a zero frame size | 
|  | 1073 | .save rp, r28 | 
|  | 1074 | .body | 
|  | 1075 | nop 0 | 
|  | 1076 | tbit.nz p15,p0=r27,IA64_PSR_I_BIT | 
|  | 1077 | .restore sp		// pop existing prologue after next insn | 
|  | 1078 | mov b6 = r28 | 
|  | 1079 | .prologue | 
|  | 1080 | .save ar.pfs, r0 | 
|  | 1081 | .altrp b6 | 
|  | 1082 | .body | 
|  | 1083 | ;; | 
|  | 1084 | (p15)	ssm psr.i		// reenable interrupts if they were on | 
|  | 1085 | // DavidM says that srlz.d is slow and is not required in this case | 
|  | 1086 | .wait: | 
|  | 1087 | // exponential backoff, kdb, lockmeter etc. go in here | 
|  | 1088 | hint @pause | 
|  | 1089 | ld4 r30=[r31]		// don't use ld4.bias; if it's contended, we won't write the word | 
|  | 1090 | nop 0 | 
|  | 1091 | ;; | 
|  | 1092 | cmp4.ne p14,p0=r30,r0 | 
|  | 1093 | (p14)	br.cond.sptk.few .wait | 
|  | 1094 | (p15)	rsm psr.i		// disable interrupts if we reenabled them | 
|  | 1095 | br.cond.sptk.few b6	// lock is now free, try to acquire | 
|  | 1096 | .global ia64_spinlock_contention_pre3_4_end	// for kernprof | 
|  | 1097 | ia64_spinlock_contention_pre3_4_end: | 
|  | 1098 | END(ia64_spinlock_contention_pre3_4) | 
|  | 1099 |  | 
|  | 1100 | #else | 
|  | 1101 |  | 
|  | 1102 | GLOBAL_ENTRY(ia64_spinlock_contention) | 
|  | 1103 | .prologue | 
|  | 1104 | .altrp b6 | 
|  | 1105 | .body | 
|  | 1106 | tbit.nz p15,p0=r27,IA64_PSR_I_BIT | 
|  | 1107 | ;; | 
|  | 1108 | .wait: | 
|  | 1109 | (p15)	ssm psr.i		// reenable interrupts if they were on | 
|  | 1110 | // DavidM says that srlz.d is slow and is not required in this case | 
|  | 1111 | .wait2: | 
|  | 1112 | // exponential backoff, kdb, lockmeter etc. go in here | 
|  | 1113 | hint @pause | 
|  | 1114 | ld4 r30=[r31]		// don't use ld4.bias; if it's contended, we won't write the word | 
|  | 1115 | ;; | 
|  | 1116 | cmp4.ne p14,p0=r30,r0 | 
|  | 1117 | mov r30 = 1 | 
|  | 1118 | (p14)	br.cond.sptk.few .wait2 | 
|  | 1119 | (p15)	rsm psr.i		// disable interrupts if we reenabled them | 
|  | 1120 | ;; | 
|  | 1121 | cmpxchg4.acq r30=[r31], r30, ar.ccv | 
|  | 1122 | ;; | 
|  | 1123 | cmp4.ne p14,p0=r0,r30 | 
|  | 1124 | (p14)	br.cond.sptk.few .wait | 
|  | 1125 |  | 
|  | 1126 | br.ret.sptk.many b6	// lock is now taken | 
|  | 1127 | END(ia64_spinlock_contention) | 
|  | 1128 |  | 
|  | 1129 | #endif | 
|  | 1130 |  | 
| Ashok Raj | b8d8b88 | 2005-04-22 14:44:40 -0700 | [diff] [blame] | 1131 | #ifdef CONFIG_HOTPLUG_CPU | 
|  | 1132 | GLOBAL_ENTRY(ia64_jump_to_sal) | 
|  | 1133 | alloc r16=ar.pfs,1,0,0,0;; | 
|  | 1134 | rsm psr.i  | psr.ic | 
|  | 1135 | { | 
|  | 1136 | flushrs | 
|  | 1137 | srlz.i | 
|  | 1138 | } | 
|  | 1139 | tpa r25=in0 | 
|  | 1140 | movl r18=tlb_purge_done;; | 
|  | 1141 | DATA_VA_TO_PA(r18);; | 
|  | 1142 | mov b1=r18 	// Return location | 
|  | 1143 | movl r18=ia64_do_tlb_purge;; | 
|  | 1144 | DATA_VA_TO_PA(r18);; | 
|  | 1145 | mov b2=r18 	// doing tlb_flush work | 
|  | 1146 | mov ar.rsc=0  // Put RSE  in enforced lazy, LE mode | 
|  | 1147 | movl r17=1f;; | 
|  | 1148 | DATA_VA_TO_PA(r17);; | 
|  | 1149 | mov cr.iip=r17 | 
|  | 1150 | movl r16=SAL_PSR_BITS_TO_SET;; | 
|  | 1151 | mov cr.ipsr=r16 | 
|  | 1152 | mov cr.ifs=r0;; | 
|  | 1153 | rfi;; | 
|  | 1154 | 1: | 
|  | 1155 | /* | 
|  | 1156 | * Invalidate all TLB data/inst | 
|  | 1157 | */ | 
|  | 1158 | br.sptk.many b2;; // jump to tlb purge code | 
|  | 1159 |  | 
|  | 1160 | tlb_purge_done: | 
|  | 1161 | RESTORE_REGION_REGS(r25, r17,r18,r19);; | 
|  | 1162 | RESTORE_REG(b0, r25, r17);; | 
|  | 1163 | RESTORE_REG(b1, r25, r17);; | 
|  | 1164 | RESTORE_REG(b2, r25, r17);; | 
|  | 1165 | RESTORE_REG(b3, r25, r17);; | 
|  | 1166 | RESTORE_REG(b4, r25, r17);; | 
|  | 1167 | RESTORE_REG(b5, r25, r17);; | 
|  | 1168 | ld8 r1=[r25],0x08;; | 
|  | 1169 | ld8 r12=[r25],0x08;; | 
|  | 1170 | ld8 r13=[r25],0x08;; | 
|  | 1171 | RESTORE_REG(ar.fpsr, r25, r17);; | 
|  | 1172 | RESTORE_REG(ar.pfs, r25, r17);; | 
|  | 1173 | RESTORE_REG(ar.rnat, r25, r17);; | 
|  | 1174 | RESTORE_REG(ar.unat, r25, r17);; | 
|  | 1175 | RESTORE_REG(ar.bspstore, r25, r17);; | 
|  | 1176 | RESTORE_REG(cr.dcr, r25, r17);; | 
|  | 1177 | RESTORE_REG(cr.iva, r25, r17);; | 
|  | 1178 | RESTORE_REG(cr.pta, r25, r17);; | 
| Hidetoshi Seto | 0910622 | 2007-12-12 16:28:52 +0900 | [diff] [blame] | 1179 | srlz.d;;	// required not to violate RAW dependency | 
| Ashok Raj | b8d8b88 | 2005-04-22 14:44:40 -0700 | [diff] [blame] | 1180 | RESTORE_REG(cr.itv, r25, r17);; | 
|  | 1181 | RESTORE_REG(cr.pmv, r25, r17);; | 
|  | 1182 | RESTORE_REG(cr.cmcv, r25, r17);; | 
|  | 1183 | RESTORE_REG(cr.lrr0, r25, r17);; | 
|  | 1184 | RESTORE_REG(cr.lrr1, r25, r17);; | 
|  | 1185 | ld8 r4=[r25],0x08;; | 
|  | 1186 | ld8 r5=[r25],0x08;; | 
|  | 1187 | ld8 r6=[r25],0x08;; | 
|  | 1188 | ld8 r7=[r25],0x08;; | 
|  | 1189 | ld8 r17=[r25],0x08;; | 
|  | 1190 | mov pr=r17,-1;; | 
|  | 1191 | RESTORE_REG(ar.lc, r25, r17);; | 
|  | 1192 | /* | 
|  | 1193 | * Now Restore floating point regs | 
|  | 1194 | */ | 
|  | 1195 | ldf.fill.nta f2=[r25],16;; | 
|  | 1196 | ldf.fill.nta f3=[r25],16;; | 
|  | 1197 | ldf.fill.nta f4=[r25],16;; | 
|  | 1198 | ldf.fill.nta f5=[r25],16;; | 
|  | 1199 | ldf.fill.nta f16=[r25],16;; | 
|  | 1200 | ldf.fill.nta f17=[r25],16;; | 
|  | 1201 | ldf.fill.nta f18=[r25],16;; | 
|  | 1202 | ldf.fill.nta f19=[r25],16;; | 
|  | 1203 | ldf.fill.nta f20=[r25],16;; | 
|  | 1204 | ldf.fill.nta f21=[r25],16;; | 
|  | 1205 | ldf.fill.nta f22=[r25],16;; | 
|  | 1206 | ldf.fill.nta f23=[r25],16;; | 
|  | 1207 | ldf.fill.nta f24=[r25],16;; | 
|  | 1208 | ldf.fill.nta f25=[r25],16;; | 
|  | 1209 | ldf.fill.nta f26=[r25],16;; | 
|  | 1210 | ldf.fill.nta f27=[r25],16;; | 
|  | 1211 | ldf.fill.nta f28=[r25],16;; | 
|  | 1212 | ldf.fill.nta f29=[r25],16;; | 
|  | 1213 | ldf.fill.nta f30=[r25],16;; | 
|  | 1214 | ldf.fill.nta f31=[r25],16;; | 
|  | 1215 |  | 
|  | 1216 | /* | 
|  | 1217 | * Now that we have done all the register restores | 
|  | 1218 | * we are now ready for the big DIVE to SAL Land | 
|  | 1219 | */ | 
|  | 1220 | ssm psr.ic;; | 
|  | 1221 | srlz.d;; | 
|  | 1222 | br.ret.sptk.many b0;; | 
|  | 1223 | END(ia64_jump_to_sal) | 
|  | 1224 | #endif /* CONFIG_HOTPLUG_CPU */ | 
|  | 1225 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1226 | #endif /* CONFIG_SMP */ |