| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
|  | 2 | * arch/sh/mm/tlb-sh4.c | 
|  | 3 | * | 
|  | 4 | * SH-4 specific TLB operations | 
|  | 5 | * | 
|  | 6 | * Copyright (C) 1999  Niibe Yutaka | 
| Paul Mundt | d04a0f7 | 2007-09-21 11:55:03 +0900 | [diff] [blame] | 7 | * Copyright (C) 2002 - 2007 Paul Mundt | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 | * | 
|  | 9 | * Released under the terms of the GNU GPL v2.0. | 
|  | 10 | */ | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 11 | #include <linux/kernel.h> | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 12 | #include <linux/mm.h> | 
| Paul Mundt | d04a0f7 | 2007-09-21 11:55:03 +0900 | [diff] [blame] | 13 | #include <linux/io.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 14 | #include <asm/system.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 | #include <asm/mmu_context.h> | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 16 | #include <asm/cacheflush.h> | 
|  | 17 |  | 
|  | 18 | void update_mmu_cache(struct vm_area_struct * vma, | 
|  | 19 | unsigned long address, pte_t pte) | 
|  | 20 | { | 
|  | 21 | unsigned long flags; | 
|  | 22 | unsigned long pteval; | 
|  | 23 | unsigned long vpn; | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 24 |  | 
|  | 25 | /* Ptrace may call this routine. */ | 
|  | 26 | if (vma && current->active_mm != vma->vm_mm) | 
|  | 27 | return; | 
|  | 28 |  | 
| Paul Mundt | e7bd34a | 2007-07-31 17:07:28 +0900 | [diff] [blame] | 29 | #ifndef CONFIG_CACHE_OFF | 
|  | 30 | { | 
|  | 31 | unsigned long pfn = pte_pfn(pte); | 
|  | 32 |  | 
|  | 33 | if (pfn_valid(pfn)) { | 
|  | 34 | struct page *page = pfn_to_page(pfn); | 
|  | 35 |  | 
|  | 36 | if (!test_bit(PG_mapped, &page->flags)) { | 
|  | 37 | unsigned long phys = pte_val(pte) & PTE_PHYS_MASK; | 
|  | 38 | __flush_wback_region((void *)P1SEGADDR(phys), | 
|  | 39 | PAGE_SIZE); | 
|  | 40 | __set_bit(PG_mapped, &page->flags); | 
|  | 41 | } | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 42 | } | 
|  | 43 | } | 
| Paul Mundt | e7bd34a | 2007-07-31 17:07:28 +0900 | [diff] [blame] | 44 | #endif | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 45 |  | 
|  | 46 | local_irq_save(flags); | 
|  | 47 |  | 
|  | 48 | /* Set PTEH register */ | 
|  | 49 | vpn = (address & MMU_VPN_MASK) | get_asid(); | 
|  | 50 | ctrl_outl(vpn, MMU_PTEH); | 
|  | 51 |  | 
| Paul Mundt | d04a0f7 | 2007-09-21 11:55:03 +0900 | [diff] [blame] | 52 | pteval = pte.pte_low; | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 53 |  | 
|  | 54 | /* Set PTEA register */ | 
| Paul Mundt | d04a0f7 | 2007-09-21 11:55:03 +0900 | [diff] [blame] | 55 | #ifdef CONFIG_X2TLB | 
|  | 56 | /* | 
|  | 57 | * For the extended mode TLB this is trivial, only the ESZ and | 
|  | 58 | * EPR bits need to be written out to PTEA, with the remainder of | 
|  | 59 | * the protection bits (with the exception of the compat-mode SZ | 
|  | 60 | * and PR bits, which are cleared) being written out in PTEL. | 
|  | 61 | */ | 
|  | 62 | ctrl_outl(pte.pte_high, MMU_PTEA); | 
|  | 63 | #else | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 64 | if (cpu_data->flags & CPU_HAS_PTEA) | 
|  | 65 | /* TODO: make this look less hacky */ | 
|  | 66 | ctrl_outl(((pteval >> 28) & 0xe) | (pteval & 0x1), MMU_PTEA); | 
| Paul Mundt | d04a0f7 | 2007-09-21 11:55:03 +0900 | [diff] [blame] | 67 | #endif | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 68 |  | 
|  | 69 | /* Set PTEL register */ | 
|  | 70 | pteval &= _PAGE_FLAGS_HARDWARE_MASK; /* drop software flags */ | 
| Paul Mundt | e7bd34a | 2007-07-31 17:07:28 +0900 | [diff] [blame] | 71 | #ifdef CONFIG_CACHE_WRITETHROUGH | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 72 | pteval |= _PAGE_WT; | 
|  | 73 | #endif | 
|  | 74 | /* conveniently, we want all the software flags to be 0 anyway */ | 
|  | 75 | ctrl_outl(pteval, MMU_PTEL); | 
|  | 76 |  | 
|  | 77 | /* Load the TLB */ | 
|  | 78 | asm volatile("ldtlb": /* no output */ : /* no input */ : "memory"); | 
|  | 79 | local_irq_restore(flags); | 
|  | 80 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 81 |  | 
| Paul Mundt | ea9af69 | 2006-12-25 19:28:54 +0900 | [diff] [blame] | 82 | void local_flush_tlb_one(unsigned long asid, unsigned long page) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 83 | { | 
|  | 84 | unsigned long addr, data; | 
|  | 85 |  | 
|  | 86 | /* | 
|  | 87 | * NOTE: PTEH.ASID should be set to this MM | 
|  | 88 | *       _AND_ we need to write ASID to the array. | 
|  | 89 | * | 
|  | 90 | * It would be simple if we didn't need to set PTEH.ASID... | 
|  | 91 | */ | 
|  | 92 | addr = MMU_UTLB_ADDRESS_ARRAY | MMU_PAGE_ASSOC_BIT; | 
|  | 93 | data = page | asid; /* VALID bit is off */ | 
|  | 94 | jump_to_P2(); | 
|  | 95 | ctrl_outl(data, addr); | 
|  | 96 | back_to_P1(); | 
|  | 97 | } |