blob: 0233c5bedc55118442b5ff22d0f29503741460a0 [file] [log] [blame]
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -03001#define EM_GPIO_0 (1 << 0)
2#define EM_GPIO_1 (1 << 1)
3#define EM_GPIO_2 (1 << 2)
4#define EM_GPIO_3 (1 << 3)
5#define EM_GPIO_4 (1 << 4)
6#define EM_GPIO_5 (1 << 5)
7#define EM_GPIO_6 (1 << 6)
8#define EM_GPIO_7 (1 << 7)
9
10#define EM_GPO_0 (1 << 0)
11#define EM_GPO_1 (1 << 1)
12#define EM_GPO_2 (1 << 2)
13#define EM_GPO_3 (1 << 3)
14
Holger Nelson8ab33622011-12-28 18:55:41 -030015/* em28xx endpoints */
Frank Schaeferc647a912012-11-08 14:11:52 -030016/* 0x82: (always ?) analog */
Holger Nelson8ab33622011-12-28 18:55:41 -030017#define EM28XX_EP_AUDIO 0x83
Frank Schaeferc647a912012-11-08 14:11:52 -030018/* 0x84: digital or analog */
Holger Nelson8ab33622011-12-28 18:55:41 -030019
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -030020/* em2800 registers */
Mauro Carvalho Chehab41facaa2008-04-17 21:44:58 -030021#define EM2800_R08_AUDIOSRC 0x08
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -030022
23/* em28xx registers */
24
Devin Heitmueller5c2231c2008-11-19 08:22:28 -030025#define EM28XX_R00_CHIPCFG 0x00
26
27/* em28xx Chip Configuration 0x00 */
28#define EM28XX_CHIPCFG_VENDOR_AUDIO 0x80
29#define EM28XX_CHIPCFG_I2S_VOLUME_CAPABLE 0x40
Devin Heitmueller54d79e32008-12-29 22:52:37 -030030#define EM28XX_CHIPCFG_I2S_5_SAMPRATES 0x30
31#define EM28XX_CHIPCFG_I2S_3_SAMPRATES 0x20
Devin Heitmueller5c2231c2008-11-19 08:22:28 -030032#define EM28XX_CHIPCFG_AC97 0x10
33#define EM28XX_CHIPCFG_AUDIOMASK 0x30
34
Devin Heitmuellerd18e2fd2009-05-16 17:09:28 -030035#define EM28XX_R01_CHIPCFG2 0x01
36
37/* em28xx Chip Configuration 2 0x01 */
38#define EM28XX_CHIPCFG2_TS_PRESENT 0x10
39#define EM28XX_CHIPCFG2_TS_REQ_INTERVAL_MASK 0x0c /* bits 3-2 */
40#define EM28XX_CHIPCFG2_TS_REQ_INTERVAL_1MF 0x00
41#define EM28XX_CHIPCFG2_TS_REQ_INTERVAL_2MF 0x04
42#define EM28XX_CHIPCFG2_TS_REQ_INTERVAL_4MF 0x08
43#define EM28XX_CHIPCFG2_TS_REQ_INTERVAL_8MF 0x0c
44#define EM28XX_CHIPCFG2_TS_PACKETSIZE_MASK 0x03 /* bits 0-1 */
45#define EM28XX_CHIPCFG2_TS_PACKETSIZE_188 0x00
46#define EM28XX_CHIPCFG2_TS_PACKETSIZE_376 0x01
47#define EM28XX_CHIPCFG2_TS_PACKETSIZE_564 0x02
48#define EM28XX_CHIPCFG2_TS_PACKETSIZE_752 0x03
49
50
Frank Schaefer1e2e9082013-03-26 13:38:40 -030051/* GPIO/GPO registers */
Mauro Carvalho Chehab41facaa2008-04-17 21:44:58 -030052#define EM2880_R04_GPO 0x04 /* em2880-em2883 only */
53#define EM28XX_R08_GPIO 0x08 /* em2820 or upper */
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -030054
Mauro Carvalho Chehab41facaa2008-04-17 21:44:58 -030055#define EM28XX_R06_I2C_CLK 0x06
Devin Heitmueller23159a02008-11-20 09:53:05 -030056
57/* em28xx I2C Clock Register (0x06) */
58#define EM28XX_I2C_CLK_ACK_LAST_READ 0x80
59#define EM28XX_I2C_CLK_WAIT_ENABLE 0x40
60#define EM28XX_I2C_EEPROM_ON_BOARD 0x08
61#define EM28XX_I2C_EEPROM_KEY_VALID 0x04
62#define EM2874_I2C_SECONDARY_BUS_SELECT 0x04 /* em2874 has two i2c busses */
63#define EM28XX_I2C_FREQ_1_5_MHZ 0x03 /* bus frequency (bits [1-0]) */
64#define EM28XX_I2C_FREQ_25_KHZ 0x02
65#define EM28XX_I2C_FREQ_400_KHZ 0x01
66#define EM28XX_I2C_FREQ_100_KHZ 0x00
67
68
Mauro Carvalho Chehab41facaa2008-04-17 21:44:58 -030069#define EM28XX_R0A_CHIPID 0x0a
70#define EM28XX_R0C_USBSUSP 0x0c /* */
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -030071
Mauro Carvalho Chehab41facaa2008-04-17 21:44:58 -030072#define EM28XX_R0E_AUDIOSRC 0x0e
73#define EM28XX_R0F_XCLK 0x0f
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -030074
Devin Heitmueller55927682008-11-25 06:03:31 -030075/* em28xx XCLK Register (0x0f) */
76#define EM28XX_XCLK_AUDIO_UNMUTE 0x80 /* otherwise audio muted */
77#define EM28XX_XCLK_I2S_MSB_TIMING 0x40 /* otherwise standard timing */
78#define EM28XX_XCLK_IR_RC5_MODE 0x20 /* otherwise NEC mode */
79#define EM28XX_XCLK_IR_NEC_CHK_PARITY 0x10
80#define EM28XX_XCLK_FREQUENCY_30MHZ 0x00 /* Freq. select (bits [3-0]) */
81#define EM28XX_XCLK_FREQUENCY_15MHZ 0x01
82#define EM28XX_XCLK_FREQUENCY_10MHZ 0x02
83#define EM28XX_XCLK_FREQUENCY_7_5MHZ 0x03
84#define EM28XX_XCLK_FREQUENCY_6MHZ 0x04
85#define EM28XX_XCLK_FREQUENCY_5MHZ 0x05
86#define EM28XX_XCLK_FREQUENCY_4_3MHZ 0x06
87#define EM28XX_XCLK_FREQUENCY_12MHZ 0x07
88#define EM28XX_XCLK_FREQUENCY_20MHZ 0x08
89#define EM28XX_XCLK_FREQUENCY_20MHZ_2 0x09
90#define EM28XX_XCLK_FREQUENCY_48MHZ 0x0a
91#define EM28XX_XCLK_FREQUENCY_24MHZ 0x0b
92
Mauro Carvalho Chehab41facaa2008-04-17 21:44:58 -030093#define EM28XX_R10_VINMODE 0x10
Devin Heitmueller206313d2009-08-31 23:23:03 -030094
Mauro Carvalho Chehab41facaa2008-04-17 21:44:58 -030095#define EM28XX_R11_VINCTRL 0x11
Devin Heitmueller206313d2009-08-31 23:23:03 -030096
97/* em28xx Video Input Control Register 0x11 */
98#define EM28XX_VINCTRL_VBI_SLICED 0x80
99#define EM28XX_VINCTRL_VBI_RAW 0x40
100#define EM28XX_VINCTRL_VOUT_MODE_IN 0x20 /* HREF,VREF,VACT in output */
101#define EM28XX_VINCTRL_CCIR656_ENABLE 0x10
102#define EM28XX_VINCTRL_VBI_16BIT_RAW 0x08 /* otherwise 8-bit raw */
103#define EM28XX_VINCTRL_FID_ON_HREF 0x04
104#define EM28XX_VINCTRL_DUAL_EDGE_STROBE 0x02
105#define EM28XX_VINCTRL_INTERLACED 0x01
106
Mauro Carvalho Chehab41facaa2008-04-17 21:44:58 -0300107#define EM28XX_R12_VINENABLE 0x12 /* */
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -0300108
Mauro Carvalho Chehab41facaa2008-04-17 21:44:58 -0300109#define EM28XX_R14_GAMMA 0x14
110#define EM28XX_R15_RGAIN 0x15
111#define EM28XX_R16_GGAIN 0x16
112#define EM28XX_R17_BGAIN 0x17
113#define EM28XX_R18_ROFFSET 0x18
114#define EM28XX_R19_GOFFSET 0x19
115#define EM28XX_R1A_BOFFSET 0x1a
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -0300116
Mauro Carvalho Chehab41facaa2008-04-17 21:44:58 -0300117#define EM28XX_R1B_OFLOW 0x1b
118#define EM28XX_R1C_HSTART 0x1c
119#define EM28XX_R1D_VSTART 0x1d
120#define EM28XX_R1E_CWIDTH 0x1e
121#define EM28XX_R1F_CHEIGHT 0x1f
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -0300122
Frank Schaefer43a5e082013-02-15 14:38:31 -0300123#define EM28XX_R20_YGAIN 0x20 /* contrast [0:4] */
124#define CONTRAST_DEFAULT 0x10
125
126#define EM28XX_R21_YOFFSET 0x21 /* brightness */ /* signed */
127#define BRIGHTNESS_DEFAULT 0x00
128
129#define EM28XX_R22_UVGAIN 0x22 /* saturation [0:4] */
130#define SATURATION_DEFAULT 0x10
131
132#define EM28XX_R23_UOFFSET 0x23 /* blue balance */ /* signed */
133#define BLUE_BALANCE_DEFAULT 0x00
134
135#define EM28XX_R24_VOFFSET 0x24 /* red balance */ /* signed */
136#define RED_BALANCE_DEFAULT 0x00
137
138#define EM28XX_R25_SHARPNESS 0x25 /* sharpness [0:4] */
139#define SHARPNESS_DEFAULT 0x00
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -0300140
Mauro Carvalho Chehab41facaa2008-04-17 21:44:58 -0300141#define EM28XX_R26_COMPR 0x26
142#define EM28XX_R27_OUTFMT 0x27
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -0300143
Devin Heitmueller3fbf9302008-12-29 23:34:37 -0300144/* em28xx Output Format Register (0x27) */
145#define EM28XX_OUTFMT_RGB_8_RGRG 0x00
146#define EM28XX_OUTFMT_RGB_8_GRGR 0x01
147#define EM28XX_OUTFMT_RGB_8_GBGB 0x02
148#define EM28XX_OUTFMT_RGB_8_BGBG 0x03
149#define EM28XX_OUTFMT_RGB_16_656 0x04
150#define EM28XX_OUTFMT_RGB_8_BAYER 0x08 /* Pattern in Reg 0x10[1-0] */
151#define EM28XX_OUTFMT_YUV211 0x10
152#define EM28XX_OUTFMT_YUV422_Y0UY1V 0x14
153#define EM28XX_OUTFMT_YUV422_Y1UY0V 0x15
154#define EM28XX_OUTFMT_YUV411 0x18
155
156
Mauro Carvalho Chehab41facaa2008-04-17 21:44:58 -0300157#define EM28XX_R28_XMIN 0x28
158#define EM28XX_R29_XMAX 0x29
159#define EM28XX_R2A_YMIN 0x2a
160#define EM28XX_R2B_YMAX 0x2b
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -0300161
Mauro Carvalho Chehab41facaa2008-04-17 21:44:58 -0300162#define EM28XX_R30_HSCALELOW 0x30
163#define EM28XX_R31_HSCALEHIGH 0x31
164#define EM28XX_R32_VSCALELOW 0x32
165#define EM28XX_R33_VSCALEHIGH 0x33
Frank Schaefer81685322013-02-10 16:05:11 -0300166#define EM28XX_HVSCALE_MAX 0x3fff /* => 20% */
167
Devin Heitmuellerda52a552009-09-01 01:19:46 -0300168#define EM28XX_R34_VBI_START_H 0x34
169#define EM28XX_R35_VBI_START_V 0x35
Frank Schaefer1e2e9082013-03-26 13:38:40 -0300170/*
171 * NOTE: the EM276x (and EM25xx, EM277x/8x ?) (camera bridges) use these
172 * registers for a different unknown purpose.
173 * => register 0x34 is set to capture width / 16
174 * => register 0x35 is set to capture height / 16
175 */
176
Devin Heitmuellerda52a552009-09-01 01:19:46 -0300177#define EM28XX_R36_VBI_WIDTH 0x36
178#define EM28XX_R37_VBI_HEIGHT 0x37
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -0300179
Mauro Carvalho Chehab41facaa2008-04-17 21:44:58 -0300180#define EM28XX_R40_AC97LSB 0x40
181#define EM28XX_R41_AC97MSB 0x41
182#define EM28XX_R42_AC97ADDR 0x42
183#define EM28XX_R43_AC97BUSY 0x43
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -0300184
Mauro Carvalho Chehaba924a492008-11-12 08:41:29 -0300185#define EM28XX_R45_IR 0x45
186 /* 0x45 bit 7 - parity bit
187 bits 6-0 - count
188 0x46 IR brand
189 0x47 IR data
190 */
191
Devin Heitmueller6a1acc32008-11-12 02:05:06 -0300192/* em2874 registers */
Devin Heitmueller4b922532008-11-13 03:15:55 -0300193#define EM2874_R50_IR_CONFIG 0x50
194#define EM2874_R51_IR 0x51
Devin Heitmuellerebef13d2008-11-12 02:05:24 -0300195#define EM2874_R5F_TS_ENABLE 0x5f
Frank Schaefer907d1092013-06-03 14:12:02 -0300196
197/* em2874/174/84, em25xx, em276x/7x/8x GPIO registers */
198/*
199 * NOTE: not all ports are bonded out;
200 * Some ports are multiplexed with special function I/O
201 */
202#define EM2874_R80_GPIO_P0_CTRL 0x80
203#define EM2874_R81_GPIO_P1_CTRL 0x81
204#define EM2874_R82_GPIO_P2_CTRL 0x82
205#define EM2874_R83_GPIO_P3_CTRL 0x83
206#define EM2874_R84_GPIO_P0_STATE 0x84
207#define EM2874_R85_GPIO_P1_STATE 0x85
208#define EM2874_R86_GPIO_P2_STATE 0x86
209#define EM2874_R87_GPIO_P3_STATE 0x87
Devin Heitmueller6a1acc32008-11-12 02:05:06 -0300210
Devin Heitmueller4b922532008-11-13 03:15:55 -0300211/* em2874 IR config register (0x50) */
212#define EM2874_IR_NEC 0x00
Mauro Carvalho Chehab105e3682012-12-15 08:29:11 -0300213#define EM2874_IR_NEC_NO_PARITY 0x01
Devin Heitmueller4b922532008-11-13 03:15:55 -0300214#define EM2874_IR_RC5 0x04
Mauro Carvalho Chehab55996782010-01-11 10:47:33 -0300215#define EM2874_IR_RC6_MODE_0 0x08
216#define EM2874_IR_RC6_MODE_6A 0x0b
Devin Heitmueller4b922532008-11-13 03:15:55 -0300217
Devin Heitmuellerebef13d2008-11-12 02:05:24 -0300218/* em2874 Transport Stream Enable Register (0x5f) */
219#define EM2874_TS1_CAPTURE_ENABLE (1 << 0)
220#define EM2874_TS1_FILTER_ENABLE (1 << 1)
221#define EM2874_TS1_NULL_DISCARD (1 << 2)
222#define EM2874_TS2_CAPTURE_ENABLE (1 << 4)
223#define EM2874_TS2_FILTER_ENABLE (1 << 5)
224#define EM2874_TS2_NULL_DISCARD (1 << 6)
225
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -0300226/* register settings */
227#define EM2800_AUDIO_SRC_TUNER 0x0d
228#define EM2800_AUDIO_SRC_LINE 0x0c
229#define EM28XX_AUDIO_SRC_TUNER 0xc0
230#define EM28XX_AUDIO_SRC_LINE 0x80
231
232/* FIXME: Need to be populated with the other chip ID's */
233enum em28xx_chip_id {
Mauro Carvalho Chehabf57b17c32009-11-12 11:21:05 -0300234 CHIP_ID_EM2800 = 7,
Mauro Carvalho Chehabd5943172009-08-07 12:13:31 -0300235 CHIP_ID_EM2710 = 17,
236 CHIP_ID_EM2820 = 18, /* Also used by some em2710 */
Mauro Carvalho Chehabf09fb532008-11-16 10:40:21 -0300237 CHIP_ID_EM2840 = 20,
Devin Heitmueller67c96f62008-11-18 05:05:46 -0300238 CHIP_ID_EM2750 = 33,
Devin Heitmuellera8a1f8c2008-06-10 12:35:42 -0300239 CHIP_ID_EM2860 = 34,
Devin Heitmuellerb1fa26c2008-12-16 23:15:33 -0300240 CHIP_ID_EM2870 = 35,
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -0300241 CHIP_ID_EM2883 = 36,
Frank Schaefer736a3202013-03-26 13:38:37 -0300242 CHIP_ID_EM2765 = 54,
Devin Heitmueller5caeba02008-11-12 02:04:48 -0300243 CHIP_ID_EM2874 = 65,
Mauro Carvalho Chehabfec528b2011-07-03 21:05:06 -0300244 CHIP_ID_EM2884 = 68,
Antti Palosaaribc022692011-04-07 16:04:48 -0300245 CHIP_ID_EM28174 = 113,
Mauro Carvalho Chehab2ba890e2008-04-17 21:42:58 -0300246};
Mauro Carvalho Chehab6fbcebf2008-11-17 22:30:09 -0300247
248/*
Ezequiel GarcĂ­a9f98f7b2012-06-11 15:17:24 -0300249 * Registers used by em202
Mauro Carvalho Chehab6fbcebf2008-11-17 22:30:09 -0300250 */
251
Mauro Carvalho Chehab6fbcebf2008-11-17 22:30:09 -0300252/* EMP202 vendor registers */
253#define EM202_EXT_MODEM_CTRL 0x3e
254#define EM202_GPIO_CONF 0x4c
255#define EM202_GPIO_POLARITY 0x4e
256#define EM202_GPIO_STICKY 0x50
257#define EM202_GPIO_MASK 0x52
258#define EM202_GPIO_STATUS 0x54
259#define EM202_SPDIF_OUT_SEL 0x6a
260#define EM202_ANTIPOP 0x72
261#define EM202_EAPD_GPIO_ACCESS 0x74