| Zang Roy-r61911 | 9eb90a0 | 2007-03-09 13:27:28 +0800 | [diff] [blame] | 1 | /* | 
|  | 2 | * MPC85xx/86xx PCI Express structure define | 
|  | 3 | * | 
| Prabhakar Kushwaha | f4154e1 | 2011-02-24 15:05:04 +0530 | [diff] [blame] | 4 | * Copyright 2007,2011 Freescale Semiconductor, Inc | 
| Zang Roy-r61911 | 9eb90a0 | 2007-03-09 13:27:28 +0800 | [diff] [blame] | 5 | * | 
|  | 6 | * This program is free software; you can redistribute  it and/or modify it | 
|  | 7 | * under  the terms of  the GNU General  Public License as published by the | 
|  | 8 | * Free Software Foundation;  either version 2 of the  License, or (at your | 
|  | 9 | * option) any later version. | 
|  | 10 | * | 
|  | 11 | */ | 
|  | 12 |  | 
|  | 13 | #ifdef __KERNEL__ | 
| Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 14 | #ifndef __POWERPC_FSL_PCI_H | 
|  | 15 | #define __POWERPC_FSL_PCI_H | 
| Zang Roy-r61911 | 9eb90a0 | 2007-03-09 13:27:28 +0800 | [diff] [blame] | 16 |  | 
| Jia Hongtao | c741720 | 2013-03-15 14:14:58 +0800 | [diff] [blame] | 17 | struct platform_device; | 
|  | 18 |  | 
| Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 19 | #define PCIE_LTSSM	0x0404		/* PCIE Link Training and Status */ | 
|  | 20 | #define PCIE_LTSSM_L0	0x16		/* L0 state */ | 
| Roy Zang | 6cc1b4e | 2012-09-03 17:22:09 +0800 | [diff] [blame] | 21 | #define PCIE_IP_REV_2_2		0x02080202 /* PCIE IP block version Rev2.2 */ | 
| Roy ZANG | cc6ea0d | 2012-09-21 04:12:52 +0000 | [diff] [blame] | 22 | #define PCIE_IP_REV_3_0		0x02080300 /* PCIE IP block version Rev3.0 */ | 
| Kumar Gala | 54c1819 | 2009-05-08 15:05:23 -0500 | [diff] [blame] | 23 | #define PIWAR_EN		0x80000000	/* Enable */ | 
|  | 24 | #define PIWAR_PF		0x20000000	/* prefetch */ | 
|  | 25 | #define PIWAR_TGI_LOCAL		0x00f00000	/* target - local memory */ | 
|  | 26 | #define PIWAR_READ_SNOOP	0x00050000 | 
|  | 27 | #define PIWAR_WRITE_SNOOP	0x00005000 | 
| Prabhakar Kushwaha | f4154e1 | 2011-02-24 15:05:04 +0530 | [diff] [blame] | 28 | #define PIWAR_SZ_MASK          0x0000003f | 
| Zang Roy-r61911 | 9eb90a0 | 2007-03-09 13:27:28 +0800 | [diff] [blame] | 29 |  | 
| Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 30 | /* PCI/PCI Express outbound window reg */ | 
|  | 31 | struct pci_outbound_window_regs { | 
|  | 32 | __be32	potar;	/* 0x.0 - Outbound translation address register */ | 
|  | 33 | __be32	potear;	/* 0x.4 - Outbound translation extended address register */ | 
|  | 34 | __be32	powbar;	/* 0x.8 - Outbound window base address register */ | 
|  | 35 | u8	res1[4]; | 
|  | 36 | __be32	powar;	/* 0x.10 - Outbound window attributes register */ | 
|  | 37 | u8	res2[12]; | 
| Zang Roy-r61911 | 9eb90a0 | 2007-03-09 13:27:28 +0800 | [diff] [blame] | 38 | }; | 
|  | 39 |  | 
| Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 40 | /* PCI/PCI Express inbound window reg */ | 
|  | 41 | struct pci_inbound_window_regs { | 
|  | 42 | __be32	pitar;	/* 0x.0 - Inbound translation address register */ | 
|  | 43 | u8	res1[4]; | 
|  | 44 | __be32	piwbar;	/* 0x.8 - Inbound window base address register */ | 
|  | 45 | __be32	piwbear;	/* 0x.c - Inbound window base extended address register */ | 
|  | 46 | __be32	piwar;	/* 0x.10 - Inbound window attributes register */ | 
|  | 47 | u8	res2[12]; | 
|  | 48 | }; | 
|  | 49 |  | 
|  | 50 | /* PCI/PCI Express IO block registers for 85xx/86xx */ | 
|  | 51 | struct ccsr_pci { | 
|  | 52 | __be32	config_addr;		/* 0x.000 - PCI/PCIE Configuration Address Register */ | 
|  | 53 | __be32	config_data;		/* 0x.004 - PCI/PCIE Configuration Data Register */ | 
|  | 54 | __be32	int_ack;		/* 0x.008 - PCI Interrupt Acknowledge Register */ | 
|  | 55 | __be32	pex_otb_cpl_tor;	/* 0x.00c - PCIE Outbound completion timeout register */ | 
|  | 56 | __be32	pex_conf_tor;		/* 0x.010 - PCIE configuration timeout register */ | 
| Prabhakar Kushwaha | f4154e1 | 2011-02-24 15:05:04 +0530 | [diff] [blame] | 57 | __be32	pex_config;		/* 0x.014 - PCIE CONFIG Register */ | 
|  | 58 | __be32	pex_int_status;		/* 0x.018 - PCIE interrupt status */ | 
|  | 59 | u8	res2[4]; | 
| Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 60 | __be32	pex_pme_mes_dr;		/* 0x.020 - PCIE PME and message detect register */ | 
|  | 61 | __be32	pex_pme_mes_disr;	/* 0x.024 - PCIE PME and message disable register */ | 
|  | 62 | __be32	pex_pme_mes_ier;	/* 0x.028 - PCIE PME and message interrupt enable register */ | 
|  | 63 | __be32	pex_pmcr;		/* 0x.02c - PCIE power management command register */ | 
| Roy Zang | 6cc1b4e | 2012-09-03 17:22:09 +0800 | [diff] [blame] | 64 | u8	res3[3016]; | 
|  | 65 | __be32	block_rev1;	/* 0x.bf8 - PCIE Block Revision register 1 */ | 
|  | 66 | __be32	block_rev2;	/* 0x.bfc - PCIE Block Revision register 2 */ | 
| Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 67 |  | 
|  | 68 | /* PCI/PCI Express outbound window 0-4 | 
|  | 69 | * Window 0 is the default window and is the only window enabled upon reset. | 
|  | 70 | * The default outbound register set is used when a transaction misses | 
|  | 71 | * in all of the other outbound windows. | 
|  | 72 | */ | 
|  | 73 | struct pci_outbound_window_regs pow[5]; | 
| Prabhakar Kushwaha | f4154e1 | 2011-02-24 15:05:04 +0530 | [diff] [blame] | 74 | u8	res14[96]; | 
|  | 75 | struct pci_inbound_window_regs	pmit;	/* 0xd00 - 0xd9c Inbound MSI */ | 
|  | 76 | u8	res6[96]; | 
|  | 77 | /* PCI/PCI Express inbound window 3-0 | 
| Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 78 | * inbound window 1 supports only a 32-bit base address and does not | 
|  | 79 | * define an inbound window base extended address register. | 
|  | 80 | */ | 
| Prabhakar Kushwaha | f4154e1 | 2011-02-24 15:05:04 +0530 | [diff] [blame] | 81 | struct pci_inbound_window_regs piw[4]; | 
| Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 82 |  | 
|  | 83 | __be32	pex_err_dr;		/* 0x.e00 - PCI/PCIE error detect register */ | 
|  | 84 | u8	res21[4]; | 
|  | 85 | __be32	pex_err_en;		/* 0x.e08 - PCI/PCIE error interrupt enable register */ | 
|  | 86 | u8	res22[4]; | 
|  | 87 | __be32	pex_err_disr;		/* 0x.e10 - PCI/PCIE error disable register */ | 
|  | 88 | u8	res23[12]; | 
|  | 89 | __be32	pex_err_cap_stat;	/* 0x.e20 - PCI/PCIE error capture status register */ | 
|  | 90 | u8	res24[4]; | 
|  | 91 | __be32	pex_err_cap_r0;		/* 0x.e28 - PCIE error capture register 0 */ | 
|  | 92 | __be32	pex_err_cap_r1;		/* 0x.e2c - PCIE error capture register 0 */ | 
|  | 93 | __be32	pex_err_cap_r2;		/* 0x.e30 - PCIE error capture register 0 */ | 
|  | 94 | __be32	pex_err_cap_r3;		/* 0x.e34 - PCIE error capture register 0 */ | 
| Roy ZANG | cc6ea0d | 2012-09-21 04:12:52 +0000 | [diff] [blame] | 95 | u8	res_e38[200]; | 
|  | 96 | __be32	pdb_stat;		/* 0x.f00 - PCIE Debug Status */ | 
|  | 97 | u8	res_f04[16]; | 
|  | 98 | __be32	pex_csr0;		/* 0x.f14 - PEX Control/Status register 0*/ | 
|  | 99 | #define PEX_CSR0_LTSSM_MASK	0xFC | 
|  | 100 | #define PEX_CSR0_LTSSM_SHIFT	2 | 
|  | 101 | #define PEX_CSR0_LTSSM_L0	0x11 | 
|  | 102 | __be32	pex_csr1;		/* 0x.f18 - PEX Control/Status register 1*/ | 
|  | 103 | u8	res_f1c[228]; | 
|  | 104 |  | 
| Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 105 | }; | 
|  | 106 |  | 
| Varun Sethi | 52c5aff | 2013-01-14 16:58:00 +0530 | [diff] [blame] | 107 | extern int fsl_add_bridge(struct platform_device *pdev, int is_primary); | 
| Kumar Gala | 6c0a11c | 2007-07-19 15:29:53 -0500 | [diff] [blame] | 108 | extern void fsl_pcibios_fixup_bus(struct pci_bus *bus); | 
| John Rigby | 76fe1ff | 2008-06-26 11:07:57 -0600 | [diff] [blame] | 109 | extern int mpc83xx_add_bridge(struct device_node *dev); | 
| Kumar Gala | b8f44ec | 2010-08-05 02:45:08 -0500 | [diff] [blame] | 110 | u64 fsl_pci_immrbar_base(struct pci_controller *hose); | 
| Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 111 |  | 
| Scott Wood | 07e4f80 | 2012-07-10 19:26:47 -0500 | [diff] [blame] | 112 | extern struct device_node *fsl_pci_primary; | 
|  | 113 |  | 
| Jia Hongtao | 905e75c | 2012-08-28 15:44:08 +0800 | [diff] [blame] | 114 | #ifdef CONFIG_PCI | 
|  | 115 | void fsl_pci_assign_primary(void); | 
| Scott Wood | 07e4f80 | 2012-07-10 19:26:47 -0500 | [diff] [blame] | 116 | #else | 
| Jia Hongtao | 905e75c | 2012-08-28 15:44:08 +0800 | [diff] [blame] | 117 | static inline void fsl_pci_assign_primary(void) {} | 
|  | 118 | #endif | 
|  | 119 |  | 
|  | 120 | #ifdef CONFIG_EDAC_MPC85XX | 
|  | 121 | int mpc85xx_pci_err_probe(struct platform_device *op); | 
|  | 122 | #else | 
|  | 123 | static inline int mpc85xx_pci_err_probe(struct platform_device *op) | 
|  | 124 | { | 
|  | 125 | return -ENOTSUPP; | 
|  | 126 | } | 
| Scott Wood | 07e4f80 | 2012-07-10 19:26:47 -0500 | [diff] [blame] | 127 | #endif | 
|  | 128 |  | 
| Zang Roy-r61911 | 9ac4dd3 | 2007-07-10 18:46:35 +0800 | [diff] [blame] | 129 | #endif /* __POWERPC_FSL_PCI_H */ | 
| Zang Roy-r61911 | 9eb90a0 | 2007-03-09 13:27:28 +0800 | [diff] [blame] | 130 | #endif /* __KERNEL__ */ |