blob: 115915d4a60a71c8addf06fb33e13bb5c1b26cc7 [file] [log] [blame]
James Smartda0436e2009-05-22 14:51:39 -04001/*******************************************************************
2 * This file is part of the Emulex Linux Device Driver for *
3 * Fibre Channel Host Bus Adapters. *
4 * Copyright (C) 2009 Emulex. All rights reserved. *
5 * EMULEX and SLI are trademarks of Emulex. *
6 * www.emulex.com *
7 * *
8 * This program is free software; you can redistribute it and/or *
9 * modify it under the terms of version 2 of the GNU General *
10 * Public License as published by the Free Software Foundation. *
11 * This program is distributed in the hope that it will be useful. *
12 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
13 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
14 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
15 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
16 * TO BE LEGALLY INVALID. See the GNU General Public License for *
17 * more details, a copy of which can be found in the file COPYING *
18 * included with this package. *
19 *******************************************************************/
20
21/* Macros to deal with bit fields. Each bit field must have 3 #defines
22 * associated with it (_SHIFT, _MASK, and _WORD).
23 * EG. For a bit field that is in the 7th bit of the "field4" field of a
24 * structure and is 2 bits in size the following #defines must exist:
25 * struct temp {
26 * uint32_t field1;
27 * uint32_t field2;
28 * uint32_t field3;
29 * uint32_t field4;
30 * #define example_bit_field_SHIFT 7
31 * #define example_bit_field_MASK 0x03
32 * #define example_bit_field_WORD field4
33 * uint32_t field5;
34 * };
35 * Then the macros below may be used to get or set the value of that field.
36 * EG. To get the value of the bit field from the above example:
37 * struct temp t1;
38 * value = bf_get(example_bit_field, &t1);
39 * And then to set that bit field:
40 * bf_set(example_bit_field, &t1, 2);
41 * Or clear that bit field:
42 * bf_set(example_bit_field, &t1, 0);
43 */
James Smartcb5172e2010-03-15 11:25:07 -040044#define bf_get_le32(name, ptr) \
45 ((le32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
James Smartda0436e2009-05-22 14:51:39 -040046#define bf_get(name, ptr) \
47 (((ptr)->name##_WORD >> name##_SHIFT) & name##_MASK)
James Smartcb5172e2010-03-15 11:25:07 -040048#define bf_set_le32(name, ptr, value) \
49 ((ptr)->name##_WORD = cpu_to_le32(((((value) & \
50 name##_MASK) << name##_SHIFT) | (le32_to_cpu((ptr)->name##_WORD) & \
51 ~(name##_MASK << name##_SHIFT)))))
James Smartda0436e2009-05-22 14:51:39 -040052#define bf_set(name, ptr, value) \
53 ((ptr)->name##_WORD = ((((value) & name##_MASK) << name##_SHIFT) | \
54 ((ptr)->name##_WORD & ~(name##_MASK << name##_SHIFT))))
55
56struct dma_address {
57 uint32_t addr_lo;
58 uint32_t addr_hi;
59};
60
James Smart8fa38512009-07-19 10:01:03 -040061struct lpfc_sli_intf {
62 uint32_t word0;
James Smart28baac72010-02-12 14:42:03 -050063#define lpfc_sli_intf_valid_SHIFT 29
64#define lpfc_sli_intf_valid_MASK 0x00000007
65#define lpfc_sli_intf_valid_WORD word0
James Smart8fa38512009-07-19 10:01:03 -040066#define LPFC_SLI_INTF_VALID 6
James Smart085c6472010-11-20 23:11:37 -050067#define lpfc_sli_intf_sli_hint2_SHIFT 24
68#define lpfc_sli_intf_sli_hint2_MASK 0x0000001F
69#define lpfc_sli_intf_sli_hint2_WORD word0
70#define LPFC_SLI_INTF_SLI_HINT2_NONE 0
71#define lpfc_sli_intf_sli_hint1_SHIFT 16
72#define lpfc_sli_intf_sli_hint1_MASK 0x000000FF
73#define lpfc_sli_intf_sli_hint1_WORD word0
74#define LPFC_SLI_INTF_SLI_HINT1_NONE 0
75#define LPFC_SLI_INTF_SLI_HINT1_1 1
76#define LPFC_SLI_INTF_SLI_HINT1_2 2
77#define lpfc_sli_intf_if_type_SHIFT 12
78#define lpfc_sli_intf_if_type_MASK 0x0000000F
79#define lpfc_sli_intf_if_type_WORD word0
80#define LPFC_SLI_INTF_IF_TYPE_0 0
81#define LPFC_SLI_INTF_IF_TYPE_1 1
82#define LPFC_SLI_INTF_IF_TYPE_2 2
James Smart28baac72010-02-12 14:42:03 -050083#define lpfc_sli_intf_sli_family_SHIFT 8
James Smart085c6472010-11-20 23:11:37 -050084#define lpfc_sli_intf_sli_family_MASK 0x0000000F
James Smart28baac72010-02-12 14:42:03 -050085#define lpfc_sli_intf_sli_family_WORD word0
James Smart085c6472010-11-20 23:11:37 -050086#define LPFC_SLI_INTF_FAMILY_BE2 0x0
87#define LPFC_SLI_INTF_FAMILY_BE3 0x1
88#define LPFC_SLI_INTF_FAMILY_LNCR_A0 0xa
89#define LPFC_SLI_INTF_FAMILY_LNCR_B0 0xb
James Smart28baac72010-02-12 14:42:03 -050090#define lpfc_sli_intf_slirev_SHIFT 4
91#define lpfc_sli_intf_slirev_MASK 0x0000000F
92#define lpfc_sli_intf_slirev_WORD word0
93#define LPFC_SLI_INTF_REV_SLI3 3
94#define LPFC_SLI_INTF_REV_SLI4 4
James Smart085c6472010-11-20 23:11:37 -050095#define lpfc_sli_intf_func_type_SHIFT 0
96#define lpfc_sli_intf_func_type_MASK 0x00000001
97#define lpfc_sli_intf_func_type_WORD word0
98#define LPFC_SLI_INTF_IF_TYPE_PHYS 0
99#define LPFC_SLI_INTF_IF_TYPE_VIRT 1
James Smart8fa38512009-07-19 10:01:03 -0400100};
101
James Smartda0436e2009-05-22 14:51:39 -0400102#define LPFC_SLI4_MBX_EMBED true
103#define LPFC_SLI4_MBX_NEMBED false
104
105#define LPFC_SLI4_MB_WORD_COUNT 64
106#define LPFC_MAX_MQ_PAGE 8
107#define LPFC_MAX_WQ_PAGE 8
108#define LPFC_MAX_CQ_PAGE 4
109#define LPFC_MAX_EQ_PAGE 8
110
111#define LPFC_VIR_FUNC_MAX 32 /* Maximum number of virtual functions */
112#define LPFC_PCI_FUNC_MAX 5 /* Maximum number of PCI functions */
113#define LPFC_VFR_PAGE_SIZE 0x1000 /* 4KB BAR2 per-VF register page size */
114
115/* Define SLI4 Alignment requirements. */
116#define LPFC_ALIGN_16_BYTE 16
117#define LPFC_ALIGN_64_BYTE 64
118
119/* Define SLI4 specific definitions. */
120#define LPFC_MQ_CQE_BYTE_OFFSET 256
121#define LPFC_MBX_CMD_HDR_LENGTH 16
122#define LPFC_MBX_ERROR_RANGE 0x4000
123#define LPFC_BMBX_BIT1_ADDR_HI 0x2
124#define LPFC_BMBX_BIT1_ADDR_LO 0
125#define LPFC_RPI_HDR_COUNT 64
126#define LPFC_HDR_TEMPLATE_SIZE 4096
127#define LPFC_RPI_ALLOC_ERROR 0xFFFF
128#define LPFC_FCF_RECORD_WD_CNT 132
129#define LPFC_ENTIRE_FCF_DATABASE 0
130#define LPFC_DFLT_FCF_INDEX 0
131
132/* Virtual function numbers */
133#define LPFC_VF0 0
134#define LPFC_VF1 1
135#define LPFC_VF2 2
136#define LPFC_VF3 3
137#define LPFC_VF4 4
138#define LPFC_VF5 5
139#define LPFC_VF6 6
140#define LPFC_VF7 7
141#define LPFC_VF8 8
142#define LPFC_VF9 9
143#define LPFC_VF10 10
144#define LPFC_VF11 11
145#define LPFC_VF12 12
146#define LPFC_VF13 13
147#define LPFC_VF14 14
148#define LPFC_VF15 15
149#define LPFC_VF16 16
150#define LPFC_VF17 17
151#define LPFC_VF18 18
152#define LPFC_VF19 19
153#define LPFC_VF20 20
154#define LPFC_VF21 21
155#define LPFC_VF22 22
156#define LPFC_VF23 23
157#define LPFC_VF24 24
158#define LPFC_VF25 25
159#define LPFC_VF26 26
160#define LPFC_VF27 27
161#define LPFC_VF28 28
162#define LPFC_VF29 29
163#define LPFC_VF30 30
164#define LPFC_VF31 31
165
166/* PCI function numbers */
167#define LPFC_PCI_FUNC0 0
168#define LPFC_PCI_FUNC1 1
169#define LPFC_PCI_FUNC2 2
170#define LPFC_PCI_FUNC3 3
171#define LPFC_PCI_FUNC4 4
172
James Smartc0c11512011-05-24 11:41:34 -0400173/* SLI4 interface type-2 control register offsets */
174#define LPFC_CTL_PORT_SEM_OFFSET 0x400
175#define LPFC_CTL_PORT_STA_OFFSET 0x404
176#define LPFC_CTL_PORT_CTL_OFFSET 0x408
177#define LPFC_CTL_PORT_ER1_OFFSET 0x40C
178#define LPFC_CTL_PORT_ER2_OFFSET 0x410
179#define LPFC_CTL_PDEV_CTL_OFFSET 0x414
180
181/* Some SLI4 interface type-2 PDEV_CTL register bits */
182#define LPFC_CTL_PDEV_CTL_DRST 0x00000001
183#define LPFC_CTL_PDEV_CTL_FRST 0x00000002
184#define LPFC_CTL_PDEV_CTL_DD 0x00000004
185#define LPFC_CTL_PDEV_CTL_LC 0x00000008
186#define LPFC_CTL_PDEV_CTL_FRL_ALL 0x00
187#define LPFC_CTL_PDEV_CTL_FRL_FC_FCOE 0x10
188#define LPFC_CTL_PDEV_CTL_FRL_NIC 0x20
189
190#define LPFC_FW_DUMP_REQUEST (LPFC_CTL_PDEV_CTL_DD | LPFC_CTL_PDEV_CTL_FRST)
191
James Smartda0436e2009-05-22 14:51:39 -0400192/* Active interrupt test count */
193#define LPFC_ACT_INTR_CNT 4
194
195/* Delay Multiplier constant */
196#define LPFC_DMULT_CONST 651042
197#define LPFC_MIM_IMAX 636
198#define LPFC_FP_DEF_IMAX 10000
199#define LPFC_SP_DEF_IMAX 10000
200
James Smart28baac72010-02-12 14:42:03 -0500201/* PORT_CAPABILITIES constants. */
202#define LPFC_MAX_SUPPORTED_PAGES 8
203
James Smartda0436e2009-05-22 14:51:39 -0400204struct ulp_bde64 {
205 union ULP_BDE_TUS {
206 uint32_t w;
207 struct {
208#ifdef __BIG_ENDIAN_BITFIELD
209 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
210 VALUE !! */
211 uint32_t bdeSize:24; /* Size of buffer (in bytes) */
212#else /* __LITTLE_ENDIAN_BITFIELD */
213 uint32_t bdeSize:24; /* Size of buffer (in bytes) */
214 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
215 VALUE !! */
216#endif
217#define BUFF_TYPE_BDE_64 0x00 /* BDE (Host_resident) */
218#define BUFF_TYPE_BDE_IMMED 0x01 /* Immediate Data BDE */
219#define BUFF_TYPE_BDE_64P 0x02 /* BDE (Port-resident) */
220#define BUFF_TYPE_BDE_64I 0x08 /* Input BDE (Host-resident) */
221#define BUFF_TYPE_BDE_64IP 0x0A /* Input BDE (Port-resident) */
222#define BUFF_TYPE_BLP_64 0x40 /* BLP (Host-resident) */
223#define BUFF_TYPE_BLP_64P 0x42 /* BLP (Port-resident) */
224 } f;
225 } tus;
226 uint32_t addrLow;
227 uint32_t addrHigh;
228};
229
230struct lpfc_sli4_flags {
231 uint32_t word0;
232#define lpfc_fip_flag_SHIFT 0
233#define lpfc_fip_flag_MASK 0x00000001
234#define lpfc_fip_flag_WORD word0
235};
236
James Smart546fc852011-03-11 16:06:29 -0500237struct sli4_bls_rsp {
James Smart5ffc2662009-11-18 15:39:44 -0500238 uint32_t word0_rsvd; /* Word0 must be reserved */
239 uint32_t word1;
240#define lpfc_abts_orig_SHIFT 0
241#define lpfc_abts_orig_MASK 0x00000001
242#define lpfc_abts_orig_WORD word1
243#define LPFC_ABTS_UNSOL_RSP 1
244#define LPFC_ABTS_UNSOL_INT 0
245 uint32_t word2;
246#define lpfc_abts_rxid_SHIFT 0
247#define lpfc_abts_rxid_MASK 0x0000FFFF
248#define lpfc_abts_rxid_WORD word2
249#define lpfc_abts_oxid_SHIFT 16
250#define lpfc_abts_oxid_MASK 0x0000FFFF
251#define lpfc_abts_oxid_WORD word2
252 uint32_t word3;
James Smart546fc852011-03-11 16:06:29 -0500253#define lpfc_vndr_code_SHIFT 0
254#define lpfc_vndr_code_MASK 0x000000FF
255#define lpfc_vndr_code_WORD word3
256#define lpfc_rsn_expln_SHIFT 8
257#define lpfc_rsn_expln_MASK 0x000000FF
258#define lpfc_rsn_expln_WORD word3
259#define lpfc_rsn_code_SHIFT 16
260#define lpfc_rsn_code_MASK 0x000000FF
261#define lpfc_rsn_code_WORD word3
262
James Smart5ffc2662009-11-18 15:39:44 -0500263 uint32_t word4;
264 uint32_t word5_rsvd; /* Word5 must be reserved */
265};
266
James Smartda0436e2009-05-22 14:51:39 -0400267/* event queue entry structure */
268struct lpfc_eqe {
269 uint32_t word0;
270#define lpfc_eqe_resource_id_SHIFT 16
271#define lpfc_eqe_resource_id_MASK 0x000000FF
272#define lpfc_eqe_resource_id_WORD word0
273#define lpfc_eqe_minor_code_SHIFT 4
274#define lpfc_eqe_minor_code_MASK 0x00000FFF
275#define lpfc_eqe_minor_code_WORD word0
276#define lpfc_eqe_major_code_SHIFT 1
277#define lpfc_eqe_major_code_MASK 0x00000007
278#define lpfc_eqe_major_code_WORD word0
279#define lpfc_eqe_valid_SHIFT 0
280#define lpfc_eqe_valid_MASK 0x00000001
281#define lpfc_eqe_valid_WORD word0
282};
283
284/* completion queue entry structure (common fields for all cqe types) */
285struct lpfc_cqe {
286 uint32_t reserved0;
287 uint32_t reserved1;
288 uint32_t reserved2;
289 uint32_t word3;
290#define lpfc_cqe_valid_SHIFT 31
291#define lpfc_cqe_valid_MASK 0x00000001
292#define lpfc_cqe_valid_WORD word3
293#define lpfc_cqe_code_SHIFT 16
294#define lpfc_cqe_code_MASK 0x000000FF
295#define lpfc_cqe_code_WORD word3
296};
297
298/* Completion Queue Entry Status Codes */
299#define CQE_STATUS_SUCCESS 0x0
300#define CQE_STATUS_FCP_RSP_FAILURE 0x1
301#define CQE_STATUS_REMOTE_STOP 0x2
302#define CQE_STATUS_LOCAL_REJECT 0x3
303#define CQE_STATUS_NPORT_RJT 0x4
304#define CQE_STATUS_FABRIC_RJT 0x5
305#define CQE_STATUS_NPORT_BSY 0x6
306#define CQE_STATUS_FABRIC_BSY 0x7
307#define CQE_STATUS_INTERMED_RSP 0x8
308#define CQE_STATUS_LS_RJT 0x9
309#define CQE_STATUS_CMD_REJECT 0xb
310#define CQE_STATUS_FCP_TGT_LENCHECK 0xc
311#define CQE_STATUS_NEED_BUFF_ENTRY 0xf
312
313/* Status returned by hardware (valid only if status = CQE_STATUS_SUCCESS). */
314#define CQE_HW_STATUS_NO_ERR 0x0
315#define CQE_HW_STATUS_UNDERRUN 0x1
316#define CQE_HW_STATUS_OVERRUN 0x2
317
318/* Completion Queue Entry Codes */
319#define CQE_CODE_COMPL_WQE 0x1
320#define CQE_CODE_RELEASE_WQE 0x2
321#define CQE_CODE_RECEIVE 0x4
322#define CQE_CODE_XRI_ABORTED 0x5
323
324/* completion queue entry for wqe completions */
325struct lpfc_wcqe_complete {
326 uint32_t word0;
327#define lpfc_wcqe_c_request_tag_SHIFT 16
328#define lpfc_wcqe_c_request_tag_MASK 0x0000FFFF
329#define lpfc_wcqe_c_request_tag_WORD word0
330#define lpfc_wcqe_c_status_SHIFT 8
331#define lpfc_wcqe_c_status_MASK 0x000000FF
332#define lpfc_wcqe_c_status_WORD word0
333#define lpfc_wcqe_c_hw_status_SHIFT 0
334#define lpfc_wcqe_c_hw_status_MASK 0x000000FF
335#define lpfc_wcqe_c_hw_status_WORD word0
336 uint32_t total_data_placed;
337 uint32_t parameter;
338 uint32_t word3;
339#define lpfc_wcqe_c_valid_SHIFT lpfc_cqe_valid_SHIFT
340#define lpfc_wcqe_c_valid_MASK lpfc_cqe_valid_MASK
341#define lpfc_wcqe_c_valid_WORD lpfc_cqe_valid_WORD
342#define lpfc_wcqe_c_xb_SHIFT 28
343#define lpfc_wcqe_c_xb_MASK 0x00000001
344#define lpfc_wcqe_c_xb_WORD word3
345#define lpfc_wcqe_c_pv_SHIFT 27
346#define lpfc_wcqe_c_pv_MASK 0x00000001
347#define lpfc_wcqe_c_pv_WORD word3
348#define lpfc_wcqe_c_priority_SHIFT 24
349#define lpfc_wcqe_c_priority_MASK 0x00000007
350#define lpfc_wcqe_c_priority_WORD word3
351#define lpfc_wcqe_c_code_SHIFT lpfc_cqe_code_SHIFT
352#define lpfc_wcqe_c_code_MASK lpfc_cqe_code_MASK
353#define lpfc_wcqe_c_code_WORD lpfc_cqe_code_WORD
354};
355
356/* completion queue entry for wqe release */
357struct lpfc_wcqe_release {
358 uint32_t reserved0;
359 uint32_t reserved1;
360 uint32_t word2;
361#define lpfc_wcqe_r_wq_id_SHIFT 16
362#define lpfc_wcqe_r_wq_id_MASK 0x0000FFFF
363#define lpfc_wcqe_r_wq_id_WORD word2
364#define lpfc_wcqe_r_wqe_index_SHIFT 0
365#define lpfc_wcqe_r_wqe_index_MASK 0x0000FFFF
366#define lpfc_wcqe_r_wqe_index_WORD word2
367 uint32_t word3;
368#define lpfc_wcqe_r_valid_SHIFT lpfc_cqe_valid_SHIFT
369#define lpfc_wcqe_r_valid_MASK lpfc_cqe_valid_MASK
370#define lpfc_wcqe_r_valid_WORD lpfc_cqe_valid_WORD
371#define lpfc_wcqe_r_code_SHIFT lpfc_cqe_code_SHIFT
372#define lpfc_wcqe_r_code_MASK lpfc_cqe_code_MASK
373#define lpfc_wcqe_r_code_WORD lpfc_cqe_code_WORD
374};
375
376struct sli4_wcqe_xri_aborted {
377 uint32_t word0;
378#define lpfc_wcqe_xa_status_SHIFT 8
379#define lpfc_wcqe_xa_status_MASK 0x000000FF
380#define lpfc_wcqe_xa_status_WORD word0
381 uint32_t parameter;
382 uint32_t word2;
383#define lpfc_wcqe_xa_remote_xid_SHIFT 16
384#define lpfc_wcqe_xa_remote_xid_MASK 0x0000FFFF
385#define lpfc_wcqe_xa_remote_xid_WORD word2
386#define lpfc_wcqe_xa_xri_SHIFT 0
387#define lpfc_wcqe_xa_xri_MASK 0x0000FFFF
388#define lpfc_wcqe_xa_xri_WORD word2
389 uint32_t word3;
390#define lpfc_wcqe_xa_valid_SHIFT lpfc_cqe_valid_SHIFT
391#define lpfc_wcqe_xa_valid_MASK lpfc_cqe_valid_MASK
392#define lpfc_wcqe_xa_valid_WORD lpfc_cqe_valid_WORD
393#define lpfc_wcqe_xa_ia_SHIFT 30
394#define lpfc_wcqe_xa_ia_MASK 0x00000001
395#define lpfc_wcqe_xa_ia_WORD word3
396#define CQE_XRI_ABORTED_IA_REMOTE 0
397#define CQE_XRI_ABORTED_IA_LOCAL 1
398#define lpfc_wcqe_xa_br_SHIFT 29
399#define lpfc_wcqe_xa_br_MASK 0x00000001
400#define lpfc_wcqe_xa_br_WORD word3
401#define CQE_XRI_ABORTED_BR_BA_ACC 0
402#define CQE_XRI_ABORTED_BR_BA_RJT 1
403#define lpfc_wcqe_xa_eo_SHIFT 28
404#define lpfc_wcqe_xa_eo_MASK 0x00000001
405#define lpfc_wcqe_xa_eo_WORD word3
406#define CQE_XRI_ABORTED_EO_REMOTE 0
407#define CQE_XRI_ABORTED_EO_LOCAL 1
408#define lpfc_wcqe_xa_code_SHIFT lpfc_cqe_code_SHIFT
409#define lpfc_wcqe_xa_code_MASK lpfc_cqe_code_MASK
410#define lpfc_wcqe_xa_code_WORD lpfc_cqe_code_WORD
411};
412
413/* completion queue entry structure for rqe completion */
414struct lpfc_rcqe {
415 uint32_t word0;
416#define lpfc_rcqe_bindex_SHIFT 16
417#define lpfc_rcqe_bindex_MASK 0x0000FFF
418#define lpfc_rcqe_bindex_WORD word0
419#define lpfc_rcqe_status_SHIFT 8
420#define lpfc_rcqe_status_MASK 0x000000FF
421#define lpfc_rcqe_status_WORD word0
422#define FC_STATUS_RQ_SUCCESS 0x10 /* Async receive successful */
423#define FC_STATUS_RQ_BUF_LEN_EXCEEDED 0x11 /* payload truncated */
424#define FC_STATUS_INSUFF_BUF_NEED_BUF 0x12 /* Insufficient buffers */
425#define FC_STATUS_INSUFF_BUF_FRM_DISC 0x13 /* Frame Discard */
426 uint32_t reserved1;
427 uint32_t word2;
428#define lpfc_rcqe_length_SHIFT 16
429#define lpfc_rcqe_length_MASK 0x0000FFFF
430#define lpfc_rcqe_length_WORD word2
431#define lpfc_rcqe_rq_id_SHIFT 6
432#define lpfc_rcqe_rq_id_MASK 0x000003FF
433#define lpfc_rcqe_rq_id_WORD word2
434#define lpfc_rcqe_fcf_id_SHIFT 0
435#define lpfc_rcqe_fcf_id_MASK 0x0000003F
436#define lpfc_rcqe_fcf_id_WORD word2
437 uint32_t word3;
438#define lpfc_rcqe_valid_SHIFT lpfc_cqe_valid_SHIFT
439#define lpfc_rcqe_valid_MASK lpfc_cqe_valid_MASK
440#define lpfc_rcqe_valid_WORD lpfc_cqe_valid_WORD
441#define lpfc_rcqe_port_SHIFT 30
442#define lpfc_rcqe_port_MASK 0x00000001
443#define lpfc_rcqe_port_WORD word3
444#define lpfc_rcqe_hdr_length_SHIFT 24
445#define lpfc_rcqe_hdr_length_MASK 0x0000001F
446#define lpfc_rcqe_hdr_length_WORD word3
447#define lpfc_rcqe_code_SHIFT lpfc_cqe_code_SHIFT
448#define lpfc_rcqe_code_MASK lpfc_cqe_code_MASK
449#define lpfc_rcqe_code_WORD lpfc_cqe_code_WORD
450#define lpfc_rcqe_eof_SHIFT 8
451#define lpfc_rcqe_eof_MASK 0x000000FF
452#define lpfc_rcqe_eof_WORD word3
453#define FCOE_EOFn 0x41
454#define FCOE_EOFt 0x42
455#define FCOE_EOFni 0x49
456#define FCOE_EOFa 0x50
457#define lpfc_rcqe_sof_SHIFT 0
458#define lpfc_rcqe_sof_MASK 0x000000FF
459#define lpfc_rcqe_sof_WORD word3
460#define FCOE_SOFi2 0x2d
461#define FCOE_SOFi3 0x2e
462#define FCOE_SOFn2 0x35
463#define FCOE_SOFn3 0x36
464};
465
James Smartda0436e2009-05-22 14:51:39 -0400466struct lpfc_rqe {
467 uint32_t address_hi;
468 uint32_t address_lo;
469};
470
471/* buffer descriptors */
472struct lpfc_bde4 {
473 uint32_t addr_hi;
474 uint32_t addr_lo;
475 uint32_t word2;
476#define lpfc_bde4_last_SHIFT 31
477#define lpfc_bde4_last_MASK 0x00000001
478#define lpfc_bde4_last_WORD word2
479#define lpfc_bde4_sge_offset_SHIFT 0
480#define lpfc_bde4_sge_offset_MASK 0x000003FF
481#define lpfc_bde4_sge_offset_WORD word2
482 uint32_t word3;
483#define lpfc_bde4_length_SHIFT 0
484#define lpfc_bde4_length_MASK 0x000000FF
485#define lpfc_bde4_length_WORD word3
486};
487
488struct lpfc_register {
489 uint32_t word0;
490};
491
James Smart085c6472010-11-20 23:11:37 -0500492/* The following BAR0 Registers apply to SLI4 if_type 0 UCNAs. */
James Smartda0436e2009-05-22 14:51:39 -0400493#define LPFC_UERR_STATUS_HI 0x00A4
494#define LPFC_UERR_STATUS_LO 0x00A0
James Smarta747c9c2009-11-18 15:41:10 -0500495#define LPFC_UE_MASK_HI 0x00AC
496#define LPFC_UE_MASK_LO 0x00A8
James Smartda0436e2009-05-22 14:51:39 -0400497
James Smart2fcee4b2010-12-15 17:57:46 -0500498/* The following BAR0 register sets are defined for if_type 0 and 2 UCNAs. */
499#define LPFC_SLI_INTF 0x0058
James Smartda0436e2009-05-22 14:51:39 -0400500
James Smart2fcee4b2010-12-15 17:57:46 -0500501#define LPFC_SLIPORT_IF2_SMPHR 0x0400
502#define lpfc_port_smphr_perr_SHIFT 31
503#define lpfc_port_smphr_perr_MASK 0x1
504#define lpfc_port_smphr_perr_WORD word0
505#define lpfc_port_smphr_sfi_SHIFT 30
506#define lpfc_port_smphr_sfi_MASK 0x1
507#define lpfc_port_smphr_sfi_WORD word0
508#define lpfc_port_smphr_nip_SHIFT 29
509#define lpfc_port_smphr_nip_MASK 0x1
510#define lpfc_port_smphr_nip_WORD word0
511#define lpfc_port_smphr_ipc_SHIFT 28
512#define lpfc_port_smphr_ipc_MASK 0x1
513#define lpfc_port_smphr_ipc_WORD word0
514#define lpfc_port_smphr_scr1_SHIFT 27
515#define lpfc_port_smphr_scr1_MASK 0x1
516#define lpfc_port_smphr_scr1_WORD word0
517#define lpfc_port_smphr_scr2_SHIFT 26
518#define lpfc_port_smphr_scr2_MASK 0x1
519#define lpfc_port_smphr_scr2_WORD word0
520#define lpfc_port_smphr_host_scratch_SHIFT 16
521#define lpfc_port_smphr_host_scratch_MASK 0xFF
522#define lpfc_port_smphr_host_scratch_WORD word0
523#define lpfc_port_smphr_port_status_SHIFT 0
524#define lpfc_port_smphr_port_status_MASK 0xFFFF
525#define lpfc_port_smphr_port_status_WORD word0
526
James Smartda0436e2009-05-22 14:51:39 -0400527#define LPFC_POST_STAGE_POWER_ON_RESET 0x0000
528#define LPFC_POST_STAGE_AWAITING_HOST_RDY 0x0001
529#define LPFC_POST_STAGE_HOST_RDY 0x0002
530#define LPFC_POST_STAGE_BE_RESET 0x0003
531#define LPFC_POST_STAGE_SEEPROM_CS_START 0x0100
532#define LPFC_POST_STAGE_SEEPROM_CS_DONE 0x0101
533#define LPFC_POST_STAGE_DDR_CONFIG_START 0x0200
534#define LPFC_POST_STAGE_DDR_CONFIG_DONE 0x0201
535#define LPFC_POST_STAGE_DDR_CALIBRATE_START 0x0300
536#define LPFC_POST_STAGE_DDR_CALIBRATE_DONE 0x0301
537#define LPFC_POST_STAGE_DDR_TEST_START 0x0400
538#define LPFC_POST_STAGE_DDR_TEST_DONE 0x0401
539#define LPFC_POST_STAGE_REDBOOT_INIT_START 0x0600
540#define LPFC_POST_STAGE_REDBOOT_INIT_DONE 0x0601
541#define LPFC_POST_STAGE_FW_IMAGE_LOAD_START 0x0700
542#define LPFC_POST_STAGE_FW_IMAGE_LOAD_DONE 0x0701
543#define LPFC_POST_STAGE_ARMFW_START 0x0800
544#define LPFC_POST_STAGE_DHCP_QUERY_START 0x0900
545#define LPFC_POST_STAGE_DHCP_QUERY_DONE 0x0901
546#define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_START 0x0A00
547#define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_DONE 0x0A01
548#define LPFC_POST_STAGE_RC_OPTION_SET 0x0B00
549#define LPFC_POST_STAGE_SWITCH_LINK 0x0B01
550#define LPFC_POST_STAGE_SEND_ICDS_MESSAGE 0x0B02
551#define LPFC_POST_STAGE_PERFROM_TFTP 0x0B03
552#define LPFC_POST_STAGE_PARSE_XML 0x0B04
553#define LPFC_POST_STAGE_DOWNLOAD_IMAGE 0x0B05
554#define LPFC_POST_STAGE_FLASH_IMAGE 0x0B06
555#define LPFC_POST_STAGE_RC_DONE 0x0B07
556#define LPFC_POST_STAGE_REBOOT_SYSTEM 0x0B08
557#define LPFC_POST_STAGE_MAC_ADDRESS 0x0C00
James Smart2fcee4b2010-12-15 17:57:46 -0500558#define LPFC_POST_STAGE_PORT_READY 0xC000
559#define LPFC_POST_STAGE_PORT_UE 0xF000
James Smart085c6472010-11-20 23:11:37 -0500560
561#define LPFC_SLIPORT_STATUS 0x0404
562#define lpfc_sliport_status_err_SHIFT 31
563#define lpfc_sliport_status_err_MASK 0x1
564#define lpfc_sliport_status_err_WORD word0
565#define lpfc_sliport_status_end_SHIFT 30
566#define lpfc_sliport_status_end_MASK 0x1
567#define lpfc_sliport_status_end_WORD word0
568#define lpfc_sliport_status_oti_SHIFT 29
569#define lpfc_sliport_status_oti_MASK 0x1
570#define lpfc_sliport_status_oti_WORD word0
571#define lpfc_sliport_status_rn_SHIFT 24
572#define lpfc_sliport_status_rn_MASK 0x1
573#define lpfc_sliport_status_rn_WORD word0
574#define lpfc_sliport_status_rdy_SHIFT 23
575#define lpfc_sliport_status_rdy_MASK 0x1
576#define lpfc_sliport_status_rdy_WORD word0
James Smart2fcee4b2010-12-15 17:57:46 -0500577#define MAX_IF_TYPE_2_RESETS 1000
James Smart085c6472010-11-20 23:11:37 -0500578
James Smart2fcee4b2010-12-15 17:57:46 -0500579#define LPFC_SLIPORT_CNTRL 0x0408
James Smart085c6472010-11-20 23:11:37 -0500580#define lpfc_sliport_ctrl_end_SHIFT 30
581#define lpfc_sliport_ctrl_end_MASK 0x1
582#define lpfc_sliport_ctrl_end_WORD word0
583#define LPFC_SLIPORT_LITTLE_ENDIAN 0
584#define LPFC_SLIPORT_BIG_ENDIAN 1
585#define lpfc_sliport_ctrl_ip_SHIFT 27
586#define lpfc_sliport_ctrl_ip_MASK 0x1
587#define lpfc_sliport_ctrl_ip_WORD word0
James Smart2fcee4b2010-12-15 17:57:46 -0500588#define LPFC_SLIPORT_INIT_PORT 1
James Smart085c6472010-11-20 23:11:37 -0500589
James Smart2fcee4b2010-12-15 17:57:46 -0500590#define LPFC_SLIPORT_ERR_1 0x040C
591#define LPFC_SLIPORT_ERR_2 0x0410
James Smart085c6472010-11-20 23:11:37 -0500592
James Smart2fcee4b2010-12-15 17:57:46 -0500593/* The following Registers apply to SLI4 if_type 0 UCNAs. They typically
594 * reside in BAR 2.
595 */
596#define LPFC_SLIPORT_IF0_SMPHR 0x00AC
597
James Smartda0436e2009-05-22 14:51:39 -0400598#define LPFC_IMR_MASK_ALL 0xFFFFFFFF
599#define LPFC_ISCR_CLEAR_ALL 0xFFFFFFFF
600
601#define LPFC_HST_ISR0 0x0C18
602#define LPFC_HST_ISR1 0x0C1C
603#define LPFC_HST_ISR2 0x0C20
604#define LPFC_HST_ISR3 0x0C24
605#define LPFC_HST_ISR4 0x0C28
606
607#define LPFC_HST_IMR0 0x0C48
608#define LPFC_HST_IMR1 0x0C4C
609#define LPFC_HST_IMR2 0x0C50
610#define LPFC_HST_IMR3 0x0C54
611#define LPFC_HST_IMR4 0x0C58
612
613#define LPFC_HST_ISCR0 0x0C78
614#define LPFC_HST_ISCR1 0x0C7C
615#define LPFC_HST_ISCR2 0x0C80
616#define LPFC_HST_ISCR3 0x0C84
617#define LPFC_HST_ISCR4 0x0C88
618
619#define LPFC_SLI4_INTR0 BIT0
620#define LPFC_SLI4_INTR1 BIT1
621#define LPFC_SLI4_INTR2 BIT2
622#define LPFC_SLI4_INTR3 BIT3
623#define LPFC_SLI4_INTR4 BIT4
624#define LPFC_SLI4_INTR5 BIT5
625#define LPFC_SLI4_INTR6 BIT6
626#define LPFC_SLI4_INTR7 BIT7
627#define LPFC_SLI4_INTR8 BIT8
628#define LPFC_SLI4_INTR9 BIT9
629#define LPFC_SLI4_INTR10 BIT10
630#define LPFC_SLI4_INTR11 BIT11
631#define LPFC_SLI4_INTR12 BIT12
632#define LPFC_SLI4_INTR13 BIT13
633#define LPFC_SLI4_INTR14 BIT14
634#define LPFC_SLI4_INTR15 BIT15
635#define LPFC_SLI4_INTR16 BIT16
636#define LPFC_SLI4_INTR17 BIT17
637#define LPFC_SLI4_INTR18 BIT18
638#define LPFC_SLI4_INTR19 BIT19
639#define LPFC_SLI4_INTR20 BIT20
640#define LPFC_SLI4_INTR21 BIT21
641#define LPFC_SLI4_INTR22 BIT22
642#define LPFC_SLI4_INTR23 BIT23
643#define LPFC_SLI4_INTR24 BIT24
644#define LPFC_SLI4_INTR25 BIT25
645#define LPFC_SLI4_INTR26 BIT26
646#define LPFC_SLI4_INTR27 BIT27
647#define LPFC_SLI4_INTR28 BIT28
648#define LPFC_SLI4_INTR29 BIT29
649#define LPFC_SLI4_INTR30 BIT30
650#define LPFC_SLI4_INTR31 BIT31
651
James Smart085c6472010-11-20 23:11:37 -0500652/*
653 * The Doorbell registers defined here exist in different BAR
654 * register sets depending on the UCNA Port's reported if_type
655 * value. For UCNA ports running SLI4 and if_type 0, they reside in
James Smart2fcee4b2010-12-15 17:57:46 -0500656 * BAR4. For UCNA ports running SLI4 and if_type 2, they reside in
James Smart085c6472010-11-20 23:11:37 -0500657 * BAR0. The offsets are the same so the driver must account for
658 * any base address difference.
659 */
James Smartda0436e2009-05-22 14:51:39 -0400660#define LPFC_RQ_DOORBELL 0x00A0
661#define lpfc_rq_doorbell_num_posted_SHIFT 16
662#define lpfc_rq_doorbell_num_posted_MASK 0x3FFF
663#define lpfc_rq_doorbell_num_posted_WORD word0
664#define LPFC_RQ_POST_BATCH 8 /* RQEs to post at one time */
665#define lpfc_rq_doorbell_id_SHIFT 0
James Smart085c6472010-11-20 23:11:37 -0500666#define lpfc_rq_doorbell_id_MASK 0xFFFF
James Smartda0436e2009-05-22 14:51:39 -0400667#define lpfc_rq_doorbell_id_WORD word0
668
669#define LPFC_WQ_DOORBELL 0x0040
670#define lpfc_wq_doorbell_num_posted_SHIFT 24
671#define lpfc_wq_doorbell_num_posted_MASK 0x00FF
672#define lpfc_wq_doorbell_num_posted_WORD word0
673#define lpfc_wq_doorbell_index_SHIFT 16
674#define lpfc_wq_doorbell_index_MASK 0x00FF
675#define lpfc_wq_doorbell_index_WORD word0
676#define lpfc_wq_doorbell_id_SHIFT 0
677#define lpfc_wq_doorbell_id_MASK 0xFFFF
678#define lpfc_wq_doorbell_id_WORD word0
679
680#define LPFC_EQCQ_DOORBELL 0x0120
James Smart085c6472010-11-20 23:11:37 -0500681#define lpfc_eqcq_doorbell_se_SHIFT 31
682#define lpfc_eqcq_doorbell_se_MASK 0x0001
683#define lpfc_eqcq_doorbell_se_WORD word0
684#define LPFC_EQCQ_SOLICIT_ENABLE_OFF 0
685#define LPFC_EQCQ_SOLICIT_ENABLE_ON 1
James Smartda0436e2009-05-22 14:51:39 -0400686#define lpfc_eqcq_doorbell_arm_SHIFT 29
687#define lpfc_eqcq_doorbell_arm_MASK 0x0001
688#define lpfc_eqcq_doorbell_arm_WORD word0
689#define lpfc_eqcq_doorbell_num_released_SHIFT 16
690#define lpfc_eqcq_doorbell_num_released_MASK 0x1FFF
691#define lpfc_eqcq_doorbell_num_released_WORD word0
692#define lpfc_eqcq_doorbell_qt_SHIFT 10
693#define lpfc_eqcq_doorbell_qt_MASK 0x0001
694#define lpfc_eqcq_doorbell_qt_WORD word0
695#define LPFC_QUEUE_TYPE_COMPLETION 0
696#define LPFC_QUEUE_TYPE_EVENT 1
697#define lpfc_eqcq_doorbell_eqci_SHIFT 9
698#define lpfc_eqcq_doorbell_eqci_MASK 0x0001
699#define lpfc_eqcq_doorbell_eqci_WORD word0
700#define lpfc_eqcq_doorbell_cqid_SHIFT 0
701#define lpfc_eqcq_doorbell_cqid_MASK 0x03FF
702#define lpfc_eqcq_doorbell_cqid_WORD word0
703#define lpfc_eqcq_doorbell_eqid_SHIFT 0
704#define lpfc_eqcq_doorbell_eqid_MASK 0x01FF
705#define lpfc_eqcq_doorbell_eqid_WORD word0
706
707#define LPFC_BMBX 0x0160
708#define lpfc_bmbx_addr_SHIFT 2
709#define lpfc_bmbx_addr_MASK 0x3FFFFFFF
710#define lpfc_bmbx_addr_WORD word0
711#define lpfc_bmbx_hi_SHIFT 1
712#define lpfc_bmbx_hi_MASK 0x0001
713#define lpfc_bmbx_hi_WORD word0
714#define lpfc_bmbx_rdy_SHIFT 0
715#define lpfc_bmbx_rdy_MASK 0x0001
716#define lpfc_bmbx_rdy_WORD word0
717
718#define LPFC_MQ_DOORBELL 0x0140
719#define lpfc_mq_doorbell_num_posted_SHIFT 16
720#define lpfc_mq_doorbell_num_posted_MASK 0x3FFF
721#define lpfc_mq_doorbell_num_posted_WORD word0
722#define lpfc_mq_doorbell_id_SHIFT 0
James Smart085c6472010-11-20 23:11:37 -0500723#define lpfc_mq_doorbell_id_MASK 0xFFFF
James Smartda0436e2009-05-22 14:51:39 -0400724#define lpfc_mq_doorbell_id_WORD word0
725
726struct lpfc_sli4_cfg_mhdr {
727 uint32_t word1;
728#define lpfc_mbox_hdr_emb_SHIFT 0
729#define lpfc_mbox_hdr_emb_MASK 0x00000001
730#define lpfc_mbox_hdr_emb_WORD word1
731#define lpfc_mbox_hdr_sge_cnt_SHIFT 3
732#define lpfc_mbox_hdr_sge_cnt_MASK 0x0000001F
733#define lpfc_mbox_hdr_sge_cnt_WORD word1
734 uint32_t payload_length;
735 uint32_t tag_lo;
736 uint32_t tag_hi;
737 uint32_t reserved5;
738};
739
740union lpfc_sli4_cfg_shdr {
741 struct {
742 uint32_t word6;
James Smart5a6f1332011-03-11 16:05:35 -0500743#define lpfc_mbox_hdr_opcode_SHIFT 0
744#define lpfc_mbox_hdr_opcode_MASK 0x000000FF
745#define lpfc_mbox_hdr_opcode_WORD word6
746#define lpfc_mbox_hdr_subsystem_SHIFT 8
747#define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
748#define lpfc_mbox_hdr_subsystem_WORD word6
749#define lpfc_mbox_hdr_port_number_SHIFT 16
750#define lpfc_mbox_hdr_port_number_MASK 0x000000FF
751#define lpfc_mbox_hdr_port_number_WORD word6
752#define lpfc_mbox_hdr_domain_SHIFT 24
753#define lpfc_mbox_hdr_domain_MASK 0x000000FF
754#define lpfc_mbox_hdr_domain_WORD word6
James Smartda0436e2009-05-22 14:51:39 -0400755 uint32_t timeout;
756 uint32_t request_length;
James Smart5a6f1332011-03-11 16:05:35 -0500757 uint32_t word9;
758#define lpfc_mbox_hdr_version_SHIFT 0
759#define lpfc_mbox_hdr_version_MASK 0x000000FF
760#define lpfc_mbox_hdr_version_WORD word9
James Smart912e3ac2011-05-24 11:42:11 -0400761#define lpfc_mbox_hdr_pf_num_SHIFT 16
762#define lpfc_mbox_hdr_pf_num_MASK 0x000000FF
763#define lpfc_mbox_hdr_pf_num_WORD word9
764#define lpfc_mbox_hdr_vh_num_SHIFT 24
765#define lpfc_mbox_hdr_vh_num_MASK 0x000000FF
766#define lpfc_mbox_hdr_vh_num_WORD word9
James Smart5a6f1332011-03-11 16:05:35 -0500767#define LPFC_Q_CREATE_VERSION_2 2
768#define LPFC_Q_CREATE_VERSION_1 1
769#define LPFC_Q_CREATE_VERSION_0 0
James Smartda0436e2009-05-22 14:51:39 -0400770 } request;
771 struct {
772 uint32_t word6;
773#define lpfc_mbox_hdr_opcode_SHIFT 0
774#define lpfc_mbox_hdr_opcode_MASK 0x000000FF
775#define lpfc_mbox_hdr_opcode_WORD word6
776#define lpfc_mbox_hdr_subsystem_SHIFT 8
777#define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
778#define lpfc_mbox_hdr_subsystem_WORD word6
779#define lpfc_mbox_hdr_domain_SHIFT 24
780#define lpfc_mbox_hdr_domain_MASK 0x000000FF
781#define lpfc_mbox_hdr_domain_WORD word6
782 uint32_t word7;
783#define lpfc_mbox_hdr_status_SHIFT 0
784#define lpfc_mbox_hdr_status_MASK 0x000000FF
785#define lpfc_mbox_hdr_status_WORD word7
786#define lpfc_mbox_hdr_add_status_SHIFT 8
787#define lpfc_mbox_hdr_add_status_MASK 0x000000FF
788#define lpfc_mbox_hdr_add_status_WORD word7
789 uint32_t response_length;
790 uint32_t actual_response_length;
791 } response;
792};
793
794/* Mailbox structures */
795struct mbox_header {
796 struct lpfc_sli4_cfg_mhdr cfg_mhdr;
797 union lpfc_sli4_cfg_shdr cfg_shdr;
798};
799
800/* Subsystem Definitions */
801#define LPFC_MBOX_SUBSYSTEM_COMMON 0x1
802#define LPFC_MBOX_SUBSYSTEM_FCOE 0xC
803
804/* Device Specific Definitions */
805
806/* The HOST ENDIAN defines are in Big Endian format. */
807#define HOST_ENDIAN_LOW_WORD0 0xFF3412FF
808#define HOST_ENDIAN_HIGH_WORD1 0xFF7856FF
809
810/* Common Opcodes */
811#define LPFC_MBOX_OPCODE_CQ_CREATE 0x0C
812#define LPFC_MBOX_OPCODE_EQ_CREATE 0x0D
813#define LPFC_MBOX_OPCODE_MQ_CREATE 0x15
814#define LPFC_MBOX_OPCODE_GET_CNTL_ATTRIBUTES 0x20
815#define LPFC_MBOX_OPCODE_NOP 0x21
816#define LPFC_MBOX_OPCODE_MQ_DESTROY 0x35
817#define LPFC_MBOX_OPCODE_CQ_DESTROY 0x36
818#define LPFC_MBOX_OPCODE_EQ_DESTROY 0x37
James Smart6669f9b2009-10-02 15:16:45 -0400819#define LPFC_MBOX_OPCODE_QUERY_FW_CFG 0x3A
James Smartda0436e2009-05-22 14:51:39 -0400820#define LPFC_MBOX_OPCODE_FUNCTION_RESET 0x3D
James Smartb19a0612010-04-06 14:48:51 -0400821#define LPFC_MBOX_OPCODE_MQ_CREATE_EXT 0x5A
James Smart912e3ac2011-05-24 11:42:11 -0400822#define LPFC_MBOX_OPCODE_GET_FUNCTION_CONFIG 0xA0
823#define LPFC_MBOX_OPCODE_GET_PROFILE_CONFIG 0xA4
James Smartfedd3b72011-02-16 12:39:24 -0500824#define LPFC_MBOX_OPCODE_GET_SLI4_PARAMETERS 0xB5
James Smartda0436e2009-05-22 14:51:39 -0400825
826/* FCoE Opcodes */
827#define LPFC_MBOX_OPCODE_FCOE_WQ_CREATE 0x01
828#define LPFC_MBOX_OPCODE_FCOE_WQ_DESTROY 0x02
829#define LPFC_MBOX_OPCODE_FCOE_POST_SGL_PAGES 0x03
830#define LPFC_MBOX_OPCODE_FCOE_REMOVE_SGL_PAGES 0x04
831#define LPFC_MBOX_OPCODE_FCOE_RQ_CREATE 0x05
832#define LPFC_MBOX_OPCODE_FCOE_RQ_DESTROY 0x06
833#define LPFC_MBOX_OPCODE_FCOE_READ_FCF_TABLE 0x08
834#define LPFC_MBOX_OPCODE_FCOE_ADD_FCF 0x09
835#define LPFC_MBOX_OPCODE_FCOE_DELETE_FCF 0x0A
836#define LPFC_MBOX_OPCODE_FCOE_POST_HDR_TEMPLATE 0x0B
James Smartecfd03c2010-02-12 14:41:27 -0500837#define LPFC_MBOX_OPCODE_FCOE_REDISCOVER_FCF 0x10
James Smartda0436e2009-05-22 14:51:39 -0400838
839/* Mailbox command structures */
840struct eq_context {
841 uint32_t word0;
842#define lpfc_eq_context_size_SHIFT 31
843#define lpfc_eq_context_size_MASK 0x00000001
844#define lpfc_eq_context_size_WORD word0
845#define LPFC_EQE_SIZE_4 0x0
846#define LPFC_EQE_SIZE_16 0x1
847#define lpfc_eq_context_valid_SHIFT 29
848#define lpfc_eq_context_valid_MASK 0x00000001
849#define lpfc_eq_context_valid_WORD word0
850 uint32_t word1;
851#define lpfc_eq_context_count_SHIFT 26
852#define lpfc_eq_context_count_MASK 0x00000003
853#define lpfc_eq_context_count_WORD word1
854#define LPFC_EQ_CNT_256 0x0
855#define LPFC_EQ_CNT_512 0x1
856#define LPFC_EQ_CNT_1024 0x2
857#define LPFC_EQ_CNT_2048 0x3
858#define LPFC_EQ_CNT_4096 0x4
859 uint32_t word2;
860#define lpfc_eq_context_delay_multi_SHIFT 13
861#define lpfc_eq_context_delay_multi_MASK 0x000003FF
862#define lpfc_eq_context_delay_multi_WORD word2
863 uint32_t reserved3;
864};
865
866struct sgl_page_pairs {
867 uint32_t sgl_pg0_addr_lo;
868 uint32_t sgl_pg0_addr_hi;
869 uint32_t sgl_pg1_addr_lo;
870 uint32_t sgl_pg1_addr_hi;
871};
872
873struct lpfc_mbx_post_sgl_pages {
874 struct mbox_header header;
875 uint32_t word0;
876#define lpfc_post_sgl_pages_xri_SHIFT 0
877#define lpfc_post_sgl_pages_xri_MASK 0x0000FFFF
878#define lpfc_post_sgl_pages_xri_WORD word0
879#define lpfc_post_sgl_pages_xricnt_SHIFT 16
880#define lpfc_post_sgl_pages_xricnt_MASK 0x0000FFFF
881#define lpfc_post_sgl_pages_xricnt_WORD word0
882 struct sgl_page_pairs sgl_pg_pairs[1];
883};
884
885/* word0 of page-1 struct shares the same SHIFT/MASK/WORD defines as above */
886struct lpfc_mbx_post_uembed_sgl_page1 {
887 union lpfc_sli4_cfg_shdr cfg_shdr;
888 uint32_t word0;
889 struct sgl_page_pairs sgl_pg_pairs;
890};
891
892struct lpfc_mbx_sge {
893 uint32_t pa_lo;
894 uint32_t pa_hi;
895 uint32_t length;
896};
897
898struct lpfc_mbx_nembed_cmd {
899 struct lpfc_sli4_cfg_mhdr cfg_mhdr;
900#define LPFC_SLI4_MBX_SGE_MAX_PAGES 19
901 struct lpfc_mbx_sge sge[LPFC_SLI4_MBX_SGE_MAX_PAGES];
902};
903
904struct lpfc_mbx_nembed_sge_virt {
905 void *addr[LPFC_SLI4_MBX_SGE_MAX_PAGES];
906};
907
908struct lpfc_mbx_eq_create {
909 struct mbox_header header;
910 union {
911 struct {
912 uint32_t word0;
913#define lpfc_mbx_eq_create_num_pages_SHIFT 0
914#define lpfc_mbx_eq_create_num_pages_MASK 0x0000FFFF
915#define lpfc_mbx_eq_create_num_pages_WORD word0
916 struct eq_context context;
917 struct dma_address page[LPFC_MAX_EQ_PAGE];
918 } request;
919 struct {
920 uint32_t word0;
921#define lpfc_mbx_eq_create_q_id_SHIFT 0
922#define lpfc_mbx_eq_create_q_id_MASK 0x0000FFFF
923#define lpfc_mbx_eq_create_q_id_WORD word0
924 } response;
925 } u;
926};
927
928struct lpfc_mbx_eq_destroy {
929 struct mbox_header header;
930 union {
931 struct {
932 uint32_t word0;
933#define lpfc_mbx_eq_destroy_q_id_SHIFT 0
934#define lpfc_mbx_eq_destroy_q_id_MASK 0x0000FFFF
935#define lpfc_mbx_eq_destroy_q_id_WORD word0
936 } request;
937 struct {
938 uint32_t word0;
939 } response;
940 } u;
941};
942
943struct lpfc_mbx_nop {
944 struct mbox_header header;
945 uint32_t context[2];
946};
947
948struct cq_context {
949 uint32_t word0;
950#define lpfc_cq_context_event_SHIFT 31
951#define lpfc_cq_context_event_MASK 0x00000001
952#define lpfc_cq_context_event_WORD word0
953#define lpfc_cq_context_valid_SHIFT 29
954#define lpfc_cq_context_valid_MASK 0x00000001
955#define lpfc_cq_context_valid_WORD word0
956#define lpfc_cq_context_count_SHIFT 27
957#define lpfc_cq_context_count_MASK 0x00000003
958#define lpfc_cq_context_count_WORD word0
959#define LPFC_CQ_CNT_256 0x0
960#define LPFC_CQ_CNT_512 0x1
961#define LPFC_CQ_CNT_1024 0x2
962 uint32_t word1;
James Smart5a6f1332011-03-11 16:05:35 -0500963#define lpfc_cq_eq_id_SHIFT 22 /* Version 0 Only */
James Smartda0436e2009-05-22 14:51:39 -0400964#define lpfc_cq_eq_id_MASK 0x000000FF
965#define lpfc_cq_eq_id_WORD word1
James Smart5a6f1332011-03-11 16:05:35 -0500966#define lpfc_cq_eq_id_2_SHIFT 0 /* Version 2 Only */
967#define lpfc_cq_eq_id_2_MASK 0x0000FFFF
968#define lpfc_cq_eq_id_2_WORD word1
James Smartda0436e2009-05-22 14:51:39 -0400969 uint32_t reserved0;
970 uint32_t reserved1;
971};
972
973struct lpfc_mbx_cq_create {
974 struct mbox_header header;
975 union {
976 struct {
977 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -0500978#define lpfc_mbx_cq_create_page_size_SHIFT 16 /* Version 2 Only */
979#define lpfc_mbx_cq_create_page_size_MASK 0x000000FF
980#define lpfc_mbx_cq_create_page_size_WORD word0
James Smartda0436e2009-05-22 14:51:39 -0400981#define lpfc_mbx_cq_create_num_pages_SHIFT 0
982#define lpfc_mbx_cq_create_num_pages_MASK 0x0000FFFF
983#define lpfc_mbx_cq_create_num_pages_WORD word0
984 struct cq_context context;
985 struct dma_address page[LPFC_MAX_CQ_PAGE];
986 } request;
987 struct {
988 uint32_t word0;
989#define lpfc_mbx_cq_create_q_id_SHIFT 0
990#define lpfc_mbx_cq_create_q_id_MASK 0x0000FFFF
991#define lpfc_mbx_cq_create_q_id_WORD word0
992 } response;
993 } u;
994};
995
996struct lpfc_mbx_cq_destroy {
997 struct mbox_header header;
998 union {
999 struct {
1000 uint32_t word0;
1001#define lpfc_mbx_cq_destroy_q_id_SHIFT 0
1002#define lpfc_mbx_cq_destroy_q_id_MASK 0x0000FFFF
1003#define lpfc_mbx_cq_destroy_q_id_WORD word0
1004 } request;
1005 struct {
1006 uint32_t word0;
1007 } response;
1008 } u;
1009};
1010
1011struct wq_context {
1012 uint32_t reserved0;
1013 uint32_t reserved1;
1014 uint32_t reserved2;
1015 uint32_t reserved3;
1016};
1017
1018struct lpfc_mbx_wq_create {
1019 struct mbox_header header;
1020 union {
James Smart5a6f1332011-03-11 16:05:35 -05001021 struct { /* Version 0 Request */
James Smartda0436e2009-05-22 14:51:39 -04001022 uint32_t word0;
1023#define lpfc_mbx_wq_create_num_pages_SHIFT 0
1024#define lpfc_mbx_wq_create_num_pages_MASK 0x0000FFFF
1025#define lpfc_mbx_wq_create_num_pages_WORD word0
1026#define lpfc_mbx_wq_create_cq_id_SHIFT 16
1027#define lpfc_mbx_wq_create_cq_id_MASK 0x0000FFFF
1028#define lpfc_mbx_wq_create_cq_id_WORD word0
1029 struct dma_address page[LPFC_MAX_WQ_PAGE];
1030 } request;
James Smart5a6f1332011-03-11 16:05:35 -05001031 struct { /* Version 1 Request */
1032 uint32_t word0; /* Word 0 is the same as in v0 */
1033 uint32_t word1;
1034#define lpfc_mbx_wq_create_page_size_SHIFT 0
1035#define lpfc_mbx_wq_create_page_size_MASK 0x000000FF
1036#define lpfc_mbx_wq_create_page_size_WORD word1
1037#define lpfc_mbx_wq_create_wqe_size_SHIFT 8
1038#define lpfc_mbx_wq_create_wqe_size_MASK 0x0000000F
1039#define lpfc_mbx_wq_create_wqe_size_WORD word1
1040#define LPFC_WQ_WQE_SIZE_64 0x5
1041#define LPFC_WQ_WQE_SIZE_128 0x6
1042#define lpfc_mbx_wq_create_wqe_count_SHIFT 16
1043#define lpfc_mbx_wq_create_wqe_count_MASK 0x0000FFFF
1044#define lpfc_mbx_wq_create_wqe_count_WORD word1
1045 uint32_t word2;
1046 struct dma_address page[LPFC_MAX_WQ_PAGE-1];
1047 } request_1;
James Smartda0436e2009-05-22 14:51:39 -04001048 struct {
1049 uint32_t word0;
1050#define lpfc_mbx_wq_create_q_id_SHIFT 0
1051#define lpfc_mbx_wq_create_q_id_MASK 0x0000FFFF
1052#define lpfc_mbx_wq_create_q_id_WORD word0
1053 } response;
1054 } u;
1055};
1056
1057struct lpfc_mbx_wq_destroy {
1058 struct mbox_header header;
1059 union {
1060 struct {
1061 uint32_t word0;
1062#define lpfc_mbx_wq_destroy_q_id_SHIFT 0
1063#define lpfc_mbx_wq_destroy_q_id_MASK 0x0000FFFF
1064#define lpfc_mbx_wq_destroy_q_id_WORD word0
1065 } request;
1066 struct {
1067 uint32_t word0;
1068 } response;
1069 } u;
1070};
1071
1072#define LPFC_HDR_BUF_SIZE 128
James Smarteeead812009-12-21 17:01:23 -05001073#define LPFC_DATA_BUF_SIZE 2048
James Smartda0436e2009-05-22 14:51:39 -04001074struct rq_context {
1075 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001076#define lpfc_rq_context_rqe_count_SHIFT 16 /* Version 0 Only */
1077#define lpfc_rq_context_rqe_count_MASK 0x0000000F
1078#define lpfc_rq_context_rqe_count_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04001079#define LPFC_RQ_RING_SIZE_512 9 /* 512 entries */
1080#define LPFC_RQ_RING_SIZE_1024 10 /* 1024 entries */
1081#define LPFC_RQ_RING_SIZE_2048 11 /* 2048 entries */
1082#define LPFC_RQ_RING_SIZE_4096 12 /* 4096 entries */
James Smart5a6f1332011-03-11 16:05:35 -05001083#define lpfc_rq_context_rqe_count_1_SHIFT 16 /* Version 1 Only */
1084#define lpfc_rq_context_rqe_count_1_MASK 0x0000FFFF
1085#define lpfc_rq_context_rqe_count_1_WORD word0
1086#define lpfc_rq_context_rqe_size_SHIFT 8 /* Version 1 Only */
1087#define lpfc_rq_context_rqe_size_MASK 0x0000000F
1088#define lpfc_rq_context_rqe_size_WORD word0
James Smartc31098c2011-04-16 11:03:33 -04001089#define LPFC_RQE_SIZE_8 2
1090#define LPFC_RQE_SIZE_16 3
1091#define LPFC_RQE_SIZE_32 4
1092#define LPFC_RQE_SIZE_64 5
1093#define LPFC_RQE_SIZE_128 6
James Smart5a6f1332011-03-11 16:05:35 -05001094#define lpfc_rq_context_page_size_SHIFT 0 /* Version 1 Only */
1095#define lpfc_rq_context_page_size_MASK 0x000000FF
1096#define lpfc_rq_context_page_size_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04001097 uint32_t reserved1;
1098 uint32_t word2;
1099#define lpfc_rq_context_cq_id_SHIFT 16
1100#define lpfc_rq_context_cq_id_MASK 0x000003FF
1101#define lpfc_rq_context_cq_id_WORD word2
1102#define lpfc_rq_context_buf_size_SHIFT 0
1103#define lpfc_rq_context_buf_size_MASK 0x0000FFFF
1104#define lpfc_rq_context_buf_size_WORD word2
James Smart5a6f1332011-03-11 16:05:35 -05001105 uint32_t buffer_size; /* Version 1 Only */
James Smartda0436e2009-05-22 14:51:39 -04001106};
1107
1108struct lpfc_mbx_rq_create {
1109 struct mbox_header header;
1110 union {
1111 struct {
1112 uint32_t word0;
1113#define lpfc_mbx_rq_create_num_pages_SHIFT 0
1114#define lpfc_mbx_rq_create_num_pages_MASK 0x0000FFFF
1115#define lpfc_mbx_rq_create_num_pages_WORD word0
1116 struct rq_context context;
1117 struct dma_address page[LPFC_MAX_WQ_PAGE];
1118 } request;
1119 struct {
1120 uint32_t word0;
1121#define lpfc_mbx_rq_create_q_id_SHIFT 0
1122#define lpfc_mbx_rq_create_q_id_MASK 0x0000FFFF
1123#define lpfc_mbx_rq_create_q_id_WORD word0
1124 } response;
1125 } u;
1126};
1127
1128struct lpfc_mbx_rq_destroy {
1129 struct mbox_header header;
1130 union {
1131 struct {
1132 uint32_t word0;
1133#define lpfc_mbx_rq_destroy_q_id_SHIFT 0
1134#define lpfc_mbx_rq_destroy_q_id_MASK 0x0000FFFF
1135#define lpfc_mbx_rq_destroy_q_id_WORD word0
1136 } request;
1137 struct {
1138 uint32_t word0;
1139 } response;
1140 } u;
1141};
1142
1143struct mq_context {
1144 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001145#define lpfc_mq_context_cq_id_SHIFT 22 /* Version 0 Only */
James Smartda0436e2009-05-22 14:51:39 -04001146#define lpfc_mq_context_cq_id_MASK 0x000003FF
1147#define lpfc_mq_context_cq_id_WORD word0
James Smart5a6f1332011-03-11 16:05:35 -05001148#define lpfc_mq_context_ring_size_SHIFT 16
1149#define lpfc_mq_context_ring_size_MASK 0x0000000F
1150#define lpfc_mq_context_ring_size_WORD word0
1151#define LPFC_MQ_RING_SIZE_16 0x5
1152#define LPFC_MQ_RING_SIZE_32 0x6
1153#define LPFC_MQ_RING_SIZE_64 0x7
1154#define LPFC_MQ_RING_SIZE_128 0x8
James Smartda0436e2009-05-22 14:51:39 -04001155 uint32_t word1;
1156#define lpfc_mq_context_valid_SHIFT 31
1157#define lpfc_mq_context_valid_MASK 0x00000001
1158#define lpfc_mq_context_valid_WORD word1
1159 uint32_t reserved2;
1160 uint32_t reserved3;
1161};
1162
1163struct lpfc_mbx_mq_create {
1164 struct mbox_header header;
1165 union {
1166 struct {
1167 uint32_t word0;
1168#define lpfc_mbx_mq_create_num_pages_SHIFT 0
1169#define lpfc_mbx_mq_create_num_pages_MASK 0x0000FFFF
1170#define lpfc_mbx_mq_create_num_pages_WORD word0
1171 struct mq_context context;
1172 struct dma_address page[LPFC_MAX_MQ_PAGE];
1173 } request;
1174 struct {
1175 uint32_t word0;
1176#define lpfc_mbx_mq_create_q_id_SHIFT 0
1177#define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
1178#define lpfc_mbx_mq_create_q_id_WORD word0
1179 } response;
1180 } u;
1181};
1182
James Smartb19a0612010-04-06 14:48:51 -04001183struct lpfc_mbx_mq_create_ext {
1184 struct mbox_header header;
1185 union {
1186 struct {
1187 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001188#define lpfc_mbx_mq_create_ext_num_pages_SHIFT 0
1189#define lpfc_mbx_mq_create_ext_num_pages_MASK 0x0000FFFF
1190#define lpfc_mbx_mq_create_ext_num_pages_WORD word0
1191#define lpfc_mbx_mq_create_ext_cq_id_SHIFT 16 /* Version 1 Only */
1192#define lpfc_mbx_mq_create_ext_cq_id_MASK 0x0000FFFF
1193#define lpfc_mbx_mq_create_ext_cq_id_WORD word0
James Smartb19a0612010-04-06 14:48:51 -04001194 uint32_t async_evt_bmap;
1195#define lpfc_mbx_mq_create_ext_async_evt_link_SHIFT LPFC_TRAILER_CODE_LINK
1196#define lpfc_mbx_mq_create_ext_async_evt_link_MASK 0x00000001
1197#define lpfc_mbx_mq_create_ext_async_evt_link_WORD async_evt_bmap
James Smart70f3c072010-12-15 17:57:33 -05001198#define lpfc_mbx_mq_create_ext_async_evt_fip_SHIFT LPFC_TRAILER_CODE_FCOE
1199#define lpfc_mbx_mq_create_ext_async_evt_fip_MASK 0x00000001
1200#define lpfc_mbx_mq_create_ext_async_evt_fip_WORD async_evt_bmap
James Smartb19a0612010-04-06 14:48:51 -04001201#define lpfc_mbx_mq_create_ext_async_evt_group5_SHIFT LPFC_TRAILER_CODE_GRP5
1202#define lpfc_mbx_mq_create_ext_async_evt_group5_MASK 0x00000001
1203#define lpfc_mbx_mq_create_ext_async_evt_group5_WORD async_evt_bmap
James Smart70f3c072010-12-15 17:57:33 -05001204#define lpfc_mbx_mq_create_ext_async_evt_fc_SHIFT LPFC_TRAILER_CODE_FC
1205#define lpfc_mbx_mq_create_ext_async_evt_fc_MASK 0x00000001
1206#define lpfc_mbx_mq_create_ext_async_evt_fc_WORD async_evt_bmap
1207#define lpfc_mbx_mq_create_ext_async_evt_sli_SHIFT LPFC_TRAILER_CODE_SLI
1208#define lpfc_mbx_mq_create_ext_async_evt_sli_MASK 0x00000001
1209#define lpfc_mbx_mq_create_ext_async_evt_sli_WORD async_evt_bmap
James Smartb19a0612010-04-06 14:48:51 -04001210 struct mq_context context;
1211 struct dma_address page[LPFC_MAX_MQ_PAGE];
1212 } request;
1213 struct {
1214 uint32_t word0;
1215#define lpfc_mbx_mq_create_q_id_SHIFT 0
1216#define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
1217#define lpfc_mbx_mq_create_q_id_WORD word0
1218 } response;
1219 } u;
1220#define LPFC_ASYNC_EVENT_LINK_STATE 0x2
1221#define LPFC_ASYNC_EVENT_FCF_STATE 0x4
1222#define LPFC_ASYNC_EVENT_GROUP5 0x20
1223};
1224
James Smartda0436e2009-05-22 14:51:39 -04001225struct lpfc_mbx_mq_destroy {
1226 struct mbox_header header;
1227 union {
1228 struct {
1229 uint32_t word0;
1230#define lpfc_mbx_mq_destroy_q_id_SHIFT 0
1231#define lpfc_mbx_mq_destroy_q_id_MASK 0x0000FFFF
1232#define lpfc_mbx_mq_destroy_q_id_WORD word0
1233 } request;
1234 struct {
1235 uint32_t word0;
1236 } response;
1237 } u;
1238};
1239
1240struct lpfc_mbx_post_hdr_tmpl {
1241 struct mbox_header header;
1242 uint32_t word10;
1243#define lpfc_mbx_post_hdr_tmpl_rpi_offset_SHIFT 0
1244#define lpfc_mbx_post_hdr_tmpl_rpi_offset_MASK 0x0000FFFF
1245#define lpfc_mbx_post_hdr_tmpl_rpi_offset_WORD word10
1246#define lpfc_mbx_post_hdr_tmpl_page_cnt_SHIFT 16
1247#define lpfc_mbx_post_hdr_tmpl_page_cnt_MASK 0x0000FFFF
1248#define lpfc_mbx_post_hdr_tmpl_page_cnt_WORD word10
1249 uint32_t rpi_paddr_lo;
1250 uint32_t rpi_paddr_hi;
1251};
1252
1253struct sli4_sge { /* SLI-4 */
1254 uint32_t addr_hi;
1255 uint32_t addr_lo;
1256
1257 uint32_t word2;
1258#define lpfc_sli4_sge_offset_SHIFT 0 /* Offset of buffer - Not used*/
James Smart05580562011-05-24 11:40:48 -04001259#define lpfc_sli4_sge_offset_MASK 0x1FFFFFFF
James Smartda0436e2009-05-22 14:51:39 -04001260#define lpfc_sli4_sge_offset_WORD word2
1261#define lpfc_sli4_sge_last_SHIFT 31 /* Last SEG in the SGL sets
1262 this flag !! */
1263#define lpfc_sli4_sge_last_MASK 0x00000001
1264#define lpfc_sli4_sge_last_WORD word2
James Smart28baac72010-02-12 14:42:03 -05001265 uint32_t sge_len;
James Smartda0436e2009-05-22 14:51:39 -04001266};
1267
1268struct fcf_record {
1269 uint32_t max_rcv_size;
1270 uint32_t fka_adv_period;
1271 uint32_t fip_priority;
1272 uint32_t word3;
1273#define lpfc_fcf_record_mac_0_SHIFT 0
1274#define lpfc_fcf_record_mac_0_MASK 0x000000FF
1275#define lpfc_fcf_record_mac_0_WORD word3
1276#define lpfc_fcf_record_mac_1_SHIFT 8
1277#define lpfc_fcf_record_mac_1_MASK 0x000000FF
1278#define lpfc_fcf_record_mac_1_WORD word3
1279#define lpfc_fcf_record_mac_2_SHIFT 16
1280#define lpfc_fcf_record_mac_2_MASK 0x000000FF
1281#define lpfc_fcf_record_mac_2_WORD word3
1282#define lpfc_fcf_record_mac_3_SHIFT 24
1283#define lpfc_fcf_record_mac_3_MASK 0x000000FF
1284#define lpfc_fcf_record_mac_3_WORD word3
1285 uint32_t word4;
1286#define lpfc_fcf_record_mac_4_SHIFT 0
1287#define lpfc_fcf_record_mac_4_MASK 0x000000FF
1288#define lpfc_fcf_record_mac_4_WORD word4
1289#define lpfc_fcf_record_mac_5_SHIFT 8
1290#define lpfc_fcf_record_mac_5_MASK 0x000000FF
1291#define lpfc_fcf_record_mac_5_WORD word4
1292#define lpfc_fcf_record_fcf_avail_SHIFT 16
1293#define lpfc_fcf_record_fcf_avail_MASK 0x000000FF
James Smart0c287582009-06-10 17:22:56 -04001294#define lpfc_fcf_record_fcf_avail_WORD word4
James Smartda0436e2009-05-22 14:51:39 -04001295#define lpfc_fcf_record_mac_addr_prov_SHIFT 24
1296#define lpfc_fcf_record_mac_addr_prov_MASK 0x000000FF
1297#define lpfc_fcf_record_mac_addr_prov_WORD word4
1298#define LPFC_FCF_FPMA 1 /* Fabric Provided MAC Address */
1299#define LPFC_FCF_SPMA 2 /* Server Provided MAC Address */
1300 uint32_t word5;
1301#define lpfc_fcf_record_fab_name_0_SHIFT 0
1302#define lpfc_fcf_record_fab_name_0_MASK 0x000000FF
1303#define lpfc_fcf_record_fab_name_0_WORD word5
1304#define lpfc_fcf_record_fab_name_1_SHIFT 8
1305#define lpfc_fcf_record_fab_name_1_MASK 0x000000FF
1306#define lpfc_fcf_record_fab_name_1_WORD word5
1307#define lpfc_fcf_record_fab_name_2_SHIFT 16
1308#define lpfc_fcf_record_fab_name_2_MASK 0x000000FF
1309#define lpfc_fcf_record_fab_name_2_WORD word5
1310#define lpfc_fcf_record_fab_name_3_SHIFT 24
1311#define lpfc_fcf_record_fab_name_3_MASK 0x000000FF
1312#define lpfc_fcf_record_fab_name_3_WORD word5
1313 uint32_t word6;
1314#define lpfc_fcf_record_fab_name_4_SHIFT 0
1315#define lpfc_fcf_record_fab_name_4_MASK 0x000000FF
1316#define lpfc_fcf_record_fab_name_4_WORD word6
1317#define lpfc_fcf_record_fab_name_5_SHIFT 8
1318#define lpfc_fcf_record_fab_name_5_MASK 0x000000FF
1319#define lpfc_fcf_record_fab_name_5_WORD word6
1320#define lpfc_fcf_record_fab_name_6_SHIFT 16
1321#define lpfc_fcf_record_fab_name_6_MASK 0x000000FF
1322#define lpfc_fcf_record_fab_name_6_WORD word6
1323#define lpfc_fcf_record_fab_name_7_SHIFT 24
1324#define lpfc_fcf_record_fab_name_7_MASK 0x000000FF
1325#define lpfc_fcf_record_fab_name_7_WORD word6
1326 uint32_t word7;
1327#define lpfc_fcf_record_fc_map_0_SHIFT 0
1328#define lpfc_fcf_record_fc_map_0_MASK 0x000000FF
1329#define lpfc_fcf_record_fc_map_0_WORD word7
1330#define lpfc_fcf_record_fc_map_1_SHIFT 8
1331#define lpfc_fcf_record_fc_map_1_MASK 0x000000FF
1332#define lpfc_fcf_record_fc_map_1_WORD word7
1333#define lpfc_fcf_record_fc_map_2_SHIFT 16
1334#define lpfc_fcf_record_fc_map_2_MASK 0x000000FF
1335#define lpfc_fcf_record_fc_map_2_WORD word7
1336#define lpfc_fcf_record_fcf_valid_SHIFT 24
1337#define lpfc_fcf_record_fcf_valid_MASK 0x000000FF
1338#define lpfc_fcf_record_fcf_valid_WORD word7
1339 uint32_t word8;
1340#define lpfc_fcf_record_fcf_index_SHIFT 0
1341#define lpfc_fcf_record_fcf_index_MASK 0x0000FFFF
1342#define lpfc_fcf_record_fcf_index_WORD word8
1343#define lpfc_fcf_record_fcf_state_SHIFT 16
1344#define lpfc_fcf_record_fcf_state_MASK 0x0000FFFF
1345#define lpfc_fcf_record_fcf_state_WORD word8
1346 uint8_t vlan_bitmap[512];
James Smart8fa38512009-07-19 10:01:03 -04001347 uint32_t word137;
1348#define lpfc_fcf_record_switch_name_0_SHIFT 0
1349#define lpfc_fcf_record_switch_name_0_MASK 0x000000FF
1350#define lpfc_fcf_record_switch_name_0_WORD word137
1351#define lpfc_fcf_record_switch_name_1_SHIFT 8
1352#define lpfc_fcf_record_switch_name_1_MASK 0x000000FF
1353#define lpfc_fcf_record_switch_name_1_WORD word137
1354#define lpfc_fcf_record_switch_name_2_SHIFT 16
1355#define lpfc_fcf_record_switch_name_2_MASK 0x000000FF
1356#define lpfc_fcf_record_switch_name_2_WORD word137
1357#define lpfc_fcf_record_switch_name_3_SHIFT 24
1358#define lpfc_fcf_record_switch_name_3_MASK 0x000000FF
1359#define lpfc_fcf_record_switch_name_3_WORD word137
1360 uint32_t word138;
1361#define lpfc_fcf_record_switch_name_4_SHIFT 0
1362#define lpfc_fcf_record_switch_name_4_MASK 0x000000FF
1363#define lpfc_fcf_record_switch_name_4_WORD word138
1364#define lpfc_fcf_record_switch_name_5_SHIFT 8
1365#define lpfc_fcf_record_switch_name_5_MASK 0x000000FF
1366#define lpfc_fcf_record_switch_name_5_WORD word138
1367#define lpfc_fcf_record_switch_name_6_SHIFT 16
1368#define lpfc_fcf_record_switch_name_6_MASK 0x000000FF
1369#define lpfc_fcf_record_switch_name_6_WORD word138
1370#define lpfc_fcf_record_switch_name_7_SHIFT 24
1371#define lpfc_fcf_record_switch_name_7_MASK 0x000000FF
1372#define lpfc_fcf_record_switch_name_7_WORD word138
James Smartda0436e2009-05-22 14:51:39 -04001373};
1374
1375struct lpfc_mbx_read_fcf_tbl {
1376 union lpfc_sli4_cfg_shdr cfg_shdr;
1377 union {
1378 struct {
1379 uint32_t word10;
1380#define lpfc_mbx_read_fcf_tbl_indx_SHIFT 0
1381#define lpfc_mbx_read_fcf_tbl_indx_MASK 0x0000FFFF
1382#define lpfc_mbx_read_fcf_tbl_indx_WORD word10
1383 } request;
1384 struct {
1385 uint32_t eventag;
1386 } response;
1387 } u;
1388 uint32_t word11;
1389#define lpfc_mbx_read_fcf_tbl_nxt_vindx_SHIFT 0
1390#define lpfc_mbx_read_fcf_tbl_nxt_vindx_MASK 0x0000FFFF
1391#define lpfc_mbx_read_fcf_tbl_nxt_vindx_WORD word11
1392};
1393
1394struct lpfc_mbx_add_fcf_tbl_entry {
1395 union lpfc_sli4_cfg_shdr cfg_shdr;
1396 uint32_t word10;
1397#define lpfc_mbx_add_fcf_tbl_fcfi_SHIFT 0
1398#define lpfc_mbx_add_fcf_tbl_fcfi_MASK 0x0000FFFF
1399#define lpfc_mbx_add_fcf_tbl_fcfi_WORD word10
1400 struct lpfc_mbx_sge fcf_sge;
1401};
1402
1403struct lpfc_mbx_del_fcf_tbl_entry {
1404 struct mbox_header header;
1405 uint32_t word10;
1406#define lpfc_mbx_del_fcf_tbl_count_SHIFT 0
1407#define lpfc_mbx_del_fcf_tbl_count_MASK 0x0000FFFF
1408#define lpfc_mbx_del_fcf_tbl_count_WORD word10
1409#define lpfc_mbx_del_fcf_tbl_index_SHIFT 16
1410#define lpfc_mbx_del_fcf_tbl_index_MASK 0x0000FFFF
1411#define lpfc_mbx_del_fcf_tbl_index_WORD word10
1412};
1413
James Smartecfd03c2010-02-12 14:41:27 -05001414struct lpfc_mbx_redisc_fcf_tbl {
1415 struct mbox_header header;
1416 uint32_t word10;
1417#define lpfc_mbx_redisc_fcf_count_SHIFT 0
1418#define lpfc_mbx_redisc_fcf_count_MASK 0x0000FFFF
1419#define lpfc_mbx_redisc_fcf_count_WORD word10
1420 uint32_t resvd;
1421 uint32_t word12;
1422#define lpfc_mbx_redisc_fcf_index_SHIFT 0
1423#define lpfc_mbx_redisc_fcf_index_MASK 0x0000FFFF
1424#define lpfc_mbx_redisc_fcf_index_WORD word12
1425};
1426
James Smart6669f9b2009-10-02 15:16:45 -04001427struct lpfc_mbx_query_fw_cfg {
1428 struct mbox_header header;
1429 uint32_t config_number;
1430 uint32_t asic_rev;
1431 uint32_t phys_port;
1432 uint32_t function_mode;
1433/* firmware Function Mode */
1434#define lpfc_function_mode_toe_SHIFT 0
1435#define lpfc_function_mode_toe_MASK 0x00000001
1436#define lpfc_function_mode_toe_WORD function_mode
1437#define lpfc_function_mode_nic_SHIFT 1
1438#define lpfc_function_mode_nic_MASK 0x00000001
1439#define lpfc_function_mode_nic_WORD function_mode
1440#define lpfc_function_mode_rdma_SHIFT 2
1441#define lpfc_function_mode_rdma_MASK 0x00000001
1442#define lpfc_function_mode_rdma_WORD function_mode
1443#define lpfc_function_mode_vm_SHIFT 3
1444#define lpfc_function_mode_vm_MASK 0x00000001
1445#define lpfc_function_mode_vm_WORD function_mode
1446#define lpfc_function_mode_iscsi_i_SHIFT 4
1447#define lpfc_function_mode_iscsi_i_MASK 0x00000001
1448#define lpfc_function_mode_iscsi_i_WORD function_mode
1449#define lpfc_function_mode_iscsi_t_SHIFT 5
1450#define lpfc_function_mode_iscsi_t_MASK 0x00000001
1451#define lpfc_function_mode_iscsi_t_WORD function_mode
1452#define lpfc_function_mode_fcoe_i_SHIFT 6
1453#define lpfc_function_mode_fcoe_i_MASK 0x00000001
1454#define lpfc_function_mode_fcoe_i_WORD function_mode
1455#define lpfc_function_mode_fcoe_t_SHIFT 7
1456#define lpfc_function_mode_fcoe_t_MASK 0x00000001
1457#define lpfc_function_mode_fcoe_t_WORD function_mode
1458#define lpfc_function_mode_dal_SHIFT 8
1459#define lpfc_function_mode_dal_MASK 0x00000001
1460#define lpfc_function_mode_dal_WORD function_mode
1461#define lpfc_function_mode_lro_SHIFT 9
1462#define lpfc_function_mode_lro_MASK 0x00000001
James Smart70f3c072010-12-15 17:57:33 -05001463#define lpfc_function_mode_lro_WORD function_mode
James Smart6669f9b2009-10-02 15:16:45 -04001464#define lpfc_function_mode_flex10_SHIFT 10
1465#define lpfc_function_mode_flex10_MASK 0x00000001
1466#define lpfc_function_mode_flex10_WORD function_mode
1467#define lpfc_function_mode_ncsi_SHIFT 11
1468#define lpfc_function_mode_ncsi_MASK 0x00000001
1469#define lpfc_function_mode_ncsi_WORD function_mode
1470};
1471
James Smartda0436e2009-05-22 14:51:39 -04001472/* Status field for embedded SLI_CONFIG mailbox command */
1473#define STATUS_SUCCESS 0x0
1474#define STATUS_FAILED 0x1
1475#define STATUS_ILLEGAL_REQUEST 0x2
1476#define STATUS_ILLEGAL_FIELD 0x3
1477#define STATUS_INSUFFICIENT_BUFFER 0x4
1478#define STATUS_UNAUTHORIZED_REQUEST 0x5
1479#define STATUS_FLASHROM_SAVE_FAILED 0x17
1480#define STATUS_FLASHROM_RESTORE_FAILED 0x18
1481#define STATUS_ICCBINDEX_ALLOC_FAILED 0x1a
1482#define STATUS_IOCTLHANDLE_ALLOC_FAILED 0x1b
1483#define STATUS_INVALID_PHY_ADDR_FROM_OSM 0x1c
1484#define STATUS_INVALID_PHY_ADDR_LEN_FROM_OSM 0x1d
1485#define STATUS_ASSERT_FAILED 0x1e
1486#define STATUS_INVALID_SESSION 0x1f
1487#define STATUS_INVALID_CONNECTION 0x20
1488#define STATUS_BTL_PATH_EXCEEDS_OSM_LIMIT 0x21
1489#define STATUS_BTL_NO_FREE_SLOT_PATH 0x24
1490#define STATUS_BTL_NO_FREE_SLOT_TGTID 0x25
1491#define STATUS_OSM_DEVSLOT_NOT_FOUND 0x26
1492#define STATUS_FLASHROM_READ_FAILED 0x27
1493#define STATUS_POLL_IOCTL_TIMEOUT 0x28
1494#define STATUS_ERROR_ACITMAIN 0x2a
1495#define STATUS_REBOOT_REQUIRED 0x2c
1496#define STATUS_FCF_IN_USE 0x3a
James Smartdef9c7a2009-12-21 17:02:28 -05001497#define STATUS_FCF_TABLE_EMPTY 0x43
James Smartda0436e2009-05-22 14:51:39 -04001498
1499struct lpfc_mbx_sli4_config {
1500 struct mbox_header header;
1501};
1502
1503struct lpfc_mbx_init_vfi {
1504 uint32_t word1;
1505#define lpfc_init_vfi_vr_SHIFT 31
1506#define lpfc_init_vfi_vr_MASK 0x00000001
1507#define lpfc_init_vfi_vr_WORD word1
1508#define lpfc_init_vfi_vt_SHIFT 30
1509#define lpfc_init_vfi_vt_MASK 0x00000001
1510#define lpfc_init_vfi_vt_WORD word1
1511#define lpfc_init_vfi_vf_SHIFT 29
1512#define lpfc_init_vfi_vf_MASK 0x00000001
1513#define lpfc_init_vfi_vf_WORD word1
James Smart76a95d72010-11-20 23:11:48 -05001514#define lpfc_init_vfi_vp_SHIFT 28
1515#define lpfc_init_vfi_vp_MASK 0x00000001
1516#define lpfc_init_vfi_vp_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04001517#define lpfc_init_vfi_vfi_SHIFT 0
1518#define lpfc_init_vfi_vfi_MASK 0x0000FFFF
1519#define lpfc_init_vfi_vfi_WORD word1
1520 uint32_t word2;
James Smart76a95d72010-11-20 23:11:48 -05001521#define lpfc_init_vfi_vpi_SHIFT 16
1522#define lpfc_init_vfi_vpi_MASK 0x0000FFFF
1523#define lpfc_init_vfi_vpi_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04001524#define lpfc_init_vfi_fcfi_SHIFT 0
1525#define lpfc_init_vfi_fcfi_MASK 0x0000FFFF
1526#define lpfc_init_vfi_fcfi_WORD word2
1527 uint32_t word3;
1528#define lpfc_init_vfi_pri_SHIFT 13
1529#define lpfc_init_vfi_pri_MASK 0x00000007
1530#define lpfc_init_vfi_pri_WORD word3
1531#define lpfc_init_vfi_vf_id_SHIFT 1
1532#define lpfc_init_vfi_vf_id_MASK 0x00000FFF
1533#define lpfc_init_vfi_vf_id_WORD word3
1534 uint32_t word4;
1535#define lpfc_init_vfi_hop_count_SHIFT 24
1536#define lpfc_init_vfi_hop_count_MASK 0x000000FF
1537#define lpfc_init_vfi_hop_count_WORD word4
1538};
1539
1540struct lpfc_mbx_reg_vfi {
1541 uint32_t word1;
1542#define lpfc_reg_vfi_vp_SHIFT 28
1543#define lpfc_reg_vfi_vp_MASK 0x00000001
1544#define lpfc_reg_vfi_vp_WORD word1
1545#define lpfc_reg_vfi_vfi_SHIFT 0
1546#define lpfc_reg_vfi_vfi_MASK 0x0000FFFF
1547#define lpfc_reg_vfi_vfi_WORD word1
1548 uint32_t word2;
1549#define lpfc_reg_vfi_vpi_SHIFT 16
1550#define lpfc_reg_vfi_vpi_MASK 0x0000FFFF
1551#define lpfc_reg_vfi_vpi_WORD word2
1552#define lpfc_reg_vfi_fcfi_SHIFT 0
1553#define lpfc_reg_vfi_fcfi_MASK 0x0000FFFF
1554#define lpfc_reg_vfi_fcfi_WORD word2
James Smartc8685952009-11-18 15:39:16 -05001555 uint32_t wwn[2];
James Smartda0436e2009-05-22 14:51:39 -04001556 struct ulp_bde64 bde;
James Smartb19a0612010-04-06 14:48:51 -04001557 uint32_t e_d_tov;
1558 uint32_t r_a_tov;
James Smartda0436e2009-05-22 14:51:39 -04001559 uint32_t word10;
1560#define lpfc_reg_vfi_nport_id_SHIFT 0
1561#define lpfc_reg_vfi_nport_id_MASK 0x00FFFFFF
1562#define lpfc_reg_vfi_nport_id_WORD word10
1563};
1564
1565struct lpfc_mbx_init_vpi {
1566 uint32_t word1;
1567#define lpfc_init_vpi_vfi_SHIFT 16
1568#define lpfc_init_vpi_vfi_MASK 0x0000FFFF
1569#define lpfc_init_vpi_vfi_WORD word1
1570#define lpfc_init_vpi_vpi_SHIFT 0
1571#define lpfc_init_vpi_vpi_MASK 0x0000FFFF
1572#define lpfc_init_vpi_vpi_WORD word1
1573};
1574
1575struct lpfc_mbx_read_vpi {
1576 uint32_t word1_rsvd;
1577 uint32_t word2;
1578#define lpfc_mbx_read_vpi_vnportid_SHIFT 0
1579#define lpfc_mbx_read_vpi_vnportid_MASK 0x00FFFFFF
1580#define lpfc_mbx_read_vpi_vnportid_WORD word2
1581 uint32_t word3_rsvd;
1582 uint32_t word4;
1583#define lpfc_mbx_read_vpi_acq_alpa_SHIFT 0
1584#define lpfc_mbx_read_vpi_acq_alpa_MASK 0x000000FF
1585#define lpfc_mbx_read_vpi_acq_alpa_WORD word4
1586#define lpfc_mbx_read_vpi_pb_SHIFT 15
1587#define lpfc_mbx_read_vpi_pb_MASK 0x00000001
1588#define lpfc_mbx_read_vpi_pb_WORD word4
1589#define lpfc_mbx_read_vpi_spec_alpa_SHIFT 16
1590#define lpfc_mbx_read_vpi_spec_alpa_MASK 0x000000FF
1591#define lpfc_mbx_read_vpi_spec_alpa_WORD word4
1592#define lpfc_mbx_read_vpi_ns_SHIFT 30
1593#define lpfc_mbx_read_vpi_ns_MASK 0x00000001
1594#define lpfc_mbx_read_vpi_ns_WORD word4
1595#define lpfc_mbx_read_vpi_hl_SHIFT 31
1596#define lpfc_mbx_read_vpi_hl_MASK 0x00000001
1597#define lpfc_mbx_read_vpi_hl_WORD word4
1598 uint32_t word5_rsvd;
1599 uint32_t word6;
1600#define lpfc_mbx_read_vpi_vpi_SHIFT 0
1601#define lpfc_mbx_read_vpi_vpi_MASK 0x0000FFFF
1602#define lpfc_mbx_read_vpi_vpi_WORD word6
1603 uint32_t word7;
1604#define lpfc_mbx_read_vpi_mac_0_SHIFT 0
1605#define lpfc_mbx_read_vpi_mac_0_MASK 0x000000FF
1606#define lpfc_mbx_read_vpi_mac_0_WORD word7
1607#define lpfc_mbx_read_vpi_mac_1_SHIFT 8
1608#define lpfc_mbx_read_vpi_mac_1_MASK 0x000000FF
1609#define lpfc_mbx_read_vpi_mac_1_WORD word7
1610#define lpfc_mbx_read_vpi_mac_2_SHIFT 16
1611#define lpfc_mbx_read_vpi_mac_2_MASK 0x000000FF
1612#define lpfc_mbx_read_vpi_mac_2_WORD word7
1613#define lpfc_mbx_read_vpi_mac_3_SHIFT 24
1614#define lpfc_mbx_read_vpi_mac_3_MASK 0x000000FF
1615#define lpfc_mbx_read_vpi_mac_3_WORD word7
1616 uint32_t word8;
1617#define lpfc_mbx_read_vpi_mac_4_SHIFT 0
1618#define lpfc_mbx_read_vpi_mac_4_MASK 0x000000FF
1619#define lpfc_mbx_read_vpi_mac_4_WORD word8
1620#define lpfc_mbx_read_vpi_mac_5_SHIFT 8
1621#define lpfc_mbx_read_vpi_mac_5_MASK 0x000000FF
1622#define lpfc_mbx_read_vpi_mac_5_WORD word8
1623#define lpfc_mbx_read_vpi_vlan_tag_SHIFT 16
1624#define lpfc_mbx_read_vpi_vlan_tag_MASK 0x00000FFF
1625#define lpfc_mbx_read_vpi_vlan_tag_WORD word8
1626#define lpfc_mbx_read_vpi_vv_SHIFT 28
1627#define lpfc_mbx_read_vpi_vv_MASK 0x0000001
1628#define lpfc_mbx_read_vpi_vv_WORD word8
1629};
1630
1631struct lpfc_mbx_unreg_vfi {
1632 uint32_t word1_rsvd;
1633 uint32_t word2;
1634#define lpfc_unreg_vfi_vfi_SHIFT 0
1635#define lpfc_unreg_vfi_vfi_MASK 0x0000FFFF
1636#define lpfc_unreg_vfi_vfi_WORD word2
1637};
1638
1639struct lpfc_mbx_resume_rpi {
1640 uint32_t word1;
James Smart8fa38512009-07-19 10:01:03 -04001641#define lpfc_resume_rpi_index_SHIFT 0
1642#define lpfc_resume_rpi_index_MASK 0x0000FFFF
1643#define lpfc_resume_rpi_index_WORD word1
1644#define lpfc_resume_rpi_ii_SHIFT 30
1645#define lpfc_resume_rpi_ii_MASK 0x00000003
1646#define lpfc_resume_rpi_ii_WORD word1
1647#define RESUME_INDEX_RPI 0
1648#define RESUME_INDEX_VPI 1
1649#define RESUME_INDEX_VFI 2
1650#define RESUME_INDEX_FCFI 3
James Smartda0436e2009-05-22 14:51:39 -04001651 uint32_t event_tag;
James Smartda0436e2009-05-22 14:51:39 -04001652};
1653
1654#define REG_FCF_INVALID_QID 0xFFFF
1655struct lpfc_mbx_reg_fcfi {
1656 uint32_t word1;
1657#define lpfc_reg_fcfi_info_index_SHIFT 0
1658#define lpfc_reg_fcfi_info_index_MASK 0x0000FFFF
1659#define lpfc_reg_fcfi_info_index_WORD word1
1660#define lpfc_reg_fcfi_fcfi_SHIFT 16
1661#define lpfc_reg_fcfi_fcfi_MASK 0x0000FFFF
1662#define lpfc_reg_fcfi_fcfi_WORD word1
1663 uint32_t word2;
1664#define lpfc_reg_fcfi_rq_id1_SHIFT 0
1665#define lpfc_reg_fcfi_rq_id1_MASK 0x0000FFFF
1666#define lpfc_reg_fcfi_rq_id1_WORD word2
1667#define lpfc_reg_fcfi_rq_id0_SHIFT 16
1668#define lpfc_reg_fcfi_rq_id0_MASK 0x0000FFFF
1669#define lpfc_reg_fcfi_rq_id0_WORD word2
1670 uint32_t word3;
1671#define lpfc_reg_fcfi_rq_id3_SHIFT 0
1672#define lpfc_reg_fcfi_rq_id3_MASK 0x0000FFFF
1673#define lpfc_reg_fcfi_rq_id3_WORD word3
1674#define lpfc_reg_fcfi_rq_id2_SHIFT 16
1675#define lpfc_reg_fcfi_rq_id2_MASK 0x0000FFFF
1676#define lpfc_reg_fcfi_rq_id2_WORD word3
1677 uint32_t word4;
1678#define lpfc_reg_fcfi_type_match0_SHIFT 24
1679#define lpfc_reg_fcfi_type_match0_MASK 0x000000FF
1680#define lpfc_reg_fcfi_type_match0_WORD word4
1681#define lpfc_reg_fcfi_type_mask0_SHIFT 16
1682#define lpfc_reg_fcfi_type_mask0_MASK 0x000000FF
1683#define lpfc_reg_fcfi_type_mask0_WORD word4
1684#define lpfc_reg_fcfi_rctl_match0_SHIFT 8
1685#define lpfc_reg_fcfi_rctl_match0_MASK 0x000000FF
1686#define lpfc_reg_fcfi_rctl_match0_WORD word4
1687#define lpfc_reg_fcfi_rctl_mask0_SHIFT 0
1688#define lpfc_reg_fcfi_rctl_mask0_MASK 0x000000FF
1689#define lpfc_reg_fcfi_rctl_mask0_WORD word4
1690 uint32_t word5;
1691#define lpfc_reg_fcfi_type_match1_SHIFT 24
1692#define lpfc_reg_fcfi_type_match1_MASK 0x000000FF
1693#define lpfc_reg_fcfi_type_match1_WORD word5
1694#define lpfc_reg_fcfi_type_mask1_SHIFT 16
1695#define lpfc_reg_fcfi_type_mask1_MASK 0x000000FF
1696#define lpfc_reg_fcfi_type_mask1_WORD word5
1697#define lpfc_reg_fcfi_rctl_match1_SHIFT 8
1698#define lpfc_reg_fcfi_rctl_match1_MASK 0x000000FF
1699#define lpfc_reg_fcfi_rctl_match1_WORD word5
1700#define lpfc_reg_fcfi_rctl_mask1_SHIFT 0
1701#define lpfc_reg_fcfi_rctl_mask1_MASK 0x000000FF
1702#define lpfc_reg_fcfi_rctl_mask1_WORD word5
1703 uint32_t word6;
1704#define lpfc_reg_fcfi_type_match2_SHIFT 24
1705#define lpfc_reg_fcfi_type_match2_MASK 0x000000FF
1706#define lpfc_reg_fcfi_type_match2_WORD word6
1707#define lpfc_reg_fcfi_type_mask2_SHIFT 16
1708#define lpfc_reg_fcfi_type_mask2_MASK 0x000000FF
1709#define lpfc_reg_fcfi_type_mask2_WORD word6
1710#define lpfc_reg_fcfi_rctl_match2_SHIFT 8
1711#define lpfc_reg_fcfi_rctl_match2_MASK 0x000000FF
1712#define lpfc_reg_fcfi_rctl_match2_WORD word6
1713#define lpfc_reg_fcfi_rctl_mask2_SHIFT 0
1714#define lpfc_reg_fcfi_rctl_mask2_MASK 0x000000FF
1715#define lpfc_reg_fcfi_rctl_mask2_WORD word6
1716 uint32_t word7;
1717#define lpfc_reg_fcfi_type_match3_SHIFT 24
1718#define lpfc_reg_fcfi_type_match3_MASK 0x000000FF
1719#define lpfc_reg_fcfi_type_match3_WORD word7
1720#define lpfc_reg_fcfi_type_mask3_SHIFT 16
1721#define lpfc_reg_fcfi_type_mask3_MASK 0x000000FF
1722#define lpfc_reg_fcfi_type_mask3_WORD word7
1723#define lpfc_reg_fcfi_rctl_match3_SHIFT 8
1724#define lpfc_reg_fcfi_rctl_match3_MASK 0x000000FF
1725#define lpfc_reg_fcfi_rctl_match3_WORD word7
1726#define lpfc_reg_fcfi_rctl_mask3_SHIFT 0
1727#define lpfc_reg_fcfi_rctl_mask3_MASK 0x000000FF
1728#define lpfc_reg_fcfi_rctl_mask3_WORD word7
1729 uint32_t word8;
1730#define lpfc_reg_fcfi_mam_SHIFT 13
1731#define lpfc_reg_fcfi_mam_MASK 0x00000003
1732#define lpfc_reg_fcfi_mam_WORD word8
1733#define LPFC_MAM_BOTH 0 /* Both SPMA and FPMA */
1734#define LPFC_MAM_SPMA 1 /* Server Provided MAC Address */
1735#define LPFC_MAM_FPMA 2 /* Fabric Provided MAC Address */
1736#define lpfc_reg_fcfi_vv_SHIFT 12
1737#define lpfc_reg_fcfi_vv_MASK 0x00000001
1738#define lpfc_reg_fcfi_vv_WORD word8
1739#define lpfc_reg_fcfi_vlan_tag_SHIFT 0
1740#define lpfc_reg_fcfi_vlan_tag_MASK 0x00000FFF
1741#define lpfc_reg_fcfi_vlan_tag_WORD word8
1742};
1743
1744struct lpfc_mbx_unreg_fcfi {
1745 uint32_t word1_rsv;
1746 uint32_t word2;
1747#define lpfc_unreg_fcfi_SHIFT 0
1748#define lpfc_unreg_fcfi_MASK 0x0000FFFF
1749#define lpfc_unreg_fcfi_WORD word2
1750};
1751
1752struct lpfc_mbx_read_rev {
1753 uint32_t word1;
1754#define lpfc_mbx_rd_rev_sli_lvl_SHIFT 16
1755#define lpfc_mbx_rd_rev_sli_lvl_MASK 0x0000000F
1756#define lpfc_mbx_rd_rev_sli_lvl_WORD word1
1757#define lpfc_mbx_rd_rev_fcoe_SHIFT 20
1758#define lpfc_mbx_rd_rev_fcoe_MASK 0x00000001
1759#define lpfc_mbx_rd_rev_fcoe_WORD word1
James Smart45ed1192009-10-02 15:17:02 -04001760#define lpfc_mbx_rd_rev_cee_ver_SHIFT 21
1761#define lpfc_mbx_rd_rev_cee_ver_MASK 0x00000003
1762#define lpfc_mbx_rd_rev_cee_ver_WORD word1
1763#define LPFC_PREDCBX_CEE_MODE 0
1764#define LPFC_DCBX_CEE_MODE 1
James Smartda0436e2009-05-22 14:51:39 -04001765#define lpfc_mbx_rd_rev_vpd_SHIFT 29
1766#define lpfc_mbx_rd_rev_vpd_MASK 0x00000001
1767#define lpfc_mbx_rd_rev_vpd_WORD word1
1768 uint32_t first_hw_rev;
1769 uint32_t second_hw_rev;
1770 uint32_t word4_rsvd;
1771 uint32_t third_hw_rev;
1772 uint32_t word6;
1773#define lpfc_mbx_rd_rev_fcph_low_SHIFT 0
1774#define lpfc_mbx_rd_rev_fcph_low_MASK 0x000000FF
1775#define lpfc_mbx_rd_rev_fcph_low_WORD word6
1776#define lpfc_mbx_rd_rev_fcph_high_SHIFT 8
1777#define lpfc_mbx_rd_rev_fcph_high_MASK 0x000000FF
1778#define lpfc_mbx_rd_rev_fcph_high_WORD word6
1779#define lpfc_mbx_rd_rev_ftr_lvl_low_SHIFT 16
1780#define lpfc_mbx_rd_rev_ftr_lvl_low_MASK 0x000000FF
1781#define lpfc_mbx_rd_rev_ftr_lvl_low_WORD word6
1782#define lpfc_mbx_rd_rev_ftr_lvl_high_SHIFT 24
1783#define lpfc_mbx_rd_rev_ftr_lvl_high_MASK 0x000000FF
1784#define lpfc_mbx_rd_rev_ftr_lvl_high_WORD word6
1785 uint32_t word7_rsvd;
1786 uint32_t fw_id_rev;
1787 uint8_t fw_name[16];
1788 uint32_t ulp_fw_id_rev;
1789 uint8_t ulp_fw_name[16];
1790 uint32_t word18_47_rsvd[30];
1791 uint32_t word48;
1792#define lpfc_mbx_rd_rev_avail_len_SHIFT 0
1793#define lpfc_mbx_rd_rev_avail_len_MASK 0x00FFFFFF
1794#define lpfc_mbx_rd_rev_avail_len_WORD word48
1795 uint32_t vpd_paddr_low;
1796 uint32_t vpd_paddr_high;
1797 uint32_t avail_vpd_len;
1798 uint32_t rsvd_52_63[12];
1799};
1800
1801struct lpfc_mbx_read_config {
1802 uint32_t word1;
1803#define lpfc_mbx_rd_conf_max_bbc_SHIFT 0
1804#define lpfc_mbx_rd_conf_max_bbc_MASK 0x000000FF
1805#define lpfc_mbx_rd_conf_max_bbc_WORD word1
1806#define lpfc_mbx_rd_conf_init_bbc_SHIFT 8
1807#define lpfc_mbx_rd_conf_init_bbc_MASK 0x000000FF
1808#define lpfc_mbx_rd_conf_init_bbc_WORD word1
1809 uint32_t word2;
1810#define lpfc_mbx_rd_conf_nport_did_SHIFT 0
1811#define lpfc_mbx_rd_conf_nport_did_MASK 0x00FFFFFF
1812#define lpfc_mbx_rd_conf_nport_did_WORD word2
1813#define lpfc_mbx_rd_conf_topology_SHIFT 24
1814#define lpfc_mbx_rd_conf_topology_MASK 0x000000FF
1815#define lpfc_mbx_rd_conf_topology_WORD word2
1816 uint32_t word3;
1817#define lpfc_mbx_rd_conf_ao_SHIFT 0
1818#define lpfc_mbx_rd_conf_ao_MASK 0x00000001
1819#define lpfc_mbx_rd_conf_ao_WORD word3
1820#define lpfc_mbx_rd_conf_bb_scn_SHIFT 8
1821#define lpfc_mbx_rd_conf_bb_scn_MASK 0x0000000F
1822#define lpfc_mbx_rd_conf_bb_scn_WORD word3
1823#define lpfc_mbx_rd_conf_cbb_scn_SHIFT 12
1824#define lpfc_mbx_rd_conf_cbb_scn_MASK 0x0000000F
1825#define lpfc_mbx_rd_conf_cbb_scn_WORD word3
1826#define lpfc_mbx_rd_conf_mc_SHIFT 29
1827#define lpfc_mbx_rd_conf_mc_MASK 0x00000001
1828#define lpfc_mbx_rd_conf_mc_WORD word3
1829 uint32_t word4;
1830#define lpfc_mbx_rd_conf_e_d_tov_SHIFT 0
1831#define lpfc_mbx_rd_conf_e_d_tov_MASK 0x0000FFFF
1832#define lpfc_mbx_rd_conf_e_d_tov_WORD word4
1833 uint32_t word5;
1834#define lpfc_mbx_rd_conf_lp_tov_SHIFT 0
1835#define lpfc_mbx_rd_conf_lp_tov_MASK 0x0000FFFF
1836#define lpfc_mbx_rd_conf_lp_tov_WORD word5
1837 uint32_t word6;
1838#define lpfc_mbx_rd_conf_r_a_tov_SHIFT 0
1839#define lpfc_mbx_rd_conf_r_a_tov_MASK 0x0000FFFF
1840#define lpfc_mbx_rd_conf_r_a_tov_WORD word6
1841 uint32_t word7;
1842#define lpfc_mbx_rd_conf_r_t_tov_SHIFT 0
1843#define lpfc_mbx_rd_conf_r_t_tov_MASK 0x000000FF
1844#define lpfc_mbx_rd_conf_r_t_tov_WORD word7
1845 uint32_t word8;
1846#define lpfc_mbx_rd_conf_al_tov_SHIFT 0
1847#define lpfc_mbx_rd_conf_al_tov_MASK 0x0000000F
1848#define lpfc_mbx_rd_conf_al_tov_WORD word8
1849 uint32_t word9;
1850#define lpfc_mbx_rd_conf_lmt_SHIFT 0
1851#define lpfc_mbx_rd_conf_lmt_MASK 0x0000FFFF
1852#define lpfc_mbx_rd_conf_lmt_WORD word9
1853 uint32_t word10;
1854#define lpfc_mbx_rd_conf_max_alpa_SHIFT 0
1855#define lpfc_mbx_rd_conf_max_alpa_MASK 0x000000FF
1856#define lpfc_mbx_rd_conf_max_alpa_WORD word10
1857 uint32_t word11_rsvd;
1858 uint32_t word12;
1859#define lpfc_mbx_rd_conf_xri_base_SHIFT 0
1860#define lpfc_mbx_rd_conf_xri_base_MASK 0x0000FFFF
1861#define lpfc_mbx_rd_conf_xri_base_WORD word12
1862#define lpfc_mbx_rd_conf_xri_count_SHIFT 16
1863#define lpfc_mbx_rd_conf_xri_count_MASK 0x0000FFFF
1864#define lpfc_mbx_rd_conf_xri_count_WORD word12
1865 uint32_t word13;
1866#define lpfc_mbx_rd_conf_rpi_base_SHIFT 0
1867#define lpfc_mbx_rd_conf_rpi_base_MASK 0x0000FFFF
1868#define lpfc_mbx_rd_conf_rpi_base_WORD word13
1869#define lpfc_mbx_rd_conf_rpi_count_SHIFT 16
1870#define lpfc_mbx_rd_conf_rpi_count_MASK 0x0000FFFF
1871#define lpfc_mbx_rd_conf_rpi_count_WORD word13
1872 uint32_t word14;
1873#define lpfc_mbx_rd_conf_vpi_base_SHIFT 0
1874#define lpfc_mbx_rd_conf_vpi_base_MASK 0x0000FFFF
1875#define lpfc_mbx_rd_conf_vpi_base_WORD word14
1876#define lpfc_mbx_rd_conf_vpi_count_SHIFT 16
1877#define lpfc_mbx_rd_conf_vpi_count_MASK 0x0000FFFF
1878#define lpfc_mbx_rd_conf_vpi_count_WORD word14
1879 uint32_t word15;
1880#define lpfc_mbx_rd_conf_vfi_base_SHIFT 0
1881#define lpfc_mbx_rd_conf_vfi_base_MASK 0x0000FFFF
1882#define lpfc_mbx_rd_conf_vfi_base_WORD word15
1883#define lpfc_mbx_rd_conf_vfi_count_SHIFT 16
1884#define lpfc_mbx_rd_conf_vfi_count_MASK 0x0000FFFF
1885#define lpfc_mbx_rd_conf_vfi_count_WORD word15
1886 uint32_t word16;
1887#define lpfc_mbx_rd_conf_fcfi_base_SHIFT 0
1888#define lpfc_mbx_rd_conf_fcfi_base_MASK 0x0000FFFF
1889#define lpfc_mbx_rd_conf_fcfi_base_WORD word16
1890#define lpfc_mbx_rd_conf_fcfi_count_SHIFT 16
1891#define lpfc_mbx_rd_conf_fcfi_count_MASK 0x0000FFFF
1892#define lpfc_mbx_rd_conf_fcfi_count_WORD word16
1893 uint32_t word17;
1894#define lpfc_mbx_rd_conf_rq_count_SHIFT 0
1895#define lpfc_mbx_rd_conf_rq_count_MASK 0x0000FFFF
1896#define lpfc_mbx_rd_conf_rq_count_WORD word17
1897#define lpfc_mbx_rd_conf_eq_count_SHIFT 16
1898#define lpfc_mbx_rd_conf_eq_count_MASK 0x0000FFFF
1899#define lpfc_mbx_rd_conf_eq_count_WORD word17
1900 uint32_t word18;
1901#define lpfc_mbx_rd_conf_wq_count_SHIFT 0
1902#define lpfc_mbx_rd_conf_wq_count_MASK 0x0000FFFF
1903#define lpfc_mbx_rd_conf_wq_count_WORD word18
1904#define lpfc_mbx_rd_conf_cq_count_SHIFT 16
1905#define lpfc_mbx_rd_conf_cq_count_MASK 0x0000FFFF
1906#define lpfc_mbx_rd_conf_cq_count_WORD word18
1907};
1908
1909struct lpfc_mbx_request_features {
1910 uint32_t word1;
1911#define lpfc_mbx_rq_ftr_qry_SHIFT 0
1912#define lpfc_mbx_rq_ftr_qry_MASK 0x00000001
1913#define lpfc_mbx_rq_ftr_qry_WORD word1
1914 uint32_t word2;
1915#define lpfc_mbx_rq_ftr_rq_iaab_SHIFT 0
1916#define lpfc_mbx_rq_ftr_rq_iaab_MASK 0x00000001
1917#define lpfc_mbx_rq_ftr_rq_iaab_WORD word2
1918#define lpfc_mbx_rq_ftr_rq_npiv_SHIFT 1
1919#define lpfc_mbx_rq_ftr_rq_npiv_MASK 0x00000001
1920#define lpfc_mbx_rq_ftr_rq_npiv_WORD word2
1921#define lpfc_mbx_rq_ftr_rq_dif_SHIFT 2
1922#define lpfc_mbx_rq_ftr_rq_dif_MASK 0x00000001
1923#define lpfc_mbx_rq_ftr_rq_dif_WORD word2
1924#define lpfc_mbx_rq_ftr_rq_vf_SHIFT 3
1925#define lpfc_mbx_rq_ftr_rq_vf_MASK 0x00000001
1926#define lpfc_mbx_rq_ftr_rq_vf_WORD word2
1927#define lpfc_mbx_rq_ftr_rq_fcpi_SHIFT 4
1928#define lpfc_mbx_rq_ftr_rq_fcpi_MASK 0x00000001
1929#define lpfc_mbx_rq_ftr_rq_fcpi_WORD word2
1930#define lpfc_mbx_rq_ftr_rq_fcpt_SHIFT 5
1931#define lpfc_mbx_rq_ftr_rq_fcpt_MASK 0x00000001
1932#define lpfc_mbx_rq_ftr_rq_fcpt_WORD word2
1933#define lpfc_mbx_rq_ftr_rq_fcpc_SHIFT 6
1934#define lpfc_mbx_rq_ftr_rq_fcpc_MASK 0x00000001
1935#define lpfc_mbx_rq_ftr_rq_fcpc_WORD word2
1936#define lpfc_mbx_rq_ftr_rq_ifip_SHIFT 7
1937#define lpfc_mbx_rq_ftr_rq_ifip_MASK 0x00000001
1938#define lpfc_mbx_rq_ftr_rq_ifip_WORD word2
James Smartfedd3b72011-02-16 12:39:24 -05001939#define lpfc_mbx_rq_ftr_rq_perfh_SHIFT 11
1940#define lpfc_mbx_rq_ftr_rq_perfh_MASK 0x00000001
1941#define lpfc_mbx_rq_ftr_rq_perfh_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04001942 uint32_t word3;
1943#define lpfc_mbx_rq_ftr_rsp_iaab_SHIFT 0
1944#define lpfc_mbx_rq_ftr_rsp_iaab_MASK 0x00000001
1945#define lpfc_mbx_rq_ftr_rsp_iaab_WORD word3
1946#define lpfc_mbx_rq_ftr_rsp_npiv_SHIFT 1
1947#define lpfc_mbx_rq_ftr_rsp_npiv_MASK 0x00000001
1948#define lpfc_mbx_rq_ftr_rsp_npiv_WORD word3
1949#define lpfc_mbx_rq_ftr_rsp_dif_SHIFT 2
1950#define lpfc_mbx_rq_ftr_rsp_dif_MASK 0x00000001
1951#define lpfc_mbx_rq_ftr_rsp_dif_WORD word3
1952#define lpfc_mbx_rq_ftr_rsp_vf_SHIFT 3
1953#define lpfc_mbx_rq_ftr_rsp_vf__MASK 0x00000001
1954#define lpfc_mbx_rq_ftr_rsp_vf_WORD word3
1955#define lpfc_mbx_rq_ftr_rsp_fcpi_SHIFT 4
1956#define lpfc_mbx_rq_ftr_rsp_fcpi_MASK 0x00000001
1957#define lpfc_mbx_rq_ftr_rsp_fcpi_WORD word3
1958#define lpfc_mbx_rq_ftr_rsp_fcpt_SHIFT 5
1959#define lpfc_mbx_rq_ftr_rsp_fcpt_MASK 0x00000001
1960#define lpfc_mbx_rq_ftr_rsp_fcpt_WORD word3
1961#define lpfc_mbx_rq_ftr_rsp_fcpc_SHIFT 6
1962#define lpfc_mbx_rq_ftr_rsp_fcpc_MASK 0x00000001
1963#define lpfc_mbx_rq_ftr_rsp_fcpc_WORD word3
1964#define lpfc_mbx_rq_ftr_rsp_ifip_SHIFT 7
1965#define lpfc_mbx_rq_ftr_rsp_ifip_MASK 0x00000001
1966#define lpfc_mbx_rq_ftr_rsp_ifip_WORD word3
James Smartfedd3b72011-02-16 12:39:24 -05001967#define lpfc_mbx_rq_ftr_rsp_perfh_SHIFT 11
1968#define lpfc_mbx_rq_ftr_rsp_perfh_MASK 0x00000001
1969#define lpfc_mbx_rq_ftr_rsp_perfh_WORD word3
James Smartda0436e2009-05-22 14:51:39 -04001970};
1971
James Smart28baac72010-02-12 14:42:03 -05001972struct lpfc_mbx_supp_pages {
1973 uint32_t word1;
1974#define qs_SHIFT 0
1975#define qs_MASK 0x00000001
1976#define qs_WORD word1
1977#define wr_SHIFT 1
1978#define wr_MASK 0x00000001
1979#define wr_WORD word1
1980#define pf_SHIFT 8
1981#define pf_MASK 0x000000ff
1982#define pf_WORD word1
1983#define cpn_SHIFT 16
1984#define cpn_MASK 0x000000ff
1985#define cpn_WORD word1
1986 uint32_t word2;
1987#define list_offset_SHIFT 0
1988#define list_offset_MASK 0x000000ff
1989#define list_offset_WORD word2
1990#define next_offset_SHIFT 8
1991#define next_offset_MASK 0x000000ff
1992#define next_offset_WORD word2
1993#define elem_cnt_SHIFT 16
1994#define elem_cnt_MASK 0x000000ff
1995#define elem_cnt_WORD word2
1996 uint32_t word3;
1997#define pn_0_SHIFT 24
1998#define pn_0_MASK 0x000000ff
1999#define pn_0_WORD word3
2000#define pn_1_SHIFT 16
2001#define pn_1_MASK 0x000000ff
2002#define pn_1_WORD word3
2003#define pn_2_SHIFT 8
2004#define pn_2_MASK 0x000000ff
2005#define pn_2_WORD word3
2006#define pn_3_SHIFT 0
2007#define pn_3_MASK 0x000000ff
2008#define pn_3_WORD word3
2009 uint32_t word4;
2010#define pn_4_SHIFT 24
2011#define pn_4_MASK 0x000000ff
2012#define pn_4_WORD word4
2013#define pn_5_SHIFT 16
2014#define pn_5_MASK 0x000000ff
2015#define pn_5_WORD word4
2016#define pn_6_SHIFT 8
2017#define pn_6_MASK 0x000000ff
2018#define pn_6_WORD word4
2019#define pn_7_SHIFT 0
2020#define pn_7_MASK 0x000000ff
2021#define pn_7_WORD word4
2022 uint32_t rsvd[27];
2023#define LPFC_SUPP_PAGES 0
2024#define LPFC_BLOCK_GUARD_PROFILES 1
2025#define LPFC_SLI4_PARAMETERS 2
2026};
2027
James Smartfedd3b72011-02-16 12:39:24 -05002028struct lpfc_mbx_pc_sli4_params {
James Smart28baac72010-02-12 14:42:03 -05002029 uint32_t word1;
2030#define qs_SHIFT 0
2031#define qs_MASK 0x00000001
2032#define qs_WORD word1
2033#define wr_SHIFT 1
2034#define wr_MASK 0x00000001
2035#define wr_WORD word1
2036#define pf_SHIFT 8
2037#define pf_MASK 0x000000ff
2038#define pf_WORD word1
2039#define cpn_SHIFT 16
2040#define cpn_MASK 0x000000ff
2041#define cpn_WORD word1
2042 uint32_t word2;
2043#define if_type_SHIFT 0
2044#define if_type_MASK 0x00000007
2045#define if_type_WORD word2
2046#define sli_rev_SHIFT 4
2047#define sli_rev_MASK 0x0000000f
2048#define sli_rev_WORD word2
2049#define sli_family_SHIFT 8
2050#define sli_family_MASK 0x000000ff
2051#define sli_family_WORD word2
2052#define featurelevel_1_SHIFT 16
2053#define featurelevel_1_MASK 0x000000ff
2054#define featurelevel_1_WORD word2
2055#define featurelevel_2_SHIFT 24
2056#define featurelevel_2_MASK 0x0000001f
2057#define featurelevel_2_WORD word2
2058 uint32_t word3;
2059#define fcoe_SHIFT 0
2060#define fcoe_MASK 0x00000001
2061#define fcoe_WORD word3
2062#define fc_SHIFT 1
2063#define fc_MASK 0x00000001
2064#define fc_WORD word3
2065#define nic_SHIFT 2
2066#define nic_MASK 0x00000001
2067#define nic_WORD word3
2068#define iscsi_SHIFT 3
2069#define iscsi_MASK 0x00000001
2070#define iscsi_WORD word3
2071#define rdma_SHIFT 4
2072#define rdma_MASK 0x00000001
2073#define rdma_WORD word3
2074 uint32_t sge_supp_len;
James Smartcb5172e2010-03-15 11:25:07 -04002075#define SLI4_PAGE_SIZE 4096
James Smart28baac72010-02-12 14:42:03 -05002076 uint32_t word5;
2077#define if_page_sz_SHIFT 0
2078#define if_page_sz_MASK 0x0000ffff
2079#define if_page_sz_WORD word5
2080#define loopbk_scope_SHIFT 24
2081#define loopbk_scope_MASK 0x0000000f
2082#define loopbk_scope_WORD word5
2083#define rq_db_window_SHIFT 28
2084#define rq_db_window_MASK 0x0000000f
2085#define rq_db_window_WORD word5
2086 uint32_t word6;
2087#define eq_pages_SHIFT 0
2088#define eq_pages_MASK 0x0000000f
2089#define eq_pages_WORD word6
2090#define eqe_size_SHIFT 8
2091#define eqe_size_MASK 0x000000ff
2092#define eqe_size_WORD word6
2093 uint32_t word7;
2094#define cq_pages_SHIFT 0
2095#define cq_pages_MASK 0x0000000f
2096#define cq_pages_WORD word7
2097#define cqe_size_SHIFT 8
2098#define cqe_size_MASK 0x000000ff
2099#define cqe_size_WORD word7
2100 uint32_t word8;
2101#define mq_pages_SHIFT 0
2102#define mq_pages_MASK 0x0000000f
2103#define mq_pages_WORD word8
2104#define mqe_size_SHIFT 8
2105#define mqe_size_MASK 0x000000ff
2106#define mqe_size_WORD word8
2107#define mq_elem_cnt_SHIFT 16
2108#define mq_elem_cnt_MASK 0x000000ff
2109#define mq_elem_cnt_WORD word8
2110 uint32_t word9;
2111#define wq_pages_SHIFT 0
2112#define wq_pages_MASK 0x0000ffff
2113#define wq_pages_WORD word9
2114#define wqe_size_SHIFT 8
2115#define wqe_size_MASK 0x000000ff
2116#define wqe_size_WORD word9
2117 uint32_t word10;
2118#define rq_pages_SHIFT 0
2119#define rq_pages_MASK 0x0000ffff
2120#define rq_pages_WORD word10
2121#define rqe_size_SHIFT 8
2122#define rqe_size_MASK 0x000000ff
2123#define rqe_size_WORD word10
2124 uint32_t word11;
2125#define hdr_pages_SHIFT 0
2126#define hdr_pages_MASK 0x0000000f
2127#define hdr_pages_WORD word11
2128#define hdr_size_SHIFT 8
2129#define hdr_size_MASK 0x0000000f
2130#define hdr_size_WORD word11
2131#define hdr_pp_align_SHIFT 16
2132#define hdr_pp_align_MASK 0x0000ffff
2133#define hdr_pp_align_WORD word11
2134 uint32_t word12;
2135#define sgl_pages_SHIFT 0
2136#define sgl_pages_MASK 0x0000000f
2137#define sgl_pages_WORD word12
2138#define sgl_pp_align_SHIFT 16
2139#define sgl_pp_align_MASK 0x0000ffff
2140#define sgl_pp_align_WORD word12
2141 uint32_t rsvd_13_63[51];
2142};
James Smart9589b062011-04-16 11:03:17 -04002143#define SLI4_PAGE_ALIGN(addr) (((addr)+((SLI4_PAGE_SIZE)-1)) \
2144 &(~((SLI4_PAGE_SIZE)-1)))
James Smart28baac72010-02-12 14:42:03 -05002145
James Smartfedd3b72011-02-16 12:39:24 -05002146struct lpfc_sli4_parameters {
2147 uint32_t word0;
2148#define cfg_prot_type_SHIFT 0
2149#define cfg_prot_type_MASK 0x000000FF
2150#define cfg_prot_type_WORD word0
2151 uint32_t word1;
2152#define cfg_ft_SHIFT 0
2153#define cfg_ft_MASK 0x00000001
2154#define cfg_ft_WORD word1
2155#define cfg_sli_rev_SHIFT 4
2156#define cfg_sli_rev_MASK 0x0000000f
2157#define cfg_sli_rev_WORD word1
2158#define cfg_sli_family_SHIFT 8
2159#define cfg_sli_family_MASK 0x0000000f
2160#define cfg_sli_family_WORD word1
2161#define cfg_if_type_SHIFT 12
2162#define cfg_if_type_MASK 0x0000000f
2163#define cfg_if_type_WORD word1
2164#define cfg_sli_hint_1_SHIFT 16
2165#define cfg_sli_hint_1_MASK 0x000000ff
2166#define cfg_sli_hint_1_WORD word1
2167#define cfg_sli_hint_2_SHIFT 24
2168#define cfg_sli_hint_2_MASK 0x0000001f
2169#define cfg_sli_hint_2_WORD word1
2170 uint32_t word2;
2171 uint32_t word3;
2172 uint32_t word4;
2173#define cfg_cqv_SHIFT 14
2174#define cfg_cqv_MASK 0x00000003
2175#define cfg_cqv_WORD word4
2176 uint32_t word5;
2177 uint32_t word6;
2178#define cfg_mqv_SHIFT 14
2179#define cfg_mqv_MASK 0x00000003
2180#define cfg_mqv_WORD word6
2181 uint32_t word7;
2182 uint32_t word8;
2183#define cfg_wqv_SHIFT 14
2184#define cfg_wqv_MASK 0x00000003
2185#define cfg_wqv_WORD word8
2186 uint32_t word9;
2187 uint32_t word10;
2188#define cfg_rqv_SHIFT 14
2189#define cfg_rqv_MASK 0x00000003
2190#define cfg_rqv_WORD word10
2191 uint32_t word11;
2192#define cfg_rq_db_window_SHIFT 28
2193#define cfg_rq_db_window_MASK 0x0000000f
2194#define cfg_rq_db_window_WORD word11
2195 uint32_t word12;
2196#define cfg_fcoe_SHIFT 0
2197#define cfg_fcoe_MASK 0x00000001
2198#define cfg_fcoe_WORD word12
2199#define cfg_phwq_SHIFT 15
2200#define cfg_phwq_MASK 0x00000001
2201#define cfg_phwq_WORD word12
2202#define cfg_loopbk_scope_SHIFT 28
2203#define cfg_loopbk_scope_MASK 0x0000000f
2204#define cfg_loopbk_scope_WORD word12
2205 uint32_t sge_supp_len;
2206 uint32_t word14;
2207#define cfg_sgl_page_cnt_SHIFT 0
2208#define cfg_sgl_page_cnt_MASK 0x0000000f
2209#define cfg_sgl_page_cnt_WORD word14
2210#define cfg_sgl_page_size_SHIFT 8
2211#define cfg_sgl_page_size_MASK 0x000000ff
2212#define cfg_sgl_page_size_WORD word14
2213#define cfg_sgl_pp_align_SHIFT 16
2214#define cfg_sgl_pp_align_MASK 0x000000ff
2215#define cfg_sgl_pp_align_WORD word14
2216 uint32_t word15;
2217 uint32_t word16;
2218 uint32_t word17;
2219 uint32_t word18;
2220 uint32_t word19;
2221};
2222
2223struct lpfc_mbx_get_sli4_parameters {
2224 struct mbox_header header;
2225 struct lpfc_sli4_parameters sli4_parameters;
2226};
2227
James Smart912e3ac2011-05-24 11:42:11 -04002228struct lpfc_rscr_desc_generic {
2229#define LPFC_RSRC_DESC_WSIZE 18
2230 uint32_t desc[LPFC_RSRC_DESC_WSIZE];
2231};
2232
2233struct lpfc_rsrc_desc_pcie {
2234 uint32_t word0;
2235#define lpfc_rsrc_desc_pcie_type_SHIFT 0
2236#define lpfc_rsrc_desc_pcie_type_MASK 0x000000ff
2237#define lpfc_rsrc_desc_pcie_type_WORD word0
2238#define LPFC_RSRC_DESC_TYPE_PCIE 0x40
2239 uint32_t word1;
2240#define lpfc_rsrc_desc_pcie_pfnum_SHIFT 0
2241#define lpfc_rsrc_desc_pcie_pfnum_MASK 0x000000ff
2242#define lpfc_rsrc_desc_pcie_pfnum_WORD word1
2243 uint32_t reserved;
2244 uint32_t word3;
2245#define lpfc_rsrc_desc_pcie_sriov_sta_SHIFT 0
2246#define lpfc_rsrc_desc_pcie_sriov_sta_MASK 0x000000ff
2247#define lpfc_rsrc_desc_pcie_sriov_sta_WORD word3
2248#define lpfc_rsrc_desc_pcie_pf_sta_SHIFT 8
2249#define lpfc_rsrc_desc_pcie_pf_sta_MASK 0x000000ff
2250#define lpfc_rsrc_desc_pcie_pf_sta_WORD word3
2251#define lpfc_rsrc_desc_pcie_pf_type_SHIFT 16
2252#define lpfc_rsrc_desc_pcie_pf_type_MASK 0x000000ff
2253#define lpfc_rsrc_desc_pcie_pf_type_WORD word3
2254 uint32_t word4;
2255#define lpfc_rsrc_desc_pcie_nr_virtfn_SHIFT 0
2256#define lpfc_rsrc_desc_pcie_nr_virtfn_MASK 0x0000ffff
2257#define lpfc_rsrc_desc_pcie_nr_virtfn_WORD word4
2258};
2259
2260struct lpfc_rsrc_desc_fcfcoe {
2261 uint32_t word0;
2262#define lpfc_rsrc_desc_fcfcoe_type_SHIFT 0
2263#define lpfc_rsrc_desc_fcfcoe_type_MASK 0x000000ff
2264#define lpfc_rsrc_desc_fcfcoe_type_WORD word0
2265#define LPFC_RSRC_DESC_TYPE_FCFCOE 0x43
2266 uint32_t word1;
2267#define lpfc_rsrc_desc_fcfcoe_vfnum_SHIFT 0
2268#define lpfc_rsrc_desc_fcfcoe_vfnum_MASK 0x000000ff
2269#define lpfc_rsrc_desc_fcfcoe_vfnum_WORD word1
2270#define lpfc_rsrc_desc_fcfcoe_pfnum_SHIFT 16
2271#define lpfc_rsrc_desc_fcfcoe_pfnum_MASK 0x000007ff
2272#define lpfc_rsrc_desc_fcfcoe_pfnum_WORD word1
2273 uint32_t word2;
2274#define lpfc_rsrc_desc_fcfcoe_rpi_cnt_SHIFT 0
2275#define lpfc_rsrc_desc_fcfcoe_rpi_cnt_MASK 0x0000ffff
2276#define lpfc_rsrc_desc_fcfcoe_rpi_cnt_WORD word2
2277#define lpfc_rsrc_desc_fcfcoe_xri_cnt_SHIFT 16
2278#define lpfc_rsrc_desc_fcfcoe_xri_cnt_MASK 0x0000ffff
2279#define lpfc_rsrc_desc_fcfcoe_xri_cnt_WORD word2
2280 uint32_t word3;
2281#define lpfc_rsrc_desc_fcfcoe_wq_cnt_SHIFT 0
2282#define lpfc_rsrc_desc_fcfcoe_wq_cnt_MASK 0x0000ffff
2283#define lpfc_rsrc_desc_fcfcoe_wq_cnt_WORD word3
2284#define lpfc_rsrc_desc_fcfcoe_rq_cnt_SHIFT 16
2285#define lpfc_rsrc_desc_fcfcoe_rq_cnt_MASK 0x0000ffff
2286#define lpfc_rsrc_desc_fcfcoe_rq_cnt_WORD word3
2287 uint32_t word4;
2288#define lpfc_rsrc_desc_fcfcoe_cq_cnt_SHIFT 0
2289#define lpfc_rsrc_desc_fcfcoe_cq_cnt_MASK 0x0000ffff
2290#define lpfc_rsrc_desc_fcfcoe_cq_cnt_WORD word4
2291#define lpfc_rsrc_desc_fcfcoe_vpi_cnt_SHIFT 16
2292#define lpfc_rsrc_desc_fcfcoe_vpi_cnt_MASK 0x0000ffff
2293#define lpfc_rsrc_desc_fcfcoe_vpi_cnt_WORD word4
2294 uint32_t word5;
2295#define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_SHIFT 0
2296#define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_MASK 0x0000ffff
2297#define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_WORD word5
2298#define lpfc_rsrc_desc_fcfcoe_vfi_cnt_SHIFT 16
2299#define lpfc_rsrc_desc_fcfcoe_vfi_cnt_MASK 0x0000ffff
2300#define lpfc_rsrc_desc_fcfcoe_vfi_cnt_WORD word5
2301 uint32_t word6;
2302 uint32_t word7;
2303 uint32_t word8;
2304 uint32_t word9;
2305 uint32_t word10;
2306 uint32_t word11;
2307 uint32_t word12;
2308 uint32_t word13;
2309#define lpfc_rsrc_desc_fcfcoe_lnk_nr_SHIFT 0
2310#define lpfc_rsrc_desc_fcfcoe_lnk_nr_MASK 0x0000003f
2311#define lpfc_rsrc_desc_fcfcoe_lnk_nr_WORD word13
2312#define lpfc_rsrc_desc_fcfcoe_lnk_tp_SHIFT 6
2313#define lpfc_rsrc_desc_fcfcoe_lnk_tp_MASK 0x00000003
2314#define lpfc_rsrc_desc_fcfcoe_lnk_tp_WORD word13
2315#define lpfc_rsrc_desc_fcfcoe_lmc_SHIFT 8
2316#define lpfc_rsrc_desc_fcfcoe_lmc_MASK 0x00000001
2317#define lpfc_rsrc_desc_fcfcoe_lmc_WORD word13
2318#define lpfc_rsrc_desc_fcfcoe_lld_SHIFT 9
2319#define lpfc_rsrc_desc_fcfcoe_lld_MASK 0x00000001
2320#define lpfc_rsrc_desc_fcfcoe_lld_WORD word13
2321#define lpfc_rsrc_desc_fcfcoe_eq_cnt_SHIFT 16
2322#define lpfc_rsrc_desc_fcfcoe_eq_cnt_MASK 0x0000ffff
2323#define lpfc_rsrc_desc_fcfcoe_eq_cnt_WORD word13
2324};
2325
2326struct lpfc_func_cfg {
2327#define LPFC_RSRC_DESC_MAX_NUM 2
2328 uint32_t rsrc_desc_count;
2329 struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
2330};
2331
2332struct lpfc_mbx_get_func_cfg {
2333 struct mbox_header header;
2334#define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
2335#define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
2336#define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
2337 struct lpfc_func_cfg func_cfg;
2338};
2339
2340struct lpfc_prof_cfg {
2341#define LPFC_RSRC_DESC_MAX_NUM 2
2342 uint32_t rsrc_desc_count;
2343 struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
2344};
2345
2346struct lpfc_mbx_get_prof_cfg {
2347 struct mbox_header header;
2348#define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
2349#define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
2350#define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
2351 union {
2352 struct {
2353 uint32_t word10;
2354#define lpfc_mbx_get_prof_cfg_prof_id_SHIFT 0
2355#define lpfc_mbx_get_prof_cfg_prof_id_MASK 0x000000ff
2356#define lpfc_mbx_get_prof_cfg_prof_id_WORD word10
2357#define lpfc_mbx_get_prof_cfg_prof_tp_SHIFT 8
2358#define lpfc_mbx_get_prof_cfg_prof_tp_MASK 0x00000003
2359#define lpfc_mbx_get_prof_cfg_prof_tp_WORD word10
2360 } request;
2361 struct {
2362 struct lpfc_prof_cfg prof_cfg;
2363 } response;
2364 } u;
2365};
2366
James Smartda0436e2009-05-22 14:51:39 -04002367/* Mailbox Completion Queue Error Messages */
2368#define MB_CQE_STATUS_SUCCESS 0x0
2369#define MB_CQE_STATUS_INSUFFICIENT_PRIVILEGES 0x1
2370#define MB_CQE_STATUS_INVALID_PARAMETER 0x2
2371#define MB_CQE_STATUS_INSUFFICIENT_RESOURCES 0x3
2372#define MB_CEQ_STATUS_QUEUE_FLUSHING 0x4
2373#define MB_CQE_STATUS_DMA_FAILED 0x5
2374
2375/* mailbox queue entry structure */
2376struct lpfc_mqe {
2377 uint32_t word0;
2378#define lpfc_mqe_status_SHIFT 16
2379#define lpfc_mqe_status_MASK 0x0000FFFF
2380#define lpfc_mqe_status_WORD word0
2381#define lpfc_mqe_command_SHIFT 8
2382#define lpfc_mqe_command_MASK 0x000000FF
2383#define lpfc_mqe_command_WORD word0
2384 union {
2385 uint32_t mb_words[LPFC_SLI4_MB_WORD_COUNT - 1];
2386 /* sli4 mailbox commands */
2387 struct lpfc_mbx_sli4_config sli4_config;
2388 struct lpfc_mbx_init_vfi init_vfi;
2389 struct lpfc_mbx_reg_vfi reg_vfi;
2390 struct lpfc_mbx_reg_vfi unreg_vfi;
2391 struct lpfc_mbx_init_vpi init_vpi;
2392 struct lpfc_mbx_resume_rpi resume_rpi;
2393 struct lpfc_mbx_read_fcf_tbl read_fcf_tbl;
2394 struct lpfc_mbx_add_fcf_tbl_entry add_fcf_entry;
2395 struct lpfc_mbx_del_fcf_tbl_entry del_fcf_entry;
James Smartecfd03c2010-02-12 14:41:27 -05002396 struct lpfc_mbx_redisc_fcf_tbl redisc_fcf_tbl;
James Smartda0436e2009-05-22 14:51:39 -04002397 struct lpfc_mbx_reg_fcfi reg_fcfi;
2398 struct lpfc_mbx_unreg_fcfi unreg_fcfi;
2399 struct lpfc_mbx_mq_create mq_create;
James Smartb19a0612010-04-06 14:48:51 -04002400 struct lpfc_mbx_mq_create_ext mq_create_ext;
James Smartda0436e2009-05-22 14:51:39 -04002401 struct lpfc_mbx_eq_create eq_create;
2402 struct lpfc_mbx_cq_create cq_create;
2403 struct lpfc_mbx_wq_create wq_create;
2404 struct lpfc_mbx_rq_create rq_create;
2405 struct lpfc_mbx_mq_destroy mq_destroy;
2406 struct lpfc_mbx_eq_destroy eq_destroy;
2407 struct lpfc_mbx_cq_destroy cq_destroy;
2408 struct lpfc_mbx_wq_destroy wq_destroy;
2409 struct lpfc_mbx_rq_destroy rq_destroy;
2410 struct lpfc_mbx_post_sgl_pages post_sgl_pages;
2411 struct lpfc_mbx_nembed_cmd nembed_cmd;
2412 struct lpfc_mbx_read_rev read_rev;
2413 struct lpfc_mbx_read_vpi read_vpi;
2414 struct lpfc_mbx_read_config rd_config;
2415 struct lpfc_mbx_request_features req_ftrs;
2416 struct lpfc_mbx_post_hdr_tmpl hdr_tmpl;
James Smart6669f9b2009-10-02 15:16:45 -04002417 struct lpfc_mbx_query_fw_cfg query_fw_cfg;
James Smart28baac72010-02-12 14:42:03 -05002418 struct lpfc_mbx_supp_pages supp_pages;
James Smartfedd3b72011-02-16 12:39:24 -05002419 struct lpfc_mbx_pc_sli4_params sli4_params;
2420 struct lpfc_mbx_get_sli4_parameters get_sli4_parameters;
James Smart912e3ac2011-05-24 11:42:11 -04002421 struct lpfc_mbx_get_func_cfg get_func_cfg;
2422 struct lpfc_mbx_get_prof_cfg get_prof_cfg;
James Smartda0436e2009-05-22 14:51:39 -04002423 struct lpfc_mbx_nop nop;
2424 } un;
2425};
2426
2427struct lpfc_mcqe {
2428 uint32_t word0;
2429#define lpfc_mcqe_status_SHIFT 0
2430#define lpfc_mcqe_status_MASK 0x0000FFFF
2431#define lpfc_mcqe_status_WORD word0
2432#define lpfc_mcqe_ext_status_SHIFT 16
2433#define lpfc_mcqe_ext_status_MASK 0x0000FFFF
2434#define lpfc_mcqe_ext_status_WORD word0
2435 uint32_t mcqe_tag0;
2436 uint32_t mcqe_tag1;
2437 uint32_t trailer;
2438#define lpfc_trailer_valid_SHIFT 31
2439#define lpfc_trailer_valid_MASK 0x00000001
2440#define lpfc_trailer_valid_WORD trailer
2441#define lpfc_trailer_async_SHIFT 30
2442#define lpfc_trailer_async_MASK 0x00000001
2443#define lpfc_trailer_async_WORD trailer
2444#define lpfc_trailer_hpi_SHIFT 29
2445#define lpfc_trailer_hpi_MASK 0x00000001
2446#define lpfc_trailer_hpi_WORD trailer
2447#define lpfc_trailer_completed_SHIFT 28
2448#define lpfc_trailer_completed_MASK 0x00000001
2449#define lpfc_trailer_completed_WORD trailer
2450#define lpfc_trailer_consumed_SHIFT 27
2451#define lpfc_trailer_consumed_MASK 0x00000001
2452#define lpfc_trailer_consumed_WORD trailer
2453#define lpfc_trailer_type_SHIFT 16
2454#define lpfc_trailer_type_MASK 0x000000FF
2455#define lpfc_trailer_type_WORD trailer
2456#define lpfc_trailer_code_SHIFT 8
2457#define lpfc_trailer_code_MASK 0x000000FF
2458#define lpfc_trailer_code_WORD trailer
2459#define LPFC_TRAILER_CODE_LINK 0x1
2460#define LPFC_TRAILER_CODE_FCOE 0x2
2461#define LPFC_TRAILER_CODE_DCBX 0x3
James Smartb19a0612010-04-06 14:48:51 -04002462#define LPFC_TRAILER_CODE_GRP5 0x5
James Smart76a95d72010-11-20 23:11:48 -05002463#define LPFC_TRAILER_CODE_FC 0x10
James Smart70f3c072010-12-15 17:57:33 -05002464#define LPFC_TRAILER_CODE_SLI 0x11
James Smartda0436e2009-05-22 14:51:39 -04002465};
2466
2467struct lpfc_acqe_link {
2468 uint32_t word0;
2469#define lpfc_acqe_link_speed_SHIFT 24
2470#define lpfc_acqe_link_speed_MASK 0x000000FF
2471#define lpfc_acqe_link_speed_WORD word0
2472#define LPFC_ASYNC_LINK_SPEED_ZERO 0x0
2473#define LPFC_ASYNC_LINK_SPEED_10MBPS 0x1
2474#define LPFC_ASYNC_LINK_SPEED_100MBPS 0x2
2475#define LPFC_ASYNC_LINK_SPEED_1GBPS 0x3
2476#define LPFC_ASYNC_LINK_SPEED_10GBPS 0x4
2477#define lpfc_acqe_link_duplex_SHIFT 16
2478#define lpfc_acqe_link_duplex_MASK 0x000000FF
2479#define lpfc_acqe_link_duplex_WORD word0
2480#define LPFC_ASYNC_LINK_DUPLEX_NONE 0x0
2481#define LPFC_ASYNC_LINK_DUPLEX_HALF 0x1
2482#define LPFC_ASYNC_LINK_DUPLEX_FULL 0x2
2483#define lpfc_acqe_link_status_SHIFT 8
2484#define lpfc_acqe_link_status_MASK 0x000000FF
2485#define lpfc_acqe_link_status_WORD word0
2486#define LPFC_ASYNC_LINK_STATUS_DOWN 0x0
2487#define LPFC_ASYNC_LINK_STATUS_UP 0x1
2488#define LPFC_ASYNC_LINK_STATUS_LOGICAL_DOWN 0x2
2489#define LPFC_ASYNC_LINK_STATUS_LOGICAL_UP 0x3
James Smart70f3c072010-12-15 17:57:33 -05002490#define lpfc_acqe_link_type_SHIFT 6
2491#define lpfc_acqe_link_type_MASK 0x00000003
2492#define lpfc_acqe_link_type_WORD word0
2493#define lpfc_acqe_link_number_SHIFT 0
2494#define lpfc_acqe_link_number_MASK 0x0000003F
2495#define lpfc_acqe_link_number_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04002496 uint32_t word1;
2497#define lpfc_acqe_link_fault_SHIFT 0
2498#define lpfc_acqe_link_fault_MASK 0x000000FF
2499#define lpfc_acqe_link_fault_WORD word1
2500#define LPFC_ASYNC_LINK_FAULT_NONE 0x0
2501#define LPFC_ASYNC_LINK_FAULT_LOCAL 0x1
2502#define LPFC_ASYNC_LINK_FAULT_REMOTE 0x2
James Smart70f3c072010-12-15 17:57:33 -05002503#define lpfc_acqe_logical_link_speed_SHIFT 16
2504#define lpfc_acqe_logical_link_speed_MASK 0x0000FFFF
2505#define lpfc_acqe_logical_link_speed_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04002506 uint32_t event_tag;
2507 uint32_t trailer;
James Smart70f3c072010-12-15 17:57:33 -05002508#define LPFC_LINK_EVENT_TYPE_PHYSICAL 0x0
2509#define LPFC_LINK_EVENT_TYPE_VIRTUAL 0x1
James Smartda0436e2009-05-22 14:51:39 -04002510};
2511
James Smart70f3c072010-12-15 17:57:33 -05002512struct lpfc_acqe_fip {
James Smart6669f9b2009-10-02 15:16:45 -04002513 uint32_t index;
James Smartda0436e2009-05-22 14:51:39 -04002514 uint32_t word1;
James Smart70f3c072010-12-15 17:57:33 -05002515#define lpfc_acqe_fip_fcf_count_SHIFT 0
2516#define lpfc_acqe_fip_fcf_count_MASK 0x0000FFFF
2517#define lpfc_acqe_fip_fcf_count_WORD word1
2518#define lpfc_acqe_fip_event_type_SHIFT 16
2519#define lpfc_acqe_fip_event_type_MASK 0x0000FFFF
2520#define lpfc_acqe_fip_event_type_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04002521 uint32_t event_tag;
2522 uint32_t trailer;
James Smart70f3c072010-12-15 17:57:33 -05002523#define LPFC_FIP_EVENT_TYPE_NEW_FCF 0x1
2524#define LPFC_FIP_EVENT_TYPE_FCF_TABLE_FULL 0x2
2525#define LPFC_FIP_EVENT_TYPE_FCF_DEAD 0x3
2526#define LPFC_FIP_EVENT_TYPE_CVL 0x4
2527#define LPFC_FIP_EVENT_TYPE_FCF_PARAM_MOD 0x5
James Smartda0436e2009-05-22 14:51:39 -04002528};
2529
2530struct lpfc_acqe_dcbx {
2531 uint32_t tlv_ttl;
2532 uint32_t reserved;
2533 uint32_t event_tag;
2534 uint32_t trailer;
2535};
2536
James Smartb19a0612010-04-06 14:48:51 -04002537struct lpfc_acqe_grp5 {
2538 uint32_t word0;
James Smart70f3c072010-12-15 17:57:33 -05002539#define lpfc_acqe_grp5_type_SHIFT 6
2540#define lpfc_acqe_grp5_type_MASK 0x00000003
2541#define lpfc_acqe_grp5_type_WORD word0
2542#define lpfc_acqe_grp5_number_SHIFT 0
2543#define lpfc_acqe_grp5_number_MASK 0x0000003F
2544#define lpfc_acqe_grp5_number_WORD word0
James Smartb19a0612010-04-06 14:48:51 -04002545 uint32_t word1;
2546#define lpfc_acqe_grp5_llink_spd_SHIFT 16
2547#define lpfc_acqe_grp5_llink_spd_MASK 0x0000FFFF
2548#define lpfc_acqe_grp5_llink_spd_WORD word1
2549 uint32_t event_tag;
2550 uint32_t trailer;
2551};
2552
James Smart70f3c072010-12-15 17:57:33 -05002553struct lpfc_acqe_fc_la {
2554 uint32_t word0;
2555#define lpfc_acqe_fc_la_speed_SHIFT 24
2556#define lpfc_acqe_fc_la_speed_MASK 0x000000FF
2557#define lpfc_acqe_fc_la_speed_WORD word0
2558#define LPFC_FC_LA_SPEED_UNKOWN 0x0
2559#define LPFC_FC_LA_SPEED_1G 0x1
2560#define LPFC_FC_LA_SPEED_2G 0x2
2561#define LPFC_FC_LA_SPEED_4G 0x4
2562#define LPFC_FC_LA_SPEED_8G 0x8
2563#define LPFC_FC_LA_SPEED_10G 0xA
2564#define LPFC_FC_LA_SPEED_16G 0x10
2565#define lpfc_acqe_fc_la_topology_SHIFT 16
2566#define lpfc_acqe_fc_la_topology_MASK 0x000000FF
2567#define lpfc_acqe_fc_la_topology_WORD word0
2568#define LPFC_FC_LA_TOP_UNKOWN 0x0
2569#define LPFC_FC_LA_TOP_P2P 0x1
2570#define LPFC_FC_LA_TOP_FCAL 0x2
2571#define LPFC_FC_LA_TOP_INTERNAL_LOOP 0x3
2572#define LPFC_FC_LA_TOP_SERDES_LOOP 0x4
2573#define lpfc_acqe_fc_la_att_type_SHIFT 8
2574#define lpfc_acqe_fc_la_att_type_MASK 0x000000FF
2575#define lpfc_acqe_fc_la_att_type_WORD word0
2576#define LPFC_FC_LA_TYPE_LINK_UP 0x1
2577#define LPFC_FC_LA_TYPE_LINK_DOWN 0x2
2578#define LPFC_FC_LA_TYPE_NO_HARD_ALPA 0x3
2579#define lpfc_acqe_fc_la_port_type_SHIFT 6
2580#define lpfc_acqe_fc_la_port_type_MASK 0x00000003
2581#define lpfc_acqe_fc_la_port_type_WORD word0
2582#define LPFC_LINK_TYPE_ETHERNET 0x0
2583#define LPFC_LINK_TYPE_FC 0x1
2584#define lpfc_acqe_fc_la_port_number_SHIFT 0
2585#define lpfc_acqe_fc_la_port_number_MASK 0x0000003F
2586#define lpfc_acqe_fc_la_port_number_WORD word0
2587 uint32_t word1;
2588#define lpfc_acqe_fc_la_llink_spd_SHIFT 16
2589#define lpfc_acqe_fc_la_llink_spd_MASK 0x0000FFFF
2590#define lpfc_acqe_fc_la_llink_spd_WORD word1
2591#define lpfc_acqe_fc_la_fault_SHIFT 0
2592#define lpfc_acqe_fc_la_fault_MASK 0x000000FF
2593#define lpfc_acqe_fc_la_fault_WORD word1
2594#define LPFC_FC_LA_FAULT_NONE 0x0
2595#define LPFC_FC_LA_FAULT_LOCAL 0x1
2596#define LPFC_FC_LA_FAULT_REMOTE 0x2
2597 uint32_t event_tag;
2598 uint32_t trailer;
2599#define LPFC_FC_LA_EVENT_TYPE_FC_LINK 0x1
2600#define LPFC_FC_LA_EVENT_TYPE_SHARED_LINK 0x2
2601};
2602
2603struct lpfc_acqe_sli {
2604 uint32_t event_data1;
2605 uint32_t event_data2;
2606 uint32_t reserved;
2607 uint32_t trailer;
2608#define LPFC_SLI_EVENT_TYPE_PORT_ERROR 0x1
2609#define LPFC_SLI_EVENT_TYPE_OVER_TEMP 0x2
2610#define LPFC_SLI_EVENT_TYPE_NORM_TEMP 0x3
2611#define LPFC_SLI_EVENT_TYPE_NVLOG_POST 0x4
2612#define LPFC_SLI_EVENT_TYPE_DIAG_DUMP 0x5
2613};
2614
James Smartda0436e2009-05-22 14:51:39 -04002615/*
2616 * Define the bootstrap mailbox (bmbx) region used to communicate
2617 * mailbox command between the host and port. The mailbox consists
2618 * of a payload area of 256 bytes and a completion queue of length
2619 * 16 bytes.
2620 */
2621struct lpfc_bmbx_create {
2622 struct lpfc_mqe mqe;
2623 struct lpfc_mcqe mcqe;
2624};
2625
2626#define SGL_ALIGN_SZ 64
2627#define SGL_PAGE_SIZE 4096
2628/* align SGL addr on a size boundary - adjust address up */
James Smart5ffc2662009-11-18 15:39:44 -05002629#define NO_XRI ((uint16_t)-1)
2630
James Smartda0436e2009-05-22 14:51:39 -04002631struct wqe_common {
2632 uint32_t word6;
James Smart6669f9b2009-10-02 15:16:45 -04002633#define wqe_xri_tag_SHIFT 0
2634#define wqe_xri_tag_MASK 0x0000FFFF
2635#define wqe_xri_tag_WORD word6
James Smartda0436e2009-05-22 14:51:39 -04002636#define wqe_ctxt_tag_SHIFT 16
2637#define wqe_ctxt_tag_MASK 0x0000FFFF
2638#define wqe_ctxt_tag_WORD word6
2639 uint32_t word7;
2640#define wqe_ct_SHIFT 2
2641#define wqe_ct_MASK 0x00000003
2642#define wqe_ct_WORD word7
2643#define wqe_status_SHIFT 4
2644#define wqe_status_MASK 0x0000000f
2645#define wqe_status_WORD word7
2646#define wqe_cmnd_SHIFT 8
2647#define wqe_cmnd_MASK 0x000000ff
2648#define wqe_cmnd_WORD word7
2649#define wqe_class_SHIFT 16
2650#define wqe_class_MASK 0x00000007
2651#define wqe_class_WORD word7
2652#define wqe_pu_SHIFT 20
2653#define wqe_pu_MASK 0x00000003
2654#define wqe_pu_WORD word7
2655#define wqe_erp_SHIFT 22
2656#define wqe_erp_MASK 0x00000001
2657#define wqe_erp_WORD word7
2658#define wqe_lnk_SHIFT 23
2659#define wqe_lnk_MASK 0x00000001
2660#define wqe_lnk_WORD word7
2661#define wqe_tmo_SHIFT 24
2662#define wqe_tmo_MASK 0x000000ff
2663#define wqe_tmo_WORD word7
2664 uint32_t abort_tag; /* word 8 in WQE */
2665 uint32_t word9;
2666#define wqe_reqtag_SHIFT 0
2667#define wqe_reqtag_MASK 0x0000FFFF
2668#define wqe_reqtag_WORD word9
James Smartc31098c2011-04-16 11:03:33 -04002669#define wqe_temp_rpi_SHIFT 16
2670#define wqe_temp_rpi_MASK 0x0000FFFF
2671#define wqe_temp_rpi_WORD word9
James Smartda0436e2009-05-22 14:51:39 -04002672#define wqe_rcvoxid_SHIFT 16
James Smartf0d9bcc2010-10-22 11:07:09 -04002673#define wqe_rcvoxid_MASK 0x0000FFFF
2674#define wqe_rcvoxid_WORD word9
James Smartda0436e2009-05-22 14:51:39 -04002675 uint32_t word10;
James Smartf0d9bcc2010-10-22 11:07:09 -04002676#define wqe_ebde_cnt_SHIFT 0
James Smart2fcee4b2010-12-15 17:57:46 -05002677#define wqe_ebde_cnt_MASK 0x0000000f
James Smartf0d9bcc2010-10-22 11:07:09 -04002678#define wqe_ebde_cnt_WORD word10
2679#define wqe_lenloc_SHIFT 7
2680#define wqe_lenloc_MASK 0x00000003
2681#define wqe_lenloc_WORD word10
2682#define LPFC_WQE_LENLOC_NONE 0
2683#define LPFC_WQE_LENLOC_WORD3 1
2684#define LPFC_WQE_LENLOC_WORD12 2
2685#define LPFC_WQE_LENLOC_WORD4 3
2686#define wqe_qosd_SHIFT 9
2687#define wqe_qosd_MASK 0x00000001
2688#define wqe_qosd_WORD word10
2689#define wqe_xbl_SHIFT 11
2690#define wqe_xbl_MASK 0x00000001
2691#define wqe_xbl_WORD word10
2692#define wqe_iod_SHIFT 13
2693#define wqe_iod_MASK 0x00000001
2694#define wqe_iod_WORD word10
2695#define LPFC_WQE_IOD_WRITE 0
2696#define LPFC_WQE_IOD_READ 1
2697#define wqe_dbde_SHIFT 14
2698#define wqe_dbde_MASK 0x00000001
2699#define wqe_dbde_WORD word10
2700#define wqe_wqes_SHIFT 15
2701#define wqe_wqes_MASK 0x00000001
2702#define wqe_wqes_WORD word10
James Smartfedd3b72011-02-16 12:39:24 -05002703/* Note that this field overlaps above fields */
2704#define wqe_wqid_SHIFT 1
James Smart9589b062011-04-16 11:03:17 -04002705#define wqe_wqid_MASK 0x00007fff
James Smartfedd3b72011-02-16 12:39:24 -05002706#define wqe_wqid_WORD word10
James Smartda0436e2009-05-22 14:51:39 -04002707#define wqe_pri_SHIFT 16
2708#define wqe_pri_MASK 0x00000007
2709#define wqe_pri_WORD word10
2710#define wqe_pv_SHIFT 19
2711#define wqe_pv_MASK 0x00000001
2712#define wqe_pv_WORD word10
2713#define wqe_xc_SHIFT 21
2714#define wqe_xc_MASK 0x00000001
2715#define wqe_xc_WORD word10
2716#define wqe_ccpe_SHIFT 23
2717#define wqe_ccpe_MASK 0x00000001
2718#define wqe_ccpe_WORD word10
2719#define wqe_ccp_SHIFT 24
James Smartf0d9bcc2010-10-22 11:07:09 -04002720#define wqe_ccp_MASK 0x000000ff
2721#define wqe_ccp_WORD word10
James Smartda0436e2009-05-22 14:51:39 -04002722 uint32_t word11;
James Smartf0d9bcc2010-10-22 11:07:09 -04002723#define wqe_cmd_type_SHIFT 0
2724#define wqe_cmd_type_MASK 0x0000000f
2725#define wqe_cmd_type_WORD word11
2726#define wqe_els_id_SHIFT 4
2727#define wqe_els_id_MASK 0x00000003
2728#define wqe_els_id_WORD word11
2729#define LPFC_ELS_ID_FLOGI 3
2730#define LPFC_ELS_ID_FDISC 2
2731#define LPFC_ELS_ID_LOGO 1
2732#define LPFC_ELS_ID_DEFAULT 0
2733#define wqe_wqec_SHIFT 7
2734#define wqe_wqec_MASK 0x00000001
2735#define wqe_wqec_WORD word11
2736#define wqe_cqid_SHIFT 16
2737#define wqe_cqid_MASK 0x0000ffff
2738#define wqe_cqid_WORD word11
2739#define LPFC_WQE_CQ_ID_DEFAULT 0xffff
James Smartda0436e2009-05-22 14:51:39 -04002740};
2741
2742struct wqe_did {
2743 uint32_t word5;
2744#define wqe_els_did_SHIFT 0
2745#define wqe_els_did_MASK 0x00FFFFFF
2746#define wqe_els_did_WORD word5
James Smart6669f9b2009-10-02 15:16:45 -04002747#define wqe_xmit_bls_pt_SHIFT 28
2748#define wqe_xmit_bls_pt_MASK 0x00000003
2749#define wqe_xmit_bls_pt_WORD word5
James Smartda0436e2009-05-22 14:51:39 -04002750#define wqe_xmit_bls_ar_SHIFT 30
2751#define wqe_xmit_bls_ar_MASK 0x00000001
2752#define wqe_xmit_bls_ar_WORD word5
2753#define wqe_xmit_bls_xo_SHIFT 31
2754#define wqe_xmit_bls_xo_MASK 0x00000001
2755#define wqe_xmit_bls_xo_WORD word5
2756};
2757
James Smartf0d9bcc2010-10-22 11:07:09 -04002758struct lpfc_wqe_generic{
2759 struct ulp_bde64 bde;
2760 uint32_t word3;
2761 uint32_t word4;
2762 uint32_t word5;
2763 struct wqe_common wqe_com;
2764 uint32_t payload[4];
2765};
2766
James Smartda0436e2009-05-22 14:51:39 -04002767struct els_request64_wqe {
2768 struct ulp_bde64 bde;
2769 uint32_t payload_len;
2770 uint32_t word4;
2771#define els_req64_sid_SHIFT 0
2772#define els_req64_sid_MASK 0x00FFFFFF
2773#define els_req64_sid_WORD word4
2774#define els_req64_sp_SHIFT 24
2775#define els_req64_sp_MASK 0x00000001
2776#define els_req64_sp_WORD word4
2777#define els_req64_vf_SHIFT 25
2778#define els_req64_vf_MASK 0x00000001
2779#define els_req64_vf_WORD word4
2780 struct wqe_did wqe_dest;
2781 struct wqe_common wqe_com; /* words 6-11 */
2782 uint32_t word12;
2783#define els_req64_vfid_SHIFT 1
2784#define els_req64_vfid_MASK 0x00000FFF
2785#define els_req64_vfid_WORD word12
2786#define els_req64_pri_SHIFT 13
2787#define els_req64_pri_MASK 0x00000007
2788#define els_req64_pri_WORD word12
2789 uint32_t word13;
2790#define els_req64_hopcnt_SHIFT 24
2791#define els_req64_hopcnt_MASK 0x000000ff
2792#define els_req64_hopcnt_WORD word13
2793 uint32_t reserved[2];
2794};
2795
2796struct xmit_els_rsp64_wqe {
2797 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04002798 uint32_t response_payload_len;
James Smartda0436e2009-05-22 14:51:39 -04002799 uint32_t rsvd4;
James Smartf0d9bcc2010-10-22 11:07:09 -04002800 struct wqe_did wqe_dest;
James Smartda0436e2009-05-22 14:51:39 -04002801 struct wqe_common wqe_com; /* words 6-11 */
James Smartc31098c2011-04-16 11:03:33 -04002802 uint32_t word12;
2803#define wqe_rsp_temp_rpi_SHIFT 0
2804#define wqe_rsp_temp_rpi_MASK 0x0000FFFF
2805#define wqe_rsp_temp_rpi_WORD word12
2806 uint32_t rsvd_13_15[3];
James Smartda0436e2009-05-22 14:51:39 -04002807};
2808
2809struct xmit_bls_rsp64_wqe {
2810 uint32_t payload0;
James Smart6669f9b2009-10-02 15:16:45 -04002811/* Payload0 for BA_ACC */
2812#define xmit_bls_rsp64_acc_seq_id_SHIFT 16
2813#define xmit_bls_rsp64_acc_seq_id_MASK 0x000000ff
2814#define xmit_bls_rsp64_acc_seq_id_WORD payload0
2815#define xmit_bls_rsp64_acc_seq_id_vald_SHIFT 24
2816#define xmit_bls_rsp64_acc_seq_id_vald_MASK 0x000000ff
2817#define xmit_bls_rsp64_acc_seq_id_vald_WORD payload0
2818/* Payload0 for BA_RJT */
2819#define xmit_bls_rsp64_rjt_vspec_SHIFT 0
2820#define xmit_bls_rsp64_rjt_vspec_MASK 0x000000ff
2821#define xmit_bls_rsp64_rjt_vspec_WORD payload0
2822#define xmit_bls_rsp64_rjt_expc_SHIFT 8
2823#define xmit_bls_rsp64_rjt_expc_MASK 0x000000ff
2824#define xmit_bls_rsp64_rjt_expc_WORD payload0
2825#define xmit_bls_rsp64_rjt_rsnc_SHIFT 16
2826#define xmit_bls_rsp64_rjt_rsnc_MASK 0x000000ff
2827#define xmit_bls_rsp64_rjt_rsnc_WORD payload0
James Smartda0436e2009-05-22 14:51:39 -04002828 uint32_t word1;
2829#define xmit_bls_rsp64_rxid_SHIFT 0
2830#define xmit_bls_rsp64_rxid_MASK 0x0000ffff
2831#define xmit_bls_rsp64_rxid_WORD word1
2832#define xmit_bls_rsp64_oxid_SHIFT 16
2833#define xmit_bls_rsp64_oxid_MASK 0x0000ffff
2834#define xmit_bls_rsp64_oxid_WORD word1
2835 uint32_t word2;
James Smart6669f9b2009-10-02 15:16:45 -04002836#define xmit_bls_rsp64_seqcnthi_SHIFT 0
James Smartda0436e2009-05-22 14:51:39 -04002837#define xmit_bls_rsp64_seqcnthi_MASK 0x0000ffff
2838#define xmit_bls_rsp64_seqcnthi_WORD word2
James Smart6669f9b2009-10-02 15:16:45 -04002839#define xmit_bls_rsp64_seqcntlo_SHIFT 16
2840#define xmit_bls_rsp64_seqcntlo_MASK 0x0000ffff
2841#define xmit_bls_rsp64_seqcntlo_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04002842 uint32_t rsrvd3;
2843 uint32_t rsrvd4;
2844 struct wqe_did wqe_dest;
2845 struct wqe_common wqe_com; /* words 6-11 */
2846 uint32_t rsvd_12_15[4];
2847};
James Smart6669f9b2009-10-02 15:16:45 -04002848
James Smartda0436e2009-05-22 14:51:39 -04002849struct wqe_rctl_dfctl {
2850 uint32_t word5;
2851#define wqe_si_SHIFT 2
2852#define wqe_si_MASK 0x000000001
2853#define wqe_si_WORD word5
2854#define wqe_la_SHIFT 3
2855#define wqe_la_MASK 0x000000001
2856#define wqe_la_WORD word5
2857#define wqe_ls_SHIFT 7
2858#define wqe_ls_MASK 0x000000001
2859#define wqe_ls_WORD word5
2860#define wqe_dfctl_SHIFT 8
2861#define wqe_dfctl_MASK 0x0000000ff
2862#define wqe_dfctl_WORD word5
2863#define wqe_type_SHIFT 16
2864#define wqe_type_MASK 0x0000000ff
2865#define wqe_type_WORD word5
2866#define wqe_rctl_SHIFT 24
2867#define wqe_rctl_MASK 0x0000000ff
2868#define wqe_rctl_WORD word5
2869};
2870
2871struct xmit_seq64_wqe {
2872 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04002873 uint32_t rsvd3;
James Smartda0436e2009-05-22 14:51:39 -04002874 uint32_t relative_offset;
2875 struct wqe_rctl_dfctl wge_ctl;
2876 struct wqe_common wqe_com; /* words 6-11 */
James Smartda0436e2009-05-22 14:51:39 -04002877 uint32_t xmit_len;
2878 uint32_t rsvd_12_15[3];
2879};
2880struct xmit_bcast64_wqe {
2881 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04002882 uint32_t seq_payload_len;
James Smartda0436e2009-05-22 14:51:39 -04002883 uint32_t rsvd4;
2884 struct wqe_rctl_dfctl wge_ctl; /* word 5 */
2885 struct wqe_common wqe_com; /* words 6-11 */
2886 uint32_t rsvd_12_15[4];
2887};
2888
2889struct gen_req64_wqe {
2890 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04002891 uint32_t request_payload_len;
2892 uint32_t relative_offset;
James Smartda0436e2009-05-22 14:51:39 -04002893 struct wqe_rctl_dfctl wge_ctl; /* word 5 */
2894 struct wqe_common wqe_com; /* words 6-11 */
2895 uint32_t rsvd_12_15[4];
2896};
2897
2898struct create_xri_wqe {
2899 uint32_t rsrvd[5]; /* words 0-4 */
2900 struct wqe_did wqe_dest; /* word 5 */
2901 struct wqe_common wqe_com; /* words 6-11 */
2902 uint32_t rsvd_12_15[4]; /* word 12-15 */
2903};
2904
2905#define T_REQUEST_TAG 3
2906#define T_XRI_TAG 1
2907
2908struct abort_cmd_wqe {
2909 uint32_t rsrvd[3];
2910 uint32_t word3;
2911#define abort_cmd_ia_SHIFT 0
2912#define abort_cmd_ia_MASK 0x000000001
2913#define abort_cmd_ia_WORD word3
2914#define abort_cmd_criteria_SHIFT 8
2915#define abort_cmd_criteria_MASK 0x0000000ff
2916#define abort_cmd_criteria_WORD word3
2917 uint32_t rsrvd4;
2918 uint32_t rsrvd5;
2919 struct wqe_common wqe_com; /* words 6-11 */
2920 uint32_t rsvd_12_15[4]; /* word 12-15 */
2921};
2922
2923struct fcp_iwrite64_wqe {
2924 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04002925 uint32_t payload_offset_len;
James Smartda0436e2009-05-22 14:51:39 -04002926 uint32_t total_xfer_len;
2927 uint32_t initial_xfer_len;
2928 struct wqe_common wqe_com; /* words 6-11 */
James Smartfedd3b72011-02-16 12:39:24 -05002929 uint32_t rsrvd12;
2930 struct ulp_bde64 ph_bde; /* words 13-15 */
James Smartda0436e2009-05-22 14:51:39 -04002931};
2932
2933struct fcp_iread64_wqe {
2934 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04002935 uint32_t payload_offset_len; /* word 3 */
James Smartda0436e2009-05-22 14:51:39 -04002936 uint32_t total_xfer_len; /* word 4 */
2937 uint32_t rsrvd5; /* word 5 */
2938 struct wqe_common wqe_com; /* words 6-11 */
James Smartfedd3b72011-02-16 12:39:24 -05002939 uint32_t rsrvd12;
2940 struct ulp_bde64 ph_bde; /* words 13-15 */
James Smartda0436e2009-05-22 14:51:39 -04002941};
2942
2943struct fcp_icmnd64_wqe {
James Smartf0d9bcc2010-10-22 11:07:09 -04002944 struct ulp_bde64 bde; /* words 0-2 */
2945 uint32_t rsrvd3; /* word 3 */
2946 uint32_t rsrvd4; /* word 4 */
2947 uint32_t rsrvd5; /* word 5 */
James Smartda0436e2009-05-22 14:51:39 -04002948 struct wqe_common wqe_com; /* words 6-11 */
James Smartf0d9bcc2010-10-22 11:07:09 -04002949 uint32_t rsvd_12_15[4]; /* word 12-15 */
James Smartda0436e2009-05-22 14:51:39 -04002950};
2951
2952
2953union lpfc_wqe {
2954 uint32_t words[16];
2955 struct lpfc_wqe_generic generic;
2956 struct fcp_icmnd64_wqe fcp_icmd;
2957 struct fcp_iread64_wqe fcp_iread;
2958 struct fcp_iwrite64_wqe fcp_iwrite;
2959 struct abort_cmd_wqe abort_cmd;
2960 struct create_xri_wqe create_xri;
2961 struct xmit_bcast64_wqe xmit_bcast64;
2962 struct xmit_seq64_wqe xmit_sequence;
2963 struct xmit_bls_rsp64_wqe xmit_bls_rsp;
2964 struct xmit_els_rsp64_wqe xmit_els_rsp;
2965 struct els_request64_wqe els_req;
2966 struct gen_req64_wqe gen_req;
2967};
2968
2969#define FCP_COMMAND 0x0
2970#define FCP_COMMAND_DATA_OUT 0x1
2971#define ELS_COMMAND_NON_FIP 0xC
2972#define ELS_COMMAND_FIP 0xD
2973#define OTHER_COMMAND 0x8
2974