blob: f03d52d0b88dd73803cee49b98d9b0aeb90e5d92 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* smp.c: Sparc64 SMP support.
2 *
3 * Copyright (C) 1997 David S. Miller (davem@caip.rutgers.edu)
4 */
5
6#include <linux/module.h>
7#include <linux/kernel.h>
8#include <linux/sched.h>
9#include <linux/mm.h>
10#include <linux/pagemap.h>
11#include <linux/threads.h>
12#include <linux/smp.h>
13#include <linux/smp_lock.h>
14#include <linux/interrupt.h>
15#include <linux/kernel_stat.h>
16#include <linux/delay.h>
17#include <linux/init.h>
18#include <linux/spinlock.h>
19#include <linux/fs.h>
20#include <linux/seq_file.h>
21#include <linux/cache.h>
22#include <linux/jiffies.h>
23#include <linux/profile.h>
24#include <linux/bootmem.h>
25
26#include <asm/head.h>
27#include <asm/ptrace.h>
28#include <asm/atomic.h>
29#include <asm/tlbflush.h>
30#include <asm/mmu_context.h>
31#include <asm/cpudata.h>
32
33#include <asm/irq.h>
34#include <asm/page.h>
35#include <asm/pgtable.h>
36#include <asm/oplib.h>
37#include <asm/uaccess.h>
38#include <asm/timer.h>
39#include <asm/starfire.h>
40#include <asm/tlb.h>
David S. Miller56fb4df2006-02-26 23:24:22 -080041#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
Linus Torvalds1da177e2005-04-16 15:20:36 -070043extern void calibrate_delay(void);
44
45/* Please don't make this stuff initdata!!! --DaveM */
46static unsigned char boot_cpu_id;
47
Andrew Mortonc12a8282005-07-12 12:09:43 -070048cpumask_t cpu_online_map __read_mostly = CPU_MASK_NONE;
49cpumask_t phys_cpu_present_map __read_mostly = CPU_MASK_NONE;
David S. Miller8935dce2006-03-08 16:09:19 -080050cpumask_t cpu_sibling_map[NR_CPUS] __read_mostly =
51 { [0 ... NR_CPUS-1] = CPU_MASK_NONE };
Linus Torvalds1da177e2005-04-16 15:20:36 -070052static cpumask_t smp_commenced_mask;
53static cpumask_t cpu_callout_map;
54
55void smp_info(struct seq_file *m)
56{
57 int i;
58
59 seq_printf(m, "State:\n");
Andrew Morton394e3902006-03-23 03:01:05 -080060 for_each_online_cpu(i)
61 seq_printf(m, "CPU%d:\t\tonline\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -070062}
63
64void smp_bogo(struct seq_file *m)
65{
66 int i;
67
Andrew Morton394e3902006-03-23 03:01:05 -080068 for_each_online_cpu(i)
69 seq_printf(m,
70 "Cpu%dBogo\t: %lu.%02lu\n"
71 "Cpu%dClkTck\t: %016lx\n",
72 i, cpu_data(i).udelay_val / (500000/HZ),
73 (cpu_data(i).udelay_val / (5000/HZ)) % 100,
74 i, cpu_data(i).clock_tick);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075}
76
77void __init smp_store_cpu_info(int id)
78{
David S. Millerf03b8a52006-02-15 00:35:50 -080079 int cpu_node, def;
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
81 /* multiplier and counter set by
82 smp_setup_percpu_timer() */
83 cpu_data(id).udelay_val = loops_per_jiffy;
84
85 cpu_find_by_mid(id, &cpu_node);
86 cpu_data(id).clock_tick = prom_getintdefault(cpu_node,
87 "clock-frequency", 0);
88
David S. Millerf03b8a52006-02-15 00:35:50 -080089 def = ((tlb_type == hypervisor) ? (8 * 1024) : (16 * 1024));
David S. Miller80dc0d62005-09-26 00:32:17 -070090 cpu_data(id).dcache_size = prom_getintdefault(cpu_node, "dcache-size",
David S. Millerf03b8a52006-02-15 00:35:50 -080091 def);
92
93 def = 32;
David S. Miller80dc0d62005-09-26 00:32:17 -070094 cpu_data(id).dcache_line_size =
David S. Millerf03b8a52006-02-15 00:35:50 -080095 prom_getintdefault(cpu_node, "dcache-line-size", def);
96
97 def = 16 * 1024;
David S. Miller80dc0d62005-09-26 00:32:17 -070098 cpu_data(id).icache_size = prom_getintdefault(cpu_node, "icache-size",
David S. Millerf03b8a52006-02-15 00:35:50 -080099 def);
100
101 def = 32;
David S. Miller80dc0d62005-09-26 00:32:17 -0700102 cpu_data(id).icache_line_size =
David S. Millerf03b8a52006-02-15 00:35:50 -0800103 prom_getintdefault(cpu_node, "icache-line-size", def);
104
105 def = ((tlb_type == hypervisor) ?
106 (3 * 1024 * 1024) :
107 (4 * 1024 * 1024));
David S. Miller80dc0d62005-09-26 00:32:17 -0700108 cpu_data(id).ecache_size = prom_getintdefault(cpu_node, "ecache-size",
David S. Millerf03b8a52006-02-15 00:35:50 -0800109 def);
110
111 def = 64;
David S. Miller80dc0d62005-09-26 00:32:17 -0700112 cpu_data(id).ecache_line_size =
David S. Millerf03b8a52006-02-15 00:35:50 -0800113 prom_getintdefault(cpu_node, "ecache-line-size", def);
114
David S. Miller80dc0d62005-09-26 00:32:17 -0700115 printk("CPU[%d]: Caches "
116 "D[sz(%d):line_sz(%d)] "
117 "I[sz(%d):line_sz(%d)] "
118 "E[sz(%d):line_sz(%d)]\n",
119 id,
120 cpu_data(id).dcache_size, cpu_data(id).dcache_line_size,
121 cpu_data(id).icache_size, cpu_data(id).icache_line_size,
122 cpu_data(id).ecache_size, cpu_data(id).ecache_line_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123}
124
125static void smp_setup_percpu_timer(void);
126
127static volatile unsigned long callin_flag = 0;
128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129void __init smp_callin(void)
130{
131 int cpuid = hard_smp_processor_id();
132
David S. Miller56fb4df2006-02-26 23:24:22 -0800133 __local_per_cpu_offset = __per_cpu_offset(cpuid);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134
David S. Miller4a07e642006-02-14 13:49:32 -0800135 if (tlb_type == hypervisor)
David S. Miller490384e2006-02-11 14:41:18 -0800136 sun4v_ktsb_register();
David S. Miller481295f2006-02-07 21:51:08 -0800137
David S. Miller56fb4df2006-02-26 23:24:22 -0800138 __flush_tlb_all();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139
140 smp_setup_percpu_timer();
141
David S. Miller816242d2005-05-23 15:52:08 -0700142 if (cheetah_pcache_forced_on)
143 cheetah_enable_pcache();
144
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 local_irq_enable();
146
147 calibrate_delay();
148 smp_store_cpu_info(cpuid);
149 callin_flag = 1;
150 __asm__ __volatile__("membar #Sync\n\t"
151 "flush %%g6" : : : "memory");
152
153 /* Clear this or we will die instantly when we
154 * schedule back to this idler...
155 */
David S. Millerdb7d9a42005-07-24 19:36:26 -0700156 current_thread_info()->new_child = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157
158 /* Attach to the address space of init_task. */
159 atomic_inc(&init_mm.mm_count);
160 current->active_mm = &init_mm;
161
162 while (!cpu_isset(cpuid, smp_commenced_mask))
David S. Miller4f071182005-08-29 12:46:22 -0700163 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164
165 cpu_set(cpuid, cpu_online_map);
Nick Piggin5bfb5d62005-11-08 21:39:01 -0800166
167 /* idle thread is expected to have preempt disabled */
168 preempt_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169}
170
171void cpu_panic(void)
172{
173 printk("CPU[%d]: Returns from cpu_idle!\n", smp_processor_id());
174 panic("SMP bolixed\n");
175}
176
David S. Millerd369ddd2005-07-10 15:45:11 -0700177static unsigned long current_tick_offset __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178
179/* This tick register synchronization scheme is taken entirely from
180 * the ia64 port, see arch/ia64/kernel/smpboot.c for details and credit.
181 *
182 * The only change I've made is to rework it so that the master
183 * initiates the synchonization instead of the slave. -DaveM
184 */
185
186#define MASTER 0
187#define SLAVE (SMP_CACHE_BYTES/sizeof(unsigned long))
188
189#define NUM_ROUNDS 64 /* magic value */
190#define NUM_ITERS 5 /* likewise */
191
192static DEFINE_SPINLOCK(itc_sync_lock);
193static unsigned long go[SLAVE + 1];
194
195#define DEBUG_TICK_SYNC 0
196
197static inline long get_delta (long *rt, long *master)
198{
199 unsigned long best_t0 = 0, best_t1 = ~0UL, best_tm = 0;
200 unsigned long tcenter, t0, t1, tm;
201 unsigned long i;
202
203 for (i = 0; i < NUM_ITERS; i++) {
204 t0 = tick_ops->get_tick();
205 go[MASTER] = 1;
David S. Miller4f071182005-08-29 12:46:22 -0700206 membar_storeload();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207 while (!(tm = go[SLAVE]))
David S. Miller4f071182005-08-29 12:46:22 -0700208 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 go[SLAVE] = 0;
David S. Miller4f071182005-08-29 12:46:22 -0700210 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 t1 = tick_ops->get_tick();
212
213 if (t1 - t0 < best_t1 - best_t0)
214 best_t0 = t0, best_t1 = t1, best_tm = tm;
215 }
216
217 *rt = best_t1 - best_t0;
218 *master = best_tm - best_t0;
219
220 /* average best_t0 and best_t1 without overflow: */
221 tcenter = (best_t0/2 + best_t1/2);
222 if (best_t0 % 2 + best_t1 % 2 == 2)
223 tcenter++;
224 return tcenter - best_tm;
225}
226
227void smp_synchronize_tick_client(void)
228{
229 long i, delta, adj, adjust_latency = 0, done = 0;
230 unsigned long flags, rt, master_time_stamp, bound;
231#if DEBUG_TICK_SYNC
232 struct {
233 long rt; /* roundtrip time */
234 long master; /* master's timestamp */
235 long diff; /* difference between midpoint and master's timestamp */
236 long lat; /* estimate of itc adjustment latency */
237 } t[NUM_ROUNDS];
238#endif
239
240 go[MASTER] = 1;
241
242 while (go[MASTER])
David S. Miller4f071182005-08-29 12:46:22 -0700243 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244
245 local_irq_save(flags);
246 {
247 for (i = 0; i < NUM_ROUNDS; i++) {
248 delta = get_delta(&rt, &master_time_stamp);
249 if (delta == 0) {
250 done = 1; /* let's lock on to this... */
251 bound = rt;
252 }
253
254 if (!done) {
255 if (i > 0) {
256 adjust_latency += -delta;
257 adj = -delta + adjust_latency/4;
258 } else
259 adj = -delta;
260
261 tick_ops->add_tick(adj, current_tick_offset);
262 }
263#if DEBUG_TICK_SYNC
264 t[i].rt = rt;
265 t[i].master = master_time_stamp;
266 t[i].diff = delta;
267 t[i].lat = adjust_latency/4;
268#endif
269 }
270 }
271 local_irq_restore(flags);
272
273#if DEBUG_TICK_SYNC
274 for (i = 0; i < NUM_ROUNDS; i++)
275 printk("rt=%5ld master=%5ld diff=%5ld adjlat=%5ld\n",
276 t[i].rt, t[i].master, t[i].diff, t[i].lat);
277#endif
278
279 printk(KERN_INFO "CPU %d: synchronized TICK with master CPU (last diff %ld cycles,"
280 "maxerr %lu cycles)\n", smp_processor_id(), delta, rt);
281}
282
283static void smp_start_sync_tick_client(int cpu);
284
285static void smp_synchronize_one_tick(int cpu)
286{
287 unsigned long flags, i;
288
289 go[MASTER] = 0;
290
291 smp_start_sync_tick_client(cpu);
292
293 /* wait for client to be ready */
294 while (!go[MASTER])
David S. Miller4f071182005-08-29 12:46:22 -0700295 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
297 /* now let the client proceed into his loop */
298 go[MASTER] = 0;
David S. Miller4f071182005-08-29 12:46:22 -0700299 membar_storeload();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300
301 spin_lock_irqsave(&itc_sync_lock, flags);
302 {
303 for (i = 0; i < NUM_ROUNDS*NUM_ITERS; i++) {
304 while (!go[MASTER])
David S. Miller4f071182005-08-29 12:46:22 -0700305 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 go[MASTER] = 0;
David S. Miller4f071182005-08-29 12:46:22 -0700307 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 go[SLAVE] = tick_ops->get_tick();
David S. Miller4f071182005-08-29 12:46:22 -0700309 membar_storeload();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 }
311 }
312 spin_unlock_irqrestore(&itc_sync_lock, flags);
313}
314
David S. Miller72aff532006-02-17 01:29:17 -0800315extern void sun4v_init_mondo_queues(int use_bootmem, int cpu, int alloc, int load);
316
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317extern unsigned long sparc64_cpu_startup;
318
319/* The OBP cpu startup callback truncates the 3rd arg cookie to
320 * 32-bits (I think) so to be safe we have it read the pointer
321 * contained here so we work on >4GB machines. -DaveM
322 */
323static struct thread_info *cpu_new_thread = NULL;
324
325static int __devinit smp_boot_one_cpu(unsigned int cpu)
326{
327 unsigned long entry =
328 (unsigned long)(&sparc64_cpu_startup);
329 unsigned long cookie =
330 (unsigned long)(&cpu_new_thread);
331 struct task_struct *p;
David S. Miller7890f792006-02-15 02:26:54 -0800332 int timeout, ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333
334 p = fork_idle(cpu);
335 callin_flag = 0;
Al Virof3169642006-01-12 01:05:42 -0800336 cpu_new_thread = task_thread_info(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 cpu_set(cpu, cpu_callout_map);
338
David S. Miller7890f792006-02-15 02:26:54 -0800339 if (tlb_type == hypervisor) {
David S. Miller72aff532006-02-17 01:29:17 -0800340 /* Alloc the mondo queues, cpu will load them. */
341 sun4v_init_mondo_queues(0, cpu, 1, 0);
342
David S. Miller7890f792006-02-15 02:26:54 -0800343 prom_startcpu_cpuid(cpu, entry, cookie);
344 } else {
345 int cpu_node;
346
347 cpu_find_by_mid(cpu, &cpu_node);
348 prom_startcpu(cpu_node, entry, cookie);
349 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350
351 for (timeout = 0; timeout < 5000000; timeout++) {
352 if (callin_flag)
353 break;
354 udelay(100);
355 }
David S. Miller72aff532006-02-17 01:29:17 -0800356
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 if (callin_flag) {
358 ret = 0;
359 } else {
360 printk("Processor %d is stuck.\n", cpu);
361 cpu_clear(cpu, cpu_callout_map);
362 ret = -ENODEV;
363 }
364 cpu_new_thread = NULL;
365
366 return ret;
367}
368
369static void spitfire_xcall_helper(u64 data0, u64 data1, u64 data2, u64 pstate, unsigned long cpu)
370{
371 u64 result, target;
372 int stuck, tmp;
373
374 if (this_is_starfire) {
375 /* map to real upaid */
376 cpu = (((cpu & 0x3c) << 1) |
377 ((cpu & 0x40) >> 4) |
378 (cpu & 0x3));
379 }
380
381 target = (cpu << 14) | 0x70;
382again:
383 /* Ok, this is the real Spitfire Errata #54.
384 * One must read back from a UDB internal register
385 * after writes to the UDB interrupt dispatch, but
386 * before the membar Sync for that write.
387 * So we use the high UDB control register (ASI 0x7f,
388 * ADDR 0x20) for the dummy read. -DaveM
389 */
390 tmp = 0x40;
391 __asm__ __volatile__(
392 "wrpr %1, %2, %%pstate\n\t"
393 "stxa %4, [%0] %3\n\t"
394 "stxa %5, [%0+%8] %3\n\t"
395 "add %0, %8, %0\n\t"
396 "stxa %6, [%0+%8] %3\n\t"
397 "membar #Sync\n\t"
398 "stxa %%g0, [%7] %3\n\t"
399 "membar #Sync\n\t"
400 "mov 0x20, %%g1\n\t"
401 "ldxa [%%g1] 0x7f, %%g0\n\t"
402 "membar #Sync"
403 : "=r" (tmp)
404 : "r" (pstate), "i" (PSTATE_IE), "i" (ASI_INTR_W),
405 "r" (data0), "r" (data1), "r" (data2), "r" (target),
406 "r" (0x10), "0" (tmp)
407 : "g1");
408
409 /* NOTE: PSTATE_IE is still clear. */
410 stuck = 100000;
411 do {
412 __asm__ __volatile__("ldxa [%%g0] %1, %0"
413 : "=r" (result)
414 : "i" (ASI_INTR_DISPATCH_STAT));
415 if (result == 0) {
416 __asm__ __volatile__("wrpr %0, 0x0, %%pstate"
417 : : "r" (pstate));
418 return;
419 }
420 stuck -= 1;
421 if (stuck == 0)
422 break;
423 } while (result & 0x1);
424 __asm__ __volatile__("wrpr %0, 0x0, %%pstate"
425 : : "r" (pstate));
426 if (stuck == 0) {
427 printk("CPU[%d]: mondo stuckage result[%016lx]\n",
428 smp_processor_id(), result);
429 } else {
430 udelay(2);
431 goto again;
432 }
433}
434
435static __inline__ void spitfire_xcall_deliver(u64 data0, u64 data1, u64 data2, cpumask_t mask)
436{
437 u64 pstate;
438 int i;
439
440 __asm__ __volatile__("rdpr %%pstate, %0" : "=r" (pstate));
441 for_each_cpu_mask(i, mask)
442 spitfire_xcall_helper(data0, data1, data2, pstate, i);
443}
444
445/* Cheetah now allows to send the whole 64-bytes of data in the interrupt
446 * packet, but we have no use for that. However we do take advantage of
447 * the new pipelining feature (ie. dispatch to multiple cpus simultaneously).
448 */
449static void cheetah_xcall_deliver(u64 data0, u64 data1, u64 data2, cpumask_t mask)
450{
451 u64 pstate, ver;
David S. Miller92704a12006-02-26 23:27:19 -0800452 int nack_busy_id, is_jbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453
454 if (cpus_empty(mask))
455 return;
456
457 /* Unfortunately, someone at Sun had the brilliant idea to make the
458 * busy/nack fields hard-coded by ITID number for this Ultra-III
459 * derivative processor.
460 */
461 __asm__ ("rdpr %%ver, %0" : "=r" (ver));
David S. Miller92704a12006-02-26 23:27:19 -0800462 is_jbus = ((ver >> 32) == __JALAPENO_ID ||
463 (ver >> 32) == __SERRANO_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464
465 __asm__ __volatile__("rdpr %%pstate, %0" : "=r" (pstate));
466
467retry:
468 __asm__ __volatile__("wrpr %0, %1, %%pstate\n\t"
469 : : "r" (pstate), "i" (PSTATE_IE));
470
471 /* Setup the dispatch data registers. */
472 __asm__ __volatile__("stxa %0, [%3] %6\n\t"
473 "stxa %1, [%4] %6\n\t"
474 "stxa %2, [%5] %6\n\t"
475 "membar #Sync\n\t"
476 : /* no outputs */
477 : "r" (data0), "r" (data1), "r" (data2),
478 "r" (0x40), "r" (0x50), "r" (0x60),
479 "i" (ASI_INTR_W));
480
481 nack_busy_id = 0;
482 {
483 int i;
484
485 for_each_cpu_mask(i, mask) {
486 u64 target = (i << 14) | 0x70;
487
David S. Miller92704a12006-02-26 23:27:19 -0800488 if (!is_jbus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 target |= (nack_busy_id << 24);
490 __asm__ __volatile__(
491 "stxa %%g0, [%0] %1\n\t"
492 "membar #Sync\n\t"
493 : /* no outputs */
494 : "r" (target), "i" (ASI_INTR_W));
495 nack_busy_id++;
496 }
497 }
498
499 /* Now, poll for completion. */
500 {
501 u64 dispatch_stat;
502 long stuck;
503
504 stuck = 100000 * nack_busy_id;
505 do {
506 __asm__ __volatile__("ldxa [%%g0] %1, %0"
507 : "=r" (dispatch_stat)
508 : "i" (ASI_INTR_DISPATCH_STAT));
509 if (dispatch_stat == 0UL) {
510 __asm__ __volatile__("wrpr %0, 0x0, %%pstate"
511 : : "r" (pstate));
512 return;
513 }
514 if (!--stuck)
515 break;
516 } while (dispatch_stat & 0x5555555555555555UL);
517
518 __asm__ __volatile__("wrpr %0, 0x0, %%pstate"
519 : : "r" (pstate));
520
521 if ((dispatch_stat & ~(0x5555555555555555UL)) == 0) {
522 /* Busy bits will not clear, continue instead
523 * of freezing up on this cpu.
524 */
525 printk("CPU[%d]: mondo stuckage result[%016lx]\n",
526 smp_processor_id(), dispatch_stat);
527 } else {
528 int i, this_busy_nack = 0;
529
530 /* Delay some random time with interrupts enabled
531 * to prevent deadlock.
532 */
533 udelay(2 * nack_busy_id);
534
535 /* Clear out the mask bits for cpus which did not
536 * NACK us.
537 */
538 for_each_cpu_mask(i, mask) {
539 u64 check_mask;
540
David S. Miller92704a12006-02-26 23:27:19 -0800541 if (is_jbus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 check_mask = (0x2UL << (2*i));
543 else
544 check_mask = (0x2UL <<
545 this_busy_nack);
546 if ((dispatch_stat & check_mask) == 0)
547 cpu_clear(i, mask);
548 this_busy_nack += 2;
549 }
550
551 goto retry;
552 }
553 }
554}
555
David S. Miller1d2f1f92006-02-08 16:41:20 -0800556/* Multi-cpu list version. */
David S. Millera43fe0e2006-02-04 03:10:53 -0800557static void hypervisor_xcall_deliver(u64 data0, u64 data1, u64 data2, cpumask_t mask)
558{
David S. Millerb830ab62006-02-28 15:10:26 -0800559 struct trap_per_cpu *tb;
560 u16 *cpu_list;
561 u64 *mondo;
562 cpumask_t error_mask;
563 unsigned long flags, status;
David S. Miller3cab0c32006-03-02 21:50:47 -0800564 int cnt, retries, this_cpu, prev_sent, i;
David S. Miller1d2f1f92006-02-08 16:41:20 -0800565
David S. Millerb830ab62006-02-28 15:10:26 -0800566 /* We have to do this whole thing with interrupts fully disabled.
567 * Otherwise if we send an xcall from interrupt context it will
568 * corrupt both our mondo block and cpu list state.
569 *
570 * One consequence of this is that we cannot use timeout mechanisms
571 * that depend upon interrupts being delivered locally. So, for
572 * example, we cannot sample jiffies and expect it to advance.
573 *
574 * Fortunately, udelay() uses %stick/%tick so we can use that.
575 */
576 local_irq_save(flags);
577
578 this_cpu = smp_processor_id();
579 tb = &trap_block[this_cpu];
580
581 mondo = __va(tb->cpu_mondo_block_pa);
David S. Miller1d2f1f92006-02-08 16:41:20 -0800582 mondo[0] = data0;
583 mondo[1] = data1;
584 mondo[2] = data2;
585 wmb();
586
David S. Millerb830ab62006-02-28 15:10:26 -0800587 cpu_list = __va(tb->cpu_list_pa);
588
589 /* Setup the initial cpu list. */
590 cnt = 0;
591 for_each_cpu_mask(i, mask)
592 cpu_list[cnt++] = i;
593
594 cpus_clear(error_mask);
David S. Miller1d2f1f92006-02-08 16:41:20 -0800595 retries = 0;
David S. Miller3cab0c32006-03-02 21:50:47 -0800596 prev_sent = 0;
David S. Miller1d2f1f92006-02-08 16:41:20 -0800597 do {
David S. Miller3cab0c32006-03-02 21:50:47 -0800598 int forward_progress, n_sent;
David S. Miller1d2f1f92006-02-08 16:41:20 -0800599
David S. Millerb830ab62006-02-28 15:10:26 -0800600 status = sun4v_cpu_mondo_send(cnt,
601 tb->cpu_list_pa,
602 tb->cpu_mondo_block_pa);
David S. Miller1d2f1f92006-02-08 16:41:20 -0800603
David S. Millerb830ab62006-02-28 15:10:26 -0800604 /* HV_EOK means all cpus received the xcall, we're done. */
605 if (likely(status == HV_EOK))
David S. Miller1d2f1f92006-02-08 16:41:20 -0800606 break;
607
David S. Miller3cab0c32006-03-02 21:50:47 -0800608 /* First, see if we made any forward progress.
609 *
610 * The hypervisor indicates successful sends by setting
611 * cpu list entries to the value 0xffff.
David S. Millerb830ab62006-02-28 15:10:26 -0800612 */
David S. Miller3cab0c32006-03-02 21:50:47 -0800613 n_sent = 0;
David S. Millerb830ab62006-02-28 15:10:26 -0800614 for (i = 0; i < cnt; i++) {
David S. Miller3cab0c32006-03-02 21:50:47 -0800615 if (likely(cpu_list[i] == 0xffff))
616 n_sent++;
David S. Miller1d2f1f92006-02-08 16:41:20 -0800617 }
618
David S. Miller3cab0c32006-03-02 21:50:47 -0800619 forward_progress = 0;
620 if (n_sent > prev_sent)
621 forward_progress = 1;
622
623 prev_sent = n_sent;
624
David S. Millerb830ab62006-02-28 15:10:26 -0800625 /* If we get a HV_ECPUERROR, then one or more of the cpus
626 * in the list are in error state. Use the cpu_state()
627 * hypervisor call to find out which cpus are in error state.
628 */
629 if (unlikely(status == HV_ECPUERROR)) {
630 for (i = 0; i < cnt; i++) {
631 long err;
632 u16 cpu;
David S. Miller1d2f1f92006-02-08 16:41:20 -0800633
David S. Millerb830ab62006-02-28 15:10:26 -0800634 cpu = cpu_list[i];
635 if (cpu == 0xffff)
636 continue;
637
638 err = sun4v_cpu_state(cpu);
639 if (err >= 0 &&
640 err == HV_CPU_STATE_ERROR) {
David S. Miller3cab0c32006-03-02 21:50:47 -0800641 cpu_list[i] = 0xffff;
David S. Millerb830ab62006-02-28 15:10:26 -0800642 cpu_set(cpu, error_mask);
643 }
644 }
645 } else if (unlikely(status != HV_EWOULDBLOCK))
646 goto fatal_mondo_error;
647
David S. Miller3cab0c32006-03-02 21:50:47 -0800648 /* Don't bother rewriting the CPU list, just leave the
649 * 0xffff and non-0xffff entries in there and the
650 * hypervisor will do the right thing.
651 *
652 * Only advance timeout state if we didn't make any
653 * forward progress.
654 */
David S. Millerb830ab62006-02-28 15:10:26 -0800655 if (unlikely(!forward_progress)) {
656 if (unlikely(++retries > 10000))
657 goto fatal_mondo_timeout;
658
659 /* Delay a little bit to let other cpus catch up
660 * on their cpu mondo queue work.
661 */
662 udelay(2 * cnt);
663 }
David S. Miller1d2f1f92006-02-08 16:41:20 -0800664 } while (1);
665
David S. Millerb830ab62006-02-28 15:10:26 -0800666 local_irq_restore(flags);
667
668 if (unlikely(!cpus_empty(error_mask)))
669 goto fatal_mondo_cpu_error;
670
671 return;
672
673fatal_mondo_cpu_error:
674 printk(KERN_CRIT "CPU[%d]: SUN4V mondo cpu error, some target cpus "
675 "were in error state\n",
676 this_cpu);
677 printk(KERN_CRIT "CPU[%d]: Error mask [ ", this_cpu);
678 for_each_cpu_mask(i, error_mask)
679 printk("%d ", i);
680 printk("]\n");
681 return;
682
683fatal_mondo_timeout:
684 local_irq_restore(flags);
685 printk(KERN_CRIT "CPU[%d]: SUN4V mondo timeout, no forward "
686 " progress after %d retries.\n",
687 this_cpu, retries);
688 goto dump_cpu_list_and_out;
689
690fatal_mondo_error:
691 local_irq_restore(flags);
692 printk(KERN_CRIT "CPU[%d]: Unexpected SUN4V mondo error %lu\n",
693 this_cpu, status);
694 printk(KERN_CRIT "CPU[%d]: Args were cnt(%d) cpulist_pa(%lx) "
695 "mondo_block_pa(%lx)\n",
696 this_cpu, cnt, tb->cpu_list_pa, tb->cpu_mondo_block_pa);
697
698dump_cpu_list_and_out:
699 printk(KERN_CRIT "CPU[%d]: CPU list [ ", this_cpu);
700 for (i = 0; i < cnt; i++)
701 printk("%u ", cpu_list[i]);
702 printk("]\n");
David S. Millera43fe0e2006-02-04 03:10:53 -0800703}
704
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705/* Send cross call to all processors mentioned in MASK
706 * except self.
707 */
708static void smp_cross_call_masked(unsigned long *func, u32 ctx, u64 data1, u64 data2, cpumask_t mask)
709{
710 u64 data0 = (((u64)ctx)<<32 | (((u64)func) & 0xffffffff));
711 int this_cpu = get_cpu();
712
713 cpus_and(mask, mask, cpu_online_map);
714 cpu_clear(this_cpu, mask);
715
716 if (tlb_type == spitfire)
717 spitfire_xcall_deliver(data0, data1, data2, mask);
David S. Millera43fe0e2006-02-04 03:10:53 -0800718 else if (tlb_type == cheetah || tlb_type == cheetah_plus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 cheetah_xcall_deliver(data0, data1, data2, mask);
David S. Millera43fe0e2006-02-04 03:10:53 -0800720 else
721 hypervisor_xcall_deliver(data0, data1, data2, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 /* NOTE: Caller runs local copy on master. */
723
724 put_cpu();
725}
726
727extern unsigned long xcall_sync_tick;
728
729static void smp_start_sync_tick_client(int cpu)
730{
731 cpumask_t mask = cpumask_of_cpu(cpu);
732
733 smp_cross_call_masked(&xcall_sync_tick,
734 0, 0, 0, mask);
735}
736
737/* Send cross call to all processors except self. */
738#define smp_cross_call(func, ctx, data1, data2) \
739 smp_cross_call_masked(func, ctx, data1, data2, cpu_online_map)
740
741struct call_data_struct {
742 void (*func) (void *info);
743 void *info;
744 atomic_t finished;
745 int wait;
746};
747
David S. Milleraa1d1a02006-04-06 16:54:33 -0700748static __cacheline_aligned_in_smp DEFINE_SPINLOCK(call_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749static struct call_data_struct *call_data;
750
751extern unsigned long xcall_call_function;
752
David S. Milleraa1d1a02006-04-06 16:54:33 -0700753/**
754 * smp_call_function(): Run a function on all other CPUs.
755 * @func: The function to run. This must be fast and non-blocking.
756 * @info: An arbitrary pointer to pass to the function.
757 * @nonatomic: currently unused.
758 * @wait: If true, wait (atomically) until function has completed on other CPUs.
759 *
760 * Returns 0 on success, else a negative status code. Does not return until
761 * remote CPUs are nearly ready to execute <<func>> or are or have executed.
762 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 * You must not call this function with disabled interrupts or from a
764 * hardware interrupt handler or from a bottom half handler.
765 */
David S. Millerbd407912006-01-31 18:31:38 -0800766static int smp_call_function_mask(void (*func)(void *info), void *info,
767 int nonatomic, int wait, cpumask_t mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768{
769 struct call_data_struct data;
David S. Milleree290742006-03-06 22:50:44 -0800770 int cpus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 /* Can deadlock when called with interrupts disabled */
773 WARN_ON(irqs_disabled());
774
775 data.func = func;
776 data.info = info;
777 atomic_set(&data.finished, 0);
778 data.wait = wait;
779
780 spin_lock(&call_lock);
781
David S. Milleree290742006-03-06 22:50:44 -0800782 cpu_clear(smp_processor_id(), mask);
783 cpus = cpus_weight(mask);
784 if (!cpus)
785 goto out_unlock;
786
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 call_data = &data;
David S. Milleraa1d1a02006-04-06 16:54:33 -0700788 mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789
David S. Millerbd407912006-01-31 18:31:38 -0800790 smp_cross_call_masked(&xcall_call_function, 0, 0, 0, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791
David S. Milleraa1d1a02006-04-06 16:54:33 -0700792 /* Wait for response */
793 while (atomic_read(&data.finished) != cpus)
794 cpu_relax();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795
David S. Milleree290742006-03-06 22:50:44 -0800796out_unlock:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 spin_unlock(&call_lock);
798
799 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800}
801
David S. Millerbd407912006-01-31 18:31:38 -0800802int smp_call_function(void (*func)(void *info), void *info,
803 int nonatomic, int wait)
804{
805 return smp_call_function_mask(func, info, nonatomic, wait,
806 cpu_online_map);
807}
808
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809void smp_call_function_client(int irq, struct pt_regs *regs)
810{
811 void (*func) (void *info) = call_data->func;
812 void *info = call_data->info;
813
814 clear_softint(1 << irq);
815 if (call_data->wait) {
816 /* let initiator proceed only after completion */
817 func(info);
818 atomic_inc(&call_data->finished);
819 } else {
820 /* let initiator proceed after getting data */
821 atomic_inc(&call_data->finished);
822 func(info);
823 }
824}
825
David S. Millerbd407912006-01-31 18:31:38 -0800826static void tsb_sync(void *info)
827{
David S. Miller6f25f392006-03-28 13:29:26 -0800828 struct trap_per_cpu *tp = &trap_block[raw_smp_processor_id()];
David S. Millerbd407912006-01-31 18:31:38 -0800829 struct mm_struct *mm = info;
830
David S. Miller6f25f392006-03-28 13:29:26 -0800831 /* It is not valid to test "currrent->active_mm == mm" here.
832 *
833 * The value of "current" is not changed atomically with
834 * switch_mm(). But that's OK, we just need to check the
835 * current cpu's trap block PGD physical address.
836 */
837 if (tp->pgd_paddr == __pa(mm->pgd))
David S. Millerbd407912006-01-31 18:31:38 -0800838 tsb_context_switch(mm);
839}
840
841void smp_tsb_sync(struct mm_struct *mm)
842{
843 smp_call_function_mask(tsb_sync, mm, 0, 1, mm->cpu_vm_mask);
844}
845
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846extern unsigned long xcall_flush_tlb_mm;
847extern unsigned long xcall_flush_tlb_pending;
848extern unsigned long xcall_flush_tlb_kernel_range;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849extern unsigned long xcall_report_regs;
850extern unsigned long xcall_receive_signal;
David S. Milleree290742006-03-06 22:50:44 -0800851extern unsigned long xcall_new_mmu_context_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852
853#ifdef DCACHE_ALIASING_POSSIBLE
854extern unsigned long xcall_flush_dcache_page_cheetah;
855#endif
856extern unsigned long xcall_flush_dcache_page_spitfire;
857
858#ifdef CONFIG_DEBUG_DCFLUSH
859extern atomic_t dcpage_flushes;
860extern atomic_t dcpage_flushes_xcall;
861#endif
862
863static __inline__ void __local_flush_dcache_page(struct page *page)
864{
865#ifdef DCACHE_ALIASING_POSSIBLE
866 __flush_dcache_page(page_address(page),
867 ((tlb_type == spitfire) &&
868 page_mapping(page) != NULL));
869#else
870 if (page_mapping(page) != NULL &&
871 tlb_type == spitfire)
872 __flush_icache_page(__pa(page_address(page)));
873#endif
874}
875
876void smp_flush_dcache_page_impl(struct page *page, int cpu)
877{
878 cpumask_t mask = cpumask_of_cpu(cpu);
David S. Millera43fe0e2006-02-04 03:10:53 -0800879 int this_cpu;
880
881 if (tlb_type == hypervisor)
882 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883
884#ifdef CONFIG_DEBUG_DCFLUSH
885 atomic_inc(&dcpage_flushes);
886#endif
David S. Millera43fe0e2006-02-04 03:10:53 -0800887
888 this_cpu = get_cpu();
889
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890 if (cpu == this_cpu) {
891 __local_flush_dcache_page(page);
892 } else if (cpu_online(cpu)) {
893 void *pg_addr = page_address(page);
894 u64 data0;
895
896 if (tlb_type == spitfire) {
897 data0 =
898 ((u64)&xcall_flush_dcache_page_spitfire);
899 if (page_mapping(page) != NULL)
900 data0 |= ((u64)1 << 32);
901 spitfire_xcall_deliver(data0,
902 __pa(pg_addr),
903 (u64) pg_addr,
904 mask);
David S. Millera43fe0e2006-02-04 03:10:53 -0800905 } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906#ifdef DCACHE_ALIASING_POSSIBLE
907 data0 =
908 ((u64)&xcall_flush_dcache_page_cheetah);
909 cheetah_xcall_deliver(data0,
910 __pa(pg_addr),
911 0, mask);
912#endif
913 }
914#ifdef CONFIG_DEBUG_DCFLUSH
915 atomic_inc(&dcpage_flushes_xcall);
916#endif
917 }
918
919 put_cpu();
920}
921
922void flush_dcache_page_all(struct mm_struct *mm, struct page *page)
923{
924 void *pg_addr = page_address(page);
925 cpumask_t mask = cpu_online_map;
926 u64 data0;
David S. Millera43fe0e2006-02-04 03:10:53 -0800927 int this_cpu;
928
929 if (tlb_type == hypervisor)
930 return;
931
932 this_cpu = get_cpu();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933
934 cpu_clear(this_cpu, mask);
935
936#ifdef CONFIG_DEBUG_DCFLUSH
937 atomic_inc(&dcpage_flushes);
938#endif
939 if (cpus_empty(mask))
940 goto flush_self;
941 if (tlb_type == spitfire) {
942 data0 = ((u64)&xcall_flush_dcache_page_spitfire);
943 if (page_mapping(page) != NULL)
944 data0 |= ((u64)1 << 32);
945 spitfire_xcall_deliver(data0,
946 __pa(pg_addr),
947 (u64) pg_addr,
948 mask);
David S. Millera43fe0e2006-02-04 03:10:53 -0800949 } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950#ifdef DCACHE_ALIASING_POSSIBLE
951 data0 = ((u64)&xcall_flush_dcache_page_cheetah);
952 cheetah_xcall_deliver(data0,
953 __pa(pg_addr),
954 0, mask);
955#endif
956 }
957#ifdef CONFIG_DEBUG_DCFLUSH
958 atomic_inc(&dcpage_flushes_xcall);
959#endif
960 flush_self:
961 __local_flush_dcache_page(page);
962
963 put_cpu();
964}
965
David S. Millera0663a72006-02-23 14:19:28 -0800966static void __smp_receive_signal_mask(cpumask_t mask)
967{
968 smp_cross_call_masked(&xcall_receive_signal, 0, 0, 0, mask);
969}
970
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971void smp_receive_signal(int cpu)
972{
973 cpumask_t mask = cpumask_of_cpu(cpu);
974
David S. Millera0663a72006-02-23 14:19:28 -0800975 if (cpu_online(cpu))
976 __smp_receive_signal_mask(mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977}
978
979void smp_receive_signal_client(int irq, struct pt_regs *regs)
980{
David S. Milleree290742006-03-06 22:50:44 -0800981 clear_softint(1 << irq);
982}
983
984void smp_new_mmu_context_version_client(int irq, struct pt_regs *regs)
985{
David S. Millera0663a72006-02-23 14:19:28 -0800986 struct mm_struct *mm;
David S. Milleree290742006-03-06 22:50:44 -0800987 unsigned long flags;
David S. Millera0663a72006-02-23 14:19:28 -0800988
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989 clear_softint(1 << irq);
David S. Millera0663a72006-02-23 14:19:28 -0800990
991 /* See if we need to allocate a new TLB context because
992 * the version of the one we are using is now out of date.
993 */
994 mm = current->active_mm;
David S. Milleree290742006-03-06 22:50:44 -0800995 if (unlikely(!mm || (mm == &init_mm)))
996 return;
David S. Millera0663a72006-02-23 14:19:28 -0800997
David S. Milleree290742006-03-06 22:50:44 -0800998 spin_lock_irqsave(&mm->context.lock, flags);
David S. Milleraac0aad2006-02-27 17:56:51 -0800999
David S. Milleree290742006-03-06 22:50:44 -08001000 if (unlikely(!CTX_VALID(mm->context)))
1001 get_new_mmu_context(mm);
David S. Milleraac0aad2006-02-27 17:56:51 -08001002
David S. Milleree290742006-03-06 22:50:44 -08001003 spin_unlock_irqrestore(&mm->context.lock, flags);
David S. Milleraac0aad2006-02-27 17:56:51 -08001004
David S. Milleree290742006-03-06 22:50:44 -08001005 load_secondary_context(mm);
1006 __flush_tlb_mm(CTX_HWBITS(mm->context),
1007 SECONDARY_CONTEXT);
David S. Millera0663a72006-02-23 14:19:28 -08001008}
1009
1010void smp_new_mmu_context_version(void)
1011{
David S. Milleree290742006-03-06 22:50:44 -08001012 smp_cross_call(&xcall_new_mmu_context_version, 0, 0, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013}
1014
1015void smp_report_regs(void)
1016{
1017 smp_cross_call(&xcall_report_regs, 0, 0, 0);
1018}
1019
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020/* We know that the window frames of the user have been flushed
1021 * to the stack before we get here because all callers of us
1022 * are flush_tlb_*() routines, and these run after flush_cache_*()
1023 * which performs the flushw.
1024 *
1025 * The SMP TLB coherency scheme we use works as follows:
1026 *
1027 * 1) mm->cpu_vm_mask is a bit mask of which cpus an address
1028 * space has (potentially) executed on, this is the heuristic
1029 * we use to avoid doing cross calls.
1030 *
1031 * Also, for flushing from kswapd and also for clones, we
1032 * use cpu_vm_mask as the list of cpus to make run the TLB.
1033 *
1034 * 2) TLB context numbers are shared globally across all processors
1035 * in the system, this allows us to play several games to avoid
1036 * cross calls.
1037 *
1038 * One invariant is that when a cpu switches to a process, and
1039 * that processes tsk->active_mm->cpu_vm_mask does not have the
1040 * current cpu's bit set, that tlb context is flushed locally.
1041 *
1042 * If the address space is non-shared (ie. mm->count == 1) we avoid
1043 * cross calls when we want to flush the currently running process's
1044 * tlb state. This is done by clearing all cpu bits except the current
1045 * processor's in current->active_mm->cpu_vm_mask and performing the
1046 * flush locally only. This will force any subsequent cpus which run
1047 * this task to flush the context from the local tlb if the process
1048 * migrates to another cpu (again).
1049 *
1050 * 3) For shared address spaces (threads) and swapping we bite the
1051 * bullet for most cases and perform the cross call (but only to
1052 * the cpus listed in cpu_vm_mask).
1053 *
1054 * The performance gain from "optimizing" away the cross call for threads is
1055 * questionable (in theory the big win for threads is the massive sharing of
1056 * address space state across processors).
1057 */
David S. Miller62dbec72005-11-07 14:09:58 -08001058
1059/* This currently is only used by the hugetlb arch pre-fault
1060 * hook on UltraSPARC-III+ and later when changing the pagesize
1061 * bits of the context register for an address space.
1062 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063void smp_flush_tlb_mm(struct mm_struct *mm)
1064{
David S. Miller62dbec72005-11-07 14:09:58 -08001065 u32 ctx = CTX_HWBITS(mm->context);
1066 int cpu = get_cpu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067
David S. Miller62dbec72005-11-07 14:09:58 -08001068 if (atomic_read(&mm->mm_users) == 1) {
1069 mm->cpu_vm_mask = cpumask_of_cpu(cpu);
1070 goto local_flush_and_out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071 }
David S. Miller62dbec72005-11-07 14:09:58 -08001072
1073 smp_cross_call_masked(&xcall_flush_tlb_mm,
1074 ctx, 0, 0,
1075 mm->cpu_vm_mask);
1076
1077local_flush_and_out:
1078 __flush_tlb_mm(ctx, SECONDARY_CONTEXT);
1079
1080 put_cpu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081}
1082
1083void smp_flush_tlb_pending(struct mm_struct *mm, unsigned long nr, unsigned long *vaddrs)
1084{
1085 u32 ctx = CTX_HWBITS(mm->context);
1086 int cpu = get_cpu();
1087
Hugh Dickinsdedeb002005-11-07 14:09:01 -08001088 if (mm == current->active_mm && atomic_read(&mm->mm_users) == 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 mm->cpu_vm_mask = cpumask_of_cpu(cpu);
Hugh Dickinsdedeb002005-11-07 14:09:01 -08001090 else
1091 smp_cross_call_masked(&xcall_flush_tlb_pending,
1092 ctx, nr, (unsigned long) vaddrs,
1093 mm->cpu_vm_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 __flush_tlb_pending(ctx, nr, vaddrs);
1096
1097 put_cpu();
1098}
1099
1100void smp_flush_tlb_kernel_range(unsigned long start, unsigned long end)
1101{
1102 start &= PAGE_MASK;
1103 end = PAGE_ALIGN(end);
1104 if (start != end) {
1105 smp_cross_call(&xcall_flush_tlb_kernel_range,
1106 0, start, end);
1107
1108 __flush_tlb_kernel_range(start, end);
1109 }
1110}
1111
1112/* CPU capture. */
1113/* #define CAPTURE_DEBUG */
1114extern unsigned long xcall_capture;
1115
1116static atomic_t smp_capture_depth = ATOMIC_INIT(0);
1117static atomic_t smp_capture_registry = ATOMIC_INIT(0);
1118static unsigned long penguins_are_doing_time;
1119
1120void smp_capture(void)
1121{
1122 int result = atomic_add_ret(1, &smp_capture_depth);
1123
1124 if (result == 1) {
1125 int ncpus = num_online_cpus();
1126
1127#ifdef CAPTURE_DEBUG
1128 printk("CPU[%d]: Sending penguins to jail...",
1129 smp_processor_id());
1130#endif
1131 penguins_are_doing_time = 1;
David S. Miller4f071182005-08-29 12:46:22 -07001132 membar_storestore_loadstore();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133 atomic_inc(&smp_capture_registry);
1134 smp_cross_call(&xcall_capture, 0, 0, 0);
1135 while (atomic_read(&smp_capture_registry) != ncpus)
David S. Miller4f071182005-08-29 12:46:22 -07001136 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137#ifdef CAPTURE_DEBUG
1138 printk("done\n");
1139#endif
1140 }
1141}
1142
1143void smp_release(void)
1144{
1145 if (atomic_dec_and_test(&smp_capture_depth)) {
1146#ifdef CAPTURE_DEBUG
1147 printk("CPU[%d]: Giving pardon to "
1148 "imprisoned penguins\n",
1149 smp_processor_id());
1150#endif
1151 penguins_are_doing_time = 0;
David S. Miller4f071182005-08-29 12:46:22 -07001152 membar_storeload_storestore();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153 atomic_dec(&smp_capture_registry);
1154 }
1155}
1156
1157/* Imprisoned penguins run with %pil == 15, but PSTATE_IE set, so they
1158 * can service tlb flush xcalls...
1159 */
1160extern void prom_world(int);
David S. Miller96c6e0d2006-01-31 18:32:29 -08001161
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162void smp_penguin_jailcell(int irq, struct pt_regs *regs)
1163{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164 clear_softint(1 << irq);
1165
1166 preempt_disable();
1167
1168 __asm__ __volatile__("flushw");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 prom_world(1);
1170 atomic_inc(&smp_capture_registry);
David S. Miller4f071182005-08-29 12:46:22 -07001171 membar_storeload_storestore();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172 while (penguins_are_doing_time)
David S. Miller4f071182005-08-29 12:46:22 -07001173 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 atomic_dec(&smp_capture_registry);
1175 prom_world(0);
1176
1177 preempt_enable();
1178}
1179
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180#define prof_multiplier(__cpu) cpu_data(__cpu).multiplier
1181#define prof_counter(__cpu) cpu_data(__cpu).counter
1182
1183void smp_percpu_timer_interrupt(struct pt_regs *regs)
1184{
1185 unsigned long compare, tick, pstate;
1186 int cpu = smp_processor_id();
1187 int user = user_mode(regs);
1188
1189 /*
1190 * Check for level 14 softint.
1191 */
1192 {
1193 unsigned long tick_mask = tick_ops->softint_mask;
1194
1195 if (!(get_softint() & tick_mask)) {
1196 extern void handler_irq(int, struct pt_regs *);
1197
1198 handler_irq(14, regs);
1199 return;
1200 }
1201 clear_softint(tick_mask);
1202 }
1203
1204 do {
1205 profile_tick(CPU_PROFILING, regs);
1206 if (!--prof_counter(cpu)) {
1207 irq_enter();
1208
1209 if (cpu == boot_cpu_id) {
1210 kstat_this_cpu.irqs[0]++;
1211 timer_tick_interrupt(regs);
1212 }
1213
1214 update_process_times(user);
1215
1216 irq_exit();
1217
1218 prof_counter(cpu) = prof_multiplier(cpu);
1219 }
1220
1221 /* Guarantee that the following sequences execute
1222 * uninterrupted.
1223 */
1224 __asm__ __volatile__("rdpr %%pstate, %0\n\t"
1225 "wrpr %0, %1, %%pstate"
1226 : "=r" (pstate)
1227 : "i" (PSTATE_IE));
1228
1229 compare = tick_ops->add_compare(current_tick_offset);
1230 tick = tick_ops->get_tick();
1231
1232 /* Restore PSTATE_IE. */
1233 __asm__ __volatile__("wrpr %0, 0x0, %%pstate"
1234 : /* no outputs */
1235 : "r" (pstate));
1236 } while (time_after_eq(tick, compare));
1237}
1238
1239static void __init smp_setup_percpu_timer(void)
1240{
1241 int cpu = smp_processor_id();
1242 unsigned long pstate;
1243
1244 prof_counter(cpu) = prof_multiplier(cpu) = 1;
1245
1246 /* Guarantee that the following sequences execute
1247 * uninterrupted.
1248 */
1249 __asm__ __volatile__("rdpr %%pstate, %0\n\t"
1250 "wrpr %0, %1, %%pstate"
1251 : "=r" (pstate)
1252 : "i" (PSTATE_IE));
1253
1254 tick_ops->init_tick(current_tick_offset);
1255
1256 /* Restore PSTATE_IE. */
1257 __asm__ __volatile__("wrpr %0, 0x0, %%pstate"
1258 : /* no outputs */
1259 : "r" (pstate));
1260}
1261
1262void __init smp_tick_init(void)
1263{
1264 boot_cpu_id = hard_smp_processor_id();
1265 current_tick_offset = timer_tick_offset;
1266
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 prof_counter(boot_cpu_id) = prof_multiplier(boot_cpu_id) = 1;
1268}
1269
1270/* /proc/profile writes can call this, don't __init it please. */
1271static DEFINE_SPINLOCK(prof_setup_lock);
1272
1273int setup_profiling_timer(unsigned int multiplier)
1274{
1275 unsigned long flags;
1276 int i;
1277
1278 if ((!multiplier) || (timer_tick_offset / multiplier) < 1000)
1279 return -EINVAL;
1280
1281 spin_lock_irqsave(&prof_setup_lock, flags);
KAMEZAWA Hiroyukia283a522006-04-10 22:52:52 -07001282 for_each_possible_cpu(i)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 prof_multiplier(i) = multiplier;
1284 current_tick_offset = (timer_tick_offset / multiplier);
1285 spin_unlock_irqrestore(&prof_setup_lock, flags);
1286
1287 return 0;
1288}
1289
David S. Miller9145bcf2006-06-10 22:02:17 -07001290static void __init smp_tune_scheduling(void)
1291{
1292 int instance, node;
1293 unsigned int def, smallest = ~0U;
1294
1295 def = ((tlb_type == hypervisor) ?
1296 (3 * 1024 * 1024) :
1297 (4 * 1024 * 1024));
1298
1299 instance = 0;
1300 while (!cpu_find_by_instance(instance, &node, NULL)) {
1301 unsigned int val;
1302
1303 val = prom_getintdefault(node, "ecache-size", def);
1304 if (val < smallest)
1305 smallest = val;
1306
1307 instance++;
1308 }
1309
1310 /* Any value less than 256K is nonsense. */
1311 if (smallest < (256U * 1024U))
1312 smallest = 256 * 1024;
1313
1314 max_cache_size = smallest;
1315
1316 if (smallest < 1U * 1024U * 1024U)
1317 printk(KERN_INFO "Using max_cache_size of %uKB\n",
1318 smallest / 1024U);
1319 else
1320 printk(KERN_INFO "Using max_cache_size of %uMB\n",
1321 smallest / 1024U / 1024U);
1322}
1323
David S. Miller7abea922006-02-25 13:39:56 -08001324/* Constrain the number of cpus to max_cpus. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325void __init smp_prepare_cpus(unsigned int max_cpus)
1326{
David S. Miller8935dce2006-03-08 16:09:19 -08001327 int i;
1328
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329 if (num_possible_cpus() > max_cpus) {
David S. Miller7abea922006-02-25 13:39:56 -08001330 int instance, mid;
1331
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 instance = 0;
1333 while (!cpu_find_by_instance(instance, NULL, &mid)) {
1334 if (mid != boot_cpu_id) {
1335 cpu_clear(mid, phys_cpu_present_map);
David S. Miller7d3aee92006-03-25 13:00:17 -08001336 cpu_clear(mid, cpu_present_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 if (num_possible_cpus() <= max_cpus)
1338 break;
1339 }
1340 instance++;
1341 }
1342 }
1343
KAMEZAWA Hiroyukia283a522006-04-10 22:52:52 -07001344 for_each_possible_cpu(i) {
David S. Miller8935dce2006-03-08 16:09:19 -08001345 if (tlb_type == hypervisor) {
1346 int j;
1347
1348 /* XXX get this mapping from machine description */
KAMEZAWA Hiroyukia283a522006-04-10 22:52:52 -07001349 for_each_possible_cpu(j) {
David S. Miller8935dce2006-03-08 16:09:19 -08001350 if ((j >> 2) == (i >> 2))
1351 cpu_set(j, cpu_sibling_map[i]);
1352 }
1353 } else {
1354 cpu_set(i, cpu_sibling_map[i]);
1355 }
1356 }
1357
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358 smp_store_cpu_info(boot_cpu_id);
David S. Miller9145bcf2006-06-10 22:02:17 -07001359 smp_tune_scheduling();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360}
1361
David S. Miller7abea922006-02-25 13:39:56 -08001362/* Set this up early so that things like the scheduler can init
1363 * properly. We use the same cpu mask for both the present and
1364 * possible cpu map.
1365 */
1366void __init smp_setup_cpu_possible_map(void)
1367{
1368 int instance, mid;
1369
1370 instance = 0;
1371 while (!cpu_find_by_instance(instance, NULL, &mid)) {
David S. Miller7d3aee92006-03-25 13:00:17 -08001372 if (mid < NR_CPUS) {
David S. Miller7abea922006-02-25 13:39:56 -08001373 cpu_set(mid, phys_cpu_present_map);
David S. Miller7d3aee92006-03-25 13:00:17 -08001374 cpu_set(mid, cpu_present_map);
1375 }
David S. Miller7abea922006-02-25 13:39:56 -08001376 instance++;
1377 }
1378}
1379
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380void __devinit smp_prepare_boot_cpu(void)
1381{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382}
1383
1384int __devinit __cpu_up(unsigned int cpu)
1385{
1386 int ret = smp_boot_one_cpu(cpu);
1387
1388 if (!ret) {
1389 cpu_set(cpu, smp_commenced_mask);
1390 while (!cpu_isset(cpu, cpu_online_map))
1391 mb();
1392 if (!cpu_isset(cpu, cpu_online_map)) {
1393 ret = -ENODEV;
1394 } else {
David S. Miller02fead72006-02-11 23:22:47 -08001395 /* On SUN4V, writes to %tick and %stick are
1396 * not allowed.
1397 */
1398 if (tlb_type != hypervisor)
1399 smp_synchronize_one_tick(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400 }
1401 }
1402 return ret;
1403}
1404
1405void __init smp_cpus_done(unsigned int max_cpus)
1406{
1407 unsigned long bogosum = 0;
1408 int i;
1409
Andrew Morton394e3902006-03-23 03:01:05 -08001410 for_each_online_cpu(i)
1411 bogosum += cpu_data(i).udelay_val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412 printk("Total of %ld processors activated "
1413 "(%lu.%02lu BogoMIPS).\n",
1414 (long) num_online_cpus(),
1415 bogosum/(500000/HZ),
1416 (bogosum/(5000/HZ))%100);
1417}
1418
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419void smp_send_reschedule(int cpu)
1420{
Nick Piggin64c7c8f2005-11-08 21:39:04 -08001421 smp_receive_signal(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422}
1423
1424/* This is a nop because we capture all other cpus
1425 * anyways when making the PROM active.
1426 */
1427void smp_send_stop(void)
1428{
1429}
1430
David S. Millerd369ddd2005-07-10 15:45:11 -07001431unsigned long __per_cpu_base __read_mostly;
1432unsigned long __per_cpu_shift __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433
1434EXPORT_SYMBOL(__per_cpu_base);
1435EXPORT_SYMBOL(__per_cpu_shift);
1436
1437void __init setup_per_cpu_areas(void)
1438{
1439 unsigned long goal, size, i;
1440 char *ptr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441
1442 /* Copy section for each CPU (we discard the original) */
David S. Miller56fb4df2006-02-26 23:24:22 -08001443 goal = ALIGN(__per_cpu_end - __per_cpu_start, SMP_CACHE_BYTES);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444#ifdef CONFIG_MODULES
1445 if (goal < PERCPU_ENOUGH_ROOM)
1446 goal = PERCPU_ENOUGH_ROOM;
1447#endif
1448 __per_cpu_shift = 0;
1449 for (size = 1UL; size < goal; size <<= 1UL)
1450 __per_cpu_shift++;
1451
David S. Miller56fb4df2006-02-26 23:24:22 -08001452 ptr = alloc_bootmem(size * NR_CPUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453
1454 __per_cpu_base = ptr - __per_cpu_start;
1455
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456 for (i = 0; i < NR_CPUS; i++, ptr += size)
1457 memcpy(ptr, __per_cpu_start, __per_cpu_end - __per_cpu_start);
David S. Miller951bc822006-05-31 01:24:02 -07001458
1459 /* Setup %g5 for the boot cpu. */
1460 __local_per_cpu_offset = __per_cpu_offset(smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461}