blob: b0f9afebb1467d4e2eccf6c16601c7257f378620 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * I/O SAPIC support.
3 *
4 * Copyright (C) 1999 Intel Corp.
5 * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com>
6 * Copyright (C) 2000-2002 J.I. Lee <jung-ik.lee@intel.com>
7 * Copyright (C) 1999-2000, 2002-2003 Hewlett-Packard Co.
8 * David Mosberger-Tang <davidm@hpl.hp.com>
9 * Copyright (C) 1999 VA Linux Systems
10 * Copyright (C) 1999,2000 Walt Drummond <drummond@valinux.com>
11 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090012 * 00/04/19 D. Mosberger Rewritten to mirror more closely the x86 I/O
13 * APIC code. In particular, we now have separate
14 * handlers for edge and level triggered
15 * interrupts.
16 * 00/10/27 Asit Mallick, Goutham Rao <goutham.rao@intel.com> IRQ vector
17 * allocation PCI to vector mapping, shared PCI
18 * interrupts.
19 * 00/10/27 D. Mosberger Document things a bit more to make them more
20 * understandable. Clean up much of the old
21 * IOSAPIC cruft.
22 * 01/07/27 J.I. Lee PCI irq routing, Platform/Legacy interrupts
23 * and fixes for ACPI S5(SoftOff) support.
Linus Torvalds1da177e2005-04-16 15:20:36 -070024 * 02/01/23 J.I. Lee iosapic pgm fixes for PCI irq routing from _PRT
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090025 * 02/01/07 E. Focht <efocht@ess.nec.de> Redirectable interrupt
26 * vectors in iosapic_set_affinity(),
27 * initializations for /proc/irq/#/smp_affinity
Linus Torvalds1da177e2005-04-16 15:20:36 -070028 * 02/04/02 P. Diefenbaugh Cleaned up ACPI PCI IRQ routing.
29 * 02/04/18 J.I. Lee bug fix in iosapic_init_pci_irq
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090030 * 02/04/30 J.I. Lee bug fix in find_iosapic to fix ACPI PCI IRQ to
31 * IOSAPIC mapping error
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 * 02/07/29 T. Kochi Allocate interrupt vectors dynamically
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090033 * 02/08/04 T. Kochi Cleaned up terminology (irq, global system
34 * interrupt, vector, etc.)
35 * 02/09/20 D. Mosberger Simplified by taking advantage of ACPI's
36 * pci_irq code.
Linus Torvalds1da177e2005-04-16 15:20:36 -070037 * 03/02/19 B. Helgaas Make pcat_compat system-wide, not per-IOSAPIC.
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090038 * Remove iosapic_address & gsi_base from
39 * external interfaces. Rationalize
40 * __init/__devinit attributes.
Linus Torvalds1da177e2005-04-16 15:20:36 -070041 * 04/12/04 Ashok Raj <ashok.raj@intel.com> Intel Corporation 2004
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090042 * Updated to work with irq migration necessary
43 * for CPU Hotplug
Linus Torvalds1da177e2005-04-16 15:20:36 -070044 */
45/*
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090046 * Here is what the interrupt logic between a PCI device and the kernel looks
47 * like:
Linus Torvalds1da177e2005-04-16 15:20:36 -070048 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090049 * (1) A PCI device raises one of the four interrupt pins (INTA, INTB, INTC,
50 * INTD). The device is uniquely identified by its bus-, and slot-number
51 * (the function number does not matter here because all functions share
52 * the same interrupt lines).
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090054 * (2) The motherboard routes the interrupt line to a pin on a IOSAPIC
55 * controller. Multiple interrupt lines may have to share the same
56 * IOSAPIC pin (if they're level triggered and use the same polarity).
57 * Each interrupt line has a unique Global System Interrupt (GSI) number
58 * which can be calculated as the sum of the controller's base GSI number
59 * and the IOSAPIC pin number to which the line connects.
Linus Torvalds1da177e2005-04-16 15:20:36 -070060 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090061 * (3) The IOSAPIC uses an internal routing table entries (RTEs) to map the
62 * IOSAPIC pin into the IA-64 interrupt vector. This interrupt vector is then
63 * sent to the CPU.
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090065 * (4) The kernel recognizes an interrupt as an IRQ. The IRQ interface is
66 * used as architecture-independent interrupt handling mechanism in Linux.
67 * As an IRQ is a number, we have to have
68 * IA-64 interrupt vector number <-> IRQ number mapping. On smaller
69 * systems, we use one-to-one mapping between IA-64 vector and IRQ. A
70 * platform can implement platform_irq_to_vector(irq) and
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 * platform_local_vector_to_irq(vector) APIs to differentiate the mapping.
Tony Luck7f304912008-08-01 10:13:32 -070072 * Please see also arch/ia64/include/asm/hw_irq.h for those APIs.
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 *
74 * To sum up, there are three levels of mappings involved:
75 *
76 * PCI pin -> global system interrupt (GSI) -> IA-64 vector <-> IRQ
77 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090078 * Note: The term "IRQ" is loosely used everywhere in Linux kernel to
79 * describeinterrupts. Now we use "IRQ" only for Linux IRQ's. ISA IRQ
80 * (isa_irq) is the only exception in this source code.
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83#include <linux/acpi.h>
84#include <linux/init.h>
85#include <linux/irq.h>
86#include <linux/kernel.h>
87#include <linux/list.h>
88#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090089#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070090#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070091#include <linux/string.h>
Kenji Kaneshige24eeb562005-04-25 13:26:23 -070092#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
94#include <asm/delay.h>
95#include <asm/hw_irq.h>
96#include <asm/io.h>
97#include <asm/iosapic.h>
98#include <asm/machvec.h>
99#include <asm/processor.h>
100#include <asm/ptrace.h>
101#include <asm/system.h>
102
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103#undef DEBUG_INTERRUPT_ROUTING
104
105#ifdef DEBUG_INTERRUPT_ROUTING
106#define DBG(fmt...) printk(fmt)
107#else
108#define DBG(fmt...)
109#endif
110
111static DEFINE_SPINLOCK(iosapic_lock);
112
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900113/*
114 * These tables map IA-64 vectors to the IOSAPIC pin that generates this
115 * vector.
116 */
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900117
118#define NO_REF_RTE 0
119
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900120static struct iosapic {
121 char __iomem *addr; /* base address of IOSAPIC */
122 unsigned int gsi_base; /* GSI base */
123 unsigned short num_rte; /* # of RTEs on this IOSAPIC */
124 int rtes_inuse; /* # of RTEs in use on this IOSAPIC */
125#ifdef CONFIG_NUMA
126 unsigned short node; /* numa node association via pxm */
127#endif
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900128 spinlock_t lock; /* lock for indirect reg access */
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900129} iosapic_lists[NR_IOSAPICS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700131struct iosapic_rte_info {
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900132 struct list_head rte_list; /* RTEs sharing the same vector */
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700133 char rte_index; /* IOSAPIC RTE index */
134 int refcnt; /* reference counter */
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900135 struct iosapic *iosapic;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700136} ____cacheline_aligned;
137
138static struct iosapic_intr_info {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900139 struct list_head rtes; /* RTEs using this vector (empty =>
140 * not an IOSAPIC interrupt) */
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900141 int count; /* # of registered RTEs */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900142 u32 low32; /* current value of low word of
143 * Redirection table entry */
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700144 unsigned int dest; /* destination CPU physical ID */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 unsigned char dmode : 3; /* delivery mode (see iosapic.h) */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900146 unsigned char polarity: 1; /* interrupt polarity
147 * (see iosapic.h) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 unsigned char trigger : 1; /* trigger mode (see iosapic.h) */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900149} iosapic_intr_info[NR_IRQS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700151static unsigned char pcat_compat __devinitdata; /* 8259 compatibility flag */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900153static inline void
154iosapic_write(struct iosapic *iosapic, unsigned int reg, u32 val)
155{
156 unsigned long flags;
157
158 spin_lock_irqsave(&iosapic->lock, flags);
159 __iosapic_write(iosapic->addr, reg, val);
160 spin_unlock_irqrestore(&iosapic->lock, flags);
161}
162
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163/*
164 * Find an IOSAPIC associated with a GSI
165 */
166static inline int
167find_iosapic (unsigned int gsi)
168{
169 int i;
170
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700171 for (i = 0; i < NR_IOSAPICS; i++) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900172 if ((unsigned) (gsi - iosapic_lists[i].gsi_base) <
173 iosapic_lists[i].num_rte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 return i;
175 }
176
177 return -1;
178}
179
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900180static inline int __gsi_to_irq(unsigned int gsi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900182 int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 struct iosapic_intr_info *info;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700184 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900186 for (irq = 0; irq < NR_IRQS; irq++) {
187 info = &iosapic_intr_info[irq];
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700188 list_for_each_entry(rte, &info->rtes, rte_list)
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900189 if (rte->iosapic->gsi_base + rte->rte_index == gsi)
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900190 return irq;
191 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 return -1;
193}
194
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195int
196gsi_to_irq (unsigned int gsi)
197{
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700198 unsigned long flags;
199 int irq;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700200
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900201 spin_lock_irqsave(&iosapic_lock, flags);
202 irq = __gsi_to_irq(gsi);
203 spin_unlock_irqrestore(&iosapic_lock, flags);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700204 return irq;
205}
206
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900207static struct iosapic_rte_info *find_rte(unsigned int irq, unsigned int gsi)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700208{
209 struct iosapic_rte_info *rte;
210
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900211 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list)
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900212 if (rte->iosapic->gsi_base + rte->rte_index == gsi)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700213 return rte;
214 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215}
216
217static void
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900218set_rte (unsigned int gsi, unsigned int irq, unsigned int dest, int mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219{
220 unsigned long pol, trigger, dmode;
221 u32 low32, high32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 int rte_index;
223 char redir;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700224 struct iosapic_rte_info *rte;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900225 ia64_vector vector = irq_to_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226
227 DBG(KERN_DEBUG"IOSAPIC: routing vector %d to 0x%x\n", vector, dest);
228
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900229 rte = find_rte(irq, gsi);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700230 if (!rte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 return; /* not an IOSAPIC interrupt */
232
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700233 rte_index = rte->rte_index;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900234 pol = iosapic_intr_info[irq].polarity;
235 trigger = iosapic_intr_info[irq].trigger;
236 dmode = iosapic_intr_info[irq].dmode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
238 redir = (dmode == IOSAPIC_LOWEST_PRIORITY) ? 1 : 0;
239
240#ifdef CONFIG_SMP
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900241 set_irq_affinity_info(irq, (int)(dest & 0xffff), redir);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242#endif
243
244 low32 = ((pol << IOSAPIC_POLARITY_SHIFT) |
245 (trigger << IOSAPIC_TRIGGER_SHIFT) |
246 (dmode << IOSAPIC_DELIVERY_SHIFT) |
247 ((mask ? 1 : 0) << IOSAPIC_MASK_SHIFT) |
248 vector);
249
250 /* dest contains both id and eid */
251 high32 = (dest << IOSAPIC_DEST_SHIFT);
252
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900253 iosapic_write(rte->iosapic, IOSAPIC_RTE_HIGH(rte_index), high32);
254 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900255 iosapic_intr_info[irq].low32 = low32;
256 iosapic_intr_info[irq].dest = dest;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257}
258
259static void
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100260nop (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261{
262 /* do nothing... */
263}
264
Zou Nan haia79561132006-12-07 09:51:35 -0800265
266#ifdef CONFIG_KEXEC
267void
268kexec_disable_iosapic(void)
269{
270 struct iosapic_intr_info *info;
271 struct iosapic_rte_info *rte;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900272 ia64_vector vec;
273 int irq;
274
275 for (irq = 0; irq < NR_IRQS; irq++) {
276 info = &iosapic_intr_info[irq];
277 vec = irq_to_vector(irq);
Zou Nan haia79561132006-12-07 09:51:35 -0800278 list_for_each_entry(rte, &info->rtes,
279 rte_list) {
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900280 iosapic_write(rte->iosapic,
Zou Nan haia79561132006-12-07 09:51:35 -0800281 IOSAPIC_RTE_LOW(rte->rte_index),
282 IOSAPIC_MASK|vec);
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900283 iosapic_eoi(rte->iosapic->addr, vec);
Zou Nan haia79561132006-12-07 09:51:35 -0800284 }
285 }
286}
287#endif
288
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289static void
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100290mask_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291{
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100292 unsigned int irq = data->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 u32 low32;
294 int rte_index;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700295 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900297 if (!iosapic_intr_info[irq].count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 return; /* not an IOSAPIC interrupt! */
299
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900300 /* set only the mask bit */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900301 low32 = iosapic_intr_info[irq].low32 |= IOSAPIC_MASK;
302 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900303 rte_index = rte->rte_index;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900304 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306}
307
308static void
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100309unmask_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310{
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100311 unsigned int irq = data->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 u32 low32;
313 int rte_index;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700314 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900316 if (!iosapic_intr_info[irq].count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 return; /* not an IOSAPIC interrupt! */
318
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900319 low32 = iosapic_intr_info[irq].low32 &= ~IOSAPIC_MASK;
320 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900321 rte_index = rte->rte_index;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900322 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324}
325
326
Yinghai Lud5dedd42009-04-27 17:59:21 -0700327static int
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100328iosapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
329 bool force)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330{
331#ifdef CONFIG_SMP
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100332 unsigned int irq = data->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 u32 high32, low32;
Rusty Russell0de26522008-12-13 21:20:26 +1030334 int cpu, dest, rte_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 int redir = (irq & IA64_IRQ_REDIRECTED) ? 1 : 0;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700336 struct iosapic_rte_info *rte;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900337 struct iosapic *iosapic;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
339 irq &= (~IA64_IRQ_REDIRECTED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340
Rusty Russell0de26522008-12-13 21:20:26 +1030341 cpu = cpumask_first_and(cpu_online_mask, mask);
342 if (cpu >= nr_cpu_ids)
Yinghai Lud5dedd42009-04-27 17:59:21 -0700343 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344
Rusty Russell0de26522008-12-13 21:20:26 +1030345 if (irq_prepare_move(irq, cpu))
Yinghai Lud5dedd42009-04-27 17:59:21 -0700346 return -1;
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900347
Rusty Russell0de26522008-12-13 21:20:26 +1030348 dest = cpu_physical_id(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900350 if (!iosapic_intr_info[irq].count)
Yinghai Lud5dedd42009-04-27 17:59:21 -0700351 return -1; /* not an IOSAPIC interrupt */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352
353 set_irq_affinity_info(irq, dest, redir);
354
355 /* dest contains both id and eid */
356 high32 = dest << IOSAPIC_DEST_SHIFT;
357
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900358 low32 = iosapic_intr_info[irq].low32 & ~(7 << IOSAPIC_DELIVERY_SHIFT);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900359 if (redir)
360 /* change delivery mode to lowest priority */
361 low32 |= (IOSAPIC_LOWEST_PRIORITY << IOSAPIC_DELIVERY_SHIFT);
362 else
363 /* change delivery mode to fixed */
364 low32 |= (IOSAPIC_FIXED << IOSAPIC_DELIVERY_SHIFT);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900365 low32 &= IOSAPIC_VECTOR_MASK;
366 low32 |= irq_to_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900368 iosapic_intr_info[irq].low32 = low32;
369 iosapic_intr_info[irq].dest = dest;
370 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900371 iosapic = rte->iosapic;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900372 rte_index = rte->rte_index;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900373 iosapic_write(iosapic, IOSAPIC_RTE_HIGH(rte_index), high32);
374 iosapic_write(iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 }
Yinghai Lud5dedd42009-04-27 17:59:21 -0700376
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377#endif
Yinghai Lud5dedd42009-04-27 17:59:21 -0700378 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379}
380
381/*
382 * Handlers for level-triggered interrupts.
383 */
384
385static unsigned int
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100386iosapic_startup_level_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387{
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100388 unmask_irq(data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 return 0;
390}
391
392static void
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100393iosapic_unmask_level_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394{
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100395 unsigned int irq = data->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 ia64_vector vec = irq_to_vector(irq);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700397 struct iosapic_rte_info *rte;
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900398 int do_unmask_irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
Kenji Kaneshigea6cd63222008-02-25 14:32:22 +0900400 irq_complete_move(irq);
Thomas Gleixner91ce72e2011-03-25 20:30:53 +0100401 if (unlikely(irqd_is_setaffinity_pending(data))) {
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900402 do_unmask_irq = 1;
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100403 mask_irq(data);
Tony Luck5d4bff92010-09-27 13:58:14 -0700404 } else
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100405 unmask_irq(data);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900406
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900407 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list)
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900408 iosapic_eoi(rte->iosapic->addr, vec);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900409
410 if (unlikely(do_unmask_irq)) {
Thomas Gleixner91ce72e2011-03-25 20:30:53 +0100411 irq_move_masked_irq(data);
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100412 unmask_irq(data);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900413 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414}
415
416#define iosapic_shutdown_level_irq mask_irq
417#define iosapic_enable_level_irq unmask_irq
418#define iosapic_disable_level_irq mask_irq
419#define iosapic_ack_level_irq nop
420
Simon Horman9e004eb2007-12-07 14:44:05 -0800421static struct irq_chip irq_type_iosapic_level = {
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100422 .name = "IO-SAPIC-level",
423 .irq_startup = iosapic_startup_level_irq,
424 .irq_shutdown = iosapic_shutdown_level_irq,
425 .irq_enable = iosapic_enable_level_irq,
426 .irq_disable = iosapic_disable_level_irq,
427 .irq_ack = iosapic_ack_level_irq,
428 .irq_mask = mask_irq,
429 .irq_unmask = iosapic_unmask_level_irq,
430 .irq_set_affinity = iosapic_set_affinity
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431};
432
433/*
434 * Handlers for edge-triggered interrupts.
435 */
436
437static unsigned int
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100438iosapic_startup_edge_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439{
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100440 unmask_irq(data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 /*
442 * IOSAPIC simply drops interrupts pended while the
443 * corresponding pin was masked, so we can't know if an
444 * interrupt is pending already. Let's hope not...
445 */
446 return 0;
447}
448
449static void
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100450iosapic_ack_edge_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451{
Thomas Gleixner91ce72e2011-03-25 20:30:53 +0100452 irq_complete_move(data->irq);
453 irq_move_irq(data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454}
455
456#define iosapic_enable_edge_irq unmask_irq
457#define iosapic_disable_edge_irq nop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458
Simon Horman9e004eb2007-12-07 14:44:05 -0800459static struct irq_chip irq_type_iosapic_edge = {
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100460 .name = "IO-SAPIC-edge",
461 .irq_startup = iosapic_startup_edge_irq,
462 .irq_shutdown = iosapic_disable_edge_irq,
463 .irq_enable = iosapic_enable_edge_irq,
464 .irq_disable = iosapic_disable_edge_irq,
465 .irq_ack = iosapic_ack_edge_irq,
466 .irq_mask = mask_irq,
467 .irq_unmask = unmask_irq,
468 .irq_set_affinity = iosapic_set_affinity
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469};
470
Simon Horman9e004eb2007-12-07 14:44:05 -0800471static unsigned int
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472iosapic_version (char __iomem *addr)
473{
474 /*
475 * IOSAPIC Version Register return 32 bit structure like:
476 * {
477 * unsigned int version : 8;
478 * unsigned int reserved1 : 8;
479 * unsigned int max_redir : 8;
480 * unsigned int reserved2 : 8;
481 * }
482 */
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900483 return __iosapic_read(addr, IOSAPIC_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484}
485
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900486static int iosapic_find_sharable_irq(unsigned long trigger, unsigned long pol)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700487{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900488 int i, irq = -ENOSPC, min_count = -1;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700489 struct iosapic_intr_info *info;
490
491 /*
492 * shared vectors for edge-triggered interrupts are not
493 * supported yet
494 */
495 if (trigger == IOSAPIC_EDGE)
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900496 return -EINVAL;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700497
Roel Kluin5b592392009-02-21 23:40:27 +0100498 for (i = 0; i < NR_IRQS; i++) {
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700499 info = &iosapic_intr_info[i];
500 if (info->trigger == trigger && info->polarity == pol &&
Yasuaki Ishimatsuf8c087f2007-07-17 21:22:14 +0900501 (info->dmode == IOSAPIC_FIXED ||
502 info->dmode == IOSAPIC_LOWEST_PRIORITY) &&
503 can_request_irq(i, IRQF_SHARED)) {
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700504 if (min_count == -1 || info->count < min_count) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900505 irq = i;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700506 min_count = info->count;
507 }
508 }
509 }
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900510 return irq;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700511}
512
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513/*
514 * if the given vector is already owned by other,
515 * assign a new vector for the other and make the vector available
516 */
517static void __init
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900518iosapic_reassign_vector (int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900520 int new_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900522 if (iosapic_intr_info[irq].count) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900523 new_irq = create_irq();
524 if (new_irq < 0)
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800525 panic("%s: out of interrupt vectors!\n", __func__);
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900526 printk(KERN_INFO "Reassigning vector %d to %d\n",
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900527 irq_to_vector(irq), irq_to_vector(new_irq));
528 memcpy(&iosapic_intr_info[new_irq], &iosapic_intr_info[irq],
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 sizeof(struct iosapic_intr_info));
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900530 INIT_LIST_HEAD(&iosapic_intr_info[new_irq].rtes);
531 list_move(iosapic_intr_info[irq].rtes.next,
532 &iosapic_intr_info[new_irq].rtes);
533 memset(&iosapic_intr_info[irq], 0,
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900534 sizeof(struct iosapic_intr_info));
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900535 iosapic_intr_info[irq].low32 = IOSAPIC_MASK;
536 INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 }
538}
539
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900540static inline int irq_is_shared (int irq)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700541{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900542 return (iosapic_intr_info[irq].count > 1);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700543}
544
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900545struct irq_chip*
546ia64_native_iosapic_get_irq_chip(unsigned long trigger)
547{
548 if (trigger == IOSAPIC_EDGE)
549 return &irq_type_iosapic_edge;
550 else
551 return &irq_type_iosapic_level;
552}
553
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400554static int
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900555register_intr (unsigned int gsi, int irq, unsigned char delivery,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 unsigned long polarity, unsigned long trigger)
557{
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100558 struct irq_chip *chip, *irq_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 int index;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700560 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561
562 index = find_iosapic(gsi);
563 if (index < 0) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900564 printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800565 __func__, gsi);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400566 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 }
568
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900569 rte = find_rte(irq, gsi);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700570 if (!rte) {
Tony Luck4de0a752010-10-05 15:41:25 -0700571 rte = kzalloc(sizeof (*rte), GFP_ATOMIC);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700572 if (!rte) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900573 printk(KERN_WARNING "%s: cannot allocate memory\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800574 __func__);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400575 return -ENOMEM;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700576 }
577
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900578 rte->iosapic = &iosapic_lists[index];
579 rte->rte_index = gsi - rte->iosapic->gsi_base;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700580 rte->refcnt++;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900581 list_add_tail(&rte->rte_list, &iosapic_intr_info[irq].rtes);
582 iosapic_intr_info[irq].count++;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700583 iosapic_lists[index].rtes_inuse++;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700584 }
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900585 else if (rte->refcnt == NO_REF_RTE) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900586 struct iosapic_intr_info *info = &iosapic_intr_info[irq];
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900587 if (info->count > 0 &&
588 (info->trigger != trigger || info->polarity != polarity)){
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900589 printk (KERN_WARNING
590 "%s: cannot override the interrupt\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800591 __func__);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400592 return -EINVAL;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700593 }
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900594 rte->refcnt++;
595 iosapic_intr_info[irq].count++;
596 iosapic_lists[index].rtes_inuse++;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700597 }
598
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900599 iosapic_intr_info[irq].polarity = polarity;
600 iosapic_intr_info[irq].dmode = delivery;
601 iosapic_intr_info[irq].trigger = trigger;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900603 irq_type = iosapic_get_irq_chip(trigger);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100605 chip = irq_get_chip(irq);
606 if (irq_type != NULL && chip != irq_type) {
607 if (chip != &no_irq_chip)
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900608 printk(KERN_WARNING
609 "%s: changing vector %d from %s to %s\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800610 __func__, irq_to_vector(irq),
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100611 chip->name, irq_type->name);
612 chip = irq_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613 }
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100614 __irq_set_chip_handler_name_locked(irq, chip, trigger == IOSAPIC_EDGE ?
615 handle_edge_irq : handle_level_irq,
616 NULL);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400617 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618}
619
620static unsigned int
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900621get_target_cpu (unsigned int gsi, int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622{
623#ifdef CONFIG_SMP
624 static int cpu = -1;
Ashok Rajff741902005-11-11 14:32:40 -0800625 extern int cpe_vector;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900626 cpumask_t domain = irq_to_domain(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627
628 /*
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700629 * In case of vector shared by multiple RTEs, all RTEs that
630 * share the vector need to use the same destination CPU.
631 */
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900632 if (iosapic_intr_info[irq].count)
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900633 return iosapic_intr_info[irq].dest;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700634
635 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636 * If the platform supports redirection via XTP, let it
637 * distribute interrupts.
638 */
639 if (smp_int_redirect & SMP_IRQ_REDIRECTION)
640 return cpu_physical_id(smp_processor_id());
641
642 /*
643 * Some interrupts (ACPI SCI, for instance) are registered
644 * before the BSP is marked as online.
645 */
646 if (!cpu_online(smp_processor_id()))
647 return cpu_physical_id(smp_processor_id());
648
Ashok Rajff741902005-11-11 14:32:40 -0800649#ifdef CONFIG_ACPI
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900650 if (cpe_vector > 0 && irq_to_vector(irq) == IA64_CPEP_VECTOR)
Ashok Rajb88e9262006-01-19 16:18:47 -0800651 return get_cpei_target_cpu();
Ashok Rajff741902005-11-11 14:32:40 -0800652#endif
653
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654#ifdef CONFIG_NUMA
655 {
656 int num_cpus, cpu_index, iosapic_index, numa_cpu, i = 0;
Rusty Russellfbb776c2008-12-26 22:23:40 +1030657 const struct cpumask *cpu_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658
659 iosapic_index = find_iosapic(gsi);
660 if (iosapic_index < 0 ||
661 iosapic_lists[iosapic_index].node == MAX_NUMNODES)
662 goto skip_numa_setup;
663
Rusty Russellfbb776c2008-12-26 22:23:40 +1030664 cpu_mask = cpumask_of_node(iosapic_lists[iosapic_index].node);
665 num_cpus = 0;
666 for_each_cpu_and(numa_cpu, cpu_mask, &domain) {
667 if (cpu_online(numa_cpu))
668 num_cpus++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 }
670
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 if (!num_cpus)
672 goto skip_numa_setup;
673
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900674 /* Use irq assignment to distribute across cpus in node */
675 cpu_index = irq % num_cpus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676
Rusty Russellfbb776c2008-12-26 22:23:40 +1030677 for_each_cpu_and(numa_cpu, cpu_mask, &domain)
678 if (cpu_online(numa_cpu) && i++ >= cpu_index)
679 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680
Rusty Russellfbb776c2008-12-26 22:23:40 +1030681 if (numa_cpu < nr_cpu_ids)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 return cpu_physical_id(numa_cpu);
683 }
684skip_numa_setup:
685#endif
686 /*
687 * Otherwise, round-robin interrupt vectors across all the
688 * processors. (It'd be nice if we could be smarter in the
689 * case of NUMA.)
690 */
691 do {
Rusty Russellfbb776c2008-12-26 22:23:40 +1030692 if (++cpu >= nr_cpu_ids)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 cpu = 0;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900694 } while (!cpu_online(cpu) || !cpu_isset(cpu, domain));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695
696 return cpu_physical_id(cpu);
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900697#else /* CONFIG_SMP */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 return cpu_physical_id(smp_processor_id());
699#endif
700}
701
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900702static inline unsigned char choose_dmode(void)
703{
704#ifdef CONFIG_SMP
705 if (smp_int_redirect & SMP_IRQ_REDIRECTION)
706 return IOSAPIC_LOWEST_PRIORITY;
707#endif
708 return IOSAPIC_FIXED;
709}
710
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711/*
712 * ACPI can describe IOSAPIC interrupts via static tables and namespace
713 * methods. This provides an interface to register those interrupts and
714 * program the IOSAPIC RTE.
715 */
716int
717iosapic_register_intr (unsigned int gsi,
718 unsigned long polarity, unsigned long trigger)
719{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900720 int irq, mask = 1, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 unsigned int dest;
722 unsigned long flags;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700723 struct iosapic_rte_info *rte;
724 u32 low32;
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900725 unsigned char dmode;
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100726 struct irq_desc *desc;
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900727
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 /*
729 * If this GSI has already been registered (i.e., it's a
730 * shared interrupt, or we lost a race to register it),
731 * don't touch the RTE.
732 */
733 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900734 irq = __gsi_to_irq(gsi);
735 if (irq > 0) {
736 rte = find_rte(irq, gsi);
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900737 if(iosapic_intr_info[irq].count == 0) {
738 assign_irq_vector(irq);
739 dynamic_irq_init(irq);
740 } else if (rte->refcnt != NO_REF_RTE) {
741 rte->refcnt++;
742 goto unlock_iosapic_lock;
743 }
744 } else
745 irq = create_irq();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700747 /* If vector is running out, we try to find a sharable vector */
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900748 if (irq < 0) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900749 irq = iosapic_find_sharable_irq(trigger, polarity);
750 if (irq < 0)
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900751 goto unlock_iosapic_lock;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900752 }
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700753
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100754 desc = irq_to_desc(irq);
755 raw_spin_lock(&desc->lock);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900756 dest = get_target_cpu(gsi, irq);
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900757 dmode = choose_dmode();
758 err = register_intr(gsi, irq, dmode, polarity, trigger);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900759 if (err < 0) {
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100760 raw_spin_unlock(&desc->lock);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900761 irq = err;
Kenji Kaneshige224685c2007-08-01 21:18:44 +0900762 goto unlock_iosapic_lock;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900763 }
764
765 /*
766 * If the vector is shared and already unmasked for other
767 * interrupt sources, don't mask it.
768 */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900769 low32 = iosapic_intr_info[irq].low32;
770 if (irq_is_shared(irq) && !(low32 & IOSAPIC_MASK))
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900771 mask = 0;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900772 set_rte(gsi, irq, dest, mask);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700773
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 printk(KERN_INFO "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d\n",
775 gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
776 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900777 cpu_logical_id(dest), dest, irq_to_vector(irq));
Kenji Kaneshige224685c2007-08-01 21:18:44 +0900778
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100779 raw_spin_unlock(&desc->lock);
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900780 unlock_iosapic_lock:
781 spin_unlock_irqrestore(&iosapic_lock, flags);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900782 return irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783}
784
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785void
786iosapic_unregister_intr (unsigned int gsi)
787{
788 unsigned long flags;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900789 int irq, index;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700790 u32 low32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 unsigned long trigger, polarity;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700792 unsigned int dest;
793 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794
795 /*
796 * If the irq associated with the gsi is not found,
797 * iosapic_unregister_intr() is unbalanced. We need to check
798 * this again after getting locks.
799 */
800 irq = gsi_to_irq(gsi);
801 if (irq < 0) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900802 printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n",
803 gsi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 WARN_ON(1);
805 return;
806 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900808 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900809 if ((rte = find_rte(irq, gsi)) == NULL) {
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900810 printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n",
811 gsi);
812 WARN_ON(1);
813 goto out;
814 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900816 if (--rte->refcnt > 0)
817 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900819 rte->refcnt = NO_REF_RTE;
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900820
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900821 /* Mask the interrupt */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900822 low32 = iosapic_intr_info[irq].low32 | IOSAPIC_MASK;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900823 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte->rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900825 iosapic_intr_info[irq].count--;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900826 index = find_iosapic(gsi);
827 iosapic_lists[index].rtes_inuse--;
828 WARN_ON(iosapic_lists[index].rtes_inuse < 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900830 trigger = iosapic_intr_info[irq].trigger;
831 polarity = iosapic_intr_info[irq].polarity;
832 dest = iosapic_intr_info[irq].dest;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900833 printk(KERN_INFO
834 "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d unregistered\n",
835 gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
836 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900837 cpu_logical_id(dest), dest, irq_to_vector(irq));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900839 if (iosapic_intr_info[irq].count == 0) {
Alex Williamson451fe002007-01-24 22:48:04 -0700840#ifdef CONFIG_SMP
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900841 /* Clear affinity */
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100842 cpumask_setall(irq_get_irq_data(irq)->affinity);
Alex Williamson451fe002007-01-24 22:48:04 -0700843#endif
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900844 /* Clear the interrupt information */
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900845 iosapic_intr_info[irq].dest = 0;
846 iosapic_intr_info[irq].dmode = 0;
847 iosapic_intr_info[irq].polarity = 0;
848 iosapic_intr_info[irq].trigger = 0;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900849 iosapic_intr_info[irq].low32 |= IOSAPIC_MASK;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700850
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900851 /* Destroy and reserve IRQ */
852 destroy_and_reserve_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853 }
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700854 out:
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900855 spin_unlock_irqrestore(&iosapic_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857
858/*
859 * ACPI calls this when it finds an entry for a platform interrupt.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 */
861int __init
862iosapic_register_platform_intr (u32 int_type, unsigned int gsi,
863 int iosapic_vector, u16 eid, u16 id,
864 unsigned long polarity, unsigned long trigger)
865{
866 static const char * const name[] = {"unknown", "PMI", "INIT", "CPEI"};
867 unsigned char delivery;
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900868 int irq, vector, mask = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869 unsigned int dest = ((id << 8) | eid) & 0xffff;
870
871 switch (int_type) {
872 case ACPI_INTERRUPT_PMI:
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900873 irq = vector = iosapic_vector;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900874 bind_irq_vector(irq, vector, CPU_MASK_ALL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875 /*
876 * since PMI vector is alloc'd by FW(ACPI) not by kernel,
877 * we need to make sure the vector is available
878 */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900879 iosapic_reassign_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880 delivery = IOSAPIC_PMI;
881 break;
882 case ACPI_INTERRUPT_INIT:
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900883 irq = create_irq();
884 if (irq < 0)
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800885 panic("%s: out of interrupt vectors!\n", __func__);
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900886 vector = irq_to_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887 delivery = IOSAPIC_INIT;
888 break;
889 case ACPI_INTERRUPT_CPEI:
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900890 irq = vector = IA64_CPE_VECTOR;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900891 BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL));
Kenji Kaneshigeaa0ebec2007-11-09 10:51:01 +0900892 delivery = IOSAPIC_FIXED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893 mask = 1;
894 break;
895 default:
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800896 printk(KERN_ERR "%s: invalid int type 0x%x\n", __func__,
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900897 int_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 return -1;
899 }
900
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900901 register_intr(gsi, irq, delivery, polarity, trigger);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900903 printk(KERN_INFO
904 "PLATFORM int %s (0x%x): GSI %u (%s, %s) -> CPU %d (0x%04x)"
905 " vector %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 int_type < ARRAY_SIZE(name) ? name[int_type] : "unknown",
907 int_type, gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
908 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
909 cpu_logical_id(dest), dest, vector);
910
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900911 set_rte(gsi, irq, dest, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912 return vector;
913}
914
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915/*
916 * ACPI calls this when it finds an entry for a legacy ISA IRQ override.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 */
Tony Luck0f7ac292007-05-07 13:17:00 -0700918void __devinit
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919iosapic_override_isa_irq (unsigned int isa_irq, unsigned int gsi,
920 unsigned long polarity,
921 unsigned long trigger)
922{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900923 int vector, irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924 unsigned int dest = cpu_physical_id(smp_processor_id());
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900925 unsigned char dmode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900927 irq = vector = isa_irq_to_vector(isa_irq);
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900928 BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL));
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900929 dmode = choose_dmode();
930 register_intr(gsi, irq, dmode, polarity, trigger);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931
932 DBG("ISA: IRQ %u -> GSI %u (%s,%s) -> CPU %d (0x%04x) vector %d\n",
933 isa_irq, gsi, trigger == IOSAPIC_EDGE ? "edge" : "level",
934 polarity == IOSAPIC_POL_HIGH ? "high" : "low",
935 cpu_logical_id(dest), dest, vector);
936
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900937 set_rte(gsi, irq, dest, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938}
939
940void __init
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900941ia64_native_iosapic_pcat_compat_init(void)
942{
943 if (pcat_compat) {
944 /*
945 * Disable the compatibility mode interrupts (8259 style),
946 * needs IN/OUT support enabled.
947 */
948 printk(KERN_INFO
949 "%s: Disabling PC-AT compatible 8259 interrupts\n",
950 __func__);
951 outb(0xff, 0xA1);
952 outb(0xff, 0x21);
953 }
954}
955
956void __init
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957iosapic_system_init (int system_pcat_compat)
958{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900959 int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900961 for (irq = 0; irq < NR_IRQS; ++irq) {
962 iosapic_intr_info[irq].low32 = IOSAPIC_MASK;
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900963 /* mark as unused */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900964 INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes);
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900965
966 iosapic_intr_info[irq].count = 0;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700967 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968
969 pcat_compat = system_pcat_compat;
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900970 if (pcat_compat)
971 iosapic_pcat_compat_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972}
973
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700974static inline int
975iosapic_alloc (void)
976{
977 int index;
978
979 for (index = 0; index < NR_IOSAPICS; index++)
980 if (!iosapic_lists[index].addr)
981 return index;
982
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800983 printk(KERN_WARNING "%s: failed to allocate iosapic\n", __func__);
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700984 return -1;
985}
986
987static inline void
988iosapic_free (int index)
989{
990 memset(&iosapic_lists[index], 0, sizeof(iosapic_lists[0]));
991}
992
993static inline int
994iosapic_check_gsi_range (unsigned int gsi_base, unsigned int ver)
995{
996 int index;
997 unsigned int gsi_end, base, end;
998
999 /* check gsi range */
1000 gsi_end = gsi_base + ((ver >> 16) & 0xff);
1001 for (index = 0; index < NR_IOSAPICS; index++) {
1002 if (!iosapic_lists[index].addr)
1003 continue;
1004
1005 base = iosapic_lists[index].gsi_base;
1006 end = base + iosapic_lists[index].num_rte - 1;
1007
Satoru Takeuchie6d1ba52006-03-27 17:13:46 +09001008 if (gsi_end < base || end < gsi_base)
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001009 continue; /* OK */
1010
1011 return -EBUSY;
1012 }
1013 return 0;
1014}
1015
1016int __devinit
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017iosapic_init (unsigned long phys_addr, unsigned int gsi_base)
1018{
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001019 int num_rte, err, index;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020 unsigned int isa_irq, ver;
1021 char __iomem *addr;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001022 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001024 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +09001025 index = find_iosapic(gsi_base);
1026 if (index >= 0) {
1027 spin_unlock_irqrestore(&iosapic_lock, flags);
1028 return -EBUSY;
1029 }
1030
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001031 addr = ioremap(phys_addr, 0);
Roel Kluine7369e02009-08-11 14:52:11 -07001032 if (addr == NULL) {
1033 spin_unlock_irqrestore(&iosapic_lock, flags);
1034 return -ENOMEM;
1035 }
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001036 ver = iosapic_version(addr);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001037 if ((err = iosapic_check_gsi_range(gsi_base, ver))) {
1038 iounmap(addr);
1039 spin_unlock_irqrestore(&iosapic_lock, flags);
1040 return err;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001041 }
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001042
1043 /*
1044 * The MAX_REDIR register holds the highest input pin number
1045 * (starting from 0). We add 1 so that we can use it for
1046 * number of pins (= RTEs)
1047 */
1048 num_rte = ((ver >> 16) & 0xff) + 1;
1049
1050 index = iosapic_alloc();
1051 iosapic_lists[index].addr = addr;
1052 iosapic_lists[index].gsi_base = gsi_base;
1053 iosapic_lists[index].num_rte = num_rte;
1054#ifdef CONFIG_NUMA
1055 iosapic_lists[index].node = MAX_NUMNODES;
1056#endif
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +09001057 spin_lock_init(&iosapic_lists[index].lock);
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001058 spin_unlock_irqrestore(&iosapic_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059
1060 if ((gsi_base == 0) && pcat_compat) {
1061 /*
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +09001062 * Map the legacy ISA devices into the IOSAPIC data. Some of
1063 * these may get reprogrammed later on with data from the ACPI
1064 * Interrupt Source Override table.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 */
1066 for (isa_irq = 0; isa_irq < 16; ++isa_irq)
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +09001067 iosapic_override_isa_irq(isa_irq, isa_irq,
1068 IOSAPIC_POL_HIGH,
1069 IOSAPIC_EDGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070 }
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001071 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072}
1073
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001074#ifdef CONFIG_HOTPLUG
1075int
1076iosapic_remove (unsigned int gsi_base)
1077{
1078 int index, err = 0;
1079 unsigned long flags;
1080
1081 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001082 index = find_iosapic(gsi_base);
1083 if (index < 0) {
1084 printk(KERN_WARNING "%s: No IOSAPIC for GSI base %u\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -08001085 __func__, gsi_base);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001086 goto out;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001087 }
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001088
1089 if (iosapic_lists[index].rtes_inuse) {
1090 err = -EBUSY;
1091 printk(KERN_WARNING "%s: IOSAPIC for GSI base %u is busy\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -08001092 __func__, gsi_base);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001093 goto out;
1094 }
1095
1096 iounmap(iosapic_lists[index].addr);
1097 iosapic_free(index);
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001098 out:
1099 spin_unlock_irqrestore(&iosapic_lock, flags);
1100 return err;
1101}
1102#endif /* CONFIG_HOTPLUG */
1103
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104#ifdef CONFIG_NUMA
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001105void __devinit
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106map_iosapic_to_node(unsigned int gsi_base, int node)
1107{
1108 int index;
1109
1110 index = find_iosapic(gsi_base);
1111 if (index < 0) {
1112 printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -08001113 __func__, gsi_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114 return;
1115 }
1116 iosapic_lists[index].node = node;
1117 return;
1118}
1119#endif