Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 1 | /* |
| 2 | * |
| 3 | * Common boot and setup code. |
| 4 | * |
| 5 | * Copyright (C) 2001 PPC64 Team, IBM Corp |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or |
| 8 | * modify it under the terms of the GNU General Public License |
| 9 | * as published by the Free Software Foundation; either version |
| 10 | * 2 of the License, or (at your option) any later version. |
| 11 | */ |
| 12 | |
| 13 | #undef DEBUG |
| 14 | |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 15 | #include <linux/module.h> |
| 16 | #include <linux/string.h> |
| 17 | #include <linux/sched.h> |
| 18 | #include <linux/init.h> |
| 19 | #include <linux/kernel.h> |
| 20 | #include <linux/reboot.h> |
| 21 | #include <linux/delay.h> |
| 22 | #include <linux/initrd.h> |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 23 | #include <linux/seq_file.h> |
| 24 | #include <linux/ioport.h> |
| 25 | #include <linux/console.h> |
| 26 | #include <linux/utsname.h> |
| 27 | #include <linux/tty.h> |
| 28 | #include <linux/root_dev.h> |
| 29 | #include <linux/notifier.h> |
| 30 | #include <linux/cpu.h> |
| 31 | #include <linux/unistd.h> |
| 32 | #include <linux/serial.h> |
| 33 | #include <linux/serial_8250.h> |
Anton Blanchard | 7a0268f | 2006-01-11 13:16:44 +1100 | [diff] [blame] | 34 | #include <linux/bootmem.h> |
Benjamin Herrenschmidt | 12d04ee | 2006-11-11 17:25:02 +1100 | [diff] [blame] | 35 | #include <linux/pci.h> |
Benjamin Herrenschmidt | 945feb1 | 2008-04-17 14:35:01 +1000 | [diff] [blame] | 36 | #include <linux/lockdep.h> |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 37 | #include <linux/memblock.h> |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 38 | #include <asm/io.h> |
Michael Ellerman | 0cc4746 | 2005-12-04 18:39:37 +1100 | [diff] [blame] | 39 | #include <asm/kdump.h> |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 40 | #include <asm/prom.h> |
| 41 | #include <asm/processor.h> |
| 42 | #include <asm/pgtable.h> |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 43 | #include <asm/smp.h> |
| 44 | #include <asm/elf.h> |
| 45 | #include <asm/machdep.h> |
| 46 | #include <asm/paca.h> |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 47 | #include <asm/time.h> |
| 48 | #include <asm/cputable.h> |
| 49 | #include <asm/sections.h> |
| 50 | #include <asm/btext.h> |
| 51 | #include <asm/nvram.h> |
| 52 | #include <asm/setup.h> |
| 53 | #include <asm/system.h> |
| 54 | #include <asm/rtas.h> |
| 55 | #include <asm/iommu.h> |
| 56 | #include <asm/serial.h> |
| 57 | #include <asm/cache.h> |
| 58 | #include <asm/page.h> |
| 59 | #include <asm/mmu.h> |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 60 | #include <asm/firmware.h> |
Paul Mackerras | f78541d | 2005-10-28 22:53:37 +1000 | [diff] [blame] | 61 | #include <asm/xmon.h> |
David Gibson | dcad47f | 2005-11-07 09:49:43 +1100 | [diff] [blame] | 62 | #include <asm/udbg.h> |
Michael Ellerman | 593e537 | 2005-11-12 00:06:06 +1100 | [diff] [blame] | 63 | #include <asm/kexec.h> |
Benjamin Herrenschmidt | 25d21ad | 2009-07-23 23:15:47 +0000 | [diff] [blame] | 64 | #include <asm/mmu_context.h> |
Kumar Gala | d36b4c4 | 2011-04-06 00:18:48 -0500 | [diff] [blame] | 65 | #include <asm/code-patching.h> |
Paul Mackerras | aa04b4c | 2011-06-29 00:25:44 +0000 | [diff] [blame] | 66 | #include <asm/kvm_ppc.h> |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 67 | |
Stephen Rothwell | 66ba135 | 2005-11-09 11:01:06 +1100 | [diff] [blame] | 68 | #include "setup.h" |
| 69 | |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 70 | #ifdef DEBUG |
| 71 | #define DBG(fmt...) udbg_printf(fmt) |
| 72 | #else |
| 73 | #define DBG(fmt...) |
| 74 | #endif |
| 75 | |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 76 | int boot_cpuid = 0; |
Matt Evans | 7ac87ab | 2011-05-25 18:09:12 +0000 | [diff] [blame] | 77 | int __initdata spinning_secondaries; |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 78 | u64 ppc64_pft_size; |
| 79 | |
Olof Johansson | dabcafd | 2005-12-08 19:40:17 -0600 | [diff] [blame] | 80 | /* Pick defaults since we might want to patch instructions |
| 81 | * before we've read this from the device tree. |
| 82 | */ |
| 83 | struct ppc64_caches ppc64_caches = { |
Olof Johansson | 5a2fe38 | 2006-09-06 14:34:41 -0500 | [diff] [blame] | 84 | .dline_size = 0x40, |
| 85 | .log_dline_size = 6, |
| 86 | .iline_size = 0x40, |
| 87 | .log_iline_size = 6 |
Olof Johansson | dabcafd | 2005-12-08 19:40:17 -0600 | [diff] [blame] | 88 | }; |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 89 | EXPORT_SYMBOL_GPL(ppc64_caches); |
| 90 | |
| 91 | /* |
| 92 | * These are used in binfmt_elf.c to put aux entries on the stack |
| 93 | * for each elf executable being started. |
| 94 | */ |
| 95 | int dcache_bsize; |
| 96 | int icache_bsize; |
| 97 | int ucache_bsize; |
| 98 | |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 99 | #ifdef CONFIG_SMP |
| 100 | |
Nathan Fontenot | 954e6da | 2010-08-05 07:42:11 +0000 | [diff] [blame] | 101 | static char *smt_enabled_cmdline; |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 102 | |
| 103 | /* Look for ibm,smt-enabled OF option */ |
| 104 | static void check_smt_enabled(void) |
| 105 | { |
| 106 | struct device_node *dn; |
Jeremy Kerr | a7f67bd | 2006-07-12 15:35:54 +1000 | [diff] [blame] | 107 | const char *smt_option; |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 108 | |
Nathan Fontenot | 954e6da | 2010-08-05 07:42:11 +0000 | [diff] [blame] | 109 | /* Default to enabling all threads */ |
| 110 | smt_enabled_at_boot = threads_per_core; |
| 111 | |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 112 | /* Allow the command line to overrule the OF option */ |
Nathan Fontenot | 954e6da | 2010-08-05 07:42:11 +0000 | [diff] [blame] | 113 | if (smt_enabled_cmdline) { |
| 114 | if (!strcmp(smt_enabled_cmdline, "on")) |
| 115 | smt_enabled_at_boot = threads_per_core; |
| 116 | else if (!strcmp(smt_enabled_cmdline, "off")) |
| 117 | smt_enabled_at_boot = 0; |
| 118 | else { |
| 119 | long smt; |
| 120 | int rc; |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 121 | |
Nathan Fontenot | 954e6da | 2010-08-05 07:42:11 +0000 | [diff] [blame] | 122 | rc = strict_strtol(smt_enabled_cmdline, 10, &smt); |
| 123 | if (!rc) |
| 124 | smt_enabled_at_boot = |
| 125 | min(threads_per_core, (int)smt); |
| 126 | } |
| 127 | } else { |
| 128 | dn = of_find_node_by_path("/options"); |
| 129 | if (dn) { |
| 130 | smt_option = of_get_property(dn, "ibm,smt-enabled", |
| 131 | NULL); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 132 | |
Nathan Fontenot | 954e6da | 2010-08-05 07:42:11 +0000 | [diff] [blame] | 133 | if (smt_option) { |
| 134 | if (!strcmp(smt_option, "on")) |
| 135 | smt_enabled_at_boot = threads_per_core; |
| 136 | else if (!strcmp(smt_option, "off")) |
| 137 | smt_enabled_at_boot = 0; |
| 138 | } |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 139 | |
Nathan Fontenot | 954e6da | 2010-08-05 07:42:11 +0000 | [diff] [blame] | 140 | of_node_put(dn); |
| 141 | } |
| 142 | } |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 143 | } |
| 144 | |
| 145 | /* Look for smt-enabled= cmdline option */ |
| 146 | static int __init early_smt_enabled(char *p) |
| 147 | { |
Nathan Fontenot | 954e6da | 2010-08-05 07:42:11 +0000 | [diff] [blame] | 148 | smt_enabled_cmdline = p; |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 149 | return 0; |
| 150 | } |
| 151 | early_param("smt-enabled", early_smt_enabled); |
| 152 | |
Paul Mackerras | 5ad5707 | 2005-11-05 10:33:55 +1100 | [diff] [blame] | 153 | #else |
| 154 | #define check_smt_enabled() |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 155 | #endif /* CONFIG_SMP */ |
| 156 | |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 157 | /* |
| 158 | * Early initialization entry point. This is called by head.S |
| 159 | * with MMU translation disabled. We rely on the "feature" of |
| 160 | * the CPU that ignores the top 2 bits of the address in real |
| 161 | * mode so we can access kernel globals normally provided we |
| 162 | * only toy with things in the RMO region. From here, we do |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 163 | * some early parsing of the device-tree to setup out MEMBLOCK |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 164 | * data structures, and allocate & initialize the hash table |
| 165 | * and segment tables so we can start running with translation |
| 166 | * enabled. |
| 167 | * |
| 168 | * It is this function which will call the probe() callback of |
| 169 | * the various platform types and copy the matching one to the |
| 170 | * global ppc_md structure. Your platform can eventually do |
| 171 | * some very early initializations from the probe() routine, but |
| 172 | * this is not recommended, be very careful as, for example, the |
| 173 | * device-tree is not accessible via normal means at this point. |
| 174 | */ |
| 175 | |
| 176 | void __init early_setup(unsigned long dt_ptr) |
| 177 | { |
Benjamin Herrenschmidt | 24d9649 | 2008-05-07 10:00:56 +1000 | [diff] [blame] | 178 | /* -------- printk is _NOT_ safe to use here ! ------- */ |
| 179 | |
Benjamin Herrenschmidt | 42c4aaa | 2006-10-24 16:42:40 +1000 | [diff] [blame] | 180 | /* Identify CPU type */ |
Paul Mackerras | 974a76f | 2006-11-10 20:38:53 +1100 | [diff] [blame] | 181 | identify_cpu(0, mfspr(SPRN_PVR)); |
Benjamin Herrenschmidt | 42c4aaa | 2006-10-24 16:42:40 +1000 | [diff] [blame] | 182 | |
Michael Ellerman | 33dbcf7 | 2006-06-28 13:18:53 +1000 | [diff] [blame] | 183 | /* Assume we're on cpu 0 for now. Don't write to the paca yet! */ |
Michael Ellerman | 1426d5a | 2010-01-28 13:23:22 +0000 | [diff] [blame] | 184 | initialise_paca(&boot_paca, 0); |
| 185 | setup_paca(&boot_paca); |
Michael Ellerman | 33dbcf7 | 2006-06-28 13:18:53 +1000 | [diff] [blame] | 186 | |
Benjamin Herrenschmidt | 945feb1 | 2008-04-17 14:35:01 +1000 | [diff] [blame] | 187 | /* Initialize lockdep early or else spinlocks will blow */ |
| 188 | lockdep_init(); |
| 189 | |
Benjamin Herrenschmidt | 24d9649 | 2008-05-07 10:00:56 +1000 | [diff] [blame] | 190 | /* -------- printk is now safe to use ------- */ |
| 191 | |
Benjamin Herrenschmidt | f2fd251 | 2008-05-07 10:25:34 +1000 | [diff] [blame] | 192 | /* Enable early debugging if any specified (see udbg.h) */ |
| 193 | udbg_early_init(); |
| 194 | |
Benjamin Herrenschmidt | e822250 | 2006-03-28 23:15:54 +1100 | [diff] [blame] | 195 | DBG(" -> early_setup(), dt_ptr: 0x%lx\n", dt_ptr); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 196 | |
| 197 | /* |
Linas Vepstas | 3c607ce | 2007-09-07 03:47:29 +1000 | [diff] [blame] | 198 | * Do early initialization using the flattened device |
| 199 | * tree, such as retrieving the physical memory map or |
| 200 | * calculating/retrieving the hash table size. |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 201 | */ |
| 202 | early_init_devtree(__va(dt_ptr)); |
| 203 | |
Anton Blanchard | 4df2046 | 2006-03-25 17:25:17 +1100 | [diff] [blame] | 204 | /* Now we know the logical id of our boot cpu, setup the paca. */ |
Michael Ellerman | 1426d5a | 2010-01-28 13:23:22 +0000 | [diff] [blame] | 205 | setup_paca(&paca[boot_cpuid]); |
Anton Blanchard | 4df2046 | 2006-03-25 17:25:17 +1100 | [diff] [blame] | 206 | |
| 207 | /* Fix up paca fields required for the boot cpu */ |
| 208 | get_paca()->cpu_start = 1; |
Anton Blanchard | 4df2046 | 2006-03-25 17:25:17 +1100 | [diff] [blame] | 209 | |
Benjamin Herrenschmidt | e822250 | 2006-03-28 23:15:54 +1100 | [diff] [blame] | 210 | /* Probe the machine type */ |
| 211 | probe_machine(); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 212 | |
Michael Ellerman | 4731041 | 2006-05-17 18:00:49 +1000 | [diff] [blame] | 213 | setup_kdump_trampoline(); |
Michael Ellerman | 0cc4746 | 2005-12-04 18:39:37 +1100 | [diff] [blame] | 214 | |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 215 | DBG("Found, Initializing memory management...\n"); |
| 216 | |
Benjamin Herrenschmidt | 757c74d | 2009-03-19 19:34:16 +0000 | [diff] [blame] | 217 | /* Initialize the hash table or TLB handling */ |
| 218 | early_init_mmu(); |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 219 | |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 220 | DBG(" <- early_setup()\n"); |
| 221 | } |
| 222 | |
Paul Mackerras | 799d604 | 2005-11-10 13:37:51 +1100 | [diff] [blame] | 223 | #ifdef CONFIG_SMP |
| 224 | void early_setup_secondary(void) |
| 225 | { |
Paul Mackerras | d04c56f | 2006-10-04 16:47:49 +1000 | [diff] [blame] | 226 | /* Mark interrupts enabled in PACA */ |
Benjamin Herrenschmidt | 757c74d | 2009-03-19 19:34:16 +0000 | [diff] [blame] | 227 | get_paca()->soft_enabled = 0; |
Paul Mackerras | 799d604 | 2005-11-10 13:37:51 +1100 | [diff] [blame] | 228 | |
Benjamin Herrenschmidt | 757c74d | 2009-03-19 19:34:16 +0000 | [diff] [blame] | 229 | /* Initialize the hash table or TLB handling */ |
| 230 | early_init_mmu_secondary(); |
Paul Mackerras | 799d604 | 2005-11-10 13:37:51 +1100 | [diff] [blame] | 231 | } |
| 232 | |
| 233 | #endif /* CONFIG_SMP */ |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 234 | |
Michael Ellerman | b8f5102 | 2005-11-04 12:09:42 +1100 | [diff] [blame] | 235 | #if defined(CONFIG_SMP) || defined(CONFIG_KEXEC) |
| 236 | void smp_release_cpus(void) |
| 237 | { |
Michael Ellerman | 758438a | 2005-12-05 15:49:00 -0600 | [diff] [blame] | 238 | unsigned long *ptr; |
Benjamin Herrenschmidt | 9d07bc8 | 2011-03-16 14:54:35 +1100 | [diff] [blame] | 239 | int i; |
Michael Ellerman | b8f5102 | 2005-11-04 12:09:42 +1100 | [diff] [blame] | 240 | |
| 241 | DBG(" -> smp_release_cpus()\n"); |
| 242 | |
| 243 | /* All secondary cpus are spinning on a common spinloop, release them |
| 244 | * all now so they can start to spin on their individual paca |
| 245 | * spinloops. For non SMP kernels, the secondary cpus never get out |
| 246 | * of the common spinloop. |
Paul Mackerras | 1f6a93e | 2008-08-30 11:40:24 +1000 | [diff] [blame] | 247 | */ |
Michael Ellerman | b8f5102 | 2005-11-04 12:09:42 +1100 | [diff] [blame] | 248 | |
Michael Ellerman | 758438a | 2005-12-05 15:49:00 -0600 | [diff] [blame] | 249 | ptr = (unsigned long *)((unsigned long)&__secondary_hold_spinloop |
| 250 | - PHYSICAL_START); |
Paul Mackerras | 1f6a93e | 2008-08-30 11:40:24 +1000 | [diff] [blame] | 251 | *ptr = __pa(generic_secondary_smp_init); |
Benjamin Herrenschmidt | 9d07bc8 | 2011-03-16 14:54:35 +1100 | [diff] [blame] | 252 | |
| 253 | /* And wait a bit for them to catch up */ |
| 254 | for (i = 0; i < 100000; i++) { |
| 255 | mb(); |
| 256 | HMT_low(); |
Matt Evans | 7ac87ab | 2011-05-25 18:09:12 +0000 | [diff] [blame] | 257 | if (spinning_secondaries == 0) |
Benjamin Herrenschmidt | 9d07bc8 | 2011-03-16 14:54:35 +1100 | [diff] [blame] | 258 | break; |
| 259 | udelay(1); |
| 260 | } |
Matt Evans | 7ac87ab | 2011-05-25 18:09:12 +0000 | [diff] [blame] | 261 | DBG("spinning_secondaries = %d\n", spinning_secondaries); |
Michael Ellerman | b8f5102 | 2005-11-04 12:09:42 +1100 | [diff] [blame] | 262 | |
| 263 | DBG(" <- smp_release_cpus()\n"); |
| 264 | } |
| 265 | #endif /* CONFIG_SMP || CONFIG_KEXEC */ |
| 266 | |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 267 | /* |
Paul Mackerras | 799d604 | 2005-11-10 13:37:51 +1100 | [diff] [blame] | 268 | * Initialize some remaining members of the ppc64_caches and systemcfg |
| 269 | * structures |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 270 | * (at least until we get rid of them completely). This is mostly some |
| 271 | * cache informations about the CPU that will be used by cache flush |
| 272 | * routines and/or provided to userland |
| 273 | */ |
| 274 | static void __init initialize_cache_info(void) |
| 275 | { |
| 276 | struct device_node *np; |
| 277 | unsigned long num_cpus = 0; |
| 278 | |
| 279 | DBG(" -> initialize_cache_info()\n"); |
| 280 | |
Anton Blanchard | 94db7c5 | 2011-08-10 20:44:22 +0000 | [diff] [blame^] | 281 | for_each_node_by_type(np, "cpu") { |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 282 | num_cpus += 1; |
| 283 | |
| 284 | /* We're assuming *all* of the CPUs have the same |
| 285 | * d-cache and i-cache sizes... -Peter |
| 286 | */ |
| 287 | |
| 288 | if ( num_cpus == 1 ) { |
Jeremy Kerr | a7f67bd | 2006-07-12 15:35:54 +1000 | [diff] [blame] | 289 | const u32 *sizep, *lsizep; |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 290 | u32 size, lsize; |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 291 | |
| 292 | size = 0; |
| 293 | lsize = cur_cpu_spec->dcache_bsize; |
Stephen Rothwell | e2eb639 | 2007-04-03 22:26:41 +1000 | [diff] [blame] | 294 | sizep = of_get_property(np, "d-cache-size", NULL); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 295 | if (sizep != NULL) |
| 296 | size = *sizep; |
Benjamin Herrenschmidt | 20474ab | 2007-10-28 08:49:28 +1100 | [diff] [blame] | 297 | lsizep = of_get_property(np, "d-cache-block-size", NULL); |
| 298 | /* fallback if block size missing */ |
| 299 | if (lsizep == NULL) |
| 300 | lsizep = of_get_property(np, "d-cache-line-size", NULL); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 301 | if (lsizep != NULL) |
| 302 | lsize = *lsizep; |
| 303 | if (sizep == 0 || lsizep == 0) |
| 304 | DBG("Argh, can't find dcache properties ! " |
| 305 | "sizep: %p, lsizep: %p\n", sizep, lsizep); |
| 306 | |
Benjamin Herrenschmidt | a7f290d | 2005-11-11 21:15:21 +1100 | [diff] [blame] | 307 | ppc64_caches.dsize = size; |
| 308 | ppc64_caches.dline_size = lsize; |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 309 | ppc64_caches.log_dline_size = __ilog2(lsize); |
| 310 | ppc64_caches.dlines_per_page = PAGE_SIZE / lsize; |
| 311 | |
| 312 | size = 0; |
| 313 | lsize = cur_cpu_spec->icache_bsize; |
Stephen Rothwell | e2eb639 | 2007-04-03 22:26:41 +1000 | [diff] [blame] | 314 | sizep = of_get_property(np, "i-cache-size", NULL); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 315 | if (sizep != NULL) |
| 316 | size = *sizep; |
Benjamin Herrenschmidt | 20474ab | 2007-10-28 08:49:28 +1100 | [diff] [blame] | 317 | lsizep = of_get_property(np, "i-cache-block-size", NULL); |
| 318 | if (lsizep == NULL) |
| 319 | lsizep = of_get_property(np, "i-cache-line-size", NULL); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 320 | if (lsizep != NULL) |
| 321 | lsize = *lsizep; |
| 322 | if (sizep == 0 || lsizep == 0) |
| 323 | DBG("Argh, can't find icache properties ! " |
| 324 | "sizep: %p, lsizep: %p\n", sizep, lsizep); |
| 325 | |
Benjamin Herrenschmidt | a7f290d | 2005-11-11 21:15:21 +1100 | [diff] [blame] | 326 | ppc64_caches.isize = size; |
| 327 | ppc64_caches.iline_size = lsize; |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 328 | ppc64_caches.log_iline_size = __ilog2(lsize); |
| 329 | ppc64_caches.ilines_per_page = PAGE_SIZE / lsize; |
| 330 | } |
| 331 | } |
| 332 | |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 333 | DBG(" <- initialize_cache_info()\n"); |
| 334 | } |
| 335 | |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 336 | |
| 337 | /* |
| 338 | * Do some initial setup of the system. The parameters are those which |
| 339 | * were passed in from the bootloader. |
| 340 | */ |
| 341 | void __init setup_system(void) |
| 342 | { |
| 343 | DBG(" -> setup_system()\n"); |
| 344 | |
Tony Breeds | 826ea8f | 2007-07-18 16:17:48 +1000 | [diff] [blame] | 345 | /* Apply the CPUs-specific and firmware specific fixups to kernel |
| 346 | * text (nop out sections not relevant to this CPU or this firmware) |
Benjamin Herrenschmidt | 42c4aaa | 2006-10-24 16:42:40 +1000 | [diff] [blame] | 347 | */ |
Benjamin Herrenschmidt | 0909c8c | 2006-10-20 11:47:18 +1000 | [diff] [blame] | 348 | do_feature_fixups(cur_cpu_spec->cpu_features, |
Benjamin Herrenschmidt | 42c4aaa | 2006-10-24 16:42:40 +1000 | [diff] [blame] | 349 | &__start___ftr_fixup, &__stop___ftr_fixup); |
Benjamin Herrenschmidt | 7c03d65 | 2008-12-18 19:13:32 +0000 | [diff] [blame] | 350 | do_feature_fixups(cur_cpu_spec->mmu_features, |
| 351 | &__start___mmu_ftr_fixup, &__stop___mmu_ftr_fixup); |
Tony Breeds | 826ea8f | 2007-07-18 16:17:48 +1000 | [diff] [blame] | 352 | do_feature_fixups(powerpc_firmware_features, |
| 353 | &__start___fw_ftr_fixup, &__stop___fw_ftr_fixup); |
Kumar Gala | 2d1b202 | 2008-07-02 01:16:40 +1000 | [diff] [blame] | 354 | do_lwsync_fixups(cur_cpu_spec->cpu_features, |
| 355 | &__start___lwsync_fixup, &__stop___lwsync_fixup); |
Benjamin Herrenschmidt | 42c4aaa | 2006-10-24 16:42:40 +1000 | [diff] [blame] | 356 | |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 357 | /* |
| 358 | * Unflatten the device-tree passed by prom_init or kexec |
| 359 | */ |
| 360 | unflatten_device_tree(); |
| 361 | |
| 362 | /* |
| 363 | * Fill the ppc64_caches & systemcfg structures with informations |
Benjamin Herrenschmidt | 0ebfff1 | 2006-07-03 21:36:01 +1000 | [diff] [blame] | 364 | * retrieved from the device-tree. |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 365 | */ |
| 366 | initialize_cache_info(); |
| 367 | |
| 368 | #ifdef CONFIG_PPC_RTAS |
| 369 | /* |
| 370 | * Initialize RTAS if available |
| 371 | */ |
| 372 | rtas_initialize(); |
| 373 | #endif /* CONFIG_PPC_RTAS */ |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 374 | |
| 375 | /* |
| 376 | * Check if we have an initrd provided via the device-tree |
| 377 | */ |
| 378 | check_for_initrd(); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 379 | |
| 380 | /* |
| 381 | * Do some platform specific early initializations, that includes |
| 382 | * setting up the hash table pointers. It also sets up some interrupt-mapping |
| 383 | * related options that will be used by finish_device_tree() |
| 384 | */ |
Geoff Levand | 57744ea | 2006-11-10 12:01:02 -0800 | [diff] [blame] | 385 | if (ppc_md.init_early) |
| 386 | ppc_md.init_early(); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 387 | |
Benjamin Herrenschmidt | 463ce0e | 2005-11-23 17:56:06 +1100 | [diff] [blame] | 388 | /* |
| 389 | * We can discover serial ports now since the above did setup the |
| 390 | * hash table management for us, thus ioremap works. We do that early |
| 391 | * so that further code can be debugged |
| 392 | */ |
Benjamin Herrenschmidt | 463ce0e | 2005-11-23 17:56:06 +1100 | [diff] [blame] | 393 | find_legacy_serial_ports(); |
Benjamin Herrenschmidt | 463ce0e | 2005-11-23 17:56:06 +1100 | [diff] [blame] | 394 | |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 395 | /* |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 396 | * Register early console |
| 397 | */ |
| 398 | register_early_udbg_console(); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 399 | |
Michael Ellerman | 47679283 | 2006-10-03 14:12:08 +1000 | [diff] [blame] | 400 | /* |
| 401 | * Initialize xmon |
| 402 | */ |
| 403 | xmon_setup(); |
Michael Ellerman | 480f6f3 | 2006-05-17 18:00:41 +1000 | [diff] [blame] | 404 | |
Paul Mackerras | 5ad5707 | 2005-11-05 10:33:55 +1100 | [diff] [blame] | 405 | smp_setup_cpu_maps(); |
Nathan Fontenot | 954e6da | 2010-08-05 07:42:11 +0000 | [diff] [blame] | 406 | check_smt_enabled(); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 407 | |
Michael Ellerman | f018b36 | 2006-02-16 14:13:50 +1100 | [diff] [blame] | 408 | #ifdef CONFIG_SMP |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 409 | /* Release secondary cpus out of their spinloops at 0x60 now that |
| 410 | * we can map physical -> logical CPU ids |
| 411 | */ |
| 412 | smp_release_cpus(); |
Michael Ellerman | f018b36 | 2006-02-16 14:13:50 +1100 | [diff] [blame] | 413 | #endif |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 414 | |
Serge E. Hallyn | 96b644b | 2006-10-02 02:18:13 -0700 | [diff] [blame] | 415 | printk("Starting Linux PPC64 %s\n", init_utsname()->version); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 416 | |
| 417 | printk("-----------------------------------------------------\n"); |
Ingo Molnar | fe33332 | 2009-01-06 14:26:03 +0000 | [diff] [blame] | 418 | printk("ppc64_pft_size = 0x%llx\n", ppc64_pft_size); |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 419 | printk("physicalMemorySize = 0x%llx\n", memblock_phys_mem_size()); |
Anton Blanchard | 9697add | 2007-10-15 05:33:17 +1000 | [diff] [blame] | 420 | if (ppc64_caches.dline_size != 0x80) |
| 421 | printk("ppc64_caches.dcache_line_size = 0x%x\n", |
| 422 | ppc64_caches.dline_size); |
| 423 | if (ppc64_caches.iline_size != 0x80) |
| 424 | printk("ppc64_caches.icache_line_size = 0x%x\n", |
| 425 | ppc64_caches.iline_size); |
Benjamin Herrenschmidt | 9449168 | 2009-06-02 21:17:45 +0000 | [diff] [blame] | 426 | #ifdef CONFIG_PPC_STD_MMU_64 |
Anton Blanchard | 9697add | 2007-10-15 05:33:17 +1000 | [diff] [blame] | 427 | if (htab_address) |
| 428 | printk("htab_address = 0x%p\n", htab_address); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 429 | printk("htab_hash_mask = 0x%lx\n", htab_hash_mask); |
Benjamin Herrenschmidt | 9449168 | 2009-06-02 21:17:45 +0000 | [diff] [blame] | 430 | #endif /* CONFIG_PPC_STD_MMU_64 */ |
Michael Neuling | b160544 | 2008-10-22 19:39:49 +0000 | [diff] [blame] | 431 | if (PHYSICAL_START > 0) |
Michael Ellerman | e468455 | 2009-06-10 19:05:00 +0000 | [diff] [blame] | 432 | printk("physical_start = 0x%llx\n", |
| 433 | (unsigned long long)PHYSICAL_START); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 434 | printk("-----------------------------------------------------\n"); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 435 | |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 436 | DBG(" <- setup_system()\n"); |
| 437 | } |
| 438 | |
Benjamin Herrenschmidt | 40bd587 | 2011-05-03 14:07:01 +0000 | [diff] [blame] | 439 | /* This returns the limit below which memory accesses to the linear |
| 440 | * mapping are guarnateed not to cause a TLB or SLB miss. This is |
| 441 | * used to allocate interrupt or emergency stacks for which our |
| 442 | * exception entry path doesn't deal with being interrupted. |
| 443 | */ |
| 444 | static u64 safe_stack_limit(void) |
Anton Blanchard | 095c796 | 2010-05-10 18:59:18 +0000 | [diff] [blame] | 445 | { |
Benjamin Herrenschmidt | 40bd587 | 2011-05-03 14:07:01 +0000 | [diff] [blame] | 446 | #ifdef CONFIG_PPC_BOOK3E |
| 447 | /* Freescale BookE bolts the entire linear mapping */ |
| 448 | if (mmu_has_feature(MMU_FTR_TYPE_FSL_E)) |
| 449 | return linear_map_top; |
| 450 | /* Other BookE, we assume the first GB is bolted */ |
| 451 | return 1ul << 30; |
| 452 | #else |
| 453 | /* BookS, the first segment is bolted */ |
| 454 | if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) |
Anton Blanchard | 095c796 | 2010-05-10 18:59:18 +0000 | [diff] [blame] | 455 | return 1UL << SID_SHIFT_1T; |
Anton Blanchard | 095c796 | 2010-05-10 18:59:18 +0000 | [diff] [blame] | 456 | return 1UL << SID_SHIFT; |
Benjamin Herrenschmidt | 40bd587 | 2011-05-03 14:07:01 +0000 | [diff] [blame] | 457 | #endif |
Anton Blanchard | 095c796 | 2010-05-10 18:59:18 +0000 | [diff] [blame] | 458 | } |
| 459 | |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 460 | static void __init irqstack_early_init(void) |
| 461 | { |
Benjamin Herrenschmidt | 40bd587 | 2011-05-03 14:07:01 +0000 | [diff] [blame] | 462 | u64 limit = safe_stack_limit(); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 463 | unsigned int i; |
| 464 | |
| 465 | /* |
Anton Blanchard | 8f4da26 | 2010-12-08 00:55:03 +0000 | [diff] [blame] | 466 | * Interrupt stacks must be in the first segment since we |
| 467 | * cannot afford to take SLB misses on them. |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 468 | */ |
KAMEZAWA Hiroyuki | 0e55195 | 2006-03-28 14:50:51 -0800 | [diff] [blame] | 469 | for_each_possible_cpu(i) { |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 470 | softirq_ctx[i] = (struct thread_info *) |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 471 | __va(memblock_alloc_base(THREAD_SIZE, |
Anton Blanchard | 095c796 | 2010-05-10 18:59:18 +0000 | [diff] [blame] | 472 | THREAD_SIZE, limit)); |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 473 | hardirq_ctx[i] = (struct thread_info *) |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 474 | __va(memblock_alloc_base(THREAD_SIZE, |
Anton Blanchard | 095c796 | 2010-05-10 18:59:18 +0000 | [diff] [blame] | 475 | THREAD_SIZE, limit)); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 476 | } |
| 477 | } |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 478 | |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 479 | #ifdef CONFIG_PPC_BOOK3E |
| 480 | static void __init exc_lvl_early_init(void) |
| 481 | { |
Kumar Gala | d36b4c4 | 2011-04-06 00:18:48 -0500 | [diff] [blame] | 482 | extern unsigned int interrupt_base_book3e; |
| 483 | extern unsigned int exc_debug_debug_book3e; |
| 484 | |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 485 | unsigned int i; |
| 486 | |
| 487 | for_each_possible_cpu(i) { |
| 488 | critirq_ctx[i] = (struct thread_info *) |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 489 | __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE)); |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 490 | dbgirq_ctx[i] = (struct thread_info *) |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 491 | __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE)); |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 492 | mcheckirq_ctx[i] = (struct thread_info *) |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 493 | __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE)); |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 494 | } |
Kumar Gala | d36b4c4 | 2011-04-06 00:18:48 -0500 | [diff] [blame] | 495 | |
| 496 | if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) |
| 497 | patch_branch(&interrupt_base_book3e + (0x040 / 4) + 1, |
| 498 | (unsigned long)&exc_debug_debug_book3e, 0); |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 499 | } |
| 500 | #else |
| 501 | #define exc_lvl_early_init() |
| 502 | #endif |
| 503 | |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 504 | /* |
| 505 | * Stack space used when we detect a bad kernel stack pointer, and |
| 506 | * early in SMP boots before relocation is enabled. |
| 507 | */ |
| 508 | static void __init emergency_stack_init(void) |
| 509 | { |
Anton Blanchard | 095c796 | 2010-05-10 18:59:18 +0000 | [diff] [blame] | 510 | u64 limit; |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 511 | unsigned int i; |
| 512 | |
| 513 | /* |
| 514 | * Emergency stacks must be under 256MB, we cannot afford to take |
| 515 | * SLB misses on them. The ABI also requires them to be 128-byte |
| 516 | * aligned. |
| 517 | * |
| 518 | * Since we use these as temporary stacks during secondary CPU |
| 519 | * bringup, we need to get at them in real mode. This means they |
| 520 | * must also be within the RMO region. |
| 521 | */ |
Benjamin Herrenschmidt | 40bd587 | 2011-05-03 14:07:01 +0000 | [diff] [blame] | 522 | limit = min(safe_stack_limit(), ppc64_rma_size); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 523 | |
Michael Ellerman | 3243d87 | 2008-04-30 13:21:45 +1000 | [diff] [blame] | 524 | for_each_possible_cpu(i) { |
| 525 | unsigned long sp; |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 526 | sp = memblock_alloc_base(THREAD_SIZE, THREAD_SIZE, limit); |
Michael Ellerman | 3243d87 | 2008-04-30 13:21:45 +1000 | [diff] [blame] | 527 | sp += THREAD_SIZE; |
| 528 | paca[i].emergency_sp = __va(sp); |
| 529 | } |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 530 | } |
| 531 | |
| 532 | /* |
Alessio Igor Bogani | 0f6b77c | 2010-11-16 07:55:16 +0000 | [diff] [blame] | 533 | * Called into from start_kernel this initializes bootmem, which is used |
| 534 | * to manage page allocation until mem_init is called. |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 535 | */ |
| 536 | void __init setup_arch(char **cmdline_p) |
| 537 | { |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 538 | ppc64_boot_msg(0x12, "Setup Arch"); |
| 539 | |
| 540 | *cmdline_p = cmd_line; |
| 541 | |
| 542 | /* |
| 543 | * Set cache line size based on type of cpu as a default. |
| 544 | * Systems with OF can look in the properties on the cpu node(s) |
| 545 | * for a possibly more accurate value. |
| 546 | */ |
| 547 | dcache_bsize = ppc64_caches.dline_size; |
| 548 | icache_bsize = ppc64_caches.iline_size; |
| 549 | |
| 550 | /* reboot on panic */ |
| 551 | panic_timeout = 180; |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 552 | |
| 553 | if (ppc_md.panic) |
Kumar Gala | 7e99026 | 2006-05-05 00:02:08 -0500 | [diff] [blame] | 554 | setup_panic(); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 555 | |
Kumar Gala | 4846c5d | 2008-04-16 05:52:26 +1000 | [diff] [blame] | 556 | init_mm.start_code = (unsigned long)_stext; |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 557 | init_mm.end_code = (unsigned long) _etext; |
| 558 | init_mm.end_data = (unsigned long) _edata; |
| 559 | init_mm.brk = klimit; |
| 560 | |
| 561 | irqstack_early_init(); |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 562 | exc_lvl_early_init(); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 563 | emergency_stack_init(); |
| 564 | |
Benjamin Herrenschmidt | 9449168 | 2009-06-02 21:17:45 +0000 | [diff] [blame] | 565 | #ifdef CONFIG_PPC_STD_MMU_64 |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 566 | stabs_alloc(); |
Benjamin Herrenschmidt | 9449168 | 2009-06-02 21:17:45 +0000 | [diff] [blame] | 567 | #endif |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 568 | /* set up the bootmem stuff with available memory */ |
| 569 | do_init_bootmem(); |
| 570 | sparse_init(); |
| 571 | |
Paul Mackerras | 0458060 | 2005-10-20 21:00:20 +1000 | [diff] [blame] | 572 | #ifdef CONFIG_DUMMY_CONSOLE |
| 573 | conswitchp = &dummy_con; |
| 574 | #endif |
| 575 | |
Grant Likely | 38db7e7 | 2007-10-11 04:48:18 +1000 | [diff] [blame] | 576 | if (ppc_md.setup_arch) |
| 577 | ppc_md.setup_arch(); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 578 | |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 579 | paging_init(); |
Benjamin Herrenschmidt | 6f0ef0f | 2009-07-23 23:15:26 +0000 | [diff] [blame] | 580 | |
| 581 | /* Initialize the MMU context management stuff */ |
| 582 | mmu_context_init(); |
| 583 | |
Paul Mackerras | aa04b4c | 2011-06-29 00:25:44 +0000 | [diff] [blame] | 584 | kvm_rma_init(); |
| 585 | |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 586 | ppc64_boot_msg(0x15, "Setup Done"); |
| 587 | } |
| 588 | |
| 589 | |
| 590 | /* ToDo: do something useful if ppc_md is not yet setup. */ |
| 591 | #define PPC64_LINUX_FUNCTION 0x0f000000 |
| 592 | #define PPC64_IPL_MESSAGE 0xc0000000 |
| 593 | #define PPC64_TERM_MESSAGE 0xb0000000 |
| 594 | |
| 595 | static void ppc64_do_msg(unsigned int src, const char *msg) |
| 596 | { |
| 597 | if (ppc_md.progress) { |
| 598 | char buf[128]; |
| 599 | |
| 600 | sprintf(buf, "%08X\n", src); |
| 601 | ppc_md.progress(buf, 0); |
| 602 | snprintf(buf, 128, "%s", msg); |
| 603 | ppc_md.progress(buf, 0); |
| 604 | } |
| 605 | } |
| 606 | |
| 607 | /* Print a boot progress message. */ |
| 608 | void ppc64_boot_msg(unsigned int src, const char *msg) |
| 609 | { |
| 610 | ppc64_do_msg(PPC64_LINUX_FUNCTION|PPC64_IPL_MESSAGE|src, msg); |
| 611 | printk("[boot]%04x %s\n", src, msg); |
| 612 | } |
| 613 | |
Anton Blanchard | 7a0268f | 2006-01-11 13:16:44 +1100 | [diff] [blame] | 614 | #ifdef CONFIG_SMP |
Tejun Heo | c2a7e81 | 2009-08-14 15:00:53 +0900 | [diff] [blame] | 615 | #define PCPU_DYN_SIZE () |
| 616 | |
| 617 | static void * __init pcpu_fc_alloc(unsigned int cpu, size_t size, size_t align) |
| 618 | { |
| 619 | return __alloc_bootmem_node(NODE_DATA(cpu_to_node(cpu)), size, align, |
| 620 | __pa(MAX_DMA_ADDRESS)); |
| 621 | } |
| 622 | |
| 623 | static void __init pcpu_fc_free(void *ptr, size_t size) |
| 624 | { |
| 625 | free_bootmem(__pa(ptr), size); |
| 626 | } |
| 627 | |
| 628 | static int pcpu_cpu_distance(unsigned int from, unsigned int to) |
| 629 | { |
| 630 | if (cpu_to_node(from) == cpu_to_node(to)) |
| 631 | return LOCAL_DISTANCE; |
| 632 | else |
| 633 | return REMOTE_DISTANCE; |
| 634 | } |
| 635 | |
Anton Blanchard | ae01f84 | 2010-05-31 18:45:11 +0000 | [diff] [blame] | 636 | unsigned long __per_cpu_offset[NR_CPUS] __read_mostly; |
| 637 | EXPORT_SYMBOL(__per_cpu_offset); |
| 638 | |
Anton Blanchard | 7a0268f | 2006-01-11 13:16:44 +1100 | [diff] [blame] | 639 | void __init setup_per_cpu_areas(void) |
| 640 | { |
Tejun Heo | c2a7e81 | 2009-08-14 15:00:53 +0900 | [diff] [blame] | 641 | const size_t dyn_size = PERCPU_MODULE_RESERVE + PERCPU_DYNAMIC_RESERVE; |
| 642 | size_t atom_size; |
| 643 | unsigned long delta; |
| 644 | unsigned int cpu; |
| 645 | int rc; |
Anton Blanchard | 7a0268f | 2006-01-11 13:16:44 +1100 | [diff] [blame] | 646 | |
Tejun Heo | c2a7e81 | 2009-08-14 15:00:53 +0900 | [diff] [blame] | 647 | /* |
| 648 | * Linear mapping is one of 4K, 1M and 16M. For 4K, no need |
| 649 | * to group units. For larger mappings, use 1M atom which |
| 650 | * should be large enough to contain a number of units. |
| 651 | */ |
| 652 | if (mmu_linear_psize == MMU_PAGE_4K) |
| 653 | atom_size = PAGE_SIZE; |
| 654 | else |
| 655 | atom_size = 1 << 20; |
Anton Blanchard | 7a0268f | 2006-01-11 13:16:44 +1100 | [diff] [blame] | 656 | |
Tejun Heo | c2a7e81 | 2009-08-14 15:00:53 +0900 | [diff] [blame] | 657 | rc = pcpu_embed_first_chunk(0, dyn_size, atom_size, pcpu_cpu_distance, |
| 658 | pcpu_fc_alloc, pcpu_fc_free); |
| 659 | if (rc < 0) |
| 660 | panic("cannot initialize percpu area (err=%d)", rc); |
Anton Blanchard | 7a0268f | 2006-01-11 13:16:44 +1100 | [diff] [blame] | 661 | |
Tejun Heo | c2a7e81 | 2009-08-14 15:00:53 +0900 | [diff] [blame] | 662 | delta = (unsigned long)pcpu_base_addr - (unsigned long)__per_cpu_start; |
Anton Blanchard | ae01f84 | 2010-05-31 18:45:11 +0000 | [diff] [blame] | 663 | for_each_possible_cpu(cpu) { |
| 664 | __per_cpu_offset[cpu] = delta + pcpu_unit_offsets[cpu]; |
| 665 | paca[cpu].data_offset = __per_cpu_offset[cpu]; |
| 666 | } |
Anton Blanchard | 7a0268f | 2006-01-11 13:16:44 +1100 | [diff] [blame] | 667 | } |
| 668 | #endif |
Benjamin Herrenschmidt | 4cb3cee | 2006-11-11 17:25:10 +1100 | [diff] [blame] | 669 | |
| 670 | |
| 671 | #ifdef CONFIG_PPC_INDIRECT_IO |
| 672 | struct ppc_pci_io ppc_pci_io; |
| 673 | EXPORT_SYMBOL(ppc_pci_io); |
| 674 | #endif /* CONFIG_PPC_INDIRECT_IO */ |
| 675 | |