blob: 6a666d248c1200a3c6caccc1eaeabbc3308fad81 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Intel SMP support routines.
3 *
4 * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
5 * (c) 1998-99, 2000 Ingo Molnar <mingo@redhat.com>
6 * (c) 2002,2003 Andi Kleen, SuSE Labs.
7 *
8 * This code is released under the GNU General Public License version 2 or
9 * later.
10 */
11
12#include <linux/init.h>
13
14#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/delay.h>
16#include <linux/spinlock.h>
17#include <linux/smp_lock.h>
18#include <linux/smp.h>
19#include <linux/kernel_stat.h>
20#include <linux/mc146818rtc.h>
21#include <linux/interrupt.h>
22
23#include <asm/mtrr.h>
24#include <asm/pgalloc.h>
25#include <asm/tlbflush.h>
26#include <asm/mach_apic.h>
27#include <asm/mmu_context.h>
28#include <asm/proto.h>
Andi Kleena8ab26f2005-04-16 15:25:19 -070029#include <asm/apicdef.h>
Andi Kleen95833c82006-01-11 22:44:36 +010030#include <asm/idle.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32/*
33 * Smarter SMP flushing macros.
34 * c/o Linus Torvalds.
35 *
36 * These mean you can really definitely utterly forget about
37 * writing to user space from interrupts. (Its not allowed anyway).
38 *
39 * Optimizations Manfred Spraul <manfred@colorfullife.com>
Andi Kleene5bc8b62005-09-12 18:49:24 +020040 *
41 * More scalable flush, from Andi Kleen
42 *
43 * To avoid global state use 8 different call vectors.
44 * Each CPU uses a specific vector to trigger flushes on other
45 * CPUs. Depending on the received vector the target CPUs look into
46 * the right per cpu variable for the flush data.
47 *
48 * With more than 8 CPUs they are hashed to the 8 available
49 * vectors. The limited global vector space forces us to this right now.
50 * In future when interrupts are split into per CPU domains this could be
51 * fixed, at the cost of triggering multiple IPIs in some cases.
Linus Torvalds1da177e2005-04-16 15:20:36 -070052 */
53
Andi Kleene5bc8b62005-09-12 18:49:24 +020054union smp_flush_state {
55 struct {
56 cpumask_t flush_cpumask;
57 struct mm_struct *flush_mm;
58 unsigned long flush_va;
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#define FLUSH_ALL -1ULL
Andi Kleene5bc8b62005-09-12 18:49:24 +020060 spinlock_t tlbstate_lock;
61 };
62 char pad[SMP_CACHE_BYTES];
63} ____cacheline_aligned;
64
65/* State is put into the per CPU data section, but padded
66 to a full cache line because other CPUs can access it and we don't
67 want false sharing in the per cpu data segment. */
68static DEFINE_PER_CPU(union smp_flush_state, flush_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
70/*
71 * We cannot call mmdrop() because we are in interrupt context,
72 * instead update mm->cpu_vm_mask.
73 */
Andi Kleene5bc8b62005-09-12 18:49:24 +020074static inline void leave_mm(int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -070075{
76 if (read_pda(mmu_state) == TLBSTATE_OK)
77 BUG();
78 clear_bit(cpu, &read_pda(active_mm)->cpu_vm_mask);
79 load_cr3(swapper_pg_dir);
80}
81
82/*
83 *
84 * The flush IPI assumes that a thread switch happens in this order:
85 * [cpu0: the cpu that switches]
86 * 1) switch_mm() either 1a) or 1b)
87 * 1a) thread switch to a different mm
88 * 1a1) clear_bit(cpu, &old_mm->cpu_vm_mask);
89 * Stop ipi delivery for the old mm. This is not synchronized with
90 * the other cpus, but smp_invalidate_interrupt ignore flush ipis
91 * for the wrong mm, and in the worst case we perform a superfluous
92 * tlb flush.
93 * 1a2) set cpu mmu_state to TLBSTATE_OK
94 * Now the smp_invalidate_interrupt won't call leave_mm if cpu0
95 * was in lazy tlb mode.
96 * 1a3) update cpu active_mm
97 * Now cpu0 accepts tlb flushes for the new mm.
98 * 1a4) set_bit(cpu, &new_mm->cpu_vm_mask);
99 * Now the other cpus will send tlb flush ipis.
100 * 1a4) change cr3.
101 * 1b) thread switch without mm change
102 * cpu active_mm is correct, cpu0 already handles
103 * flush ipis.
104 * 1b1) set cpu mmu_state to TLBSTATE_OK
105 * 1b2) test_and_set the cpu bit in cpu_vm_mask.
106 * Atomically set the bit [other cpus will start sending flush ipis],
107 * and test the bit.
108 * 1b3) if the bit was 0: leave_mm was called, flush the tlb.
109 * 2) switch %%esp, ie current
110 *
111 * The interrupt must handle 2 special cases:
112 * - cr3 is changed before %%esp, ie. it cannot use current->{active_,}mm.
113 * - the cpu performs speculative tlb reads, i.e. even if the cpu only
114 * runs in kernel space, the cpu could load tlb entries for user space
115 * pages.
116 *
117 * The good news is that cpu mmu_state is local to each cpu, no
118 * write/read ordering problems.
119 */
120
121/*
122 * TLB flush IPI:
123 *
124 * 1) Flush the tlb entries if the cpu uses the mm that's being flushed.
125 * 2) Leave the mm if we are in the lazy tlb mode.
Andi Kleene5bc8b62005-09-12 18:49:24 +0200126 *
127 * Interrupts are disabled.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 */
129
Andi Kleene5bc8b62005-09-12 18:49:24 +0200130asmlinkage void smp_invalidate_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131{
Andi Kleene5bc8b62005-09-12 18:49:24 +0200132 int cpu;
133 int sender;
134 union smp_flush_state *f;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135
Andi Kleene5bc8b62005-09-12 18:49:24 +0200136 cpu = smp_processor_id();
137 /*
138 * orig_rax contains the interrupt vector - 256.
139 * Use that to determine where the sender put the data.
140 */
141 sender = regs->orig_rax + 256 - INVALIDATE_TLB_VECTOR_START;
142 f = &per_cpu(flush_state, sender);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143
Andi Kleene5bc8b62005-09-12 18:49:24 +0200144 if (!cpu_isset(cpu, f->flush_cpumask))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 goto out;
146 /*
147 * This was a BUG() but until someone can quote me the
148 * line from the intel manual that guarantees an IPI to
149 * multiple CPUs is retried _only_ on the erroring CPUs
150 * its staying as a return
151 *
152 * BUG();
153 */
154
Andi Kleene5bc8b62005-09-12 18:49:24 +0200155 if (f->flush_mm == read_pda(active_mm)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 if (read_pda(mmu_state) == TLBSTATE_OK) {
Andi Kleene5bc8b62005-09-12 18:49:24 +0200157 if (f->flush_va == FLUSH_ALL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 local_flush_tlb();
159 else
Andi Kleene5bc8b62005-09-12 18:49:24 +0200160 __flush_tlb_one(f->flush_va);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 } else
162 leave_mm(cpu);
163 }
Andi Kleen5df35742005-07-28 21:15:22 -0700164out:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 ack_APIC_irq();
Andi Kleene5bc8b62005-09-12 18:49:24 +0200166 cpu_clear(cpu, f->flush_cpumask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167}
168
169static void flush_tlb_others(cpumask_t cpumask, struct mm_struct *mm,
170 unsigned long va)
171{
Andi Kleene5bc8b62005-09-12 18:49:24 +0200172 int sender;
173 union smp_flush_state *f;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
Andi Kleene5bc8b62005-09-12 18:49:24 +0200175 /* Caller has disabled preemption */
176 sender = smp_processor_id() % NUM_INVALIDATE_TLB_VECTORS;
177 f = &per_cpu(flush_state, sender);
178
179 /* Could avoid this lock when
180 num_online_cpus() <= NUM_INVALIDATE_TLB_VECTORS, but it is
181 probably not worth checking this for a cache-hot lock. */
182 spin_lock(&f->tlbstate_lock);
183
184 f->flush_mm = mm;
185 f->flush_va = va;
186 cpus_or(f->flush_cpumask, cpumask, f->flush_cpumask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187
188 /*
189 * We have to send the IPI only to
190 * CPUs affected.
191 */
Andi Kleene5bc8b62005-09-12 18:49:24 +0200192 send_IPI_mask(cpumask, INVALIDATE_TLB_VECTOR_START + sender);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193
Andi Kleene5bc8b62005-09-12 18:49:24 +0200194 while (!cpus_empty(f->flush_cpumask))
195 cpu_relax();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196
Andi Kleene5bc8b62005-09-12 18:49:24 +0200197 f->flush_mm = NULL;
198 f->flush_va = 0;
199 spin_unlock(&f->tlbstate_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200}
Andi Kleene5bc8b62005-09-12 18:49:24 +0200201
202int __cpuinit init_smp_flush(void)
203{
204 int i;
205 for_each_cpu_mask(i, cpu_possible_map) {
206 spin_lock_init(&per_cpu(flush_state.tlbstate_lock, i));
207 }
208 return 0;
209}
210
211core_initcall(init_smp_flush);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212
213void flush_tlb_current_task(void)
214{
215 struct mm_struct *mm = current->mm;
216 cpumask_t cpu_mask;
217
218 preempt_disable();
219 cpu_mask = mm->cpu_vm_mask;
220 cpu_clear(smp_processor_id(), cpu_mask);
221
222 local_flush_tlb();
223 if (!cpus_empty(cpu_mask))
224 flush_tlb_others(cpu_mask, mm, FLUSH_ALL);
225 preempt_enable();
226}
227
228void flush_tlb_mm (struct mm_struct * mm)
229{
230 cpumask_t cpu_mask;
231
232 preempt_disable();
233 cpu_mask = mm->cpu_vm_mask;
234 cpu_clear(smp_processor_id(), cpu_mask);
235
236 if (current->active_mm == mm) {
237 if (current->mm)
238 local_flush_tlb();
239 else
240 leave_mm(smp_processor_id());
241 }
242 if (!cpus_empty(cpu_mask))
243 flush_tlb_others(cpu_mask, mm, FLUSH_ALL);
244
245 preempt_enable();
246}
247
248void flush_tlb_page(struct vm_area_struct * vma, unsigned long va)
249{
250 struct mm_struct *mm = vma->vm_mm;
251 cpumask_t cpu_mask;
252
253 preempt_disable();
254 cpu_mask = mm->cpu_vm_mask;
255 cpu_clear(smp_processor_id(), cpu_mask);
256
257 if (current->active_mm == mm) {
258 if(current->mm)
259 __flush_tlb_one(va);
260 else
261 leave_mm(smp_processor_id());
262 }
263
264 if (!cpus_empty(cpu_mask))
265 flush_tlb_others(cpu_mask, mm, va);
266
267 preempt_enable();
268}
269
270static void do_flush_tlb_all(void* info)
271{
272 unsigned long cpu = smp_processor_id();
273
274 __flush_tlb_all();
275 if (read_pda(mmu_state) == TLBSTATE_LAZY)
276 leave_mm(cpu);
277}
278
279void flush_tlb_all(void)
280{
281 on_each_cpu(do_flush_tlb_all, NULL, 1, 1);
282}
283
284void smp_kdb_stop(void)
285{
286 send_IPI_allbutself(KDB_VECTOR);
287}
288
289/*
290 * this function sends a 'reschedule' IPI to another CPU.
291 * it goes straight through and wastes no time serializing
292 * anything. Worst case is that we lose a reschedule ...
293 */
294
295void smp_send_reschedule(int cpu)
296{
297 send_IPI_mask(cpumask_of_cpu(cpu), RESCHEDULE_VECTOR);
298}
299
300/*
301 * Structure and data for smp_call_function(). This is designed to minimise
302 * static memory requirements. It also looks cleaner.
303 */
304static DEFINE_SPINLOCK(call_lock);
305
306struct call_data_struct {
307 void (*func) (void *info);
308 void *info;
309 atomic_t started;
310 atomic_t finished;
311 int wait;
312};
313
314static struct call_data_struct * call_data;
315
Ashok Raj884d9e42005-06-25 14:55:02 -0700316void lock_ipi_call_lock(void)
317{
318 spin_lock_irq(&call_lock);
319}
320
321void unlock_ipi_call_lock(void)
322{
323 spin_unlock_irq(&call_lock);
324}
325
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326/*
Eric W. Biederman3d483f42005-07-29 14:03:29 -0700327 * this function sends a 'generic call function' IPI to one other CPU
328 * in the system.
Andi Kleenf1f4e832005-09-12 18:49:24 +0200329 *
330 * cpu is a standard Linux logical CPU number.
Eric W. Biederman3d483f42005-07-29 14:03:29 -0700331 */
Andi Kleenf1f4e832005-09-12 18:49:24 +0200332static void
333__smp_call_function_single(int cpu, void (*func) (void *info), void *info,
Eric W. Biederman3d483f42005-07-29 14:03:29 -0700334 int nonatomic, int wait)
335{
336 struct call_data_struct data;
337 int cpus = 1;
338
339 data.func = func;
340 data.info = info;
341 atomic_set(&data.started, 0);
342 data.wait = wait;
343 if (wait)
344 atomic_set(&data.finished, 0);
345
346 call_data = &data;
347 wmb();
348 /* Send a message to all other CPUs and wait for them to respond */
349 send_IPI_mask(cpumask_of_cpu(cpu), CALL_FUNCTION_VECTOR);
350
351 /* Wait for response */
352 while (atomic_read(&data.started) != cpus)
353 cpu_relax();
354
355 if (!wait)
356 return;
357
358 while (atomic_read(&data.finished) != cpus)
359 cpu_relax();
360}
361
362/*
363 * smp_call_function_single - Run a function on another CPU
364 * @func: The function to run. This must be fast and non-blocking.
365 * @info: An arbitrary pointer to pass to the function.
366 * @nonatomic: Currently unused.
367 * @wait: If true, wait until function has completed on other CPUs.
368 *
369 * Retrurns 0 on success, else a negative status code.
370 *
371 * Does not return until the remote CPU is nearly ready to execute <func>
372 * or is or has executed.
373 */
374
375int smp_call_function_single (int cpu, void (*func) (void *info), void *info,
376 int nonatomic, int wait)
377{
378 /* prevent preemption and reschedule on another processor */
379 int me = get_cpu();
380 if (cpu == me) {
381 WARN_ON(1);
382 put_cpu();
383 return -EBUSY;
384 }
385 spin_lock_bh(&call_lock);
386 __smp_call_function_single(cpu, func, info, nonatomic, wait);
387 spin_unlock_bh(&call_lock);
388 put_cpu();
389 return 0;
390}
391
392/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 * this function sends a 'generic call function' IPI to all other CPUs
394 * in the system.
395 */
396static void __smp_call_function (void (*func) (void *info), void *info,
397 int nonatomic, int wait)
398{
399 struct call_data_struct data;
400 int cpus = num_online_cpus()-1;
401
402 if (!cpus)
403 return;
404
405 data.func = func;
406 data.info = info;
407 atomic_set(&data.started, 0);
408 data.wait = wait;
409 if (wait)
410 atomic_set(&data.finished, 0);
411
412 call_data = &data;
413 wmb();
414 /* Send a message to all other CPUs and wait for them to respond */
415 send_IPI_allbutself(CALL_FUNCTION_VECTOR);
416
417 /* Wait for response */
418 while (atomic_read(&data.started) != cpus)
419 cpu_relax();
420
421 if (!wait)
422 return;
423
424 while (atomic_read(&data.finished) != cpus)
425 cpu_relax();
426}
427
428/*
429 * smp_call_function - run a function on all other CPUs.
430 * @func: The function to run. This must be fast and non-blocking.
431 * @info: An arbitrary pointer to pass to the function.
432 * @nonatomic: currently unused.
433 * @wait: If true, wait (atomically) until function has completed on other
434 * CPUs.
435 *
436 * Returns 0 on success, else a negative status code. Does not return until
437 * remote CPUs are nearly ready to execute func or are or have executed.
438 *
439 * You must not call this function with disabled interrupts or from a
440 * hardware interrupt handler or from a bottom half handler.
441 * Actually there are a few legal cases, like panic.
442 */
443int smp_call_function (void (*func) (void *info), void *info, int nonatomic,
444 int wait)
445{
446 spin_lock(&call_lock);
447 __smp_call_function(func,info,nonatomic,wait);
448 spin_unlock(&call_lock);
449 return 0;
450}
451
452void smp_stop_cpu(void)
453{
Andi Kleen35062292005-11-05 17:25:54 +0100454 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 /*
456 * Remove this CPU:
457 */
458 cpu_clear(smp_processor_id(), cpu_online_map);
Andi Kleen35062292005-11-05 17:25:54 +0100459 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 disable_local_APIC();
Andi Kleen35062292005-11-05 17:25:54 +0100461 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462}
463
464static void smp_really_stop_cpu(void *dummy)
465{
466 smp_stop_cpu();
467 for (;;)
468 asm("hlt");
469}
470
471void smp_send_stop(void)
472{
473 int nolock = 0;
474 if (reboot_force)
475 return;
476 /* Don't deadlock on the call lock in panic */
477 if (!spin_trylock(&call_lock)) {
478 /* ignore locking because we have paniced anyways */
479 nolock = 1;
480 }
481 __smp_call_function(smp_really_stop_cpu, NULL, 0, 0);
482 if (!nolock)
483 spin_unlock(&call_lock);
484
485 local_irq_disable();
486 disable_local_APIC();
487 local_irq_enable();
488}
489
490/*
491 * Reschedule call back. Nothing to do,
492 * all the work is done automatically when
493 * we return from the interrupt.
494 */
495asmlinkage void smp_reschedule_interrupt(void)
496{
497 ack_APIC_irq();
498}
499
500asmlinkage void smp_call_function_interrupt(void)
501{
502 void (*func) (void *info) = call_data->func;
503 void *info = call_data->info;
504 int wait = call_data->wait;
505
506 ack_APIC_irq();
507 /*
508 * Notify initiating CPU that I've grabbed the data and am
509 * about to execute the function
510 */
511 mb();
512 atomic_inc(&call_data->started);
513 /*
514 * At this point the info structure may be out of scope unless wait==1
515 */
Andi Kleen95833c82006-01-11 22:44:36 +0100516 exit_idle();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517 irq_enter();
518 (*func)(info);
519 irq_exit();
520 if (wait) {
521 mb();
522 atomic_inc(&call_data->finished);
523 }
524}
Andi Kleena8ab26f2005-04-16 15:25:19 -0700525
526int safe_smp_processor_id(void)
527{
528 int apicid, i;
529
530 if (disable_apic)
531 return 0;
532
533 apicid = hard_smp_processor_id();
534 if (x86_cpu_to_apicid[apicid] == apicid)
535 return apicid;
536
537 for (i = 0; i < NR_CPUS; ++i) {
538 if (x86_cpu_to_apicid[i] == apicid)
539 return i;
540 }
541
542 /* No entries in x86_cpu_to_apicid? Either no MPS|ACPI,
543 * or called too early. Either way, we must be CPU 0. */
544 if (x86_cpu_to_apicid[0] == BAD_APICID)
545 return 0;
546
547 return 0; /* Should not happen */
548}