blob: 15a7abf5139cec3257c6b154a0734eb6fa0b1fbd [file] [log] [blame]
Olivier Galibertb7867392007-02-13 13:26:20 +01001/*
2 * mmconfig-shared.c - Low-level direct PCI config space access via
3 * MMCONFIG - common code between i386 and x86-64.
4 *
5 * This code does:
Olivier Galibert9358c692007-02-13 13:26:20 +01006 * - known chipset handling
Olivier Galibertb7867392007-02-13 13:26:20 +01007 * - ACPI decoding and validation
8 *
9 * Per-architecture code takes care of the mappings and accesses
10 * themselves.
11 */
12
13#include <linux/pci.h>
14#include <linux/init.h>
15#include <linux/acpi.h>
Feng Tang5f0db7a2009-08-14 15:37:50 -040016#include <linux/sfi_acpi.h>
Olivier Galibertb7867392007-02-13 13:26:20 +010017#include <linux/bitmap.h>
Bjorn Helgaas9a08f7d2009-10-23 15:20:33 -060018#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090019#include <linux/slab.h>
Jiang Liu376f70a2012-06-22 14:55:12 +080020#include <linux/mutex.h>
21#include <linux/rculist.h>
Olivier Galibertb7867392007-02-13 13:26:20 +010022#include <asm/e820.h>
Jaswinder Singh Rajput82487712008-12-27 18:32:28 +053023#include <asm/pci_x86.h>
Feng Tang5f0db7a2009-08-14 15:37:50 -040024#include <asm/acpi.h>
Olivier Galibertb7867392007-02-13 13:26:20 +010025
Len Brownf4a2d582009-07-28 16:48:02 -040026#define PREFIX "PCI: "
Len Browna192a952009-07-28 16:45:54 -040027
Aaron Durbina5ba7972007-07-21 17:10:34 +020028/* Indicate if the mmcfg resources have been placed into the resource table. */
29static int __initdata pci_mmcfg_resources_inserted;
Jiang Liu95c5e922012-06-22 14:55:14 +080030static bool pci_mmcfg_running_state;
Jiang Liu376f70a2012-06-22 14:55:12 +080031static DEFINE_MUTEX(pci_mmcfg_lock);
Aaron Durbina5ba7972007-07-21 17:10:34 +020032
Bjorn Helgaasff097dd2009-11-13 17:34:49 -070033LIST_HEAD(pci_mmcfg_list);
34
Bjorn Helgaasba2afba2009-11-13 17:34:54 -070035static __init void pci_mmconfig_remove(struct pci_mmcfg_region *cfg)
36{
37 if (cfg->res.parent)
38 release_resource(&cfg->res);
39 list_del(&cfg->list);
40 kfree(cfg);
41}
42
Bjorn Helgaas7da7d362009-11-13 17:33:53 -070043static __init void free_all_mmcfg(void)
44{
Bjorn Helgaasff097dd2009-11-13 17:34:49 -070045 struct pci_mmcfg_region *cfg, *tmp;
Bjorn Helgaas56ddf4d2009-11-13 17:34:29 -070046
Bjorn Helgaas7da7d362009-11-13 17:33:53 -070047 pci_mmcfg_arch_free();
Bjorn Helgaasba2afba2009-11-13 17:34:54 -070048 list_for_each_entry_safe(cfg, tmp, &pci_mmcfg_list, list)
49 pci_mmconfig_remove(cfg);
Bjorn Helgaasff097dd2009-11-13 17:34:49 -070050}
51
Jiang Liu376f70a2012-06-22 14:55:12 +080052static __devinit void list_add_sorted(struct pci_mmcfg_region *new)
Bjorn Helgaasff097dd2009-11-13 17:34:49 -070053{
54 struct pci_mmcfg_region *cfg;
55
56 /* keep list sorted by segment and starting bus number */
Jiang Liu376f70a2012-06-22 14:55:12 +080057 list_for_each_entry_rcu(cfg, &pci_mmcfg_list, list) {
Bjorn Helgaasff097dd2009-11-13 17:34:49 -070058 if (cfg->segment > new->segment ||
59 (cfg->segment == new->segment &&
60 cfg->start_bus >= new->start_bus)) {
Jiang Liu376f70a2012-06-22 14:55:12 +080061 list_add_tail_rcu(&new->list, &cfg->list);
Bjorn Helgaasff097dd2009-11-13 17:34:49 -070062 return;
63 }
64 }
Jiang Liu376f70a2012-06-22 14:55:12 +080065 list_add_tail_rcu(&new->list, &pci_mmcfg_list);
Bjorn Helgaas7da7d362009-11-13 17:33:53 -070066}
67
Jiang Liu846e4022012-06-22 14:55:11 +080068static __devinit struct pci_mmcfg_region *pci_mmconfig_alloc(int segment,
69 int start,
70 int end, u64 addr)
Yinghai Lu068258b2009-03-19 20:55:35 -070071{
Bjorn Helgaasd215a9c2009-11-13 17:34:13 -070072 struct pci_mmcfg_region *new;
Bjorn Helgaas56ddf4d2009-11-13 17:34:29 -070073 struct resource *res;
Yinghai Lu068258b2009-03-19 20:55:35 -070074
Bjorn Helgaasf7ca6982009-11-13 17:34:03 -070075 if (addr == 0)
76 return NULL;
77
Bjorn Helgaasff097dd2009-11-13 17:34:49 -070078 new = kzalloc(sizeof(*new), GFP_KERNEL);
Yinghai Lu068258b2009-03-19 20:55:35 -070079 if (!new)
Bjorn Helgaas7da7d362009-11-13 17:33:53 -070080 return NULL;
Yinghai Lu068258b2009-03-19 20:55:35 -070081
Bjorn Helgaas95cf1cf2009-11-13 17:34:24 -070082 new->address = addr;
83 new->segment = segment;
84 new->start_bus = start;
85 new->end_bus = end;
Bjorn Helgaas7da7d362009-11-13 17:33:53 -070086
Bjorn Helgaas56ddf4d2009-11-13 17:34:29 -070087 res = &new->res;
88 res->start = addr + PCI_MMCFG_BUS_OFFSET(start);
Bjorn Helgaas1ca98fa2010-10-04 12:49:24 -060089 res->end = addr + PCI_MMCFG_BUS_OFFSET(end + 1) - 1;
Bjorn Helgaas56ddf4d2009-11-13 17:34:29 -070090 res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
91 snprintf(new->name, PCI_MMCFG_RESOURCE_NAME_LEN,
92 "PCI MMCONFIG %04x [bus %02x-%02x]", segment, start, end);
93 res->name = new->name;
94
Bjorn Helgaas8c577862009-11-13 17:34:59 -070095 printk(KERN_INFO PREFIX "MMCONFIG for domain %04x [bus %02x-%02x] at "
96 "%pR (base %#lx)\n", segment, start, end, &new->res,
97 (unsigned long) addr);
98
Bjorn Helgaasff097dd2009-11-13 17:34:49 -070099 return new;
Yinghai Lu068258b2009-03-19 20:55:35 -0700100}
101
Jiang Liu846e4022012-06-22 14:55:11 +0800102static __init struct pci_mmcfg_region *pci_mmconfig_add(int segment, int start,
103 int end, u64 addr)
104{
105 struct pci_mmcfg_region *new;
106
107 new = pci_mmconfig_alloc(segment, start, end, addr);
Jiang Liu376f70a2012-06-22 14:55:12 +0800108 if (new) {
109 mutex_lock(&pci_mmcfg_lock);
Jiang Liu846e4022012-06-22 14:55:11 +0800110 list_add_sorted(new);
Jiang Liu376f70a2012-06-22 14:55:12 +0800111 mutex_unlock(&pci_mmcfg_lock);
112 }
Jiang Liu846e4022012-06-22 14:55:11 +0800113
114 return new;
115}
116
Bjorn Helgaasf6e1d8c2009-11-13 17:35:04 -0700117struct pci_mmcfg_region *pci_mmconfig_lookup(int segment, int bus)
118{
119 struct pci_mmcfg_region *cfg;
120
Jiang Liu376f70a2012-06-22 14:55:12 +0800121 list_for_each_entry_rcu(cfg, &pci_mmcfg_list, list)
Bjorn Helgaasf6e1d8c2009-11-13 17:35:04 -0700122 if (cfg->segment == segment &&
123 cfg->start_bus <= bus && bus <= cfg->end_bus)
124 return cfg;
125
126 return NULL;
127}
128
OGAWA Hirofumi429d5122007-02-13 13:26:20 +0100129static const char __init *pci_mmcfg_e7520(void)
Olivier Galibert9358c692007-02-13 13:26:20 +0100130{
131 u32 win;
Yinghai Lubb63b422008-02-28 23:56:50 -0800132 raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win);
Olivier Galibert9358c692007-02-13 13:26:20 +0100133
Olivier Galibertb5229db2007-05-02 19:27:22 +0200134 win = win & 0xf000;
Yinghai Lu068258b2009-03-19 20:55:35 -0700135 if (win == 0x0000 || win == 0xf000)
136 return NULL;
137
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700138 if (pci_mmconfig_add(0, 0, 255, win << 16) == NULL)
Yinghai Lu068258b2009-03-19 20:55:35 -0700139 return NULL;
140
Olivier Galibert9358c692007-02-13 13:26:20 +0100141 return "Intel Corporation E7520 Memory Controller Hub";
142}
143
OGAWA Hirofumi429d5122007-02-13 13:26:20 +0100144static const char __init *pci_mmcfg_intel_945(void)
Olivier Galibert9358c692007-02-13 13:26:20 +0100145{
146 u32 pciexbar, mask = 0, len = 0;
147
Yinghai Lubb63b422008-02-28 23:56:50 -0800148 raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar);
Olivier Galibert9358c692007-02-13 13:26:20 +0100149
150 /* Enable bit */
151 if (!(pciexbar & 1))
Yinghai Lu068258b2009-03-19 20:55:35 -0700152 return NULL;
Olivier Galibert9358c692007-02-13 13:26:20 +0100153
154 /* Size bits */
155 switch ((pciexbar >> 1) & 3) {
156 case 0:
157 mask = 0xf0000000U;
158 len = 0x10000000U;
159 break;
160 case 1:
161 mask = 0xf8000000U;
162 len = 0x08000000U;
163 break;
164 case 2:
165 mask = 0xfc000000U;
166 len = 0x04000000U;
167 break;
168 default:
Yinghai Lu068258b2009-03-19 20:55:35 -0700169 return NULL;
Olivier Galibert9358c692007-02-13 13:26:20 +0100170 }
171
172 /* Errata #2, things break when not aligned on a 256Mb boundary */
173 /* Can only happen in 64M/128M mode */
174
175 if ((pciexbar & mask) & 0x0fffffffU)
Yinghai Lu068258b2009-03-19 20:55:35 -0700176 return NULL;
Olivier Galibert9358c692007-02-13 13:26:20 +0100177
Olivier Galibertb5229db2007-05-02 19:27:22 +0200178 /* Don't hit the APIC registers and their friends */
179 if ((pciexbar & mask) >= 0xf0000000U)
Yinghai Lu068258b2009-03-19 20:55:35 -0700180 return NULL;
Olivier Galibertb5229db2007-05-02 19:27:22 +0200181
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700182 if (pci_mmconfig_add(0, 0, (len >> 20) - 1, pciexbar & mask) == NULL)
Yinghai Lu068258b2009-03-19 20:55:35 -0700183 return NULL;
184
Olivier Galibert9358c692007-02-13 13:26:20 +0100185 return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub";
186}
187
Yinghai Lu7fd0da42008-02-19 03:13:02 -0800188static const char __init *pci_mmcfg_amd_fam10h(void)
189{
190 u32 low, high, address;
191 u64 base, msr;
192 int i;
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700193 unsigned segnbits = 0, busnbits, end_bus;
Yinghai Lu7fd0da42008-02-19 03:13:02 -0800194
Yinghai Lu5f0b2972008-04-14 16:08:25 -0700195 if (!(pci_probe & PCI_CHECK_ENABLE_AMD_MMCONF))
196 return NULL;
197
Yinghai Lu7fd0da42008-02-19 03:13:02 -0800198 address = MSR_FAM10H_MMIO_CONF_BASE;
199 if (rdmsr_safe(address, &low, &high))
200 return NULL;
201
202 msr = high;
203 msr <<= 32;
204 msr |= low;
205
206 /* mmconfig is not enable */
207 if (!(msr & FAM10H_MMIO_CONF_ENABLE))
208 return NULL;
209
210 base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT);
211
212 busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) &
213 FAM10H_MMIO_CONF_BUSRANGE_MASK;
214
215 /*
216 * only handle bus 0 ?
217 * need to skip it
218 */
219 if (!busnbits)
220 return NULL;
221
222 if (busnbits > 8) {
223 segnbits = busnbits - 8;
224 busnbits = 8;
225 }
226
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700227 end_bus = (1 << busnbits) - 1;
Yinghai Lu068258b2009-03-19 20:55:35 -0700228 for (i = 0; i < (1 << segnbits); i++)
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700229 if (pci_mmconfig_add(i, 0, end_bus,
230 base + (1<<28) * i) == NULL) {
231 free_all_mmcfg();
232 return NULL;
233 }
Yinghai Lu7fd0da42008-02-19 03:13:02 -0800234
235 return "AMD Family 10h NB";
236}
237
Ed Swierk5546d6f2009-03-19 20:57:56 -0700238static bool __initdata mcp55_checked;
239static const char __init *pci_mmcfg_nvidia_mcp55(void)
240{
241 int bus;
242 int mcp55_mmconf_found = 0;
243
244 static const u32 extcfg_regnum = 0x90;
245 static const u32 extcfg_regsize = 4;
246 static const u32 extcfg_enable_mask = 1<<31;
247 static const u32 extcfg_start_mask = 0xff<<16;
248 static const int extcfg_start_shift = 16;
249 static const u32 extcfg_size_mask = 0x3<<28;
250 static const int extcfg_size_shift = 28;
251 static const int extcfg_sizebus[] = {0x100, 0x80, 0x40, 0x20};
252 static const u32 extcfg_base_mask[] = {0x7ff8, 0x7ffc, 0x7ffe, 0x7fff};
253 static const int extcfg_base_lshift = 25;
254
255 /*
256 * do check if amd fam10h already took over
257 */
Bjorn Helgaasff097dd2009-11-13 17:34:49 -0700258 if (!acpi_disabled || !list_empty(&pci_mmcfg_list) || mcp55_checked)
Ed Swierk5546d6f2009-03-19 20:57:56 -0700259 return NULL;
260
261 mcp55_checked = true;
262 for (bus = 0; bus < 256; bus++) {
263 u64 base;
264 u32 l, extcfg;
265 u16 vendor, device;
266 int start, size_index, end;
267
268 raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), 0, 4, &l);
269 vendor = l & 0xffff;
270 device = (l >> 16) & 0xffff;
271
272 if (PCI_VENDOR_ID_NVIDIA != vendor || 0x0369 != device)
273 continue;
274
275 raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), extcfg_regnum,
276 extcfg_regsize, &extcfg);
277
278 if (!(extcfg & extcfg_enable_mask))
279 continue;
280
Ed Swierk5546d6f2009-03-19 20:57:56 -0700281 size_index = (extcfg & extcfg_size_mask) >> extcfg_size_shift;
282 base = extcfg & extcfg_base_mask[size_index];
283 /* base could > 4G */
284 base <<= extcfg_base_lshift;
285 start = (extcfg & extcfg_start_mask) >> extcfg_start_shift;
286 end = start + extcfg_sizebus[size_index] - 1;
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700287 if (pci_mmconfig_add(0, start, end, base) == NULL)
288 continue;
Ed Swierk5546d6f2009-03-19 20:57:56 -0700289 mcp55_mmconf_found++;
290 }
291
292 if (!mcp55_mmconf_found)
293 return NULL;
294
295 return "nVidia MCP55";
296}
297
Olivier Galibert9358c692007-02-13 13:26:20 +0100298struct pci_mmcfg_hostbridge_probe {
Yinghai Lu7fd0da42008-02-19 03:13:02 -0800299 u32 bus;
300 u32 devfn;
Olivier Galibert9358c692007-02-13 13:26:20 +0100301 u32 vendor;
302 u32 device;
303 const char *(*probe)(void);
304};
305
OGAWA Hirofumi429d5122007-02-13 13:26:20 +0100306static struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initdata = {
Yinghai Lu7fd0da42008-02-19 03:13:02 -0800307 { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
308 PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 },
309 { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
310 PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 },
311 { 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD,
312 0x1200, pci_mmcfg_amd_fam10h },
313 { 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD,
314 0x1200, pci_mmcfg_amd_fam10h },
Ed Swierk5546d6f2009-03-19 20:57:56 -0700315 { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_NVIDIA,
316 0x0369, pci_mmcfg_nvidia_mcp55 },
Olivier Galibert9358c692007-02-13 13:26:20 +0100317};
318
Yinghai Lu068258b2009-03-19 20:55:35 -0700319static void __init pci_mmcfg_check_end_bus_number(void)
320{
Bjorn Helgaas987c3672009-11-13 17:34:44 -0700321 struct pci_mmcfg_region *cfg, *cfgx;
Yinghai Lu068258b2009-03-19 20:55:35 -0700322
Thomas Gleixnerbb8d4132010-02-25 16:42:11 +0100323 /* Fixup overlaps */
Bjorn Helgaasff097dd2009-11-13 17:34:49 -0700324 list_for_each_entry(cfg, &pci_mmcfg_list, list) {
Bjorn Helgaasd7e6b662009-11-13 17:34:18 -0700325 if (cfg->end_bus < cfg->start_bus)
326 cfg->end_bus = 255;
Yinghai Lu068258b2009-03-19 20:55:35 -0700327
Thomas Gleixnerbb8d4132010-02-25 16:42:11 +0100328 /* Don't access the list head ! */
329 if (cfg->list.next == &pci_mmcfg_list)
330 break;
331
Bjorn Helgaasff097dd2009-11-13 17:34:49 -0700332 cfgx = list_entry(cfg->list.next, typeof(*cfg), list);
Thomas Gleixnerbb8d4132010-02-25 16:42:11 +0100333 if (cfg->end_bus >= cfgx->start_bus)
Bjorn Helgaasd7e6b662009-11-13 17:34:18 -0700334 cfg->end_bus = cfgx->start_bus - 1;
Yinghai Lu068258b2009-03-19 20:55:35 -0700335 }
336}
337
Olivier Galibert9358c692007-02-13 13:26:20 +0100338static int __init pci_mmcfg_check_hostbridge(void)
339{
340 u32 l;
Yinghai Lu7fd0da42008-02-19 03:13:02 -0800341 u32 bus, devfn;
Olivier Galibert9358c692007-02-13 13:26:20 +0100342 u16 vendor, device;
343 int i;
344 const char *name;
345
Yinghai Lubb63b422008-02-28 23:56:50 -0800346 if (!raw_pci_ops)
347 return 0;
348
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700349 free_all_mmcfg();
Olivier Galibert9358c692007-02-13 13:26:20 +0100350
Yinghai Lu068258b2009-03-19 20:55:35 -0700351 for (i = 0; i < ARRAY_SIZE(pci_mmcfg_probes); i++) {
Yinghai Lu7fd0da42008-02-19 03:13:02 -0800352 bus = pci_mmcfg_probes[i].bus;
353 devfn = pci_mmcfg_probes[i].devfn;
Yinghai Lubb63b422008-02-28 23:56:50 -0800354 raw_pci_ops->read(0, bus, devfn, 0, 4, &l);
Yinghai Lu7fd0da42008-02-19 03:13:02 -0800355 vendor = l & 0xffff;
356 device = (l >> 16) & 0xffff;
357
Yinghai Lu068258b2009-03-19 20:55:35 -0700358 name = NULL;
OGAWA Hirofumi429d5122007-02-13 13:26:20 +0100359 if (pci_mmcfg_probes[i].vendor == vendor &&
360 pci_mmcfg_probes[i].device == device)
Olivier Galibert9358c692007-02-13 13:26:20 +0100361 name = pci_mmcfg_probes[i].probe();
Yinghai Lu068258b2009-03-19 20:55:35 -0700362
363 if (name)
Bjorn Helgaas8c577862009-11-13 17:34:59 -0700364 printk(KERN_INFO PREFIX "%s with MMCONFIG support\n",
Yinghai Lu068258b2009-03-19 20:55:35 -0700365 name);
OGAWA Hirofumi429d5122007-02-13 13:26:20 +0100366 }
Olivier Galibert9358c692007-02-13 13:26:20 +0100367
Yinghai Lu068258b2009-03-19 20:55:35 -0700368 /* some end_bus_number is crazy, fix it */
369 pci_mmcfg_check_end_bus_number();
Olivier Galibert9358c692007-02-13 13:26:20 +0100370
Bjorn Helgaasff097dd2009-11-13 17:34:49 -0700371 return !list_empty(&pci_mmcfg_list);
Olivier Galibert9358c692007-02-13 13:26:20 +0100372}
373
Yinghai Luebd60cd2008-09-04 21:04:32 +0200374static void __init pci_mmcfg_insert_resources(void)
Olivier Galibert6a0668f2007-02-13 13:26:20 +0100375{
Bjorn Helgaas56ddf4d2009-11-13 17:34:29 -0700376 struct pci_mmcfg_region *cfg;
Olivier Galibert6a0668f2007-02-13 13:26:20 +0100377
Bjorn Helgaasff097dd2009-11-13 17:34:49 -0700378 list_for_each_entry(cfg, &pci_mmcfg_list, list)
Jiang Liu95c5e922012-06-22 14:55:14 +0800379 if (!cfg->res.parent)
380 insert_resource(&iomem_resource, &cfg->res);
Aaron Durbina5ba7972007-07-21 17:10:34 +0200381
382 /* Mark that the resources have been inserted. */
383 pci_mmcfg_resources_inserted = 1;
Olivier Galibert6a0668f2007-02-13 13:26:20 +0100384}
385
Jiang Liu95c5e922012-06-22 14:55:14 +0800386static acpi_status __devinit check_mcfg_resource(struct acpi_resource *res,
387 void *data)
Robert Hancock7752d5c2008-02-15 01:27:20 -0800388{
389 struct resource *mcfg_res = data;
390 struct acpi_resource_address64 address;
391 acpi_status status;
392
393 if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) {
394 struct acpi_resource_fixed_memory32 *fixmem32 =
395 &res->data.fixed_memory32;
396 if (!fixmem32)
397 return AE_OK;
398 if ((mcfg_res->start >= fixmem32->address) &&
Yinghai Lu75e613c2009-06-03 00:13:13 -0700399 (mcfg_res->end < (fixmem32->address +
Robert Hancock7752d5c2008-02-15 01:27:20 -0800400 fixmem32->address_length))) {
401 mcfg_res->flags = 1;
402 return AE_CTRL_TERMINATE;
403 }
404 }
405 if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) &&
406 (res->type != ACPI_RESOURCE_TYPE_ADDRESS64))
407 return AE_OK;
408
409 status = acpi_resource_to_address64(res, &address);
410 if (ACPI_FAILURE(status) ||
411 (address.address_length <= 0) ||
412 (address.resource_type != ACPI_MEMORY_RANGE))
413 return AE_OK;
414
415 if ((mcfg_res->start >= address.minimum) &&
Yinghai Lu75e613c2009-06-03 00:13:13 -0700416 (mcfg_res->end < (address.minimum + address.address_length))) {
Robert Hancock7752d5c2008-02-15 01:27:20 -0800417 mcfg_res->flags = 1;
418 return AE_CTRL_TERMINATE;
419 }
420 return AE_OK;
421}
422
Jiang Liu95c5e922012-06-22 14:55:14 +0800423static acpi_status __devinit find_mboard_resource(acpi_handle handle, u32 lvl,
424 void *context, void **rv)
Robert Hancock7752d5c2008-02-15 01:27:20 -0800425{
426 struct resource *mcfg_res = context;
427
428 acpi_walk_resources(handle, METHOD_NAME__CRS,
429 check_mcfg_resource, context);
430
431 if (mcfg_res->flags)
432 return AE_CTRL_TERMINATE;
433
434 return AE_OK;
435}
436
Jiang Liu95c5e922012-06-22 14:55:14 +0800437static int __devinit is_acpi_reserved(u64 start, u64 end, unsigned not_used)
Robert Hancock7752d5c2008-02-15 01:27:20 -0800438{
439 struct resource mcfg_res;
440
441 mcfg_res.start = start;
Yinghai Lu75e613c2009-06-03 00:13:13 -0700442 mcfg_res.end = end - 1;
Robert Hancock7752d5c2008-02-15 01:27:20 -0800443 mcfg_res.flags = 0;
444
445 acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL);
446
447 if (!mcfg_res.flags)
448 acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res,
449 NULL);
450
451 return mcfg_res.flags;
452}
453
Yinghai Lua83fe322008-07-18 13:22:36 -0700454typedef int (*check_reserved_t)(u64 start, u64 end, unsigned type);
455
Jiang Liu95c5e922012-06-22 14:55:14 +0800456static int __ref is_mmconf_reserved(check_reserved_t is_reserved,
457 struct pci_mmcfg_region *cfg,
458 struct device *dev, int with_e820)
Yinghai Lua83fe322008-07-18 13:22:36 -0700459{
Bjorn Helgaas2f2a8b92009-11-13 17:34:34 -0700460 u64 addr = cfg->res.start;
461 u64 size = resource_size(&cfg->res);
Yinghai Lua83fe322008-07-18 13:22:36 -0700462 u64 old_size = size;
Jiang Liu95c5e922012-06-22 14:55:14 +0800463 int num_buses;
464 char *method = with_e820 ? "E820" : "ACPI motherboard resources";
Yinghai Lua83fe322008-07-18 13:22:36 -0700465
Yinghai Lu044cd802009-04-18 01:43:46 -0700466 while (!is_reserved(addr, addr + size, E820_RESERVED)) {
Yinghai Lua83fe322008-07-18 13:22:36 -0700467 size >>= 1;
468 if (size < (16UL<<20))
469 break;
470 }
471
Jiang Liu95c5e922012-06-22 14:55:14 +0800472 if (size < (16UL<<20) && size != old_size)
473 return 0;
Yinghai Lua83fe322008-07-18 13:22:36 -0700474
Jiang Liu95c5e922012-06-22 14:55:14 +0800475 if (dev)
476 dev_info(dev, "MMCONFIG at %pR reserved in %s\n",
477 &cfg->res, method);
478 else
479 printk(KERN_INFO PREFIX
480 "MMCONFIG at %pR reserved in %s\n",
481 &cfg->res, method);
482
483 if (old_size != size) {
484 /* update end_bus */
485 cfg->end_bus = cfg->start_bus + ((size>>20) - 1);
486 num_buses = cfg->end_bus - cfg->start_bus + 1;
487 cfg->res.end = cfg->res.start +
488 PCI_MMCFG_BUS_OFFSET(num_buses) - 1;
489 snprintf(cfg->name, PCI_MMCFG_RESOURCE_NAME_LEN,
490 "PCI MMCONFIG %04x [bus %02x-%02x]",
491 cfg->segment, cfg->start_bus, cfg->end_bus);
492
493 if (dev)
494 dev_info(dev,
495 "MMCONFIG "
496 "at %pR (base %#lx) (size reduced!)\n",
497 &cfg->res, (unsigned long) cfg->address);
498 else
Bjorn Helgaas8c577862009-11-13 17:34:59 -0700499 printk(KERN_INFO PREFIX
Jiang Liu95c5e922012-06-22 14:55:14 +0800500 "MMCONFIG for %04x [bus%02x-%02x] "
501 "at %pR (base %#lx) (size reduced!)\n",
502 cfg->segment, cfg->start_bus, cfg->end_bus,
503 &cfg->res, (unsigned long) cfg->address);
Yinghai Lua83fe322008-07-18 13:22:36 -0700504 }
505
Jiang Liu95c5e922012-06-22 14:55:14 +0800506 return 1;
Yinghai Lua83fe322008-07-18 13:22:36 -0700507}
508
Jiang Liu95c5e922012-06-22 14:55:14 +0800509static int __ref pci_mmcfg_check_reserved(struct device *dev,
510 struct pci_mmcfg_region *cfg, int early)
Jiang Liu2a76c452012-06-22 14:55:10 +0800511{
512 if (!early && !acpi_disabled) {
Jiang Liu95c5e922012-06-22 14:55:14 +0800513 if (is_mmconf_reserved(is_acpi_reserved, cfg, dev, 0))
Jiang Liu2a76c452012-06-22 14:55:10 +0800514 return 1;
Jiang Liu95c5e922012-06-22 14:55:14 +0800515
516 if (dev)
517 dev_info(dev, FW_INFO
518 "MMCONFIG at %pR not reserved in "
519 "ACPI motherboard resources\n",
520 &cfg->res);
Jiang Liu2a76c452012-06-22 14:55:10 +0800521 else
Jiang Liu95c5e922012-06-22 14:55:14 +0800522 printk(KERN_INFO FW_INFO PREFIX
Jiang Liu2a76c452012-06-22 14:55:10 +0800523 "MMCONFIG at %pR not reserved in "
524 "ACPI motherboard resources\n",
525 &cfg->res);
526 }
527
Jiang Liu95c5e922012-06-22 14:55:14 +0800528 /*
529 * e820_all_mapped() is marked as __init.
530 * All entries from ACPI MCFG table have been checked at boot time.
531 * For MCFG information constructed from hotpluggable host bridge's
532 * _CBA method, just assume it's reserved.
533 */
534 if (pci_mmcfg_running_state)
535 return 1;
536
Jiang Liu2a76c452012-06-22 14:55:10 +0800537 /* Don't try to do this check unless configuration
538 type 1 is available. how about type 2 ?*/
539 if (raw_pci_ops)
Jiang Liu95c5e922012-06-22 14:55:14 +0800540 return is_mmconf_reserved(e820_all_mapped, cfg, dev, 1);
Jiang Liu2a76c452012-06-22 14:55:10 +0800541
542 return 0;
543}
544
Yinghai Lubb63b422008-02-28 23:56:50 -0800545static void __init pci_mmcfg_reject_broken(int early)
OGAWA Hirofumi44de0202007-02-13 13:26:20 +0100546{
Bjorn Helgaas987c3672009-11-13 17:34:44 -0700547 struct pci_mmcfg_region *cfg;
OGAWA Hirofumi26054ed2007-02-13 13:26:20 +0100548
Bjorn Helgaasff097dd2009-11-13 17:34:49 -0700549 list_for_each_entry(cfg, &pci_mmcfg_list, list) {
Jiang Liu95c5e922012-06-22 14:55:14 +0800550 if (pci_mmcfg_check_reserved(NULL, cfg, early) == 0) {
Jiang Liu2a76c452012-06-22 14:55:10 +0800551 printk(KERN_INFO PREFIX "not using MMCONFIG\n");
552 free_all_mmcfg();
553 return;
Feng Tanga02ce952010-05-05 17:08:49 +0800554 }
OGAWA Hirofumi26054ed2007-02-13 13:26:20 +0100555 }
OGAWA Hirofumi44de0202007-02-13 13:26:20 +0100556}
557
Yinghai Lu05c58b82008-02-15 01:30:14 -0800558static int __initdata known_bridge;
559
Bjorn Helgaas9a08f7d2009-10-23 15:20:33 -0600560static int __init acpi_mcfg_check_entry(struct acpi_table_mcfg *mcfg,
561 struct acpi_mcfg_allocation *cfg)
Len Brownc4bf2f32009-06-11 23:53:55 -0400562{
Bjorn Helgaas9a08f7d2009-10-23 15:20:33 -0600563 int year;
Len Brownc4bf2f32009-06-11 23:53:55 -0400564
Bjorn Helgaas9a08f7d2009-10-23 15:20:33 -0600565 if (cfg->address < 0xFFFFFFFF)
566 return 0;
567
Jack Steiner68856852011-06-02 14:59:43 -0500568 if (!strcmp(mcfg->header.oem_id, "SGI") ||
569 !strcmp(mcfg->header.oem_id, "SGI2"))
Bjorn Helgaas9a08f7d2009-10-23 15:20:33 -0600570 return 0;
571
572 if (mcfg->header.revision >= 1) {
573 if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
574 year >= 2010)
575 return 0;
576 }
577
Bjorn Helgaas8c577862009-11-13 17:34:59 -0700578 printk(KERN_ERR PREFIX "MCFG region for %04x [bus %02x-%02x] at %#llx "
Bjorn Helgaas9a08f7d2009-10-23 15:20:33 -0600579 "is above 4GB, ignored\n", cfg->pci_segment,
580 cfg->start_bus_number, cfg->end_bus_number, cfg->address);
581 return -EINVAL;
Len Brownc4bf2f32009-06-11 23:53:55 -0400582}
583
584static int __init pci_parse_mcfg(struct acpi_table_header *header)
585{
586 struct acpi_table_mcfg *mcfg;
Bjorn Helgaasd3578ef2009-11-13 17:33:47 -0700587 struct acpi_mcfg_allocation *cfg_table, *cfg;
Len Brownc4bf2f32009-06-11 23:53:55 -0400588 unsigned long i;
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700589 int entries;
Len Brownc4bf2f32009-06-11 23:53:55 -0400590
591 if (!header)
592 return -EINVAL;
593
594 mcfg = (struct acpi_table_mcfg *)header;
595
596 /* how many config structures do we have */
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700597 free_all_mmcfg();
Bjorn Helgaase823d6f2009-11-13 17:33:42 -0700598 entries = 0;
Len Brownc4bf2f32009-06-11 23:53:55 -0400599 i = header->length - sizeof(struct acpi_table_mcfg);
600 while (i >= sizeof(struct acpi_mcfg_allocation)) {
Bjorn Helgaase823d6f2009-11-13 17:33:42 -0700601 entries++;
Len Brownc4bf2f32009-06-11 23:53:55 -0400602 i -= sizeof(struct acpi_mcfg_allocation);
603 };
Bjorn Helgaase823d6f2009-11-13 17:33:42 -0700604 if (entries == 0) {
Len Brownc4bf2f32009-06-11 23:53:55 -0400605 printk(KERN_ERR PREFIX "MMCONFIG has no entries\n");
606 return -ENODEV;
607 }
608
Bjorn Helgaasd3578ef2009-11-13 17:33:47 -0700609 cfg_table = (struct acpi_mcfg_allocation *) &mcfg[1];
Bjorn Helgaase823d6f2009-11-13 17:33:42 -0700610 for (i = 0; i < entries; i++) {
Bjorn Helgaasd3578ef2009-11-13 17:33:47 -0700611 cfg = &cfg_table[i];
612 if (acpi_mcfg_check_entry(mcfg, cfg)) {
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700613 free_all_mmcfg();
Len Brownc4bf2f32009-06-11 23:53:55 -0400614 return -ENODEV;
615 }
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700616
617 if (pci_mmconfig_add(cfg->pci_segment, cfg->start_bus_number,
618 cfg->end_bus_number, cfg->address) == NULL) {
619 printk(KERN_WARNING PREFIX
620 "no memory for MCFG entries\n");
621 free_all_mmcfg();
622 return -ENOMEM;
623 }
Len Brownc4bf2f32009-06-11 23:53:55 -0400624 }
625
626 return 0;
627}
628
Thomas Gleixner968cbfa2008-05-12 15:43:37 +0200629static void __init __pci_mmcfg_init(int early)
Olivier Galibertb7867392007-02-13 13:26:20 +0100630{
Robert Hancock7752d5c2008-02-15 01:27:20 -0800631 /* MMCONFIG disabled */
632 if ((pci_probe & PCI_PROBE_MMCONF) == 0)
633 return;
634
635 /* MMCONFIG already enabled */
Yinghai Lu05c58b82008-02-15 01:30:14 -0800636 if (!early && !(pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF))
Robert Hancock7752d5c2008-02-15 01:27:20 -0800637 return;
638
Yinghai Lu05c58b82008-02-15 01:30:14 -0800639 /* for late to exit */
640 if (known_bridge)
641 return;
Robert Hancock7752d5c2008-02-15 01:27:20 -0800642
Yinghai Lubb63b422008-02-28 23:56:50 -0800643 if (early) {
Yinghai Lu05c58b82008-02-15 01:30:14 -0800644 if (pci_mmcfg_check_hostbridge())
645 known_bridge = 1;
646 }
647
Yinghai Lu068258b2009-03-19 20:55:35 -0700648 if (!known_bridge)
Feng Tang5f0db7a2009-08-14 15:37:50 -0400649 acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg);
Yinghai Lu068258b2009-03-19 20:55:35 -0700650
651 pci_mmcfg_reject_broken(early);
Olivier Galibertb7867392007-02-13 13:26:20 +0100652
Bjorn Helgaasff097dd2009-11-13 17:34:49 -0700653 if (list_empty(&pci_mmcfg_list))
Olivier Galibertb7867392007-02-13 13:26:20 +0100654 return;
655
Jan Beulicha3170c12011-02-23 10:08:10 +0000656 if (pcibios_last_bus < 0) {
657 const struct pci_mmcfg_region *cfg;
658
659 list_for_each_entry(cfg, &pci_mmcfg_list, list) {
660 if (cfg->segment)
661 break;
662 pcibios_last_bus = cfg->end_bus;
663 }
664 }
665
Yinghai Luebd60cd2008-09-04 21:04:32 +0200666 if (pci_mmcfg_arch_init())
Olivier Galibertb7867392007-02-13 13:26:20 +0100667 pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF;
Yinghai Luebd60cd2008-09-04 21:04:32 +0200668 else {
Aaron Durbina5ba7972007-07-21 17:10:34 +0200669 /*
670 * Signal not to attempt to insert mmcfg resources because
671 * the architecture mmcfg setup could not initialize.
672 */
673 pci_mmcfg_resources_inserted = 1;
Olivier Galibertb7867392007-02-13 13:26:20 +0100674 }
675}
Aaron Durbina5ba7972007-07-21 17:10:34 +0200676
Yinghai Lubb63b422008-02-28 23:56:50 -0800677void __init pci_mmcfg_early_init(void)
Yinghai Lu05c58b82008-02-15 01:30:14 -0800678{
Yinghai Lubb63b422008-02-28 23:56:50 -0800679 __pci_mmcfg_init(1);
Yinghai Lu05c58b82008-02-15 01:30:14 -0800680}
681
682void __init pci_mmcfg_late_init(void)
683{
Yinghai Lubb63b422008-02-28 23:56:50 -0800684 __pci_mmcfg_init(0);
Yinghai Lu05c58b82008-02-15 01:30:14 -0800685}
686
Aaron Durbina5ba7972007-07-21 17:10:34 +0200687static int __init pci_mmcfg_late_insert_resources(void)
688{
Jiang Liu95c5e922012-06-22 14:55:14 +0800689 pci_mmcfg_running_state = true;
690
Aaron Durbina5ba7972007-07-21 17:10:34 +0200691 /*
692 * If resources are already inserted or we are not using MMCONFIG,
693 * don't insert the resources.
694 */
695 if ((pci_mmcfg_resources_inserted == 1) ||
696 (pci_probe & PCI_PROBE_MMCONF) == 0 ||
Bjorn Helgaasff097dd2009-11-13 17:34:49 -0700697 list_empty(&pci_mmcfg_list))
Aaron Durbina5ba7972007-07-21 17:10:34 +0200698 return 1;
699
700 /*
701 * Attempt to insert the mmcfg resources but not with the busy flag
702 * marked so it won't cause request errors when __request_region is
703 * called.
704 */
Yinghai Luebd60cd2008-09-04 21:04:32 +0200705 pci_mmcfg_insert_resources();
Aaron Durbina5ba7972007-07-21 17:10:34 +0200706
707 return 0;
708}
709
710/*
711 * Perform MMCONFIG resource insertion after PCI initialization to allow for
712 * misprogrammed MCFG tables that state larger sizes but actually conflict
713 * with other system resources.
714 */
715late_initcall(pci_mmcfg_late_insert_resources);