blob: 4e7a37ff03ab9f6aba634be08f7650e1ef5f2f7c [file] [log] [blame]
Joe Perchesc767a542012-05-21 19:50:07 -07001#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
2
Suresh Siddha61c46282008-03-10 15:28:04 -07003#include <linux/errno.h>
4#include <linux/kernel.h>
5#include <linux/mm.h>
6#include <linux/smp.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -08007#include <linux/prctl.h>
Suresh Siddha61c46282008-03-10 15:28:04 -07008#include <linux/slab.h>
9#include <linux/sched.h>
Peter Zijlstra7f424a82008-04-25 17:39:01 +020010#include <linux/module.h>
11#include <linux/pm.h>
Thomas Gleixneraa276e12008-06-09 19:15:00 +020012#include <linux/clockchips.h>
Amerigo Wang9d62dcd2009-05-11 22:05:28 -040013#include <linux/random.h>
Avi Kivity7c68af62009-09-19 09:40:22 +030014#include <linux/user-return-notifier.h>
Andy Isaacson814e2c82009-12-08 00:29:42 -080015#include <linux/dmi.h>
16#include <linux/utsname.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020017#include <linux/stackprotector.h>
18#include <linux/tick.h>
19#include <linux/cpuidle.h>
Arjan van de Ven61613522009-09-17 16:11:28 +020020#include <trace/events/power.h>
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +020021#include <linux/hw_breakpoint.h>
Borislav Petkov93789b32011-01-20 15:42:52 +010022#include <asm/cpu.h>
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +010023#include <asm/apic.h>
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +053024#include <asm/syscalls.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080025#include <asm/idle.h>
26#include <asm/uaccess.h>
27#include <asm/i387.h>
Linus Torvalds1361b832012-02-21 13:19:22 -080028#include <asm/fpu-internal.h>
K.Prasad66cb5912009-06-01 23:44:55 +053029#include <asm/debugreg.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020030#include <asm/nmi.h>
31
Thomas Gleixner45046892012-05-03 09:03:01 +000032/*
33 * per-CPU TSS segments. Threads are completely 'soft' on Linux,
34 * no more per-task TSS's. The TSS size is kept cacheline-aligned
35 * so they are allowed to end up in the .data..cacheline_aligned
36 * section. Since TSS's are completely CPU-local, we want them
37 * on exact cacheline boundaries, to eliminate cacheline ping-pong.
38 */
39DEFINE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss) = INIT_TSS;
40
Richard Weinberger90e24012012-03-25 23:00:04 +020041#ifdef CONFIG_X86_64
42static DEFINE_PER_CPU(unsigned char, is_idle);
43static ATOMIC_NOTIFIER_HEAD(idle_notifier);
44
45void idle_notifier_register(struct notifier_block *n)
46{
47 atomic_notifier_chain_register(&idle_notifier, n);
48}
49EXPORT_SYMBOL_GPL(idle_notifier_register);
50
51void idle_notifier_unregister(struct notifier_block *n)
52{
53 atomic_notifier_chain_unregister(&idle_notifier, n);
54}
55EXPORT_SYMBOL_GPL(idle_notifier_unregister);
56#endif
Zhao Yakuic1e3b372008-06-24 17:58:53 +080057
Suresh Siddhaaa283f42008-03-10 15:28:05 -070058struct kmem_cache *task_xstate_cachep;
Sheng Yang5ee481d2010-05-17 17:22:23 +080059EXPORT_SYMBOL_GPL(task_xstate_cachep);
Suresh Siddha61c46282008-03-10 15:28:04 -070060
Suresh Siddha55ccf3f2012-05-16 15:03:51 -070061/*
62 * this gets called so that we can store lazy state into memory and copy the
63 * current task into the new thread.
64 */
Suresh Siddha61c46282008-03-10 15:28:04 -070065int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
66{
Avi Kivity86603282010-05-06 11:45:46 +030067 int ret;
68
Suresh Siddha61c46282008-03-10 15:28:04 -070069 *dst = *src;
Avi Kivity86603282010-05-06 11:45:46 +030070 if (fpu_allocated(&src->thread.fpu)) {
71 memset(&dst->thread.fpu, 0, sizeof(dst->thread.fpu));
72 ret = fpu_alloc(&dst->thread.fpu);
73 if (ret)
74 return ret;
Suresh Siddha304bced2012-08-24 14:13:02 -070075 fpu_copy(dst, src);
Suresh Siddhaaa283f42008-03-10 15:28:05 -070076 }
Suresh Siddha61c46282008-03-10 15:28:04 -070077 return 0;
78}
79
Suresh Siddhaaa283f42008-03-10 15:28:05 -070080void free_thread_xstate(struct task_struct *tsk)
81{
Avi Kivity86603282010-05-06 11:45:46 +030082 fpu_free(&tsk->thread.fpu);
Suresh Siddhaaa283f42008-03-10 15:28:05 -070083}
84
Thomas Gleixner38e7c572012-05-05 15:05:42 +000085void arch_release_task_struct(struct task_struct *tsk)
Suresh Siddha61c46282008-03-10 15:28:04 -070086{
Thomas Gleixner38e7c572012-05-05 15:05:42 +000087 free_thread_xstate(tsk);
Suresh Siddha61c46282008-03-10 15:28:04 -070088}
89
90void arch_task_cache_init(void)
91{
92 task_xstate_cachep =
93 kmem_cache_create("task_xstate", xstate_size,
94 __alignof__(union thread_xstate),
Vegard Nossum2dff4402008-05-31 15:56:17 +020095 SLAB_PANIC | SLAB_NOTRACK, NULL);
Suresh Siddha61c46282008-03-10 15:28:04 -070096}
Peter Zijlstra7f424a82008-04-25 17:39:01 +020097
Thomas Gleixner00dba562008-06-09 18:35:28 +020098/*
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080099 * Free current thread data structures etc..
100 */
101void exit_thread(void)
102{
103 struct task_struct *me = current;
104 struct thread_struct *t = &me->thread;
Thomas Gleixner250981e2009-03-16 13:07:21 +0100105 unsigned long *bp = t->io_bitmap_ptr;
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800106
Thomas Gleixner250981e2009-03-16 13:07:21 +0100107 if (bp) {
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800108 struct tss_struct *tss = &per_cpu(init_tss, get_cpu());
109
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800110 t->io_bitmap_ptr = NULL;
111 clear_thread_flag(TIF_IO_BITMAP);
112 /*
113 * Careful, clear this in the TSS too:
114 */
115 memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
116 t->io_bitmap_max = 0;
117 put_cpu();
Thomas Gleixner250981e2009-03-16 13:07:21 +0100118 kfree(bp);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800119 }
Suresh Siddha1dcc8d72012-05-16 15:03:54 -0700120
121 drop_fpu(me);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800122}
123
124void flush_thread(void)
125{
126 struct task_struct *tsk = current;
127
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200128 flush_ptrace_hw_breakpoint(tsk);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800129 memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
Suresh Siddha304bced2012-08-24 14:13:02 -0700130 drop_init_fpu(tsk);
131 /*
132 * Free the FPU state for non xsave platforms. They get reallocated
133 * lazily at the first use.
134 */
Suresh Siddha5d2bd702012-09-06 14:58:52 -0700135 if (!use_eager_fpu())
Suresh Siddha304bced2012-08-24 14:13:02 -0700136 free_thread_xstate(tsk);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800137}
138
139static void hard_disable_TSC(void)
140{
141 write_cr4(read_cr4() | X86_CR4_TSD);
142}
143
144void disable_TSC(void)
145{
146 preempt_disable();
147 if (!test_and_set_thread_flag(TIF_NOTSC))
148 /*
149 * Must flip the CPU state synchronously with
150 * TIF_NOTSC in the current running context.
151 */
152 hard_disable_TSC();
153 preempt_enable();
154}
155
156static void hard_enable_TSC(void)
157{
158 write_cr4(read_cr4() & ~X86_CR4_TSD);
159}
160
161static void enable_TSC(void)
162{
163 preempt_disable();
164 if (test_and_clear_thread_flag(TIF_NOTSC))
165 /*
166 * Must flip the CPU state synchronously with
167 * TIF_NOTSC in the current running context.
168 */
169 hard_enable_TSC();
170 preempt_enable();
171}
172
173int get_tsc_mode(unsigned long adr)
174{
175 unsigned int val;
176
177 if (test_thread_flag(TIF_NOTSC))
178 val = PR_TSC_SIGSEGV;
179 else
180 val = PR_TSC_ENABLE;
181
182 return put_user(val, (unsigned int __user *)adr);
183}
184
185int set_tsc_mode(unsigned int val)
186{
187 if (val == PR_TSC_SIGSEGV)
188 disable_TSC();
189 else if (val == PR_TSC_ENABLE)
190 enable_TSC();
191 else
192 return -EINVAL;
193
194 return 0;
195}
196
197void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
198 struct tss_struct *tss)
199{
200 struct thread_struct *prev, *next;
201
202 prev = &prev_p->thread;
203 next = &next_p->thread;
204
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100205 if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^
206 test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) {
207 unsigned long debugctl = get_debugctlmsr();
208
209 debugctl &= ~DEBUGCTLMSR_BTF;
210 if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP))
211 debugctl |= DEBUGCTLMSR_BTF;
212
213 update_debugctlmsr(debugctl);
214 }
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800215
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800216 if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
217 test_tsk_thread_flag(next_p, TIF_NOTSC)) {
218 /* prev and next are different */
219 if (test_tsk_thread_flag(next_p, TIF_NOTSC))
220 hard_disable_TSC();
221 else
222 hard_enable_TSC();
223 }
224
225 if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
226 /*
227 * Copy the relevant range of the IO bitmap.
228 * Normally this is 128 bytes or less:
229 */
230 memcpy(tss->io_bitmap, next->io_bitmap_ptr,
231 max(prev->io_bitmap_max, next->io_bitmap_max));
232 } else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
233 /*
234 * Clear any possible leftover bits:
235 */
236 memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
237 }
Avi Kivity7c68af62009-09-19 09:40:22 +0300238 propagate_user_return_notify(prev_p, next_p);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800239}
240
Brian Gerstdf59e7b2009-12-09 12:34:44 -0500241/*
Thomas Gleixner00dba562008-06-09 18:35:28 +0200242 * Idle related variables and functions
243 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100244unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
Thomas Gleixner00dba562008-06-09 18:35:28 +0200245EXPORT_SYMBOL(boot_option_idle_override);
246
Len Browna476bda2013-02-09 21:45:03 -0500247static void (*x86_idle)(void);
Thomas Gleixner00dba562008-06-09 18:35:28 +0200248
Richard Weinberger90e24012012-03-25 23:00:04 +0200249#ifndef CONFIG_SMP
250static inline void play_dead(void)
251{
252 BUG();
253}
254#endif
255
256#ifdef CONFIG_X86_64
257void enter_idle(void)
258{
Alex Shic6ae41e2012-05-11 15:35:27 +0800259 this_cpu_write(is_idle, 1);
Richard Weinberger90e24012012-03-25 23:00:04 +0200260 atomic_notifier_call_chain(&idle_notifier, IDLE_START, NULL);
261}
262
263static void __exit_idle(void)
264{
265 if (x86_test_and_clear_bit_percpu(0, is_idle) == 0)
266 return;
267 atomic_notifier_call_chain(&idle_notifier, IDLE_END, NULL);
268}
269
270/* Called from interrupts to signify idle end */
271void exit_idle(void)
272{
273 /* idle loop has pid 0 */
274 if (current->pid)
275 return;
276 __exit_idle();
277}
278#endif
279
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100280void arch_cpu_idle_prepare(void)
Richard Weinberger90e24012012-03-25 23:00:04 +0200281{
282 /*
283 * If we're the non-boot CPU, nothing set the stack canary up
284 * for us. CPU0 already has it initialized but no harm in
285 * doing it again. This is a good place for updating it, as
286 * we wont ever return from this function (so the invalid
287 * canaries already on the stack wont ever trigger).
288 */
289 boot_init_stack_canary();
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100290}
Richard Weinberger90e24012012-03-25 23:00:04 +0200291
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100292void arch_cpu_idle_enter(void)
293{
294 local_touch_nmi();
295 enter_idle();
296}
Richard Weinberger90e24012012-03-25 23:00:04 +0200297
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100298void arch_cpu_idle_exit(void)
299{
300 __exit_idle();
301}
Richard Weinberger90e24012012-03-25 23:00:04 +0200302
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100303void arch_cpu_idle_dead(void)
304{
305 play_dead();
Richard Weinberger90e24012012-03-25 23:00:04 +0200306}
307
Thomas Gleixner00dba562008-06-09 18:35:28 +0200308/*
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100309 * Called from the generic idle code.
310 */
311void arch_cpu_idle(void)
312{
313 if (cpuidle_idle_call())
314 x86_idle();
Thomas Gleixner97a5b812013-05-02 16:21:15 +0200315 else
316 local_irq_enable();
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100317}
318
319/*
320 * We use this if we don't have any better idle routine..
Thomas Gleixner00dba562008-06-09 18:35:28 +0200321 */
322void default_idle(void)
323{
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200324 trace_cpu_idle_rcuidle(1, smp_processor_id());
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100325 safe_halt();
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200326 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
Thomas Gleixner00dba562008-06-09 18:35:28 +0200327}
Andy Whitcroft60b8b1d2011-06-14 12:45:10 -0700328#ifdef CONFIG_APM_MODULE
Thomas Gleixner00dba562008-06-09 18:35:28 +0200329EXPORT_SYMBOL(default_idle);
330#endif
331
Len Brown6a377dd2013-02-09 23:08:07 -0500332#ifdef CONFIG_XEN
333bool xen_set_default_idle(void)
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500334{
Len Browna476bda2013-02-09 21:45:03 -0500335 bool ret = !!x86_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500336
Len Browna476bda2013-02-09 21:45:03 -0500337 x86_idle = default_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500338
339 return ret;
340}
Len Brown6a377dd2013-02-09 23:08:07 -0500341#endif
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100342void stop_this_cpu(void *dummy)
343{
344 local_irq_disable();
345 /*
346 * Remove this CPU:
347 */
Rusty Russell4f062892009-03-13 14:49:54 +1030348 set_cpu_online(smp_processor_id(), false);
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100349 disable_local_APIC();
350
Len Brown27be4572013-02-10 02:28:46 -0500351 for (;;)
352 halt();
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200353}
354
Len Brown02c68a02011-04-01 16:59:53 -0400355bool amd_e400_c1e_detected;
356EXPORT_SYMBOL(amd_e400_c1e_detected);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200357
Len Brown02c68a02011-04-01 16:59:53 -0400358static cpumask_var_t amd_e400_c1e_mask;
Thomas Gleixner4faac972008-09-22 18:54:29 +0200359
Len Brown02c68a02011-04-01 16:59:53 -0400360void amd_e400_remove_cpu(int cpu)
Thomas Gleixner4faac972008-09-22 18:54:29 +0200361{
Len Brown02c68a02011-04-01 16:59:53 -0400362 if (amd_e400_c1e_mask != NULL)
363 cpumask_clear_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner4faac972008-09-22 18:54:29 +0200364}
365
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200366/*
Len Brown02c68a02011-04-01 16:59:53 -0400367 * AMD Erratum 400 aware idle routine. We check for C1E active in the interrupt
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200368 * pending message MSR. If we detect C1E, then we handle it the same
369 * way as C3 power states (local apic timer and TSC stop)
370 */
Len Brown02c68a02011-04-01 16:59:53 -0400371static void amd_e400_idle(void)
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200372{
Len Brown02c68a02011-04-01 16:59:53 -0400373 if (!amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200374 u32 lo, hi;
375
376 rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
Michal Schmidte8c534e2010-07-27 18:53:35 +0200377
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200378 if (lo & K8_INTP_C1E_ACTIVE_MASK) {
Len Brown02c68a02011-04-01 16:59:53 -0400379 amd_e400_c1e_detected = true;
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800380 if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
Andreas Herrmann09bfeea2008-09-18 21:12:10 +0200381 mark_tsc_unstable("TSC halt in AMD C1E");
Joe Perchesc767a542012-05-21 19:50:07 -0700382 pr_info("System has AMD C1E enabled\n");
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200383 }
384 }
385
Len Brown02c68a02011-04-01 16:59:53 -0400386 if (amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200387 int cpu = smp_processor_id();
388
Len Brown02c68a02011-04-01 16:59:53 -0400389 if (!cpumask_test_cpu(cpu, amd_e400_c1e_mask)) {
390 cpumask_set_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200391 /*
Suresh Siddhaf833bab2009-08-17 14:34:59 -0700392 * Force broadcast so ACPI can not interfere.
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200393 */
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200394 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_FORCE,
395 &cpu);
Joe Perchesc767a542012-05-21 19:50:07 -0700396 pr_info("Switch to broadcast mode on CPU%d\n", cpu);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200397 }
398 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200399
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200400 default_idle();
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200401
402 /*
403 * The switch back from broadcast mode needs to be
404 * called with interrupts disabled.
405 */
406 local_irq_disable();
407 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
408 local_irq_enable();
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200409 } else
410 default_idle();
411}
412
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200413void __cpuinit select_idle_routine(const struct cpuinfo_x86 *c)
414{
Ingo Molnar3e5095d2009-01-27 17:07:08 +0100415#ifdef CONFIG_SMP
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100416 if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1)
Joe Perchesc767a542012-05-21 19:50:07 -0700417 pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200418#endif
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100419 if (x86_idle || boot_option_idle_override == IDLE_POLL)
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200420 return;
421
Borislav Petkov7d7dc112013-03-20 15:07:28 +0100422 if (cpu_has_bug(c, X86_BUG_AMD_APIC_C1E)) {
Hans Rosenfeld9d8888c2010-07-28 19:09:31 +0200423 /* E400: APIC timer interrupt does not wake up CPU from C1e */
Joe Perchesc767a542012-05-21 19:50:07 -0700424 pr_info("using AMD E400 aware idle routine\n");
Len Browna476bda2013-02-09 21:45:03 -0500425 x86_idle = amd_e400_idle;
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200426 } else
Len Browna476bda2013-02-09 21:45:03 -0500427 x86_idle = default_idle;
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200428}
429
Len Brown02c68a02011-04-01 16:59:53 -0400430void __init init_amd_e400_c1e_mask(void)
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030431{
Len Brown02c68a02011-04-01 16:59:53 -0400432 /* If we're using amd_e400_idle, we need to allocate amd_e400_c1e_mask. */
Len Browna476bda2013-02-09 21:45:03 -0500433 if (x86_idle == amd_e400_idle)
Len Brown02c68a02011-04-01 16:59:53 -0400434 zalloc_cpumask_var(&amd_e400_c1e_mask, GFP_KERNEL);
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030435}
436
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200437static int __init idle_setup(char *str)
438{
Cyrill Gorcunovab6bc3e2008-07-05 15:53:36 +0400439 if (!str)
440 return -EINVAL;
441
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200442 if (!strcmp(str, "poll")) {
Joe Perchesc767a542012-05-21 19:50:07 -0700443 pr_info("using polling idle threads\n");
Thomas Renningerd1896042010-11-03 17:06:14 +0100444 boot_option_idle_override = IDLE_POLL;
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100445 cpu_idle_poll_ctrl(true);
Thomas Renningerd1896042010-11-03 17:06:14 +0100446 } else if (!strcmp(str, "halt")) {
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800447 /*
448 * When the boot option of idle=halt is added, halt is
449 * forced to be used for CPU idle. In such case CPU C2/C3
450 * won't be used again.
451 * To continue to load the CPU idle driver, don't touch
452 * the boot_option_idle_override.
453 */
Len Browna476bda2013-02-09 21:45:03 -0500454 x86_idle = default_idle;
Thomas Renningerd1896042010-11-03 17:06:14 +0100455 boot_option_idle_override = IDLE_HALT;
Zhao Yakuida5e09a2008-06-24 18:01:09 +0800456 } else if (!strcmp(str, "nomwait")) {
457 /*
458 * If the boot option of "idle=nomwait" is added,
459 * it means that mwait will be disabled for CPU C2/C3
460 * states. In such case it won't touch the variable
461 * of boot_option_idle_override.
462 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100463 boot_option_idle_override = IDLE_NOMWAIT;
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800464 } else
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200465 return -1;
466
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200467 return 0;
468}
469early_param("idle", idle_setup);
470
Amerigo Wang9d62dcd2009-05-11 22:05:28 -0400471unsigned long arch_align_stack(unsigned long sp)
472{
473 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
474 sp -= get_random_int() % 8192;
475 return sp & ~0xf;
476}
477
478unsigned long arch_randomize_brk(struct mm_struct *mm)
479{
480 unsigned long range_end = mm->brk + 0x02000000;
481 return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
482}
483