blob: c56208456bc0fa8f3264a56efb84f654ccb4400d [file] [log] [blame]
Mike Iselyd8554972006-06-26 20:58:46 -03001/*
2 *
3 * $Id$
4 *
5 * Copyright (C) 2005 Mike Isely <isely@pobox.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 *
20 */
21
22#include <linux/errno.h>
23#include <linux/string.h>
24#include <linux/slab.h>
25#include <linux/firmware.h>
Mike Iselyd8554972006-06-26 20:58:46 -030026#include <linux/videodev2.h>
Mike Isely32ffa9a2006-09-23 22:26:52 -030027#include <media/v4l2-common.h>
Mike Iselyb2bbaa92006-06-25 20:03:59 -030028#include <asm/semaphore.h>
Mike Iselyd8554972006-06-26 20:58:46 -030029#include "pvrusb2.h"
30#include "pvrusb2-std.h"
31#include "pvrusb2-util.h"
32#include "pvrusb2-hdw.h"
33#include "pvrusb2-i2c-core.h"
34#include "pvrusb2-tuner.h"
35#include "pvrusb2-eeprom.h"
36#include "pvrusb2-hdw-internal.h"
37#include "pvrusb2-encoder.h"
38#include "pvrusb2-debug.h"
Michael Krufky8d364362007-01-22 02:17:55 -030039#include "pvrusb2-fx2-cmd.h"
Mike Iselyd8554972006-06-26 20:58:46 -030040
Mike Isely1bde0282006-12-27 23:30:13 -030041#define TV_MIN_FREQ 55250000L
42#define TV_MAX_FREQ 850000000L
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -030043
Mike Iselya0fd1cb2006-06-30 11:35:28 -030044static struct pvr2_hdw *unit_pointers[PVR_NUM] = {[ 0 ... PVR_NUM-1 ] = NULL};
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -030045static DEFINE_MUTEX(pvr2_unit_mtx);
Mike Iselyd8554972006-06-26 20:58:46 -030046
47static int ctlchg = 0;
48static int initusbreset = 1;
49static int procreload = 0;
50static int tuner[PVR_NUM] = { [0 ... PVR_NUM-1] = -1 };
51static int tolerance[PVR_NUM] = { [0 ... PVR_NUM-1] = 0 };
52static int video_std[PVR_NUM] = { [0 ... PVR_NUM-1] = 0 };
53static int init_pause_msec = 0;
54
55module_param(ctlchg, int, S_IRUGO|S_IWUSR);
56MODULE_PARM_DESC(ctlchg, "0=optimize ctl change 1=always accept new ctl value");
57module_param(init_pause_msec, int, S_IRUGO|S_IWUSR);
58MODULE_PARM_DESC(init_pause_msec, "hardware initialization settling delay");
59module_param(initusbreset, int, S_IRUGO|S_IWUSR);
60MODULE_PARM_DESC(initusbreset, "Do USB reset device on probe");
61module_param(procreload, int, S_IRUGO|S_IWUSR);
62MODULE_PARM_DESC(procreload,
63 "Attempt init failure recovery with firmware reload");
64module_param_array(tuner, int, NULL, 0444);
65MODULE_PARM_DESC(tuner,"specify installed tuner type");
66module_param_array(video_std, int, NULL, 0444);
67MODULE_PARM_DESC(video_std,"specify initial video standard");
68module_param_array(tolerance, int, NULL, 0444);
69MODULE_PARM_DESC(tolerance,"specify stream error tolerance");
70
71#define PVR2_CTL_WRITE_ENDPOINT 0x01
72#define PVR2_CTL_READ_ENDPOINT 0x81
73
74#define PVR2_GPIO_IN 0x9008
75#define PVR2_GPIO_OUT 0x900c
76#define PVR2_GPIO_DIR 0x9020
77
78#define trace_firmware(...) pvr2_trace(PVR2_TRACE_FIRMWARE,__VA_ARGS__)
79
80#define PVR2_FIRMWARE_ENDPOINT 0x02
81
82/* size of a firmware chunk */
83#define FIRMWARE_CHUNK_SIZE 0x2000
84
Mike Iselyb30d2442006-06-25 20:05:01 -030085/* Define the list of additional controls we'll dynamically construct based
86 on query of the cx2341x module. */
87struct pvr2_mpeg_ids {
88 const char *strid;
89 int id;
90};
91static const struct pvr2_mpeg_ids mpeg_ids[] = {
92 {
93 .strid = "audio_layer",
94 .id = V4L2_CID_MPEG_AUDIO_ENCODING,
95 },{
96 .strid = "audio_bitrate",
97 .id = V4L2_CID_MPEG_AUDIO_L2_BITRATE,
98 },{
99 /* Already using audio_mode elsewhere :-( */
100 .strid = "mpeg_audio_mode",
101 .id = V4L2_CID_MPEG_AUDIO_MODE,
102 },{
103 .strid = "mpeg_audio_mode_extension",
104 .id = V4L2_CID_MPEG_AUDIO_MODE_EXTENSION,
105 },{
106 .strid = "audio_emphasis",
107 .id = V4L2_CID_MPEG_AUDIO_EMPHASIS,
108 },{
109 .strid = "audio_crc",
110 .id = V4L2_CID_MPEG_AUDIO_CRC,
111 },{
112 .strid = "video_aspect",
113 .id = V4L2_CID_MPEG_VIDEO_ASPECT,
114 },{
115 .strid = "video_b_frames",
116 .id = V4L2_CID_MPEG_VIDEO_B_FRAMES,
117 },{
118 .strid = "video_gop_size",
119 .id = V4L2_CID_MPEG_VIDEO_GOP_SIZE,
120 },{
121 .strid = "video_gop_closure",
122 .id = V4L2_CID_MPEG_VIDEO_GOP_CLOSURE,
123 },{
Mike Iselyb30d2442006-06-25 20:05:01 -0300124 .strid = "video_bitrate_mode",
125 .id = V4L2_CID_MPEG_VIDEO_BITRATE_MODE,
126 },{
127 .strid = "video_bitrate",
128 .id = V4L2_CID_MPEG_VIDEO_BITRATE,
129 },{
130 .strid = "video_bitrate_peak",
131 .id = V4L2_CID_MPEG_VIDEO_BITRATE_PEAK,
132 },{
133 .strid = "video_temporal_decimation",
134 .id = V4L2_CID_MPEG_VIDEO_TEMPORAL_DECIMATION,
135 },{
136 .strid = "stream_type",
137 .id = V4L2_CID_MPEG_STREAM_TYPE,
138 },{
139 .strid = "video_spatial_filter_mode",
140 .id = V4L2_CID_MPEG_CX2341X_VIDEO_SPATIAL_FILTER_MODE,
141 },{
142 .strid = "video_spatial_filter",
143 .id = V4L2_CID_MPEG_CX2341X_VIDEO_SPATIAL_FILTER,
144 },{
145 .strid = "video_luma_spatial_filter_type",
146 .id = V4L2_CID_MPEG_CX2341X_VIDEO_LUMA_SPATIAL_FILTER_TYPE,
147 },{
148 .strid = "video_chroma_spatial_filter_type",
149 .id = V4L2_CID_MPEG_CX2341X_VIDEO_CHROMA_SPATIAL_FILTER_TYPE,
150 },{
151 .strid = "video_temporal_filter_mode",
152 .id = V4L2_CID_MPEG_CX2341X_VIDEO_TEMPORAL_FILTER_MODE,
153 },{
154 .strid = "video_temporal_filter",
155 .id = V4L2_CID_MPEG_CX2341X_VIDEO_TEMPORAL_FILTER,
156 },{
157 .strid = "video_median_filter_type",
158 .id = V4L2_CID_MPEG_CX2341X_VIDEO_MEDIAN_FILTER_TYPE,
159 },{
160 .strid = "video_luma_median_filter_top",
161 .id = V4L2_CID_MPEG_CX2341X_VIDEO_LUMA_MEDIAN_FILTER_TOP,
162 },{
163 .strid = "video_luma_median_filter_bottom",
164 .id = V4L2_CID_MPEG_CX2341X_VIDEO_LUMA_MEDIAN_FILTER_BOTTOM,
165 },{
166 .strid = "video_chroma_median_filter_top",
167 .id = V4L2_CID_MPEG_CX2341X_VIDEO_CHROMA_MEDIAN_FILTER_TOP,
168 },{
169 .strid = "video_chroma_median_filter_bottom",
170 .id = V4L2_CID_MPEG_CX2341X_VIDEO_CHROMA_MEDIAN_FILTER_BOTTOM,
171 }
172};
Ahmed S. Darwisheca8ebf2007-01-20 00:35:03 -0300173#define MPEGDEF_COUNT ARRAY_SIZE(mpeg_ids)
Mike Iselyc05c0462006-06-25 20:04:25 -0300174
Mike Iselyd8554972006-06-26 20:58:46 -0300175
Mike Isely434449f2006-08-08 09:10:06 -0300176static const char *control_values_srate[] = {
177 [V4L2_MPEG_AUDIO_SAMPLING_FREQ_44100] = "44.1 kHz",
178 [V4L2_MPEG_AUDIO_SAMPLING_FREQ_48000] = "48 kHz",
179 [V4L2_MPEG_AUDIO_SAMPLING_FREQ_32000] = "32 kHz",
180};
Mike Iselyd8554972006-06-26 20:58:46 -0300181
Mike Iselyd8554972006-06-26 20:58:46 -0300182
183
184static const char *control_values_input[] = {
185 [PVR2_CVAL_INPUT_TV] = "television", /*xawtv needs this name*/
186 [PVR2_CVAL_INPUT_RADIO] = "radio",
187 [PVR2_CVAL_INPUT_SVIDEO] = "s-video",
188 [PVR2_CVAL_INPUT_COMPOSITE] = "composite",
189};
190
191
192static const char *control_values_audiomode[] = {
193 [V4L2_TUNER_MODE_MONO] = "Mono",
194 [V4L2_TUNER_MODE_STEREO] = "Stereo",
195 [V4L2_TUNER_MODE_LANG1] = "Lang1",
196 [V4L2_TUNER_MODE_LANG2] = "Lang2",
197 [V4L2_TUNER_MODE_LANG1_LANG2] = "Lang1+Lang2",
198};
199
200
201static const char *control_values_hsm[] = {
202 [PVR2_CVAL_HSM_FAIL] = "Fail",
203 [PVR2_CVAL_HSM_HIGH] = "High",
204 [PVR2_CVAL_HSM_FULL] = "Full",
205};
206
207
Mike Isely681c7392007-11-26 01:48:52 -0300208static const char *pvr2_state_names[] = {
209 [PVR2_STATE_NONE] = "none",
210 [PVR2_STATE_DEAD] = "dead",
211 [PVR2_STATE_COLD] = "cold",
212 [PVR2_STATE_WARM] = "warm",
213 [PVR2_STATE_ERROR] = "error",
214 [PVR2_STATE_READY] = "ready",
215 [PVR2_STATE_RUN] = "run",
Mike Iselyd8554972006-06-26 20:58:46 -0300216};
217
Mike Isely681c7392007-11-26 01:48:52 -0300218
219static void pvr2_hdw_state_sched(struct pvr2_hdw *);
220static int pvr2_hdw_state_eval(struct pvr2_hdw *);
Mike Isely1bde0282006-12-27 23:30:13 -0300221static void pvr2_hdw_set_cur_freq(struct pvr2_hdw *,unsigned long);
Mike Isely681c7392007-11-26 01:48:52 -0300222static void pvr2_hdw_worker_i2c(struct work_struct *work);
223static void pvr2_hdw_worker_poll(struct work_struct *work);
224static void pvr2_hdw_worker_init(struct work_struct *work);
225static int pvr2_hdw_wait(struct pvr2_hdw *,int state);
226static int pvr2_hdw_untrip_unlocked(struct pvr2_hdw *);
227static void pvr2_hdw_state_log_state(struct pvr2_hdw *);
Adrian Bunk07e337e2006-06-30 11:30:20 -0300228static int pvr2_hdw_cmd_usbstream(struct pvr2_hdw *hdw,int runFl);
Mike Isely681c7392007-11-26 01:48:52 -0300229static int pvr2_hdw_commit_setup(struct pvr2_hdw *hdw);
Adrian Bunk07e337e2006-06-30 11:30:20 -0300230static int pvr2_hdw_get_eeprom_addr(struct pvr2_hdw *hdw);
Adrian Bunk07e337e2006-06-30 11:30:20 -0300231static void pvr2_hdw_internal_find_stdenum(struct pvr2_hdw *hdw);
232static void pvr2_hdw_internal_set_std_avail(struct pvr2_hdw *hdw);
Mike Isely681c7392007-11-26 01:48:52 -0300233static void pvr2_hdw_quiescent_timeout(unsigned long);
234static void pvr2_hdw_encoder_wait_timeout(unsigned long);
Adrian Bunk07e337e2006-06-30 11:30:20 -0300235static int pvr2_send_request_ex(struct pvr2_hdw *hdw,
236 unsigned int timeout,int probe_fl,
237 void *write_data,unsigned int write_len,
238 void *read_data,unsigned int read_len);
Mike Iselyd8554972006-06-26 20:58:46 -0300239
Mike Isely681c7392007-11-26 01:48:52 -0300240
241static void trace_stbit(const char *name,int val)
242{
243 pvr2_trace(PVR2_TRACE_STBITS,
244 "State bit %s <-- %s",
245 name,(val ? "true" : "false"));
246}
247
Mike Iselyd8554972006-06-26 20:58:46 -0300248static int ctrl_channelfreq_get(struct pvr2_ctrl *cptr,int *vp)
249{
250 struct pvr2_hdw *hdw = cptr->hdw;
251 if ((hdw->freqProgSlot > 0) && (hdw->freqProgSlot <= FREQTABLE_SIZE)) {
252 *vp = hdw->freqTable[hdw->freqProgSlot-1];
253 } else {
254 *vp = 0;
255 }
256 return 0;
257}
258
259static int ctrl_channelfreq_set(struct pvr2_ctrl *cptr,int m,int v)
260{
261 struct pvr2_hdw *hdw = cptr->hdw;
Mike Isely1bde0282006-12-27 23:30:13 -0300262 unsigned int slotId = hdw->freqProgSlot;
263 if ((slotId > 0) && (slotId <= FREQTABLE_SIZE)) {
264 hdw->freqTable[slotId-1] = v;
265 /* Handle side effects correctly - if we're tuned to this
266 slot, then forgot the slot id relation since the stored
267 frequency has been changed. */
268 if (hdw->freqSelector) {
269 if (hdw->freqSlotRadio == slotId) {
270 hdw->freqSlotRadio = 0;
271 }
272 } else {
273 if (hdw->freqSlotTelevision == slotId) {
274 hdw->freqSlotTelevision = 0;
275 }
276 }
Mike Iselyd8554972006-06-26 20:58:46 -0300277 }
278 return 0;
279}
280
281static int ctrl_channelprog_get(struct pvr2_ctrl *cptr,int *vp)
282{
283 *vp = cptr->hdw->freqProgSlot;
284 return 0;
285}
286
287static int ctrl_channelprog_set(struct pvr2_ctrl *cptr,int m,int v)
288{
289 struct pvr2_hdw *hdw = cptr->hdw;
290 if ((v >= 0) && (v <= FREQTABLE_SIZE)) {
291 hdw->freqProgSlot = v;
292 }
293 return 0;
294}
295
296static int ctrl_channel_get(struct pvr2_ctrl *cptr,int *vp)
297{
Mike Isely1bde0282006-12-27 23:30:13 -0300298 struct pvr2_hdw *hdw = cptr->hdw;
299 *vp = hdw->freqSelector ? hdw->freqSlotRadio : hdw->freqSlotTelevision;
Mike Iselyd8554972006-06-26 20:58:46 -0300300 return 0;
301}
302
Mike Isely1bde0282006-12-27 23:30:13 -0300303static int ctrl_channel_set(struct pvr2_ctrl *cptr,int m,int slotId)
Mike Iselyd8554972006-06-26 20:58:46 -0300304{
305 unsigned freq = 0;
306 struct pvr2_hdw *hdw = cptr->hdw;
Mike Isely1bde0282006-12-27 23:30:13 -0300307 if ((slotId < 0) || (slotId > FREQTABLE_SIZE)) return 0;
308 if (slotId > 0) {
309 freq = hdw->freqTable[slotId-1];
310 if (!freq) return 0;
311 pvr2_hdw_set_cur_freq(hdw,freq);
Mike Iselyd8554972006-06-26 20:58:46 -0300312 }
Mike Isely1bde0282006-12-27 23:30:13 -0300313 if (hdw->freqSelector) {
314 hdw->freqSlotRadio = slotId;
315 } else {
316 hdw->freqSlotTelevision = slotId;
Mike Iselyd8554972006-06-26 20:58:46 -0300317 }
318 return 0;
319}
320
321static int ctrl_freq_get(struct pvr2_ctrl *cptr,int *vp)
322{
Mike Isely1bde0282006-12-27 23:30:13 -0300323 *vp = pvr2_hdw_get_cur_freq(cptr->hdw);
Mike Iselyd8554972006-06-26 20:58:46 -0300324 return 0;
325}
326
327static int ctrl_freq_is_dirty(struct pvr2_ctrl *cptr)
328{
329 return cptr->hdw->freqDirty != 0;
330}
331
332static void ctrl_freq_clear_dirty(struct pvr2_ctrl *cptr)
333{
334 cptr->hdw->freqDirty = 0;
335}
336
337static int ctrl_freq_set(struct pvr2_ctrl *cptr,int m,int v)
338{
Mike Isely1bde0282006-12-27 23:30:13 -0300339 pvr2_hdw_set_cur_freq(cptr->hdw,v);
Mike Iselyd8554972006-06-26 20:58:46 -0300340 return 0;
341}
342
Mike Isely3ad9fc32006-09-02 22:37:52 -0300343static int ctrl_vres_max_get(struct pvr2_ctrl *cptr,int *vp)
344{
345 /* Actual maximum depends on the video standard in effect. */
346 if (cptr->hdw->std_mask_cur & V4L2_STD_525_60) {
347 *vp = 480;
348 } else {
349 *vp = 576;
350 }
351 return 0;
352}
353
354static int ctrl_vres_min_get(struct pvr2_ctrl *cptr,int *vp)
355{
Mike Isely989eb152007-11-26 01:53:12 -0300356 /* Actual minimum depends on device digitizer type. */
357 if (cptr->hdw->hdw_desc->flag_has_cx25840) {
Mike Isely3ad9fc32006-09-02 22:37:52 -0300358 *vp = 75;
359 } else {
360 *vp = 17;
361 }
362 return 0;
363}
364
Mike Isely1bde0282006-12-27 23:30:13 -0300365static int ctrl_get_input(struct pvr2_ctrl *cptr,int *vp)
366{
367 *vp = cptr->hdw->input_val;
368 return 0;
369}
370
371static int ctrl_set_input(struct pvr2_ctrl *cptr,int m,int v)
372{
373 struct pvr2_hdw *hdw = cptr->hdw;
374
375 if (hdw->input_val != v) {
376 hdw->input_val = v;
377 hdw->input_dirty = !0;
378 }
379
380 /* Handle side effects - if we switch to a mode that needs the RF
381 tuner, then select the right frequency choice as well and mark
382 it dirty. */
383 if (hdw->input_val == PVR2_CVAL_INPUT_RADIO) {
384 hdw->freqSelector = 0;
385 hdw->freqDirty = !0;
386 } else if (hdw->input_val == PVR2_CVAL_INPUT_TV) {
387 hdw->freqSelector = 1;
388 hdw->freqDirty = !0;
389 }
390 return 0;
391}
392
393static int ctrl_isdirty_input(struct pvr2_ctrl *cptr)
394{
395 return cptr->hdw->input_dirty != 0;
396}
397
398static void ctrl_cleardirty_input(struct pvr2_ctrl *cptr)
399{
400 cptr->hdw->input_dirty = 0;
401}
402
Mike Isely5549f542006-12-27 23:28:54 -0300403
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300404static int ctrl_freq_max_get(struct pvr2_ctrl *cptr, int *vp)
405{
Mike Isely644afdb2007-01-20 00:19:23 -0300406 unsigned long fv;
407 struct pvr2_hdw *hdw = cptr->hdw;
408 if (hdw->tuner_signal_stale) {
409 pvr2_i2c_core_status_poll(hdw);
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300410 }
Mike Isely644afdb2007-01-20 00:19:23 -0300411 fv = hdw->tuner_signal_info.rangehigh;
412 if (!fv) {
413 /* Safety fallback */
414 *vp = TV_MAX_FREQ;
415 return 0;
416 }
417 if (hdw->tuner_signal_info.capability & V4L2_TUNER_CAP_LOW) {
418 fv = (fv * 125) / 2;
419 } else {
420 fv = fv * 62500;
421 }
422 *vp = fv;
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300423 return 0;
424}
425
426static int ctrl_freq_min_get(struct pvr2_ctrl *cptr, int *vp)
427{
Mike Isely644afdb2007-01-20 00:19:23 -0300428 unsigned long fv;
429 struct pvr2_hdw *hdw = cptr->hdw;
430 if (hdw->tuner_signal_stale) {
431 pvr2_i2c_core_status_poll(hdw);
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300432 }
Mike Isely644afdb2007-01-20 00:19:23 -0300433 fv = hdw->tuner_signal_info.rangelow;
434 if (!fv) {
435 /* Safety fallback */
436 *vp = TV_MIN_FREQ;
437 return 0;
438 }
439 if (hdw->tuner_signal_info.capability & V4L2_TUNER_CAP_LOW) {
440 fv = (fv * 125) / 2;
441 } else {
442 fv = fv * 62500;
443 }
444 *vp = fv;
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300445 return 0;
446}
447
Mike Iselyb30d2442006-06-25 20:05:01 -0300448static int ctrl_cx2341x_is_dirty(struct pvr2_ctrl *cptr)
449{
450 return cptr->hdw->enc_stale != 0;
451}
452
453static void ctrl_cx2341x_clear_dirty(struct pvr2_ctrl *cptr)
454{
455 cptr->hdw->enc_stale = 0;
Mike Isely681c7392007-11-26 01:48:52 -0300456 cptr->hdw->enc_unsafe_stale = 0;
Mike Iselyb30d2442006-06-25 20:05:01 -0300457}
458
459static int ctrl_cx2341x_get(struct pvr2_ctrl *cptr,int *vp)
460{
461 int ret;
462 struct v4l2_ext_controls cs;
463 struct v4l2_ext_control c1;
464 memset(&cs,0,sizeof(cs));
465 memset(&c1,0,sizeof(c1));
466 cs.controls = &c1;
467 cs.count = 1;
468 c1.id = cptr->info->v4l_id;
Hans Verkuil01f1e442007-08-21 18:32:42 -0300469 ret = cx2341x_ext_ctrls(&cptr->hdw->enc_ctl_state, 0, &cs,
Mike Iselyb30d2442006-06-25 20:05:01 -0300470 VIDIOC_G_EXT_CTRLS);
471 if (ret) return ret;
472 *vp = c1.value;
473 return 0;
474}
475
476static int ctrl_cx2341x_set(struct pvr2_ctrl *cptr,int m,int v)
477{
478 int ret;
Mike Isely681c7392007-11-26 01:48:52 -0300479 struct pvr2_hdw *hdw = cptr->hdw;
Mike Iselyb30d2442006-06-25 20:05:01 -0300480 struct v4l2_ext_controls cs;
481 struct v4l2_ext_control c1;
482 memset(&cs,0,sizeof(cs));
483 memset(&c1,0,sizeof(c1));
484 cs.controls = &c1;
485 cs.count = 1;
486 c1.id = cptr->info->v4l_id;
487 c1.value = v;
Mike Isely681c7392007-11-26 01:48:52 -0300488 ret = cx2341x_ext_ctrls(&hdw->enc_ctl_state,
489 hdw->state_encoder_run, &cs,
Mike Iselyb30d2442006-06-25 20:05:01 -0300490 VIDIOC_S_EXT_CTRLS);
Mike Isely681c7392007-11-26 01:48:52 -0300491 if (ret == -EBUSY) {
492 /* Oops. cx2341x is telling us it's not safe to change
493 this control while we're capturing. Make a note of this
494 fact so that the pipeline will be stopped the next time
495 controls are committed. Then go on ahead and store this
496 change anyway. */
497 ret = cx2341x_ext_ctrls(&hdw->enc_ctl_state,
498 0, &cs,
499 VIDIOC_S_EXT_CTRLS);
500 if (!ret) hdw->enc_unsafe_stale = !0;
501 }
Mike Iselyb30d2442006-06-25 20:05:01 -0300502 if (ret) return ret;
Mike Isely681c7392007-11-26 01:48:52 -0300503 hdw->enc_stale = !0;
Mike Iselyb30d2442006-06-25 20:05:01 -0300504 return 0;
505}
506
507static unsigned int ctrl_cx2341x_getv4lflags(struct pvr2_ctrl *cptr)
508{
509 struct v4l2_queryctrl qctrl;
510 struct pvr2_ctl_info *info;
511 qctrl.id = cptr->info->v4l_id;
512 cx2341x_ctrl_query(&cptr->hdw->enc_ctl_state,&qctrl);
513 /* Strip out the const so we can adjust a function pointer. It's
514 OK to do this here because we know this is a dynamically created
515 control, so the underlying storage for the info pointer is (a)
516 private to us, and (b) not in read-only storage. Either we do
517 this or we significantly complicate the underlying control
518 implementation. */
519 info = (struct pvr2_ctl_info *)(cptr->info);
520 if (qctrl.flags & V4L2_CTRL_FLAG_READ_ONLY) {
521 if (info->set_value) {
Mike Iselya0fd1cb2006-06-30 11:35:28 -0300522 info->set_value = NULL;
Mike Iselyb30d2442006-06-25 20:05:01 -0300523 }
524 } else {
525 if (!(info->set_value)) {
526 info->set_value = ctrl_cx2341x_set;
527 }
528 }
529 return qctrl.flags;
530}
531
Mike Iselyd8554972006-06-26 20:58:46 -0300532static int ctrl_streamingenabled_get(struct pvr2_ctrl *cptr,int *vp)
533{
Mike Isely681c7392007-11-26 01:48:52 -0300534 *vp = cptr->hdw->state_pipeline_req;
535 return 0;
536}
537
538static int ctrl_masterstate_get(struct pvr2_ctrl *cptr,int *vp)
539{
540 *vp = cptr->hdw->master_state;
Mike Iselyd8554972006-06-26 20:58:46 -0300541 return 0;
542}
543
544static int ctrl_hsm_get(struct pvr2_ctrl *cptr,int *vp)
545{
546 int result = pvr2_hdw_is_hsm(cptr->hdw);
547 *vp = PVR2_CVAL_HSM_FULL;
548 if (result < 0) *vp = PVR2_CVAL_HSM_FAIL;
549 if (result) *vp = PVR2_CVAL_HSM_HIGH;
550 return 0;
551}
552
553static int ctrl_stdavail_get(struct pvr2_ctrl *cptr,int *vp)
554{
555 *vp = cptr->hdw->std_mask_avail;
556 return 0;
557}
558
559static int ctrl_stdavail_set(struct pvr2_ctrl *cptr,int m,int v)
560{
561 struct pvr2_hdw *hdw = cptr->hdw;
562 v4l2_std_id ns;
563 ns = hdw->std_mask_avail;
564 ns = (ns & ~m) | (v & m);
565 if (ns == hdw->std_mask_avail) return 0;
566 hdw->std_mask_avail = ns;
567 pvr2_hdw_internal_set_std_avail(hdw);
568 pvr2_hdw_internal_find_stdenum(hdw);
569 return 0;
570}
571
572static int ctrl_std_val_to_sym(struct pvr2_ctrl *cptr,int msk,int val,
573 char *bufPtr,unsigned int bufSize,
574 unsigned int *len)
575{
576 *len = pvr2_std_id_to_str(bufPtr,bufSize,msk & val);
577 return 0;
578}
579
580static int ctrl_std_sym_to_val(struct pvr2_ctrl *cptr,
581 const char *bufPtr,unsigned int bufSize,
582 int *mskp,int *valp)
583{
584 int ret;
585 v4l2_std_id id;
586 ret = pvr2_std_str_to_id(&id,bufPtr,bufSize);
587 if (ret < 0) return ret;
588 if (mskp) *mskp = id;
589 if (valp) *valp = id;
590 return 0;
591}
592
593static int ctrl_stdcur_get(struct pvr2_ctrl *cptr,int *vp)
594{
595 *vp = cptr->hdw->std_mask_cur;
596 return 0;
597}
598
599static int ctrl_stdcur_set(struct pvr2_ctrl *cptr,int m,int v)
600{
601 struct pvr2_hdw *hdw = cptr->hdw;
602 v4l2_std_id ns;
603 ns = hdw->std_mask_cur;
604 ns = (ns & ~m) | (v & m);
605 if (ns == hdw->std_mask_cur) return 0;
606 hdw->std_mask_cur = ns;
607 hdw->std_dirty = !0;
608 pvr2_hdw_internal_find_stdenum(hdw);
609 return 0;
610}
611
612static int ctrl_stdcur_is_dirty(struct pvr2_ctrl *cptr)
613{
614 return cptr->hdw->std_dirty != 0;
615}
616
617static void ctrl_stdcur_clear_dirty(struct pvr2_ctrl *cptr)
618{
619 cptr->hdw->std_dirty = 0;
620}
621
622static int ctrl_signal_get(struct pvr2_ctrl *cptr,int *vp)
623{
Mike Isely18103c572007-01-20 00:09:47 -0300624 struct pvr2_hdw *hdw = cptr->hdw;
625 pvr2_i2c_core_status_poll(hdw);
626 *vp = hdw->tuner_signal_info.signal;
627 return 0;
628}
629
630static int ctrl_audio_modes_present_get(struct pvr2_ctrl *cptr,int *vp)
631{
632 int val = 0;
633 unsigned int subchan;
634 struct pvr2_hdw *hdw = cptr->hdw;
Mike Isely644afdb2007-01-20 00:19:23 -0300635 pvr2_i2c_core_status_poll(hdw);
Mike Isely18103c572007-01-20 00:09:47 -0300636 subchan = hdw->tuner_signal_info.rxsubchans;
637 if (subchan & V4L2_TUNER_SUB_MONO) {
638 val |= (1 << V4L2_TUNER_MODE_MONO);
639 }
640 if (subchan & V4L2_TUNER_SUB_STEREO) {
641 val |= (1 << V4L2_TUNER_MODE_STEREO);
642 }
643 if (subchan & V4L2_TUNER_SUB_LANG1) {
644 val |= (1 << V4L2_TUNER_MODE_LANG1);
645 }
646 if (subchan & V4L2_TUNER_SUB_LANG2) {
647 val |= (1 << V4L2_TUNER_MODE_LANG2);
648 }
649 *vp = val;
Mike Iselyd8554972006-06-26 20:58:46 -0300650 return 0;
651}
652
Mike Iselyd8554972006-06-26 20:58:46 -0300653
654static int ctrl_stdenumcur_set(struct pvr2_ctrl *cptr,int m,int v)
655{
656 struct pvr2_hdw *hdw = cptr->hdw;
657 if (v < 0) return -EINVAL;
658 if (v > hdw->std_enum_cnt) return -EINVAL;
659 hdw->std_enum_cur = v;
660 if (!v) return 0;
661 v--;
662 if (hdw->std_mask_cur == hdw->std_defs[v].id) return 0;
663 hdw->std_mask_cur = hdw->std_defs[v].id;
664 hdw->std_dirty = !0;
665 return 0;
666}
667
668
669static int ctrl_stdenumcur_get(struct pvr2_ctrl *cptr,int *vp)
670{
671 *vp = cptr->hdw->std_enum_cur;
672 return 0;
673}
674
675
676static int ctrl_stdenumcur_is_dirty(struct pvr2_ctrl *cptr)
677{
678 return cptr->hdw->std_dirty != 0;
679}
680
681
682static void ctrl_stdenumcur_clear_dirty(struct pvr2_ctrl *cptr)
683{
684 cptr->hdw->std_dirty = 0;
685}
686
687
688#define DEFINT(vmin,vmax) \
689 .type = pvr2_ctl_int, \
690 .def.type_int.min_value = vmin, \
691 .def.type_int.max_value = vmax
692
693#define DEFENUM(tab) \
694 .type = pvr2_ctl_enum, \
Mike Isely27c7b712007-01-20 00:39:17 -0300695 .def.type_enum.count = ARRAY_SIZE(tab), \
Mike Iselyd8554972006-06-26 20:58:46 -0300696 .def.type_enum.value_names = tab
697
Mike Isely33213962006-06-25 20:04:40 -0300698#define DEFBOOL \
699 .type = pvr2_ctl_bool
700
Mike Iselyd8554972006-06-26 20:58:46 -0300701#define DEFMASK(msk,tab) \
702 .type = pvr2_ctl_bitmask, \
703 .def.type_bitmask.valid_bits = msk, \
704 .def.type_bitmask.bit_names = tab
705
706#define DEFREF(vname) \
707 .set_value = ctrl_set_##vname, \
708 .get_value = ctrl_get_##vname, \
709 .is_dirty = ctrl_isdirty_##vname, \
710 .clear_dirty = ctrl_cleardirty_##vname
711
712
713#define VCREATE_FUNCS(vname) \
714static int ctrl_get_##vname(struct pvr2_ctrl *cptr,int *vp) \
715{*vp = cptr->hdw->vname##_val; return 0;} \
716static int ctrl_set_##vname(struct pvr2_ctrl *cptr,int m,int v) \
717{cptr->hdw->vname##_val = v; cptr->hdw->vname##_dirty = !0; return 0;} \
718static int ctrl_isdirty_##vname(struct pvr2_ctrl *cptr) \
719{return cptr->hdw->vname##_dirty != 0;} \
720static void ctrl_cleardirty_##vname(struct pvr2_ctrl *cptr) \
721{cptr->hdw->vname##_dirty = 0;}
722
723VCREATE_FUNCS(brightness)
724VCREATE_FUNCS(contrast)
725VCREATE_FUNCS(saturation)
726VCREATE_FUNCS(hue)
727VCREATE_FUNCS(volume)
728VCREATE_FUNCS(balance)
729VCREATE_FUNCS(bass)
730VCREATE_FUNCS(treble)
731VCREATE_FUNCS(mute)
Mike Iselyc05c0462006-06-25 20:04:25 -0300732VCREATE_FUNCS(audiomode)
733VCREATE_FUNCS(res_hor)
734VCREATE_FUNCS(res_ver)
Mike Iselyd8554972006-06-26 20:58:46 -0300735VCREATE_FUNCS(srate)
Mike Iselyd8554972006-06-26 20:58:46 -0300736
Mike Iselyd8554972006-06-26 20:58:46 -0300737/* Table definition of all controls which can be manipulated */
738static const struct pvr2_ctl_info control_defs[] = {
739 {
740 .v4l_id = V4L2_CID_BRIGHTNESS,
741 .desc = "Brightness",
742 .name = "brightness",
743 .default_value = 128,
744 DEFREF(brightness),
745 DEFINT(0,255),
746 },{
747 .v4l_id = V4L2_CID_CONTRAST,
748 .desc = "Contrast",
749 .name = "contrast",
750 .default_value = 68,
751 DEFREF(contrast),
752 DEFINT(0,127),
753 },{
754 .v4l_id = V4L2_CID_SATURATION,
755 .desc = "Saturation",
756 .name = "saturation",
757 .default_value = 64,
758 DEFREF(saturation),
759 DEFINT(0,127),
760 },{
761 .v4l_id = V4L2_CID_HUE,
762 .desc = "Hue",
763 .name = "hue",
764 .default_value = 0,
765 DEFREF(hue),
766 DEFINT(-128,127),
767 },{
768 .v4l_id = V4L2_CID_AUDIO_VOLUME,
769 .desc = "Volume",
770 .name = "volume",
Mike Isely139eecf2006-12-27 23:36:33 -0300771 .default_value = 62000,
Mike Iselyd8554972006-06-26 20:58:46 -0300772 DEFREF(volume),
773 DEFINT(0,65535),
774 },{
775 .v4l_id = V4L2_CID_AUDIO_BALANCE,
776 .desc = "Balance",
777 .name = "balance",
778 .default_value = 0,
779 DEFREF(balance),
780 DEFINT(-32768,32767),
781 },{
782 .v4l_id = V4L2_CID_AUDIO_BASS,
783 .desc = "Bass",
784 .name = "bass",
785 .default_value = 0,
786 DEFREF(bass),
787 DEFINT(-32768,32767),
788 },{
789 .v4l_id = V4L2_CID_AUDIO_TREBLE,
790 .desc = "Treble",
791 .name = "treble",
792 .default_value = 0,
793 DEFREF(treble),
794 DEFINT(-32768,32767),
795 },{
796 .v4l_id = V4L2_CID_AUDIO_MUTE,
797 .desc = "Mute",
798 .name = "mute",
799 .default_value = 0,
800 DEFREF(mute),
Mike Isely33213962006-06-25 20:04:40 -0300801 DEFBOOL,
Mike Iselyd8554972006-06-26 20:58:46 -0300802 },{
Mike Iselyc05c0462006-06-25 20:04:25 -0300803 .desc = "Video Source",
804 .name = "input",
805 .internal_id = PVR2_CID_INPUT,
806 .default_value = PVR2_CVAL_INPUT_TV,
807 DEFREF(input),
808 DEFENUM(control_values_input),
809 },{
810 .desc = "Audio Mode",
811 .name = "audio_mode",
812 .internal_id = PVR2_CID_AUDIOMODE,
813 .default_value = V4L2_TUNER_MODE_STEREO,
814 DEFREF(audiomode),
815 DEFENUM(control_values_audiomode),
816 },{
817 .desc = "Horizontal capture resolution",
818 .name = "resolution_hor",
819 .internal_id = PVR2_CID_HRES,
820 .default_value = 720,
821 DEFREF(res_hor),
Mike Isely3ad9fc32006-09-02 22:37:52 -0300822 DEFINT(19,720),
Mike Iselyc05c0462006-06-25 20:04:25 -0300823 },{
824 .desc = "Vertical capture resolution",
825 .name = "resolution_ver",
826 .internal_id = PVR2_CID_VRES,
827 .default_value = 480,
828 DEFREF(res_ver),
Mike Isely3ad9fc32006-09-02 22:37:52 -0300829 DEFINT(17,576),
830 /* Hook in check for video standard and adjust maximum
831 depending on the standard. */
832 .get_max_value = ctrl_vres_max_get,
833 .get_min_value = ctrl_vres_min_get,
Mike Iselyc05c0462006-06-25 20:04:25 -0300834 },{
Mike Iselyb30d2442006-06-25 20:05:01 -0300835 .v4l_id = V4L2_CID_MPEG_AUDIO_SAMPLING_FREQ,
Mike Isely434449f2006-08-08 09:10:06 -0300836 .default_value = V4L2_MPEG_AUDIO_SAMPLING_FREQ_48000,
837 .desc = "Audio Sampling Frequency",
Mike Iselyd8554972006-06-26 20:58:46 -0300838 .name = "srate",
Mike Iselyd8554972006-06-26 20:58:46 -0300839 DEFREF(srate),
840 DEFENUM(control_values_srate),
841 },{
Mike Iselyd8554972006-06-26 20:58:46 -0300842 .desc = "Tuner Frequency (Hz)",
843 .name = "frequency",
844 .internal_id = PVR2_CID_FREQUENCY,
Mike Isely1bde0282006-12-27 23:30:13 -0300845 .default_value = 0,
Mike Iselyd8554972006-06-26 20:58:46 -0300846 .set_value = ctrl_freq_set,
847 .get_value = ctrl_freq_get,
848 .is_dirty = ctrl_freq_is_dirty,
849 .clear_dirty = ctrl_freq_clear_dirty,
Mike Isely644afdb2007-01-20 00:19:23 -0300850 DEFINT(0,0),
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300851 /* Hook in check for input value (tv/radio) and adjust
852 max/min values accordingly */
853 .get_max_value = ctrl_freq_max_get,
854 .get_min_value = ctrl_freq_min_get,
Mike Iselyd8554972006-06-26 20:58:46 -0300855 },{
856 .desc = "Channel",
857 .name = "channel",
858 .set_value = ctrl_channel_set,
859 .get_value = ctrl_channel_get,
860 DEFINT(0,FREQTABLE_SIZE),
861 },{
862 .desc = "Channel Program Frequency",
863 .name = "freq_table_value",
864 .set_value = ctrl_channelfreq_set,
865 .get_value = ctrl_channelfreq_get,
Mike Isely644afdb2007-01-20 00:19:23 -0300866 DEFINT(0,0),
Mike Isely1bde0282006-12-27 23:30:13 -0300867 /* Hook in check for input value (tv/radio) and adjust
868 max/min values accordingly */
Mike Isely1bde0282006-12-27 23:30:13 -0300869 .get_max_value = ctrl_freq_max_get,
870 .get_min_value = ctrl_freq_min_get,
Mike Iselyd8554972006-06-26 20:58:46 -0300871 },{
872 .desc = "Channel Program ID",
873 .name = "freq_table_channel",
874 .set_value = ctrl_channelprog_set,
875 .get_value = ctrl_channelprog_get,
876 DEFINT(0,FREQTABLE_SIZE),
877 },{
Mike Iselyd8554972006-06-26 20:58:46 -0300878 .desc = "Streaming Enabled",
879 .name = "streaming_enabled",
880 .get_value = ctrl_streamingenabled_get,
Mike Isely33213962006-06-25 20:04:40 -0300881 DEFBOOL,
Mike Iselyd8554972006-06-26 20:58:46 -0300882 },{
883 .desc = "USB Speed",
884 .name = "usb_speed",
885 .get_value = ctrl_hsm_get,
886 DEFENUM(control_values_hsm),
887 },{
Mike Isely681c7392007-11-26 01:48:52 -0300888 .desc = "Master State",
889 .name = "master_state",
890 .get_value = ctrl_masterstate_get,
891 DEFENUM(pvr2_state_names),
892 },{
Mike Iselyd8554972006-06-26 20:58:46 -0300893 .desc = "Signal Present",
894 .name = "signal_present",
895 .get_value = ctrl_signal_get,
Mike Isely18103c572007-01-20 00:09:47 -0300896 DEFINT(0,65535),
897 },{
898 .desc = "Audio Modes Present",
899 .name = "audio_modes_present",
900 .get_value = ctrl_audio_modes_present_get,
901 /* For this type we "borrow" the V4L2_TUNER_MODE enum from
902 v4l. Nothing outside of this module cares about this,
903 but I reuse it in order to also reuse the
904 control_values_audiomode string table. */
905 DEFMASK(((1 << V4L2_TUNER_MODE_MONO)|
906 (1 << V4L2_TUNER_MODE_STEREO)|
907 (1 << V4L2_TUNER_MODE_LANG1)|
908 (1 << V4L2_TUNER_MODE_LANG2)),
909 control_values_audiomode),
Mike Iselyd8554972006-06-26 20:58:46 -0300910 },{
911 .desc = "Video Standards Available Mask",
912 .name = "video_standard_mask_available",
913 .internal_id = PVR2_CID_STDAVAIL,
914 .skip_init = !0,
915 .get_value = ctrl_stdavail_get,
916 .set_value = ctrl_stdavail_set,
917 .val_to_sym = ctrl_std_val_to_sym,
918 .sym_to_val = ctrl_std_sym_to_val,
919 .type = pvr2_ctl_bitmask,
920 },{
921 .desc = "Video Standards In Use Mask",
922 .name = "video_standard_mask_active",
923 .internal_id = PVR2_CID_STDCUR,
924 .skip_init = !0,
925 .get_value = ctrl_stdcur_get,
926 .set_value = ctrl_stdcur_set,
927 .is_dirty = ctrl_stdcur_is_dirty,
928 .clear_dirty = ctrl_stdcur_clear_dirty,
929 .val_to_sym = ctrl_std_val_to_sym,
930 .sym_to_val = ctrl_std_sym_to_val,
931 .type = pvr2_ctl_bitmask,
932 },{
Mike Iselyd8554972006-06-26 20:58:46 -0300933 .desc = "Video Standard Name",
934 .name = "video_standard",
935 .internal_id = PVR2_CID_STDENUM,
936 .skip_init = !0,
937 .get_value = ctrl_stdenumcur_get,
938 .set_value = ctrl_stdenumcur_set,
939 .is_dirty = ctrl_stdenumcur_is_dirty,
940 .clear_dirty = ctrl_stdenumcur_clear_dirty,
941 .type = pvr2_ctl_enum,
942 }
943};
944
Ahmed S. Darwisheca8ebf2007-01-20 00:35:03 -0300945#define CTRLDEF_COUNT ARRAY_SIZE(control_defs)
Mike Iselyd8554972006-06-26 20:58:46 -0300946
947
948const char *pvr2_config_get_name(enum pvr2_config cfg)
949{
950 switch (cfg) {
951 case pvr2_config_empty: return "empty";
952 case pvr2_config_mpeg: return "mpeg";
953 case pvr2_config_vbi: return "vbi";
Mike Isely16eb40d2006-12-30 18:27:32 -0300954 case pvr2_config_pcm: return "pcm";
955 case pvr2_config_rawvideo: return "raw video";
Mike Iselyd8554972006-06-26 20:58:46 -0300956 }
957 return "<unknown>";
958}
959
960
961struct usb_device *pvr2_hdw_get_dev(struct pvr2_hdw *hdw)
962{
963 return hdw->usb_dev;
964}
965
966
967unsigned long pvr2_hdw_get_sn(struct pvr2_hdw *hdw)
968{
969 return hdw->serial_number;
970}
971
Mike Isely31a18542007-04-08 01:11:47 -0300972
973const char *pvr2_hdw_get_bus_info(struct pvr2_hdw *hdw)
974{
975 return hdw->bus_info;
976}
977
978
Mike Isely1bde0282006-12-27 23:30:13 -0300979unsigned long pvr2_hdw_get_cur_freq(struct pvr2_hdw *hdw)
980{
981 return hdw->freqSelector ? hdw->freqValTelevision : hdw->freqValRadio;
982}
983
984/* Set the currently tuned frequency and account for all possible
985 driver-core side effects of this action. */
986void pvr2_hdw_set_cur_freq(struct pvr2_hdw *hdw,unsigned long val)
987{
Mike Isely7c74e572007-01-20 00:15:41 -0300988 if (hdw->input_val == PVR2_CVAL_INPUT_RADIO) {
Mike Isely1bde0282006-12-27 23:30:13 -0300989 if (hdw->freqSelector) {
990 /* Swing over to radio frequency selection */
991 hdw->freqSelector = 0;
992 hdw->freqDirty = !0;
993 }
Mike Isely1bde0282006-12-27 23:30:13 -0300994 if (hdw->freqValRadio != val) {
995 hdw->freqValRadio = val;
996 hdw->freqSlotRadio = 0;
Mike Isely7c74e572007-01-20 00:15:41 -0300997 hdw->freqDirty = !0;
Mike Isely1bde0282006-12-27 23:30:13 -0300998 }
Mike Isely7c74e572007-01-20 00:15:41 -0300999 } else {
Mike Isely1bde0282006-12-27 23:30:13 -03001000 if (!(hdw->freqSelector)) {
1001 /* Swing over to television frequency selection */
1002 hdw->freqSelector = 1;
1003 hdw->freqDirty = !0;
1004 }
Mike Isely1bde0282006-12-27 23:30:13 -03001005 if (hdw->freqValTelevision != val) {
1006 hdw->freqValTelevision = val;
1007 hdw->freqSlotTelevision = 0;
Mike Isely7c74e572007-01-20 00:15:41 -03001008 hdw->freqDirty = !0;
Mike Isely1bde0282006-12-27 23:30:13 -03001009 }
Mike Isely1bde0282006-12-27 23:30:13 -03001010 }
1011}
1012
Mike Iselyd8554972006-06-26 20:58:46 -03001013int pvr2_hdw_get_unit_number(struct pvr2_hdw *hdw)
1014{
1015 return hdw->unit_number;
1016}
1017
1018
1019/* Attempt to locate one of the given set of files. Messages are logged
1020 appropriate to what has been found. The return value will be 0 or
1021 greater on success (it will be the index of the file name found) and
1022 fw_entry will be filled in. Otherwise a negative error is returned on
1023 failure. If the return value is -ENOENT then no viable firmware file
1024 could be located. */
1025static int pvr2_locate_firmware(struct pvr2_hdw *hdw,
1026 const struct firmware **fw_entry,
1027 const char *fwtypename,
1028 unsigned int fwcount,
1029 const char *fwnames[])
1030{
1031 unsigned int idx;
1032 int ret = -EINVAL;
1033 for (idx = 0; idx < fwcount; idx++) {
1034 ret = request_firmware(fw_entry,
1035 fwnames[idx],
1036 &hdw->usb_dev->dev);
1037 if (!ret) {
1038 trace_firmware("Located %s firmware: %s;"
1039 " uploading...",
1040 fwtypename,
1041 fwnames[idx]);
1042 return idx;
1043 }
1044 if (ret == -ENOENT) continue;
1045 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1046 "request_firmware fatal error with code=%d",ret);
1047 return ret;
1048 }
1049 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1050 "***WARNING***"
1051 " Device %s firmware"
1052 " seems to be missing.",
1053 fwtypename);
1054 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1055 "Did you install the pvrusb2 firmware files"
1056 " in their proper location?");
1057 if (fwcount == 1) {
1058 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1059 "request_firmware unable to locate %s file %s",
1060 fwtypename,fwnames[0]);
1061 } else {
1062 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1063 "request_firmware unable to locate"
1064 " one of the following %s files:",
1065 fwtypename);
1066 for (idx = 0; idx < fwcount; idx++) {
1067 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1068 "request_firmware: Failed to find %s",
1069 fwnames[idx]);
1070 }
1071 }
1072 return ret;
1073}
1074
1075
1076/*
1077 * pvr2_upload_firmware1().
1078 *
1079 * Send the 8051 firmware to the device. After the upload, arrange for
1080 * device to re-enumerate.
1081 *
1082 * NOTE : the pointer to the firmware data given by request_firmware()
1083 * is not suitable for an usb transaction.
1084 *
1085 */
Adrian Bunk07e337e2006-06-30 11:30:20 -03001086static int pvr2_upload_firmware1(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03001087{
Mike Iselya0fd1cb2006-06-30 11:35:28 -03001088 const struct firmware *fw_entry = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03001089 void *fw_ptr;
1090 unsigned int pipe;
1091 int ret;
1092 u16 address;
Mike Isely1d643a32007-09-08 22:18:50 -03001093
Mike Isely989eb152007-11-26 01:53:12 -03001094 if (!hdw->hdw_desc->fx2_firmware.cnt) {
Mike Isely1d643a32007-09-08 22:18:50 -03001095 hdw->fw1_state = FW1_STATE_OK;
1096 return 0;
1097 }
1098
Mike Iselyd8554972006-06-26 20:58:46 -03001099 hdw->fw1_state = FW1_STATE_FAILED; // default result
1100
1101 trace_firmware("pvr2_upload_firmware1");
1102
1103 ret = pvr2_locate_firmware(hdw,&fw_entry,"fx2 controller",
Mike Isely989eb152007-11-26 01:53:12 -03001104 hdw->hdw_desc->fx2_firmware.cnt,
1105 hdw->hdw_desc->fx2_firmware.lst);
Mike Iselyd8554972006-06-26 20:58:46 -03001106 if (ret < 0) {
1107 if (ret == -ENOENT) hdw->fw1_state = FW1_STATE_MISSING;
1108 return ret;
1109 }
1110
1111 usb_settoggle(hdw->usb_dev, 0 & 0xf, !(0 & USB_DIR_IN), 0);
1112 usb_clear_halt(hdw->usb_dev, usb_sndbulkpipe(hdw->usb_dev, 0 & 0x7f));
1113
1114 pipe = usb_sndctrlpipe(hdw->usb_dev, 0);
1115
1116 if (fw_entry->size != 0x2000){
1117 pvr2_trace(PVR2_TRACE_ERROR_LEGS,"wrong fx2 firmware size");
1118 release_firmware(fw_entry);
1119 return -ENOMEM;
1120 }
1121
1122 fw_ptr = kmalloc(0x800, GFP_KERNEL);
1123 if (fw_ptr == NULL){
1124 release_firmware(fw_entry);
1125 return -ENOMEM;
1126 }
1127
1128 /* We have to hold the CPU during firmware upload. */
1129 pvr2_hdw_cpureset_assert(hdw,1);
1130
1131 /* upload the firmware to address 0000-1fff in 2048 (=0x800) bytes
1132 chunk. */
1133
1134 ret = 0;
1135 for(address = 0; address < fw_entry->size; address += 0x800) {
1136 memcpy(fw_ptr, fw_entry->data + address, 0x800);
1137 ret += usb_control_msg(hdw->usb_dev, pipe, 0xa0, 0x40, address,
1138 0, fw_ptr, 0x800, HZ);
1139 }
1140
1141 trace_firmware("Upload done, releasing device's CPU");
1142
1143 /* Now release the CPU. It will disconnect and reconnect later. */
1144 pvr2_hdw_cpureset_assert(hdw,0);
1145
1146 kfree(fw_ptr);
1147 release_firmware(fw_entry);
1148
1149 trace_firmware("Upload done (%d bytes sent)",ret);
1150
1151 /* We should have written 8192 bytes */
1152 if (ret == 8192) {
1153 hdw->fw1_state = FW1_STATE_RELOAD;
1154 return 0;
1155 }
1156
1157 return -EIO;
1158}
1159
1160
1161/*
1162 * pvr2_upload_firmware2()
1163 *
1164 * This uploads encoder firmware on endpoint 2.
1165 *
1166 */
1167
1168int pvr2_upload_firmware2(struct pvr2_hdw *hdw)
1169{
Mike Iselya0fd1cb2006-06-30 11:35:28 -03001170 const struct firmware *fw_entry = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03001171 void *fw_ptr;
Mike Isely90060d32007-02-08 02:02:53 -03001172 unsigned int pipe, fw_len, fw_done, bcnt, icnt;
Mike Iselyd8554972006-06-26 20:58:46 -03001173 int actual_length;
1174 int ret = 0;
1175 int fwidx;
1176 static const char *fw_files[] = {
1177 CX2341X_FIRM_ENC_FILENAME,
1178 };
1179
Mike Isely989eb152007-11-26 01:53:12 -03001180 if (hdw->hdw_desc->flag_skip_cx23416_firmware) {
Mike Isely1d643a32007-09-08 22:18:50 -03001181 return 0;
1182 }
1183
Mike Iselyd8554972006-06-26 20:58:46 -03001184 trace_firmware("pvr2_upload_firmware2");
1185
1186 ret = pvr2_locate_firmware(hdw,&fw_entry,"encoder",
Ahmed S. Darwisheca8ebf2007-01-20 00:35:03 -03001187 ARRAY_SIZE(fw_files), fw_files);
Mike Iselyd8554972006-06-26 20:58:46 -03001188 if (ret < 0) return ret;
1189 fwidx = ret;
1190 ret = 0;
Mike Iselyb30d2442006-06-25 20:05:01 -03001191 /* Since we're about to completely reinitialize the encoder,
1192 invalidate our cached copy of its configuration state. Next
1193 time we configure the encoder, then we'll fully configure it. */
1194 hdw->enc_cur_valid = 0;
Mike Iselyd8554972006-06-26 20:58:46 -03001195
1196 /* First prepare firmware loading */
1197 ret |= pvr2_write_register(hdw, 0x0048, 0xffffffff); /*interrupt mask*/
1198 ret |= pvr2_hdw_gpio_chg_dir(hdw,0xffffffff,0x00000088); /*gpio dir*/
1199 ret |= pvr2_hdw_gpio_chg_out(hdw,0xffffffff,0x00000008); /*gpio output state*/
1200 ret |= pvr2_hdw_cmd_deep_reset(hdw);
1201 ret |= pvr2_write_register(hdw, 0xa064, 0x00000000); /*APU command*/
1202 ret |= pvr2_hdw_gpio_chg_dir(hdw,0xffffffff,0x00000408); /*gpio dir*/
1203 ret |= pvr2_hdw_gpio_chg_out(hdw,0xffffffff,0x00000008); /*gpio output state*/
1204 ret |= pvr2_write_register(hdw, 0x9058, 0xffffffed); /*VPU ctrl*/
1205 ret |= pvr2_write_register(hdw, 0x9054, 0xfffffffd); /*reset hw blocks*/
1206 ret |= pvr2_write_register(hdw, 0x07f8, 0x80000800); /*encoder SDRAM refresh*/
1207 ret |= pvr2_write_register(hdw, 0x07fc, 0x0000001a); /*encoder SDRAM pre-charge*/
1208 ret |= pvr2_write_register(hdw, 0x0700, 0x00000000); /*I2C clock*/
1209 ret |= pvr2_write_register(hdw, 0xaa00, 0x00000000); /*unknown*/
1210 ret |= pvr2_write_register(hdw, 0xaa04, 0x00057810); /*unknown*/
1211 ret |= pvr2_write_register(hdw, 0xaa10, 0x00148500); /*unknown*/
1212 ret |= pvr2_write_register(hdw, 0xaa18, 0x00840000); /*unknown*/
Mike Isely567d7112007-01-28 15:38:55 -03001213 LOCK_TAKE(hdw->ctl_lock); do {
1214 hdw->cmd_buffer[0] = FX2CMD_FWPOST1;
Al Viro89952d12007-03-14 09:17:59 +00001215 ret |= pvr2_send_request(hdw,hdw->cmd_buffer,1,NULL,0);
Mike Isely567d7112007-01-28 15:38:55 -03001216 hdw->cmd_buffer[0] = FX2CMD_MEMSEL;
1217 hdw->cmd_buffer[1] = 0;
Al Viro89952d12007-03-14 09:17:59 +00001218 ret |= pvr2_send_request(hdw,hdw->cmd_buffer,2,NULL,0);
Mike Isely567d7112007-01-28 15:38:55 -03001219 } while (0); LOCK_GIVE(hdw->ctl_lock);
Mike Iselyd8554972006-06-26 20:58:46 -03001220
1221 if (ret) {
1222 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1223 "firmware2 upload prep failed, ret=%d",ret);
1224 release_firmware(fw_entry);
1225 return ret;
1226 }
1227
1228 /* Now send firmware */
1229
1230 fw_len = fw_entry->size;
1231
Mike Isely90060d32007-02-08 02:02:53 -03001232 if (fw_len % sizeof(u32)) {
Mike Iselyd8554972006-06-26 20:58:46 -03001233 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1234 "size of %s firmware"
Mike Isely48dc30a2007-03-03 10:13:05 -02001235 " must be a multiple of %zu bytes",
Mike Isely90060d32007-02-08 02:02:53 -03001236 fw_files[fwidx],sizeof(u32));
Mike Iselyd8554972006-06-26 20:58:46 -03001237 release_firmware(fw_entry);
1238 return -1;
1239 }
1240
1241 fw_ptr = kmalloc(FIRMWARE_CHUNK_SIZE, GFP_KERNEL);
1242 if (fw_ptr == NULL){
1243 release_firmware(fw_entry);
1244 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1245 "failed to allocate memory for firmware2 upload");
1246 return -ENOMEM;
1247 }
1248
1249 pipe = usb_sndbulkpipe(hdw->usb_dev, PVR2_FIRMWARE_ENDPOINT);
1250
Mike Isely90060d32007-02-08 02:02:53 -03001251 fw_done = 0;
1252 for (fw_done = 0; fw_done < fw_len;) {
1253 bcnt = fw_len - fw_done;
1254 if (bcnt > FIRMWARE_CHUNK_SIZE) bcnt = FIRMWARE_CHUNK_SIZE;
1255 memcpy(fw_ptr, fw_entry->data + fw_done, bcnt);
1256 /* Usbsnoop log shows that we must swap bytes... */
1257 for (icnt = 0; icnt < bcnt/4 ; icnt++)
1258 ((u32 *)fw_ptr)[icnt] =
1259 ___swab32(((u32 *)fw_ptr)[icnt]);
Mike Iselyd8554972006-06-26 20:58:46 -03001260
Mike Isely90060d32007-02-08 02:02:53 -03001261 ret |= usb_bulk_msg(hdw->usb_dev, pipe, fw_ptr,bcnt,
Mike Iselyd8554972006-06-26 20:58:46 -03001262 &actual_length, HZ);
Mike Isely90060d32007-02-08 02:02:53 -03001263 ret |= (actual_length != bcnt);
1264 if (ret) break;
1265 fw_done += bcnt;
Mike Iselyd8554972006-06-26 20:58:46 -03001266 }
1267
1268 trace_firmware("upload of %s : %i / %i ",
1269 fw_files[fwidx],fw_done,fw_len);
1270
1271 kfree(fw_ptr);
1272 release_firmware(fw_entry);
1273
1274 if (ret) {
1275 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1276 "firmware2 upload transfer failure");
1277 return ret;
1278 }
1279
1280 /* Finish upload */
1281
1282 ret |= pvr2_write_register(hdw, 0x9054, 0xffffffff); /*reset hw blocks*/
1283 ret |= pvr2_write_register(hdw, 0x9058, 0xffffffe8); /*VPU ctrl*/
Mike Isely567d7112007-01-28 15:38:55 -03001284 LOCK_TAKE(hdw->ctl_lock); do {
1285 hdw->cmd_buffer[0] = FX2CMD_MEMSEL;
1286 hdw->cmd_buffer[1] = 0;
Al Viro89952d12007-03-14 09:17:59 +00001287 ret |= pvr2_send_request(hdw,hdw->cmd_buffer,2,NULL,0);
Mike Isely567d7112007-01-28 15:38:55 -03001288 } while (0); LOCK_GIVE(hdw->ctl_lock);
Mike Iselyd8554972006-06-26 20:58:46 -03001289
1290 if (ret) {
1291 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1292 "firmware2 upload post-proc failure");
Mike Iselyd8554972006-06-26 20:58:46 -03001293 }
1294 return ret;
1295}
1296
1297
Mike Isely681c7392007-11-26 01:48:52 -03001298static const char *pvr2_get_state_name(unsigned int st)
Mike Iselyd8554972006-06-26 20:58:46 -03001299{
Mike Isely681c7392007-11-26 01:48:52 -03001300 if (st < ARRAY_SIZE(pvr2_state_names)) {
1301 return pvr2_state_names[st];
Mike Iselyd8554972006-06-26 20:58:46 -03001302 }
Mike Isely681c7392007-11-26 01:48:52 -03001303 return "???";
Mike Iselyd8554972006-06-26 20:58:46 -03001304}
1305
Mike Isely681c7392007-11-26 01:48:52 -03001306static int pvr2_decoder_enable(struct pvr2_hdw *hdw,int enablefl)
Mike Iselyd8554972006-06-26 20:58:46 -03001307{
Mike Isely681c7392007-11-26 01:48:52 -03001308 if (!hdw->decoder_ctrl) {
1309 if (!hdw->flag_decoder_missed) {
1310 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1311 "WARNING: No decoder present");
1312 hdw->flag_decoder_missed = !0;
1313 trace_stbit("flag_decoder_missed",
1314 hdw->flag_decoder_missed);
1315 }
1316 return -EIO;
Mike Iselyd8554972006-06-26 20:58:46 -03001317 }
Mike Isely681c7392007-11-26 01:48:52 -03001318 hdw->decoder_ctrl->enable(hdw->decoder_ctrl->ctxt,enablefl);
Mike Iselyd8554972006-06-26 20:58:46 -03001319 return 0;
1320}
1321
1322
Mike Isely681c7392007-11-26 01:48:52 -03001323void pvr2_hdw_set_decoder(struct pvr2_hdw *hdw,struct pvr2_decoder_ctrl *ptr)
1324{
1325 if (hdw->decoder_ctrl == ptr) return;
1326 hdw->decoder_ctrl = ptr;
1327 if (hdw->decoder_ctrl && hdw->flag_decoder_missed) {
1328 hdw->flag_decoder_missed = 0;
1329 trace_stbit("flag_decoder_missed",
1330 hdw->flag_decoder_missed);
1331 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1332 "Decoder has appeared");
1333 pvr2_hdw_state_sched(hdw);
1334 }
1335}
1336
1337
1338int pvr2_hdw_get_state(struct pvr2_hdw *hdw)
1339{
1340 return hdw->master_state;
1341}
1342
1343
1344static int pvr2_hdw_untrip_unlocked(struct pvr2_hdw *hdw)
1345{
1346 if (!hdw->flag_tripped) return 0;
1347 hdw->flag_tripped = 0;
1348 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1349 "Clearing driver error statuss");
1350 return !0;
1351}
1352
1353
1354int pvr2_hdw_untrip(struct pvr2_hdw *hdw)
1355{
1356 int fl;
1357 LOCK_TAKE(hdw->big_lock); do {
1358 fl = pvr2_hdw_untrip_unlocked(hdw);
1359 } while (0); LOCK_GIVE(hdw->big_lock);
1360 if (fl) pvr2_hdw_state_sched(hdw);
1361 return 0;
1362}
1363
1364
1365const char *pvr2_hdw_get_state_name(unsigned int id)
1366{
1367 if (id >= ARRAY_SIZE(pvr2_state_names)) return NULL;
1368 return pvr2_state_names[id];
1369}
1370
1371
Mike Iselyd8554972006-06-26 20:58:46 -03001372int pvr2_hdw_get_streaming(struct pvr2_hdw *hdw)
1373{
Mike Isely681c7392007-11-26 01:48:52 -03001374 return hdw->state_pipeline_req != 0;
Mike Iselyd8554972006-06-26 20:58:46 -03001375}
1376
1377
1378int pvr2_hdw_set_streaming(struct pvr2_hdw *hdw,int enable_flag)
1379{
Mike Isely681c7392007-11-26 01:48:52 -03001380 int ret,st;
Mike Iselyd8554972006-06-26 20:58:46 -03001381 LOCK_TAKE(hdw->big_lock); do {
Mike Isely681c7392007-11-26 01:48:52 -03001382 pvr2_hdw_untrip_unlocked(hdw);
1383 if ((!enable_flag) != !(hdw->state_pipeline_req)) {
1384 hdw->state_pipeline_req = enable_flag != 0;
1385 pvr2_trace(PVR2_TRACE_START_STOP,
1386 "/*--TRACE_STREAM--*/ %s",
1387 enable_flag ? "enable" : "disable");
1388 }
1389 pvr2_hdw_state_sched(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03001390 } while (0); LOCK_GIVE(hdw->big_lock);
Mike Isely681c7392007-11-26 01:48:52 -03001391 if ((ret = pvr2_hdw_wait(hdw,0)) < 0) return ret;
1392 if (enable_flag) {
1393 while ((st = hdw->master_state) != PVR2_STATE_RUN) {
1394 if (st != PVR2_STATE_READY) return -EIO;
1395 if ((ret = pvr2_hdw_wait(hdw,st)) < 0) return ret;
1396 }
1397 }
Mike Iselyd8554972006-06-26 20:58:46 -03001398 return 0;
1399}
1400
1401
1402int pvr2_hdw_set_stream_type(struct pvr2_hdw *hdw,enum pvr2_config config)
1403{
Mike Isely681c7392007-11-26 01:48:52 -03001404 int fl;
Mike Iselyd8554972006-06-26 20:58:46 -03001405 LOCK_TAKE(hdw->big_lock);
Mike Isely681c7392007-11-26 01:48:52 -03001406 if ((fl = (hdw->desired_stream_type != config)) != 0) {
1407 hdw->desired_stream_type = config;
1408 hdw->state_pipeline_config = 0;
1409 trace_stbit("state_pipeline_config",
1410 hdw->state_pipeline_config);
1411 pvr2_hdw_state_sched(hdw);
1412 }
Mike Iselyd8554972006-06-26 20:58:46 -03001413 LOCK_GIVE(hdw->big_lock);
Mike Isely681c7392007-11-26 01:48:52 -03001414 if (fl) return 0;
1415 return pvr2_hdw_wait(hdw,0);
Mike Iselyd8554972006-06-26 20:58:46 -03001416}
1417
1418
1419static int get_default_tuner_type(struct pvr2_hdw *hdw)
1420{
1421 int unit_number = hdw->unit_number;
1422 int tp = -1;
1423 if ((unit_number >= 0) && (unit_number < PVR_NUM)) {
1424 tp = tuner[unit_number];
1425 }
1426 if (tp < 0) return -EINVAL;
1427 hdw->tuner_type = tp;
1428 return 0;
1429}
1430
1431
1432static v4l2_std_id get_default_standard(struct pvr2_hdw *hdw)
1433{
1434 int unit_number = hdw->unit_number;
1435 int tp = 0;
1436 if ((unit_number >= 0) && (unit_number < PVR_NUM)) {
1437 tp = video_std[unit_number];
1438 }
1439 return tp;
1440}
1441
1442
1443static unsigned int get_default_error_tolerance(struct pvr2_hdw *hdw)
1444{
1445 int unit_number = hdw->unit_number;
1446 int tp = 0;
1447 if ((unit_number >= 0) && (unit_number < PVR_NUM)) {
1448 tp = tolerance[unit_number];
1449 }
1450 return tp;
1451}
1452
1453
1454static int pvr2_hdw_check_firmware(struct pvr2_hdw *hdw)
1455{
1456 /* Try a harmless request to fetch the eeprom's address over
1457 endpoint 1. See what happens. Only the full FX2 image can
1458 respond to this. If this probe fails then likely the FX2
1459 firmware needs be loaded. */
1460 int result;
1461 LOCK_TAKE(hdw->ctl_lock); do {
Michael Krufky8d364362007-01-22 02:17:55 -03001462 hdw->cmd_buffer[0] = FX2CMD_GET_EEPROM_ADDR;
Mike Iselyd8554972006-06-26 20:58:46 -03001463 result = pvr2_send_request_ex(hdw,HZ*1,!0,
1464 hdw->cmd_buffer,1,
1465 hdw->cmd_buffer,1);
1466 if (result < 0) break;
1467 } while(0); LOCK_GIVE(hdw->ctl_lock);
1468 if (result) {
1469 pvr2_trace(PVR2_TRACE_INIT,
1470 "Probe of device endpoint 1 result status %d",
1471 result);
1472 } else {
1473 pvr2_trace(PVR2_TRACE_INIT,
1474 "Probe of device endpoint 1 succeeded");
1475 }
1476 return result == 0;
1477}
1478
Mike Isely9f66d4e2007-09-08 22:28:51 -03001479struct pvr2_std_hack {
1480 v4l2_std_id pat; /* Pattern to match */
1481 v4l2_std_id msk; /* Which bits we care about */
1482 v4l2_std_id std; /* What additional standards or default to set */
1483};
1484
1485/* This data structure labels specific combinations of standards from
1486 tveeprom that we'll try to recognize. If we recognize one, then assume
1487 a specified default standard to use. This is here because tveeprom only
1488 tells us about available standards not the intended default standard (if
1489 any) for the device in question. We guess the default based on what has
1490 been reported as available. Note that this is only for guessing a
1491 default - which can always be overridden explicitly - and if the user
1492 has otherwise named a default then that default will always be used in
1493 place of this table. */
1494const static struct pvr2_std_hack std_eeprom_maps[] = {
1495 { /* PAL(B/G) */
1496 .pat = V4L2_STD_B|V4L2_STD_GH,
1497 .std = V4L2_STD_PAL_B|V4L2_STD_PAL_B1|V4L2_STD_PAL_G,
1498 },
1499 { /* NTSC(M) */
1500 .pat = V4L2_STD_MN,
1501 .std = V4L2_STD_NTSC_M,
1502 },
1503 { /* PAL(I) */
1504 .pat = V4L2_STD_PAL_I,
1505 .std = V4L2_STD_PAL_I,
1506 },
1507 { /* SECAM(L/L') */
1508 .pat = V4L2_STD_SECAM_L|V4L2_STD_SECAM_LC,
1509 .std = V4L2_STD_SECAM_L|V4L2_STD_SECAM_LC,
1510 },
1511 { /* PAL(D/D1/K) */
1512 .pat = V4L2_STD_DK,
1513 .std = V4L2_STD_PAL_D/V4L2_STD_PAL_D1|V4L2_STD_PAL_K,
1514 },
1515};
1516
Mike Iselyd8554972006-06-26 20:58:46 -03001517static void pvr2_hdw_setup_std(struct pvr2_hdw *hdw)
1518{
1519 char buf[40];
1520 unsigned int bcnt;
1521 v4l2_std_id std1,std2;
1522
1523 std1 = get_default_standard(hdw);
1524
1525 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),hdw->std_mask_eeprom);
Mike Isely56585382007-09-08 22:32:12 -03001526 pvr2_trace(PVR2_TRACE_STD,
Mike Iselyd8554972006-06-26 20:58:46 -03001527 "Supported video standard(s) reported by eeprom: %.*s",
1528 bcnt,buf);
1529
1530 hdw->std_mask_avail = hdw->std_mask_eeprom;
1531
1532 std2 = std1 & ~hdw->std_mask_avail;
1533 if (std2) {
1534 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),std2);
Mike Isely56585382007-09-08 22:32:12 -03001535 pvr2_trace(PVR2_TRACE_STD,
Mike Iselyd8554972006-06-26 20:58:46 -03001536 "Expanding supported video standards"
1537 " to include: %.*s",
1538 bcnt,buf);
1539 hdw->std_mask_avail |= std2;
1540 }
1541
1542 pvr2_hdw_internal_set_std_avail(hdw);
1543
1544 if (std1) {
1545 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),std1);
Mike Isely56585382007-09-08 22:32:12 -03001546 pvr2_trace(PVR2_TRACE_STD,
Mike Iselyd8554972006-06-26 20:58:46 -03001547 "Initial video standard forced to %.*s",
1548 bcnt,buf);
1549 hdw->std_mask_cur = std1;
1550 hdw->std_dirty = !0;
1551 pvr2_hdw_internal_find_stdenum(hdw);
1552 return;
1553 }
1554
Mike Isely9f66d4e2007-09-08 22:28:51 -03001555 {
1556 unsigned int idx;
1557 for (idx = 0; idx < ARRAY_SIZE(std_eeprom_maps); idx++) {
1558 if (std_eeprom_maps[idx].msk ?
1559 ((std_eeprom_maps[idx].pat ^
1560 hdw->std_mask_eeprom) &
1561 std_eeprom_maps[idx].msk) :
1562 (std_eeprom_maps[idx].pat !=
1563 hdw->std_mask_eeprom)) continue;
1564 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),
1565 std_eeprom_maps[idx].std);
Mike Isely56585382007-09-08 22:32:12 -03001566 pvr2_trace(PVR2_TRACE_STD,
Mike Isely9f66d4e2007-09-08 22:28:51 -03001567 "Initial video standard guessed as %.*s",
1568 bcnt,buf);
1569 hdw->std_mask_cur = std_eeprom_maps[idx].std;
1570 hdw->std_dirty = !0;
1571 pvr2_hdw_internal_find_stdenum(hdw);
1572 return;
1573 }
1574 }
1575
Mike Iselyd8554972006-06-26 20:58:46 -03001576 if (hdw->std_enum_cnt > 1) {
1577 // Autoselect the first listed standard
1578 hdw->std_enum_cur = 1;
1579 hdw->std_mask_cur = hdw->std_defs[hdw->std_enum_cur-1].id;
1580 hdw->std_dirty = !0;
Mike Isely56585382007-09-08 22:32:12 -03001581 pvr2_trace(PVR2_TRACE_STD,
Mike Iselyd8554972006-06-26 20:58:46 -03001582 "Initial video standard auto-selected to %s",
1583 hdw->std_defs[hdw->std_enum_cur-1].name);
1584 return;
1585 }
1586
Mike Isely0885ba12006-06-25 21:30:47 -03001587 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
Mike Iselyd8554972006-06-26 20:58:46 -03001588 "Unable to select a viable initial video standard");
1589}
1590
1591
1592static void pvr2_hdw_setup_low(struct pvr2_hdw *hdw)
1593{
1594 int ret;
1595 unsigned int idx;
1596 struct pvr2_ctrl *cptr;
1597 int reloadFl = 0;
Mike Isely989eb152007-11-26 01:53:12 -03001598 if (hdw->hdw_desc->fx2_firmware.cnt) {
Mike Isely1d643a32007-09-08 22:18:50 -03001599 if (!reloadFl) {
1600 reloadFl =
1601 (hdw->usb_intf->cur_altsetting->desc.bNumEndpoints
1602 == 0);
1603 if (reloadFl) {
1604 pvr2_trace(PVR2_TRACE_INIT,
1605 "USB endpoint config looks strange"
1606 "; possibly firmware needs to be"
1607 " loaded");
1608 }
1609 }
1610 if (!reloadFl) {
1611 reloadFl = !pvr2_hdw_check_firmware(hdw);
1612 if (reloadFl) {
1613 pvr2_trace(PVR2_TRACE_INIT,
1614 "Check for FX2 firmware failed"
1615 "; possibly firmware needs to be"
1616 " loaded");
1617 }
1618 }
Mike Iselyd8554972006-06-26 20:58:46 -03001619 if (reloadFl) {
Mike Isely1d643a32007-09-08 22:18:50 -03001620 if (pvr2_upload_firmware1(hdw) != 0) {
1621 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1622 "Failure uploading firmware1");
1623 }
1624 return;
Mike Iselyd8554972006-06-26 20:58:46 -03001625 }
1626 }
Mike Iselyd8554972006-06-26 20:58:46 -03001627 hdw->fw1_state = FW1_STATE_OK;
1628
1629 if (initusbreset) {
1630 pvr2_hdw_device_reset(hdw);
1631 }
1632 if (!pvr2_hdw_dev_ok(hdw)) return;
1633
Mike Isely989eb152007-11-26 01:53:12 -03001634 for (idx = 0; idx < hdw->hdw_desc->client_modules.cnt; idx++) {
1635 request_module(hdw->hdw_desc->client_modules.lst[idx]);
Mike Iselyd8554972006-06-26 20:58:46 -03001636 }
1637
Mike Isely989eb152007-11-26 01:53:12 -03001638 if (!hdw->hdw_desc->flag_no_powerup) {
Mike Isely1d643a32007-09-08 22:18:50 -03001639 pvr2_hdw_cmd_powerup(hdw);
1640 if (!pvr2_hdw_dev_ok(hdw)) return;
Mike Iselyd8554972006-06-26 20:58:46 -03001641 }
1642
1643 // This step MUST happen after the earlier powerup step.
1644 pvr2_i2c_core_init(hdw);
1645 if (!pvr2_hdw_dev_ok(hdw)) return;
1646
Mike Iselyc05c0462006-06-25 20:04:25 -03001647 for (idx = 0; idx < CTRLDEF_COUNT; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03001648 cptr = hdw->controls + idx;
1649 if (cptr->info->skip_init) continue;
1650 if (!cptr->info->set_value) continue;
1651 cptr->info->set_value(cptr,~0,cptr->info->default_value);
1652 }
1653
Mike Isely1bde0282006-12-27 23:30:13 -03001654 /* Set up special default values for the television and radio
1655 frequencies here. It's not really important what these defaults
1656 are, but I set them to something usable in the Chicago area just
1657 to make driver testing a little easier. */
1658
1659 /* US Broadcast channel 7 (175.25 MHz) */
1660 hdw->freqValTelevision = 175250000L;
1661 /* 104.3 MHz, a usable FM station for my area */
1662 hdw->freqValRadio = 104300000L;
1663
Mike Iselyd8554972006-06-26 20:58:46 -03001664 // Do not use pvr2_reset_ctl_endpoints() here. It is not
1665 // thread-safe against the normal pvr2_send_request() mechanism.
1666 // (We should make it thread safe).
1667
1668 ret = pvr2_hdw_get_eeprom_addr(hdw);
1669 if (!pvr2_hdw_dev_ok(hdw)) return;
1670 if (ret < 0) {
1671 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1672 "Unable to determine location of eeprom, skipping");
1673 } else {
1674 hdw->eeprom_addr = ret;
1675 pvr2_eeprom_analyze(hdw);
1676 if (!pvr2_hdw_dev_ok(hdw)) return;
1677 }
1678
1679 pvr2_hdw_setup_std(hdw);
1680
1681 if (!get_default_tuner_type(hdw)) {
1682 pvr2_trace(PVR2_TRACE_INIT,
1683 "pvr2_hdw_setup: Tuner type overridden to %d",
1684 hdw->tuner_type);
1685 }
1686
1687 hdw->tuner_updated = !0;
1688 pvr2_i2c_core_check_stale(hdw);
1689 hdw->tuner_updated = 0;
1690
1691 if (!pvr2_hdw_dev_ok(hdw)) return;
1692
Mike Isely681c7392007-11-26 01:48:52 -03001693 pvr2_hdw_commit_setup(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03001694
1695 hdw->vid_stream = pvr2_stream_create();
1696 if (!pvr2_hdw_dev_ok(hdw)) return;
1697 pvr2_trace(PVR2_TRACE_INIT,
1698 "pvr2_hdw_setup: video stream is %p",hdw->vid_stream);
1699 if (hdw->vid_stream) {
1700 idx = get_default_error_tolerance(hdw);
1701 if (idx) {
1702 pvr2_trace(PVR2_TRACE_INIT,
1703 "pvr2_hdw_setup: video stream %p"
1704 " setting tolerance %u",
1705 hdw->vid_stream,idx);
1706 }
1707 pvr2_stream_setup(hdw->vid_stream,hdw->usb_dev,
1708 PVR2_VID_ENDPOINT,idx);
1709 }
1710
1711 if (!pvr2_hdw_dev_ok(hdw)) return;
1712
Mike Iselyd8554972006-06-26 20:58:46 -03001713 hdw->flag_init_ok = !0;
Mike Isely681c7392007-11-26 01:48:52 -03001714
1715 pvr2_hdw_state_sched(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03001716}
1717
1718
Mike Isely681c7392007-11-26 01:48:52 -03001719/* Set up the structure and attempt to put the device into a usable state.
1720 This can be a time-consuming operation, which is why it is not done
1721 internally as part of the create() step. */
1722static void pvr2_hdw_setup(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03001723{
1724 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_setup(hdw=%p) begin",hdw);
Mike Isely681c7392007-11-26 01:48:52 -03001725 do {
Mike Iselyd8554972006-06-26 20:58:46 -03001726 pvr2_hdw_setup_low(hdw);
1727 pvr2_trace(PVR2_TRACE_INIT,
1728 "pvr2_hdw_setup(hdw=%p) done, ok=%d init_ok=%d",
Mike Isely681c7392007-11-26 01:48:52 -03001729 hdw,pvr2_hdw_dev_ok(hdw),hdw->flag_init_ok);
Mike Iselyd8554972006-06-26 20:58:46 -03001730 if (pvr2_hdw_dev_ok(hdw)) {
Mike Isely681c7392007-11-26 01:48:52 -03001731 if (hdw->flag_init_ok) {
Mike Iselyd8554972006-06-26 20:58:46 -03001732 pvr2_trace(
1733 PVR2_TRACE_INFO,
1734 "Device initialization"
1735 " completed successfully.");
1736 break;
1737 }
1738 if (hdw->fw1_state == FW1_STATE_RELOAD) {
1739 pvr2_trace(
1740 PVR2_TRACE_INFO,
1741 "Device microcontroller firmware"
1742 " (re)loaded; it should now reset"
1743 " and reconnect.");
1744 break;
1745 }
1746 pvr2_trace(
1747 PVR2_TRACE_ERROR_LEGS,
1748 "Device initialization was not successful.");
1749 if (hdw->fw1_state == FW1_STATE_MISSING) {
1750 pvr2_trace(
1751 PVR2_TRACE_ERROR_LEGS,
1752 "Giving up since device"
1753 " microcontroller firmware"
1754 " appears to be missing.");
1755 break;
1756 }
1757 }
1758 if (procreload) {
1759 pvr2_trace(
1760 PVR2_TRACE_ERROR_LEGS,
1761 "Attempting pvrusb2 recovery by reloading"
1762 " primary firmware.");
1763 pvr2_trace(
1764 PVR2_TRACE_ERROR_LEGS,
1765 "If this works, device should disconnect"
1766 " and reconnect in a sane state.");
1767 hdw->fw1_state = FW1_STATE_UNKNOWN;
1768 pvr2_upload_firmware1(hdw);
1769 } else {
1770 pvr2_trace(
1771 PVR2_TRACE_ERROR_LEGS,
1772 "***WARNING*** pvrusb2 device hardware"
1773 " appears to be jammed"
1774 " and I can't clear it.");
1775 pvr2_trace(
1776 PVR2_TRACE_ERROR_LEGS,
1777 "You might need to power cycle"
1778 " the pvrusb2 device"
1779 " in order to recover.");
1780 }
Mike Isely681c7392007-11-26 01:48:52 -03001781 } while (0);
Mike Iselyd8554972006-06-26 20:58:46 -03001782 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_setup(hdw=%p) end",hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03001783}
1784
1785
1786/* Create and return a structure for interacting with the underlying
1787 hardware */
1788struct pvr2_hdw *pvr2_hdw_create(struct usb_interface *intf,
1789 const struct usb_device_id *devid)
1790{
1791 unsigned int idx,cnt1,cnt2;
1792 struct pvr2_hdw *hdw;
1793 unsigned int hdw_type;
1794 int valid_std_mask;
1795 struct pvr2_ctrl *cptr;
Mike Isely989eb152007-11-26 01:53:12 -03001796 const struct pvr2_device_desc *hdw_desc;
Mike Iselyd8554972006-06-26 20:58:46 -03001797 __u8 ifnum;
Mike Iselyb30d2442006-06-25 20:05:01 -03001798 struct v4l2_queryctrl qctrl;
1799 struct pvr2_ctl_info *ciptr;
Mike Iselyd8554972006-06-26 20:58:46 -03001800
1801 hdw_type = devid - pvr2_device_table;
Mike Isely989eb152007-11-26 01:53:12 -03001802 if (hdw_type >= pvr2_device_count) {
Mike Iselyd8554972006-06-26 20:58:46 -03001803 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1804 "Bogus device type of %u reported",hdw_type);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03001805 return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03001806 }
Mike Isely989eb152007-11-26 01:53:12 -03001807 hdw_desc = pvr2_device_descriptions + hdw_type;
Mike Iselyd8554972006-06-26 20:58:46 -03001808
Mike Iselyca545f72007-01-20 00:37:11 -03001809 hdw = kzalloc(sizeof(*hdw),GFP_KERNEL);
Mike Iselyd8554972006-06-26 20:58:46 -03001810 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_create: hdw=%p, type \"%s\"",
Mike Isely989eb152007-11-26 01:53:12 -03001811 hdw,hdw_desc->description);
Mike Iselyd8554972006-06-26 20:58:46 -03001812 if (!hdw) goto fail;
Mike Isely681c7392007-11-26 01:48:52 -03001813
1814 init_timer(&hdw->quiescent_timer);
1815 hdw->quiescent_timer.data = (unsigned long)hdw;
1816 hdw->quiescent_timer.function = pvr2_hdw_quiescent_timeout;
1817
1818 init_timer(&hdw->encoder_wait_timer);
1819 hdw->encoder_wait_timer.data = (unsigned long)hdw;
1820 hdw->encoder_wait_timer.function = pvr2_hdw_encoder_wait_timeout;
1821
1822 hdw->master_state = PVR2_STATE_DEAD;
1823
1824 init_waitqueue_head(&hdw->state_wait_data);
1825
Mike Isely18103c572007-01-20 00:09:47 -03001826 hdw->tuner_signal_stale = !0;
Mike Iselyb30d2442006-06-25 20:05:01 -03001827 cx2341x_fill_defaults(&hdw->enc_ctl_state);
Mike Iselyd8554972006-06-26 20:58:46 -03001828
Mike Iselyc05c0462006-06-25 20:04:25 -03001829 hdw->control_cnt = CTRLDEF_COUNT;
Mike Iselyb30d2442006-06-25 20:05:01 -03001830 hdw->control_cnt += MPEGDEF_COUNT;
Mike Iselyca545f72007-01-20 00:37:11 -03001831 hdw->controls = kzalloc(sizeof(struct pvr2_ctrl) * hdw->control_cnt,
Mike Iselyd8554972006-06-26 20:58:46 -03001832 GFP_KERNEL);
1833 if (!hdw->controls) goto fail;
Mike Iselyd8554972006-06-26 20:58:46 -03001834 hdw->hdw_type = hdw_type;
Mike Isely989eb152007-11-26 01:53:12 -03001835 hdw->hdw_desc = hdw_desc;
Mike Iselyc05c0462006-06-25 20:04:25 -03001836 for (idx = 0; idx < hdw->control_cnt; idx++) {
1837 cptr = hdw->controls + idx;
1838 cptr->hdw = hdw;
1839 }
Mike Iselyd8554972006-06-26 20:58:46 -03001840 for (idx = 0; idx < 32; idx++) {
1841 hdw->std_mask_ptrs[idx] = hdw->std_mask_names[idx];
1842 }
Mike Iselyc05c0462006-06-25 20:04:25 -03001843 for (idx = 0; idx < CTRLDEF_COUNT; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03001844 cptr = hdw->controls + idx;
Mike Iselyd8554972006-06-26 20:58:46 -03001845 cptr->info = control_defs+idx;
1846 }
Mike Iselyb30d2442006-06-25 20:05:01 -03001847 /* Define and configure additional controls from cx2341x module. */
Mike Iselyca545f72007-01-20 00:37:11 -03001848 hdw->mpeg_ctrl_info = kzalloc(
Mike Iselyb30d2442006-06-25 20:05:01 -03001849 sizeof(*(hdw->mpeg_ctrl_info)) * MPEGDEF_COUNT, GFP_KERNEL);
1850 if (!hdw->mpeg_ctrl_info) goto fail;
Mike Iselyb30d2442006-06-25 20:05:01 -03001851 for (idx = 0; idx < MPEGDEF_COUNT; idx++) {
1852 cptr = hdw->controls + idx + CTRLDEF_COUNT;
1853 ciptr = &(hdw->mpeg_ctrl_info[idx].info);
1854 ciptr->desc = hdw->mpeg_ctrl_info[idx].desc;
1855 ciptr->name = mpeg_ids[idx].strid;
1856 ciptr->v4l_id = mpeg_ids[idx].id;
1857 ciptr->skip_init = !0;
1858 ciptr->get_value = ctrl_cx2341x_get;
1859 ciptr->get_v4lflags = ctrl_cx2341x_getv4lflags;
1860 ciptr->is_dirty = ctrl_cx2341x_is_dirty;
1861 if (!idx) ciptr->clear_dirty = ctrl_cx2341x_clear_dirty;
1862 qctrl.id = ciptr->v4l_id;
1863 cx2341x_ctrl_query(&hdw->enc_ctl_state,&qctrl);
1864 if (!(qctrl.flags & V4L2_CTRL_FLAG_READ_ONLY)) {
1865 ciptr->set_value = ctrl_cx2341x_set;
1866 }
1867 strncpy(hdw->mpeg_ctrl_info[idx].desc,qctrl.name,
1868 PVR2_CTLD_INFO_DESC_SIZE);
1869 hdw->mpeg_ctrl_info[idx].desc[PVR2_CTLD_INFO_DESC_SIZE-1] = 0;
1870 ciptr->default_value = qctrl.default_value;
1871 switch (qctrl.type) {
1872 default:
1873 case V4L2_CTRL_TYPE_INTEGER:
1874 ciptr->type = pvr2_ctl_int;
1875 ciptr->def.type_int.min_value = qctrl.minimum;
1876 ciptr->def.type_int.max_value = qctrl.maximum;
1877 break;
1878 case V4L2_CTRL_TYPE_BOOLEAN:
1879 ciptr->type = pvr2_ctl_bool;
1880 break;
1881 case V4L2_CTRL_TYPE_MENU:
1882 ciptr->type = pvr2_ctl_enum;
1883 ciptr->def.type_enum.value_names =
1884 cx2341x_ctrl_get_menu(ciptr->v4l_id);
1885 for (cnt1 = 0;
1886 ciptr->def.type_enum.value_names[cnt1] != NULL;
1887 cnt1++) { }
1888 ciptr->def.type_enum.count = cnt1;
1889 break;
1890 }
1891 cptr->info = ciptr;
1892 }
Mike Iselyd8554972006-06-26 20:58:46 -03001893
1894 // Initialize video standard enum dynamic control
1895 cptr = pvr2_hdw_get_ctrl_by_id(hdw,PVR2_CID_STDENUM);
1896 if (cptr) {
1897 memcpy(&hdw->std_info_enum,cptr->info,
1898 sizeof(hdw->std_info_enum));
1899 cptr->info = &hdw->std_info_enum;
1900
1901 }
1902 // Initialize control data regarding video standard masks
1903 valid_std_mask = pvr2_std_get_usable();
1904 for (idx = 0; idx < 32; idx++) {
1905 if (!(valid_std_mask & (1 << idx))) continue;
1906 cnt1 = pvr2_std_id_to_str(
1907 hdw->std_mask_names[idx],
1908 sizeof(hdw->std_mask_names[idx])-1,
1909 1 << idx);
1910 hdw->std_mask_names[idx][cnt1] = 0;
1911 }
1912 cptr = pvr2_hdw_get_ctrl_by_id(hdw,PVR2_CID_STDAVAIL);
1913 if (cptr) {
1914 memcpy(&hdw->std_info_avail,cptr->info,
1915 sizeof(hdw->std_info_avail));
1916 cptr->info = &hdw->std_info_avail;
1917 hdw->std_info_avail.def.type_bitmask.bit_names =
1918 hdw->std_mask_ptrs;
1919 hdw->std_info_avail.def.type_bitmask.valid_bits =
1920 valid_std_mask;
1921 }
1922 cptr = pvr2_hdw_get_ctrl_by_id(hdw,PVR2_CID_STDCUR);
1923 if (cptr) {
1924 memcpy(&hdw->std_info_cur,cptr->info,
1925 sizeof(hdw->std_info_cur));
1926 cptr->info = &hdw->std_info_cur;
1927 hdw->std_info_cur.def.type_bitmask.bit_names =
1928 hdw->std_mask_ptrs;
1929 hdw->std_info_avail.def.type_bitmask.valid_bits =
1930 valid_std_mask;
1931 }
1932
1933 hdw->eeprom_addr = -1;
1934 hdw->unit_number = -1;
Mike Isely80793842006-12-27 23:12:28 -03001935 hdw->v4l_minor_number_video = -1;
1936 hdw->v4l_minor_number_vbi = -1;
Mike Iselyfd5a75f2006-12-27 23:11:22 -03001937 hdw->v4l_minor_number_radio = -1;
Mike Iselyd8554972006-06-26 20:58:46 -03001938 hdw->ctl_write_buffer = kmalloc(PVR2_CTL_BUFFSIZE,GFP_KERNEL);
1939 if (!hdw->ctl_write_buffer) goto fail;
1940 hdw->ctl_read_buffer = kmalloc(PVR2_CTL_BUFFSIZE,GFP_KERNEL);
1941 if (!hdw->ctl_read_buffer) goto fail;
1942 hdw->ctl_write_urb = usb_alloc_urb(0,GFP_KERNEL);
1943 if (!hdw->ctl_write_urb) goto fail;
1944 hdw->ctl_read_urb = usb_alloc_urb(0,GFP_KERNEL);
1945 if (!hdw->ctl_read_urb) goto fail;
1946
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -03001947 mutex_lock(&pvr2_unit_mtx); do {
Mike Iselyd8554972006-06-26 20:58:46 -03001948 for (idx = 0; idx < PVR_NUM; idx++) {
1949 if (unit_pointers[idx]) continue;
1950 hdw->unit_number = idx;
1951 unit_pointers[idx] = hdw;
1952 break;
1953 }
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -03001954 } while (0); mutex_unlock(&pvr2_unit_mtx);
Mike Iselyd8554972006-06-26 20:58:46 -03001955
1956 cnt1 = 0;
1957 cnt2 = scnprintf(hdw->name+cnt1,sizeof(hdw->name)-cnt1,"pvrusb2");
1958 cnt1 += cnt2;
1959 if (hdw->unit_number >= 0) {
1960 cnt2 = scnprintf(hdw->name+cnt1,sizeof(hdw->name)-cnt1,"_%c",
1961 ('a' + hdw->unit_number));
1962 cnt1 += cnt2;
1963 }
1964 if (cnt1 >= sizeof(hdw->name)) cnt1 = sizeof(hdw->name)-1;
1965 hdw->name[cnt1] = 0;
1966
Mike Isely681c7392007-11-26 01:48:52 -03001967 hdw->workqueue = create_singlethread_workqueue(hdw->name);
1968 INIT_WORK(&hdw->workpoll,pvr2_hdw_worker_poll);
1969 INIT_WORK(&hdw->worki2csync,pvr2_hdw_worker_i2c);
1970 INIT_WORK(&hdw->workinit,pvr2_hdw_worker_init);
1971
Mike Iselyd8554972006-06-26 20:58:46 -03001972 pvr2_trace(PVR2_TRACE_INIT,"Driver unit number is %d, name is %s",
1973 hdw->unit_number,hdw->name);
1974
1975 hdw->tuner_type = -1;
1976 hdw->flag_ok = !0;
Mike Iselyd8554972006-06-26 20:58:46 -03001977
1978 hdw->usb_intf = intf;
1979 hdw->usb_dev = interface_to_usbdev(intf);
1980
Mike Isely31a18542007-04-08 01:11:47 -03001981 scnprintf(hdw->bus_info,sizeof(hdw->bus_info),
1982 "usb %s address %d",
1983 hdw->usb_dev->dev.bus_id,
1984 hdw->usb_dev->devnum);
1985
Mike Iselyd8554972006-06-26 20:58:46 -03001986 ifnum = hdw->usb_intf->cur_altsetting->desc.bInterfaceNumber;
1987 usb_set_interface(hdw->usb_dev,ifnum,0);
1988
1989 mutex_init(&hdw->ctl_lock_mutex);
1990 mutex_init(&hdw->big_lock_mutex);
1991
Mike Isely681c7392007-11-26 01:48:52 -03001992 queue_work(hdw->workqueue,&hdw->workinit);
Mike Iselyd8554972006-06-26 20:58:46 -03001993 return hdw;
1994 fail:
1995 if (hdw) {
Mike Isely681c7392007-11-26 01:48:52 -03001996 del_timer_sync(&hdw->quiescent_timer);
1997 del_timer_sync(&hdw->encoder_wait_timer);
1998 if (hdw->workqueue) {
1999 flush_workqueue(hdw->workqueue);
2000 destroy_workqueue(hdw->workqueue);
2001 hdw->workqueue = NULL;
2002 }
Mariusz Kozlowski5e55d2c2006-11-08 15:34:31 +01002003 usb_free_urb(hdw->ctl_read_urb);
2004 usb_free_urb(hdw->ctl_write_urb);
Mariusz Kozlowski22071a42007-01-07 10:33:39 -03002005 kfree(hdw->ctl_read_buffer);
2006 kfree(hdw->ctl_write_buffer);
2007 kfree(hdw->controls);
2008 kfree(hdw->mpeg_ctrl_info);
Mike Isely681c7392007-11-26 01:48:52 -03002009 kfree(hdw->std_defs);
2010 kfree(hdw->std_enum_names);
Mike Iselyd8554972006-06-26 20:58:46 -03002011 kfree(hdw);
2012 }
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002013 return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002014}
2015
2016
2017/* Remove _all_ associations between this driver and the underlying USB
2018 layer. */
Adrian Bunk07e337e2006-06-30 11:30:20 -03002019static void pvr2_hdw_remove_usb_stuff(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002020{
2021 if (hdw->flag_disconnected) return;
2022 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_remove_usb_stuff: hdw=%p",hdw);
2023 if (hdw->ctl_read_urb) {
2024 usb_kill_urb(hdw->ctl_read_urb);
2025 usb_free_urb(hdw->ctl_read_urb);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002026 hdw->ctl_read_urb = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002027 }
2028 if (hdw->ctl_write_urb) {
2029 usb_kill_urb(hdw->ctl_write_urb);
2030 usb_free_urb(hdw->ctl_write_urb);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002031 hdw->ctl_write_urb = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002032 }
2033 if (hdw->ctl_read_buffer) {
2034 kfree(hdw->ctl_read_buffer);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002035 hdw->ctl_read_buffer = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002036 }
2037 if (hdw->ctl_write_buffer) {
2038 kfree(hdw->ctl_write_buffer);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002039 hdw->ctl_write_buffer = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002040 }
Mike Iselyd8554972006-06-26 20:58:46 -03002041 hdw->flag_disconnected = !0;
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002042 hdw->usb_dev = NULL;
2043 hdw->usb_intf = NULL;
Mike Isely681c7392007-11-26 01:48:52 -03002044 pvr2_hdw_render_useless(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002045}
2046
2047
2048/* Destroy hardware interaction structure */
2049void pvr2_hdw_destroy(struct pvr2_hdw *hdw)
2050{
Mike Isely401c27c2007-09-08 22:11:46 -03002051 if (!hdw) return;
Mike Iselyd8554972006-06-26 20:58:46 -03002052 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_destroy: hdw=%p",hdw);
Mike Isely681c7392007-11-26 01:48:52 -03002053 del_timer_sync(&hdw->quiescent_timer);
2054 del_timer_sync(&hdw->encoder_wait_timer);
2055 if (hdw->workqueue) {
2056 flush_workqueue(hdw->workqueue);
2057 destroy_workqueue(hdw->workqueue);
2058 hdw->workqueue = NULL;
2059 }
Mike Iselyd8554972006-06-26 20:58:46 -03002060 if (hdw->fw_buffer) {
2061 kfree(hdw->fw_buffer);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002062 hdw->fw_buffer = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002063 }
2064 if (hdw->vid_stream) {
2065 pvr2_stream_destroy(hdw->vid_stream);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002066 hdw->vid_stream = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002067 }
Mike Iselyd8554972006-06-26 20:58:46 -03002068 if (hdw->decoder_ctrl) {
2069 hdw->decoder_ctrl->detach(hdw->decoder_ctrl->ctxt);
2070 }
2071 pvr2_i2c_core_done(hdw);
2072 pvr2_hdw_remove_usb_stuff(hdw);
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -03002073 mutex_lock(&pvr2_unit_mtx); do {
Mike Iselyd8554972006-06-26 20:58:46 -03002074 if ((hdw->unit_number >= 0) &&
2075 (hdw->unit_number < PVR_NUM) &&
2076 (unit_pointers[hdw->unit_number] == hdw)) {
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002077 unit_pointers[hdw->unit_number] = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002078 }
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -03002079 } while (0); mutex_unlock(&pvr2_unit_mtx);
Mariusz Kozlowski22071a42007-01-07 10:33:39 -03002080 kfree(hdw->controls);
2081 kfree(hdw->mpeg_ctrl_info);
2082 kfree(hdw->std_defs);
2083 kfree(hdw->std_enum_names);
Mike Iselyd8554972006-06-26 20:58:46 -03002084 kfree(hdw);
2085}
2086
2087
Mike Iselyd8554972006-06-26 20:58:46 -03002088int pvr2_hdw_dev_ok(struct pvr2_hdw *hdw)
2089{
2090 return (hdw && hdw->flag_ok);
2091}
2092
2093
2094/* Called when hardware has been unplugged */
2095void pvr2_hdw_disconnect(struct pvr2_hdw *hdw)
2096{
2097 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_disconnect(hdw=%p)",hdw);
2098 LOCK_TAKE(hdw->big_lock);
2099 LOCK_TAKE(hdw->ctl_lock);
2100 pvr2_hdw_remove_usb_stuff(hdw);
2101 LOCK_GIVE(hdw->ctl_lock);
2102 LOCK_GIVE(hdw->big_lock);
2103}
2104
2105
2106// Attempt to autoselect an appropriate value for std_enum_cur given
2107// whatever is currently in std_mask_cur
Adrian Bunk07e337e2006-06-30 11:30:20 -03002108static void pvr2_hdw_internal_find_stdenum(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002109{
2110 unsigned int idx;
2111 for (idx = 1; idx < hdw->std_enum_cnt; idx++) {
2112 if (hdw->std_defs[idx-1].id == hdw->std_mask_cur) {
2113 hdw->std_enum_cur = idx;
2114 return;
2115 }
2116 }
2117 hdw->std_enum_cur = 0;
2118}
2119
2120
2121// Calculate correct set of enumerated standards based on currently known
2122// set of available standards bits.
Adrian Bunk07e337e2006-06-30 11:30:20 -03002123static void pvr2_hdw_internal_set_std_avail(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002124{
2125 struct v4l2_standard *newstd;
2126 unsigned int std_cnt;
2127 unsigned int idx;
2128
2129 newstd = pvr2_std_create_enum(&std_cnt,hdw->std_mask_avail);
2130
2131 if (hdw->std_defs) {
2132 kfree(hdw->std_defs);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002133 hdw->std_defs = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002134 }
2135 hdw->std_enum_cnt = 0;
2136 if (hdw->std_enum_names) {
2137 kfree(hdw->std_enum_names);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002138 hdw->std_enum_names = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002139 }
2140
2141 if (!std_cnt) {
2142 pvr2_trace(
2143 PVR2_TRACE_ERROR_LEGS,
2144 "WARNING: Failed to identify any viable standards");
2145 }
2146 hdw->std_enum_names = kmalloc(sizeof(char *)*(std_cnt+1),GFP_KERNEL);
2147 hdw->std_enum_names[0] = "none";
2148 for (idx = 0; idx < std_cnt; idx++) {
2149 hdw->std_enum_names[idx+1] =
2150 newstd[idx].name;
2151 }
2152 // Set up the dynamic control for this standard
2153 hdw->std_info_enum.def.type_enum.value_names = hdw->std_enum_names;
2154 hdw->std_info_enum.def.type_enum.count = std_cnt+1;
2155 hdw->std_defs = newstd;
2156 hdw->std_enum_cnt = std_cnt+1;
2157 hdw->std_enum_cur = 0;
2158 hdw->std_info_cur.def.type_bitmask.valid_bits = hdw->std_mask_avail;
2159}
2160
2161
2162int pvr2_hdw_get_stdenum_value(struct pvr2_hdw *hdw,
2163 struct v4l2_standard *std,
2164 unsigned int idx)
2165{
2166 int ret = -EINVAL;
2167 if (!idx) return ret;
2168 LOCK_TAKE(hdw->big_lock); do {
2169 if (idx >= hdw->std_enum_cnt) break;
2170 idx--;
2171 memcpy(std,hdw->std_defs+idx,sizeof(*std));
2172 ret = 0;
2173 } while (0); LOCK_GIVE(hdw->big_lock);
2174 return ret;
2175}
2176
2177
2178/* Get the number of defined controls */
2179unsigned int pvr2_hdw_get_ctrl_count(struct pvr2_hdw *hdw)
2180{
Mike Iselyc05c0462006-06-25 20:04:25 -03002181 return hdw->control_cnt;
Mike Iselyd8554972006-06-26 20:58:46 -03002182}
2183
2184
2185/* Retrieve a control handle given its index (0..count-1) */
2186struct pvr2_ctrl *pvr2_hdw_get_ctrl_by_index(struct pvr2_hdw *hdw,
2187 unsigned int idx)
2188{
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002189 if (idx >= hdw->control_cnt) return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002190 return hdw->controls + idx;
2191}
2192
2193
2194/* Retrieve a control handle given its index (0..count-1) */
2195struct pvr2_ctrl *pvr2_hdw_get_ctrl_by_id(struct pvr2_hdw *hdw,
2196 unsigned int ctl_id)
2197{
2198 struct pvr2_ctrl *cptr;
2199 unsigned int idx;
2200 int i;
2201
2202 /* This could be made a lot more efficient, but for now... */
Mike Iselyc05c0462006-06-25 20:04:25 -03002203 for (idx = 0; idx < hdw->control_cnt; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002204 cptr = hdw->controls + idx;
2205 i = cptr->info->internal_id;
2206 if (i && (i == ctl_id)) return cptr;
2207 }
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002208 return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002209}
2210
2211
Mike Iselya761f432006-06-25 20:04:44 -03002212/* Given a V4L ID, retrieve the control structure associated with it. */
Mike Iselyd8554972006-06-26 20:58:46 -03002213struct pvr2_ctrl *pvr2_hdw_get_ctrl_v4l(struct pvr2_hdw *hdw,unsigned int ctl_id)
2214{
2215 struct pvr2_ctrl *cptr;
2216 unsigned int idx;
2217 int i;
2218
2219 /* This could be made a lot more efficient, but for now... */
Mike Iselyc05c0462006-06-25 20:04:25 -03002220 for (idx = 0; idx < hdw->control_cnt; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002221 cptr = hdw->controls + idx;
2222 i = cptr->info->v4l_id;
2223 if (i && (i == ctl_id)) return cptr;
2224 }
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002225 return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002226}
2227
2228
Mike Iselya761f432006-06-25 20:04:44 -03002229/* Given a V4L ID for its immediate predecessor, retrieve the control
2230 structure associated with it. */
2231struct pvr2_ctrl *pvr2_hdw_get_ctrl_nextv4l(struct pvr2_hdw *hdw,
2232 unsigned int ctl_id)
2233{
2234 struct pvr2_ctrl *cptr,*cp2;
2235 unsigned int idx;
2236 int i;
2237
2238 /* This could be made a lot more efficient, but for now... */
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002239 cp2 = NULL;
Mike Iselya761f432006-06-25 20:04:44 -03002240 for (idx = 0; idx < hdw->control_cnt; idx++) {
2241 cptr = hdw->controls + idx;
2242 i = cptr->info->v4l_id;
2243 if (!i) continue;
2244 if (i <= ctl_id) continue;
2245 if (cp2 && (cp2->info->v4l_id < i)) continue;
2246 cp2 = cptr;
2247 }
2248 return cp2;
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002249 return NULL;
Mike Iselya761f432006-06-25 20:04:44 -03002250}
2251
2252
Mike Iselyd8554972006-06-26 20:58:46 -03002253static const char *get_ctrl_typename(enum pvr2_ctl_type tp)
2254{
2255 switch (tp) {
2256 case pvr2_ctl_int: return "integer";
2257 case pvr2_ctl_enum: return "enum";
Mike Isely33213962006-06-25 20:04:40 -03002258 case pvr2_ctl_bool: return "boolean";
Mike Iselyd8554972006-06-26 20:58:46 -03002259 case pvr2_ctl_bitmask: return "bitmask";
2260 }
2261 return "";
2262}
2263
2264
Mike Isely681c7392007-11-26 01:48:52 -03002265/* Figure out if we need to commit control changes. If so, mark internal
2266 state flags to indicate this fact and return true. Otherwise do nothing
2267 else and return false. */
2268static int pvr2_hdw_commit_setup(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002269{
Mike Iselyd8554972006-06-26 20:58:46 -03002270 unsigned int idx;
2271 struct pvr2_ctrl *cptr;
2272 int value;
2273 int commit_flag = 0;
2274 char buf[100];
2275 unsigned int bcnt,ccnt;
2276
Mike Iselyc05c0462006-06-25 20:04:25 -03002277 for (idx = 0; idx < hdw->control_cnt; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002278 cptr = hdw->controls + idx;
2279 if (cptr->info->is_dirty == 0) continue;
2280 if (!cptr->info->is_dirty(cptr)) continue;
Mike Iselyfe23a282007-01-20 00:10:55 -03002281 commit_flag = !0;
Mike Iselyd8554972006-06-26 20:58:46 -03002282
Mike Iselyfe23a282007-01-20 00:10:55 -03002283 if (!(pvrusb2_debug & PVR2_TRACE_CTL)) continue;
Mike Iselyd8554972006-06-26 20:58:46 -03002284 bcnt = scnprintf(buf,sizeof(buf),"\"%s\" <-- ",
2285 cptr->info->name);
2286 value = 0;
2287 cptr->info->get_value(cptr,&value);
2288 pvr2_ctrl_value_to_sym_internal(cptr,~0,value,
2289 buf+bcnt,
2290 sizeof(buf)-bcnt,&ccnt);
2291 bcnt += ccnt;
2292 bcnt += scnprintf(buf+bcnt,sizeof(buf)-bcnt," <%s>",
2293 get_ctrl_typename(cptr->info->type));
2294 pvr2_trace(PVR2_TRACE_CTL,
2295 "/*--TRACE_COMMIT--*/ %.*s",
2296 bcnt,buf);
2297 }
2298
2299 if (!commit_flag) {
2300 /* Nothing has changed */
2301 return 0;
2302 }
2303
Mike Isely681c7392007-11-26 01:48:52 -03002304 hdw->state_pipeline_config = 0;
2305 trace_stbit("state_pipeline_config",hdw->state_pipeline_config);
2306 pvr2_hdw_state_sched(hdw);
2307
2308 return !0;
2309}
2310
2311
2312/* Perform all operations needed to commit all control changes. This must
2313 be performed in synchronization with the pipeline state and is thus
2314 expected to be called as part of the driver's worker thread. Return
2315 true if commit successful, otherwise return false to indicate that
2316 commit isn't possible at this time. */
2317static int pvr2_hdw_commit_execute(struct pvr2_hdw *hdw)
2318{
2319 unsigned int idx;
2320 struct pvr2_ctrl *cptr;
2321 int disruptive_change;
2322
Mike Iselyd8554972006-06-26 20:58:46 -03002323 /* When video standard changes, reset the hres and vres values -
2324 but if the user has pending changes there, then let the changes
2325 take priority. */
2326 if (hdw->std_dirty) {
2327 /* Rewrite the vertical resolution to be appropriate to the
2328 video standard that has been selected. */
2329 int nvres;
2330 if (hdw->std_mask_cur & V4L2_STD_525_60) {
2331 nvres = 480;
2332 } else {
2333 nvres = 576;
2334 }
2335 if (nvres != hdw->res_ver_val) {
2336 hdw->res_ver_val = nvres;
2337 hdw->res_ver_dirty = !0;
2338 }
Mike Iselyd8554972006-06-26 20:58:46 -03002339 }
2340
Mike Isely681c7392007-11-26 01:48:52 -03002341 /* If any of the below has changed, then we can't do the update
2342 while the pipeline is running. Pipeline must be paused first
2343 and decoder -> encoder connection be made quiescent before we
2344 can proceed. */
2345 disruptive_change =
2346 (hdw->std_dirty ||
2347 hdw->enc_unsafe_stale ||
2348 hdw->srate_dirty ||
2349 hdw->res_ver_dirty ||
2350 hdw->res_hor_dirty ||
2351 hdw->input_dirty ||
2352 (hdw->active_stream_type != hdw->desired_stream_type));
2353 if (disruptive_change && !hdw->state_pipeline_idle) {
2354 /* Pipeline is not idle; we can't proceed. Arrange to
2355 cause pipeline to stop so that we can try this again
2356 later.... */
2357 hdw->state_pipeline_pause = !0;
2358 return 0;
Mike Iselyd8554972006-06-26 20:58:46 -03002359 }
2360
Mike Iselyb30d2442006-06-25 20:05:01 -03002361 if (hdw->srate_dirty) {
2362 /* Write new sample rate into control structure since
2363 * the master copy is stale. We must track srate
2364 * separate from the mpeg control structure because
2365 * other logic also uses this value. */
2366 struct v4l2_ext_controls cs;
2367 struct v4l2_ext_control c1;
2368 memset(&cs,0,sizeof(cs));
2369 memset(&c1,0,sizeof(c1));
2370 cs.controls = &c1;
2371 cs.count = 1;
2372 c1.id = V4L2_CID_MPEG_AUDIO_SAMPLING_FREQ;
2373 c1.value = hdw->srate_val;
Hans Verkuil01f1e442007-08-21 18:32:42 -03002374 cx2341x_ext_ctrls(&hdw->enc_ctl_state, 0, &cs,VIDIOC_S_EXT_CTRLS);
Mike Iselyb30d2442006-06-25 20:05:01 -03002375 }
Mike Iselyc05c0462006-06-25 20:04:25 -03002376
Mike Iselyd8554972006-06-26 20:58:46 -03002377 /* Scan i2c core at this point - before we clear all the dirty
2378 bits. Various parts of the i2c core will notice dirty bits as
2379 appropriate and arrange to broadcast or directly send updates to
2380 the client drivers in order to keep everything in sync */
2381 pvr2_i2c_core_check_stale(hdw);
2382
Mike Iselyc05c0462006-06-25 20:04:25 -03002383 for (idx = 0; idx < hdw->control_cnt; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002384 cptr = hdw->controls + idx;
2385 if (!cptr->info->clear_dirty) continue;
2386 cptr->info->clear_dirty(cptr);
2387 }
2388
Mike Isely681c7392007-11-26 01:48:52 -03002389 if (hdw->active_stream_type != hdw->desired_stream_type) {
2390 /* Handle any side effects of stream config here */
2391 hdw->active_stream_type = hdw->desired_stream_type;
2392 }
2393
Mike Iselyd8554972006-06-26 20:58:46 -03002394 /* Now execute i2c core update */
2395 pvr2_i2c_core_sync(hdw);
2396
Mike Isely681c7392007-11-26 01:48:52 -03002397 if (hdw->state_encoder_run) {
2398 /* If encoder isn't running, then this will get worked out
2399 later when we start the encoder. */
2400 if (pvr2_encoder_adjust(hdw) < 0) return !0;
2401 }
Mike Iselyd8554972006-06-26 20:58:46 -03002402
Mike Isely681c7392007-11-26 01:48:52 -03002403 hdw->state_pipeline_config = !0;
2404 trace_stbit("state_pipeline_config",hdw->state_pipeline_config);
2405 return !0;
Mike Iselyd8554972006-06-26 20:58:46 -03002406}
2407
2408
2409int pvr2_hdw_commit_ctl(struct pvr2_hdw *hdw)
2410{
Mike Isely681c7392007-11-26 01:48:52 -03002411 int fl;
2412 LOCK_TAKE(hdw->big_lock);
2413 fl = pvr2_hdw_commit_setup(hdw);
2414 LOCK_GIVE(hdw->big_lock);
2415 if (!fl) return 0;
2416 return pvr2_hdw_wait(hdw,0);
Mike Iselyd8554972006-06-26 20:58:46 -03002417}
2418
2419
Mike Isely681c7392007-11-26 01:48:52 -03002420static void pvr2_hdw_worker_i2c(struct work_struct *work)
Mike Iselyd8554972006-06-26 20:58:46 -03002421{
Mike Isely681c7392007-11-26 01:48:52 -03002422 struct pvr2_hdw *hdw = container_of(work,struct pvr2_hdw,worki2csync);
Mike Iselyd8554972006-06-26 20:58:46 -03002423 LOCK_TAKE(hdw->big_lock); do {
2424 pvr2_i2c_core_sync(hdw);
2425 } while (0); LOCK_GIVE(hdw->big_lock);
2426}
2427
2428
Mike Isely681c7392007-11-26 01:48:52 -03002429static void pvr2_hdw_worker_poll(struct work_struct *work)
Mike Iselyd8554972006-06-26 20:58:46 -03002430{
Mike Isely681c7392007-11-26 01:48:52 -03002431 int fl = 0;
2432 struct pvr2_hdw *hdw = container_of(work,struct pvr2_hdw,workpoll);
Mike Iselyd8554972006-06-26 20:58:46 -03002433 LOCK_TAKE(hdw->big_lock); do {
Mike Isely681c7392007-11-26 01:48:52 -03002434 fl = pvr2_hdw_state_eval(hdw);
2435 } while (0); LOCK_GIVE(hdw->big_lock);
2436 if (fl && hdw->state_func) {
2437 hdw->state_func(hdw->state_data);
2438 }
2439}
2440
2441
2442static void pvr2_hdw_worker_init(struct work_struct *work)
2443{
2444 struct pvr2_hdw *hdw = container_of(work,struct pvr2_hdw,workinit);
2445 LOCK_TAKE(hdw->big_lock); do {
2446 pvr2_hdw_setup(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002447 } while (0); LOCK_GIVE(hdw->big_lock);
2448}
2449
2450
Mike Isely681c7392007-11-26 01:48:52 -03002451static int pvr2_hdw_wait(struct pvr2_hdw *hdw,int state)
Mike Iselyd8554972006-06-26 20:58:46 -03002452{
Mike Isely681c7392007-11-26 01:48:52 -03002453 return wait_event_interruptible(
2454 hdw->state_wait_data,
2455 (hdw->state_stale == 0) &&
2456 (!state || (hdw->master_state != state)));
Mike Iselyd8554972006-06-26 20:58:46 -03002457}
2458
Mike Isely681c7392007-11-26 01:48:52 -03002459
2460void pvr2_hdw_set_state_callback(struct pvr2_hdw *hdw,
2461 void (*callback_func)(void *),
2462 void *callback_data)
2463{
2464 LOCK_TAKE(hdw->big_lock); do {
2465 hdw->state_data = callback_data;
2466 hdw->state_func = callback_func;
2467 } while (0); LOCK_GIVE(hdw->big_lock);
2468}
2469
2470
Mike Iselyd8554972006-06-26 20:58:46 -03002471/* Return name for this driver instance */
2472const char *pvr2_hdw_get_driver_name(struct pvr2_hdw *hdw)
2473{
2474 return hdw->name;
2475}
2476
2477
Mike Iselyd8554972006-06-26 20:58:46 -03002478int pvr2_hdw_is_hsm(struct pvr2_hdw *hdw)
2479{
2480 int result;
2481 LOCK_TAKE(hdw->ctl_lock); do {
Michael Krufky8d364362007-01-22 02:17:55 -03002482 hdw->cmd_buffer[0] = FX2CMD_GET_USB_SPEED;
Mike Iselyd8554972006-06-26 20:58:46 -03002483 result = pvr2_send_request(hdw,
2484 hdw->cmd_buffer,1,
2485 hdw->cmd_buffer,1);
2486 if (result < 0) break;
2487 result = (hdw->cmd_buffer[0] != 0);
2488 } while(0); LOCK_GIVE(hdw->ctl_lock);
2489 return result;
2490}
2491
2492
Mike Isely18103c572007-01-20 00:09:47 -03002493/* Execute poll of tuner status */
2494void pvr2_hdw_execute_tuner_poll(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002495{
Mike Iselyd8554972006-06-26 20:58:46 -03002496 LOCK_TAKE(hdw->big_lock); do {
Mike Isely18103c572007-01-20 00:09:47 -03002497 pvr2_i2c_core_status_poll(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002498 } while (0); LOCK_GIVE(hdw->big_lock);
Mike Isely18103c572007-01-20 00:09:47 -03002499}
2500
2501
2502/* Return information about the tuner */
2503int pvr2_hdw_get_tuner_status(struct pvr2_hdw *hdw,struct v4l2_tuner *vtp)
2504{
2505 LOCK_TAKE(hdw->big_lock); do {
2506 if (hdw->tuner_signal_stale) {
2507 pvr2_i2c_core_status_poll(hdw);
2508 }
2509 memcpy(vtp,&hdw->tuner_signal_info,sizeof(struct v4l2_tuner));
2510 } while (0); LOCK_GIVE(hdw->big_lock);
2511 return 0;
Mike Iselyd8554972006-06-26 20:58:46 -03002512}
2513
2514
2515/* Get handle to video output stream */
2516struct pvr2_stream *pvr2_hdw_get_video_stream(struct pvr2_hdw *hp)
2517{
2518 return hp->vid_stream;
2519}
2520
2521
2522void pvr2_hdw_trigger_module_log(struct pvr2_hdw *hdw)
2523{
Mike Isely4f1a3e52006-06-25 20:04:31 -03002524 int nr = pvr2_hdw_get_unit_number(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002525 LOCK_TAKE(hdw->big_lock); do {
2526 hdw->log_requested = !0;
Mike Isely4f1a3e52006-06-25 20:04:31 -03002527 printk(KERN_INFO "pvrusb2: ================= START STATUS CARD #%d =================\n", nr);
Mike Iselyd8554972006-06-26 20:58:46 -03002528 pvr2_i2c_core_check_stale(hdw);
2529 hdw->log_requested = 0;
2530 pvr2_i2c_core_sync(hdw);
Mike Iselyb30d2442006-06-25 20:05:01 -03002531 pvr2_trace(PVR2_TRACE_INFO,"cx2341x config:");
Hans Verkuil99eb44f2006-06-26 18:24:05 -03002532 cx2341x_log_status(&hdw->enc_ctl_state, "pvrusb2");
Mike Isely681c7392007-11-26 01:48:52 -03002533 pvr2_hdw_state_log_state(hdw);
Mike Isely4f1a3e52006-06-25 20:04:31 -03002534 printk(KERN_INFO "pvrusb2: ================== END STATUS CARD #%d ==================\n", nr);
Mike Iselyd8554972006-06-26 20:58:46 -03002535 } while (0); LOCK_GIVE(hdw->big_lock);
2536}
2537
Mike Isely4db666c2007-09-08 22:16:27 -03002538
2539/* Grab EEPROM contents, needed for direct method. */
2540#define EEPROM_SIZE 8192
2541#define trace_eeprom(...) pvr2_trace(PVR2_TRACE_EEPROM,__VA_ARGS__)
2542static u8 *pvr2_full_eeprom_fetch(struct pvr2_hdw *hdw)
2543{
2544 struct i2c_msg msg[2];
2545 u8 *eeprom;
2546 u8 iadd[2];
2547 u8 addr;
2548 u16 eepromSize;
2549 unsigned int offs;
2550 int ret;
2551 int mode16 = 0;
2552 unsigned pcnt,tcnt;
2553 eeprom = kmalloc(EEPROM_SIZE,GFP_KERNEL);
2554 if (!eeprom) {
2555 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2556 "Failed to allocate memory"
2557 " required to read eeprom");
2558 return NULL;
2559 }
2560
2561 trace_eeprom("Value for eeprom addr from controller was 0x%x",
2562 hdw->eeprom_addr);
2563 addr = hdw->eeprom_addr;
2564 /* Seems that if the high bit is set, then the *real* eeprom
2565 address is shifted right now bit position (noticed this in
2566 newer PVR USB2 hardware) */
2567 if (addr & 0x80) addr >>= 1;
2568
2569 /* FX2 documentation states that a 16bit-addressed eeprom is
2570 expected if the I2C address is an odd number (yeah, this is
2571 strange but it's what they do) */
2572 mode16 = (addr & 1);
2573 eepromSize = (mode16 ? EEPROM_SIZE : 256);
2574 trace_eeprom("Examining %d byte eeprom at location 0x%x"
2575 " using %d bit addressing",eepromSize,addr,
2576 mode16 ? 16 : 8);
2577
2578 msg[0].addr = addr;
2579 msg[0].flags = 0;
2580 msg[0].len = mode16 ? 2 : 1;
2581 msg[0].buf = iadd;
2582 msg[1].addr = addr;
2583 msg[1].flags = I2C_M_RD;
2584
2585 /* We have to do the actual eeprom data fetch ourselves, because
2586 (1) we're only fetching part of the eeprom, and (2) if we were
2587 getting the whole thing our I2C driver can't grab it in one
2588 pass - which is what tveeprom is otherwise going to attempt */
2589 memset(eeprom,0,EEPROM_SIZE);
2590 for (tcnt = 0; tcnt < EEPROM_SIZE; tcnt += pcnt) {
2591 pcnt = 16;
2592 if (pcnt + tcnt > EEPROM_SIZE) pcnt = EEPROM_SIZE-tcnt;
2593 offs = tcnt + (eepromSize - EEPROM_SIZE);
2594 if (mode16) {
2595 iadd[0] = offs >> 8;
2596 iadd[1] = offs;
2597 } else {
2598 iadd[0] = offs;
2599 }
2600 msg[1].len = pcnt;
2601 msg[1].buf = eeprom+tcnt;
2602 if ((ret = i2c_transfer(&hdw->i2c_adap,
2603 msg,ARRAY_SIZE(msg))) != 2) {
2604 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2605 "eeprom fetch set offs err=%d",ret);
2606 kfree(eeprom);
2607 return NULL;
2608 }
2609 }
2610 return eeprom;
2611}
2612
2613
2614void pvr2_hdw_cpufw_set_enabled(struct pvr2_hdw *hdw,
2615 int prom_flag,
2616 int enable_flag)
Mike Iselyd8554972006-06-26 20:58:46 -03002617{
2618 int ret;
2619 u16 address;
2620 unsigned int pipe;
2621 LOCK_TAKE(hdw->big_lock); do {
2622 if ((hdw->fw_buffer == 0) == !enable_flag) break;
2623
2624 if (!enable_flag) {
2625 pvr2_trace(PVR2_TRACE_FIRMWARE,
2626 "Cleaning up after CPU firmware fetch");
2627 kfree(hdw->fw_buffer);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002628 hdw->fw_buffer = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002629 hdw->fw_size = 0;
Mike Isely4db666c2007-09-08 22:16:27 -03002630 if (hdw->fw_cpu_flag) {
2631 /* Now release the CPU. It will disconnect
2632 and reconnect later. */
2633 pvr2_hdw_cpureset_assert(hdw,0);
2634 }
Mike Iselyd8554972006-06-26 20:58:46 -03002635 break;
2636 }
2637
Mike Isely4db666c2007-09-08 22:16:27 -03002638 hdw->fw_cpu_flag = (prom_flag == 0);
2639 if (hdw->fw_cpu_flag) {
2640 pvr2_trace(PVR2_TRACE_FIRMWARE,
2641 "Preparing to suck out CPU firmware");
2642 hdw->fw_size = 0x2000;
2643 hdw->fw_buffer = kzalloc(hdw->fw_size,GFP_KERNEL);
2644 if (!hdw->fw_buffer) {
2645 hdw->fw_size = 0;
2646 break;
2647 }
2648
2649 /* We have to hold the CPU during firmware upload. */
2650 pvr2_hdw_cpureset_assert(hdw,1);
2651
2652 /* download the firmware from address 0000-1fff in 2048
2653 (=0x800) bytes chunk. */
2654
2655 pvr2_trace(PVR2_TRACE_FIRMWARE,
2656 "Grabbing CPU firmware");
2657 pipe = usb_rcvctrlpipe(hdw->usb_dev, 0);
2658 for(address = 0; address < hdw->fw_size;
2659 address += 0x800) {
2660 ret = usb_control_msg(hdw->usb_dev,pipe,
2661 0xa0,0xc0,
2662 address,0,
2663 hdw->fw_buffer+address,
2664 0x800,HZ);
2665 if (ret < 0) break;
2666 }
2667
2668 pvr2_trace(PVR2_TRACE_FIRMWARE,
2669 "Done grabbing CPU firmware");
2670 } else {
2671 pvr2_trace(PVR2_TRACE_FIRMWARE,
2672 "Sucking down EEPROM contents");
2673 hdw->fw_buffer = pvr2_full_eeprom_fetch(hdw);
2674 if (!hdw->fw_buffer) {
2675 pvr2_trace(PVR2_TRACE_FIRMWARE,
2676 "EEPROM content suck failed.");
2677 break;
2678 }
2679 hdw->fw_size = EEPROM_SIZE;
2680 pvr2_trace(PVR2_TRACE_FIRMWARE,
2681 "Done sucking down EEPROM contents");
Mike Iselyd8554972006-06-26 20:58:46 -03002682 }
2683
Mike Iselyd8554972006-06-26 20:58:46 -03002684 } while (0); LOCK_GIVE(hdw->big_lock);
2685}
2686
2687
2688/* Return true if we're in a mode for retrieval CPU firmware */
2689int pvr2_hdw_cpufw_get_enabled(struct pvr2_hdw *hdw)
2690{
2691 return hdw->fw_buffer != 0;
2692}
2693
2694
2695int pvr2_hdw_cpufw_get(struct pvr2_hdw *hdw,unsigned int offs,
2696 char *buf,unsigned int cnt)
2697{
2698 int ret = -EINVAL;
2699 LOCK_TAKE(hdw->big_lock); do {
2700 if (!buf) break;
2701 if (!cnt) break;
2702
2703 if (!hdw->fw_buffer) {
2704 ret = -EIO;
2705 break;
2706 }
2707
2708 if (offs >= hdw->fw_size) {
2709 pvr2_trace(PVR2_TRACE_FIRMWARE,
2710 "Read firmware data offs=%d EOF",
2711 offs);
2712 ret = 0;
2713 break;
2714 }
2715
2716 if (offs + cnt > hdw->fw_size) cnt = hdw->fw_size - offs;
2717
2718 memcpy(buf,hdw->fw_buffer+offs,cnt);
2719
2720 pvr2_trace(PVR2_TRACE_FIRMWARE,
2721 "Read firmware data offs=%d cnt=%d",
2722 offs,cnt);
2723 ret = cnt;
2724 } while (0); LOCK_GIVE(hdw->big_lock);
2725
2726 return ret;
2727}
2728
2729
Mike Iselyfd5a75f2006-12-27 23:11:22 -03002730int pvr2_hdw_v4l_get_minor_number(struct pvr2_hdw *hdw,
Mike Isely80793842006-12-27 23:12:28 -03002731 enum pvr2_v4l_type index)
Mike Iselyd8554972006-06-26 20:58:46 -03002732{
Mike Iselyfd5a75f2006-12-27 23:11:22 -03002733 switch (index) {
Mike Isely80793842006-12-27 23:12:28 -03002734 case pvr2_v4l_type_video: return hdw->v4l_minor_number_video;
2735 case pvr2_v4l_type_vbi: return hdw->v4l_minor_number_vbi;
2736 case pvr2_v4l_type_radio: return hdw->v4l_minor_number_radio;
Mike Iselyfd5a75f2006-12-27 23:11:22 -03002737 default: return -1;
2738 }
Mike Iselyd8554972006-06-26 20:58:46 -03002739}
2740
2741
Pantelis Koukousoulas2fdf3d92006-12-27 23:07:58 -03002742/* Store a v4l minor device number */
Mike Iselyfd5a75f2006-12-27 23:11:22 -03002743void pvr2_hdw_v4l_store_minor_number(struct pvr2_hdw *hdw,
Mike Isely80793842006-12-27 23:12:28 -03002744 enum pvr2_v4l_type index,int v)
Mike Iselyd8554972006-06-26 20:58:46 -03002745{
Mike Iselyfd5a75f2006-12-27 23:11:22 -03002746 switch (index) {
Mike Isely80793842006-12-27 23:12:28 -03002747 case pvr2_v4l_type_video: hdw->v4l_minor_number_video = v;
2748 case pvr2_v4l_type_vbi: hdw->v4l_minor_number_vbi = v;
2749 case pvr2_v4l_type_radio: hdw->v4l_minor_number_radio = v;
Mike Iselyfd5a75f2006-12-27 23:11:22 -03002750 default: break;
2751 }
Mike Iselyd8554972006-06-26 20:58:46 -03002752}
2753
2754
David Howells7d12e782006-10-05 14:55:46 +01002755static void pvr2_ctl_write_complete(struct urb *urb)
Mike Iselyd8554972006-06-26 20:58:46 -03002756{
2757 struct pvr2_hdw *hdw = urb->context;
2758 hdw->ctl_write_pend_flag = 0;
2759 if (hdw->ctl_read_pend_flag) return;
2760 complete(&hdw->ctl_done);
2761}
2762
2763
David Howells7d12e782006-10-05 14:55:46 +01002764static void pvr2_ctl_read_complete(struct urb *urb)
Mike Iselyd8554972006-06-26 20:58:46 -03002765{
2766 struct pvr2_hdw *hdw = urb->context;
2767 hdw->ctl_read_pend_flag = 0;
2768 if (hdw->ctl_write_pend_flag) return;
2769 complete(&hdw->ctl_done);
2770}
2771
2772
2773static void pvr2_ctl_timeout(unsigned long data)
2774{
2775 struct pvr2_hdw *hdw = (struct pvr2_hdw *)data;
2776 if (hdw->ctl_write_pend_flag || hdw->ctl_read_pend_flag) {
2777 hdw->ctl_timeout_flag = !0;
Mariusz Kozlowski5e55d2c2006-11-08 15:34:31 +01002778 if (hdw->ctl_write_pend_flag)
Mike Iselyd8554972006-06-26 20:58:46 -03002779 usb_unlink_urb(hdw->ctl_write_urb);
Mariusz Kozlowski5e55d2c2006-11-08 15:34:31 +01002780 if (hdw->ctl_read_pend_flag)
Mike Iselyd8554972006-06-26 20:58:46 -03002781 usb_unlink_urb(hdw->ctl_read_urb);
Mike Iselyd8554972006-06-26 20:58:46 -03002782 }
2783}
2784
2785
Mike Iselye61b6fc2006-07-18 22:42:18 -03002786/* Issue a command and get a response from the device. This extended
2787 version includes a probe flag (which if set means that device errors
2788 should not be logged or treated as fatal) and a timeout in jiffies.
2789 This can be used to non-lethally probe the health of endpoint 1. */
Adrian Bunk07e337e2006-06-30 11:30:20 -03002790static int pvr2_send_request_ex(struct pvr2_hdw *hdw,
2791 unsigned int timeout,int probe_fl,
2792 void *write_data,unsigned int write_len,
2793 void *read_data,unsigned int read_len)
Mike Iselyd8554972006-06-26 20:58:46 -03002794{
2795 unsigned int idx;
2796 int status = 0;
2797 struct timer_list timer;
2798 if (!hdw->ctl_lock_held) {
2799 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2800 "Attempted to execute control transfer"
2801 " without lock!!");
2802 return -EDEADLK;
2803 }
Mike Isely681c7392007-11-26 01:48:52 -03002804 if (!hdw->flag_ok && !probe_fl) {
Mike Iselyd8554972006-06-26 20:58:46 -03002805 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2806 "Attempted to execute control transfer"
2807 " when device not ok");
2808 return -EIO;
2809 }
2810 if (!(hdw->ctl_read_urb && hdw->ctl_write_urb)) {
2811 if (!probe_fl) {
2812 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2813 "Attempted to execute control transfer"
2814 " when USB is disconnected");
2815 }
2816 return -ENOTTY;
2817 }
2818
2819 /* Ensure that we have sane parameters */
2820 if (!write_data) write_len = 0;
2821 if (!read_data) read_len = 0;
2822 if (write_len > PVR2_CTL_BUFFSIZE) {
2823 pvr2_trace(
2824 PVR2_TRACE_ERROR_LEGS,
2825 "Attempted to execute %d byte"
2826 " control-write transfer (limit=%d)",
2827 write_len,PVR2_CTL_BUFFSIZE);
2828 return -EINVAL;
2829 }
2830 if (read_len > PVR2_CTL_BUFFSIZE) {
2831 pvr2_trace(
2832 PVR2_TRACE_ERROR_LEGS,
2833 "Attempted to execute %d byte"
2834 " control-read transfer (limit=%d)",
2835 write_len,PVR2_CTL_BUFFSIZE);
2836 return -EINVAL;
2837 }
2838 if ((!write_len) && (!read_len)) {
2839 pvr2_trace(
2840 PVR2_TRACE_ERROR_LEGS,
2841 "Attempted to execute null control transfer?");
2842 return -EINVAL;
2843 }
2844
2845
2846 hdw->cmd_debug_state = 1;
2847 if (write_len) {
2848 hdw->cmd_debug_code = ((unsigned char *)write_data)[0];
2849 } else {
2850 hdw->cmd_debug_code = 0;
2851 }
2852 hdw->cmd_debug_write_len = write_len;
2853 hdw->cmd_debug_read_len = read_len;
2854
2855 /* Initialize common stuff */
2856 init_completion(&hdw->ctl_done);
2857 hdw->ctl_timeout_flag = 0;
2858 hdw->ctl_write_pend_flag = 0;
2859 hdw->ctl_read_pend_flag = 0;
2860 init_timer(&timer);
2861 timer.expires = jiffies + timeout;
2862 timer.data = (unsigned long)hdw;
2863 timer.function = pvr2_ctl_timeout;
2864
2865 if (write_len) {
2866 hdw->cmd_debug_state = 2;
2867 /* Transfer write data to internal buffer */
2868 for (idx = 0; idx < write_len; idx++) {
2869 hdw->ctl_write_buffer[idx] =
2870 ((unsigned char *)write_data)[idx];
2871 }
2872 /* Initiate a write request */
2873 usb_fill_bulk_urb(hdw->ctl_write_urb,
2874 hdw->usb_dev,
2875 usb_sndbulkpipe(hdw->usb_dev,
2876 PVR2_CTL_WRITE_ENDPOINT),
2877 hdw->ctl_write_buffer,
2878 write_len,
2879 pvr2_ctl_write_complete,
2880 hdw);
2881 hdw->ctl_write_urb->actual_length = 0;
2882 hdw->ctl_write_pend_flag = !0;
2883 status = usb_submit_urb(hdw->ctl_write_urb,GFP_KERNEL);
2884 if (status < 0) {
2885 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2886 "Failed to submit write-control"
2887 " URB status=%d",status);
2888 hdw->ctl_write_pend_flag = 0;
2889 goto done;
2890 }
2891 }
2892
2893 if (read_len) {
2894 hdw->cmd_debug_state = 3;
2895 memset(hdw->ctl_read_buffer,0x43,read_len);
2896 /* Initiate a read request */
2897 usb_fill_bulk_urb(hdw->ctl_read_urb,
2898 hdw->usb_dev,
2899 usb_rcvbulkpipe(hdw->usb_dev,
2900 PVR2_CTL_READ_ENDPOINT),
2901 hdw->ctl_read_buffer,
2902 read_len,
2903 pvr2_ctl_read_complete,
2904 hdw);
2905 hdw->ctl_read_urb->actual_length = 0;
2906 hdw->ctl_read_pend_flag = !0;
2907 status = usb_submit_urb(hdw->ctl_read_urb,GFP_KERNEL);
2908 if (status < 0) {
2909 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2910 "Failed to submit read-control"
2911 " URB status=%d",status);
2912 hdw->ctl_read_pend_flag = 0;
2913 goto done;
2914 }
2915 }
2916
2917 /* Start timer */
2918 add_timer(&timer);
2919
2920 /* Now wait for all I/O to complete */
2921 hdw->cmd_debug_state = 4;
2922 while (hdw->ctl_write_pend_flag || hdw->ctl_read_pend_flag) {
2923 wait_for_completion(&hdw->ctl_done);
2924 }
2925 hdw->cmd_debug_state = 5;
2926
2927 /* Stop timer */
2928 del_timer_sync(&timer);
2929
2930 hdw->cmd_debug_state = 6;
2931 status = 0;
2932
2933 if (hdw->ctl_timeout_flag) {
2934 status = -ETIMEDOUT;
2935 if (!probe_fl) {
2936 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2937 "Timed out control-write");
2938 }
2939 goto done;
2940 }
2941
2942 if (write_len) {
2943 /* Validate results of write request */
2944 if ((hdw->ctl_write_urb->status != 0) &&
2945 (hdw->ctl_write_urb->status != -ENOENT) &&
2946 (hdw->ctl_write_urb->status != -ESHUTDOWN) &&
2947 (hdw->ctl_write_urb->status != -ECONNRESET)) {
2948 /* USB subsystem is reporting some kind of failure
2949 on the write */
2950 status = hdw->ctl_write_urb->status;
2951 if (!probe_fl) {
2952 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2953 "control-write URB failure,"
2954 " status=%d",
2955 status);
2956 }
2957 goto done;
2958 }
2959 if (hdw->ctl_write_urb->actual_length < write_len) {
2960 /* Failed to write enough data */
2961 status = -EIO;
2962 if (!probe_fl) {
2963 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2964 "control-write URB short,"
2965 " expected=%d got=%d",
2966 write_len,
2967 hdw->ctl_write_urb->actual_length);
2968 }
2969 goto done;
2970 }
2971 }
2972 if (read_len) {
2973 /* Validate results of read request */
2974 if ((hdw->ctl_read_urb->status != 0) &&
2975 (hdw->ctl_read_urb->status != -ENOENT) &&
2976 (hdw->ctl_read_urb->status != -ESHUTDOWN) &&
2977 (hdw->ctl_read_urb->status != -ECONNRESET)) {
2978 /* USB subsystem is reporting some kind of failure
2979 on the read */
2980 status = hdw->ctl_read_urb->status;
2981 if (!probe_fl) {
2982 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2983 "control-read URB failure,"
2984 " status=%d",
2985 status);
2986 }
2987 goto done;
2988 }
2989 if (hdw->ctl_read_urb->actual_length < read_len) {
2990 /* Failed to read enough data */
2991 status = -EIO;
2992 if (!probe_fl) {
2993 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2994 "control-read URB short,"
2995 " expected=%d got=%d",
2996 read_len,
2997 hdw->ctl_read_urb->actual_length);
2998 }
2999 goto done;
3000 }
3001 /* Transfer retrieved data out from internal buffer */
3002 for (idx = 0; idx < read_len; idx++) {
3003 ((unsigned char *)read_data)[idx] =
3004 hdw->ctl_read_buffer[idx];
3005 }
3006 }
3007
3008 done:
3009
3010 hdw->cmd_debug_state = 0;
3011 if ((status < 0) && (!probe_fl)) {
Mike Isely681c7392007-11-26 01:48:52 -03003012 pvr2_hdw_render_useless(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03003013 }
3014 return status;
3015}
3016
3017
3018int pvr2_send_request(struct pvr2_hdw *hdw,
3019 void *write_data,unsigned int write_len,
3020 void *read_data,unsigned int read_len)
3021{
3022 return pvr2_send_request_ex(hdw,HZ*4,0,
3023 write_data,write_len,
3024 read_data,read_len);
3025}
3026
3027int pvr2_write_register(struct pvr2_hdw *hdw, u16 reg, u32 data)
3028{
3029 int ret;
3030
3031 LOCK_TAKE(hdw->ctl_lock);
3032
Michael Krufky8d364362007-01-22 02:17:55 -03003033 hdw->cmd_buffer[0] = FX2CMD_REG_WRITE; /* write register prefix */
Mike Iselyd8554972006-06-26 20:58:46 -03003034 PVR2_DECOMPOSE_LE(hdw->cmd_buffer,1,data);
3035 hdw->cmd_buffer[5] = 0;
3036 hdw->cmd_buffer[6] = (reg >> 8) & 0xff;
3037 hdw->cmd_buffer[7] = reg & 0xff;
3038
3039
3040 ret = pvr2_send_request(hdw, hdw->cmd_buffer, 8, hdw->cmd_buffer, 0);
3041
3042 LOCK_GIVE(hdw->ctl_lock);
3043
3044 return ret;
3045}
3046
3047
Adrian Bunk07e337e2006-06-30 11:30:20 -03003048static int pvr2_read_register(struct pvr2_hdw *hdw, u16 reg, u32 *data)
Mike Iselyd8554972006-06-26 20:58:46 -03003049{
3050 int ret = 0;
3051
3052 LOCK_TAKE(hdw->ctl_lock);
3053
Michael Krufky8d364362007-01-22 02:17:55 -03003054 hdw->cmd_buffer[0] = FX2CMD_REG_READ; /* read register prefix */
Mike Iselyd8554972006-06-26 20:58:46 -03003055 hdw->cmd_buffer[1] = 0;
3056 hdw->cmd_buffer[2] = 0;
3057 hdw->cmd_buffer[3] = 0;
3058 hdw->cmd_buffer[4] = 0;
3059 hdw->cmd_buffer[5] = 0;
3060 hdw->cmd_buffer[6] = (reg >> 8) & 0xff;
3061 hdw->cmd_buffer[7] = reg & 0xff;
3062
3063 ret |= pvr2_send_request(hdw, hdw->cmd_buffer, 8, hdw->cmd_buffer, 4);
3064 *data = PVR2_COMPOSE_LE(hdw->cmd_buffer,0);
3065
3066 LOCK_GIVE(hdw->ctl_lock);
3067
3068 return ret;
3069}
3070
3071
Mike Isely681c7392007-11-26 01:48:52 -03003072void pvr2_hdw_render_useless(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03003073{
3074 if (!hdw->flag_ok) return;
Mike Isely681c7392007-11-26 01:48:52 -03003075 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3076 "Device being rendered inoperable");
Mike Iselyd8554972006-06-26 20:58:46 -03003077 if (hdw->vid_stream) {
Mike Iselya0fd1cb2006-06-30 11:35:28 -03003078 pvr2_stream_setup(hdw->vid_stream,NULL,0,0);
Mike Iselyd8554972006-06-26 20:58:46 -03003079 }
Mike Isely681c7392007-11-26 01:48:52 -03003080 hdw->flag_ok = 0;
3081 trace_stbit("flag_ok",hdw->flag_ok);
3082 pvr2_hdw_state_sched(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03003083}
3084
3085
3086void pvr2_hdw_device_reset(struct pvr2_hdw *hdw)
3087{
3088 int ret;
3089 pvr2_trace(PVR2_TRACE_INIT,"Performing a device reset...");
Mike Iselya0fd1cb2006-06-30 11:35:28 -03003090 ret = usb_lock_device_for_reset(hdw->usb_dev,NULL);
Mike Iselyd8554972006-06-26 20:58:46 -03003091 if (ret == 1) {
3092 ret = usb_reset_device(hdw->usb_dev);
3093 usb_unlock_device(hdw->usb_dev);
3094 } else {
3095 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3096 "Failed to lock USB device ret=%d",ret);
3097 }
3098 if (init_pause_msec) {
3099 pvr2_trace(PVR2_TRACE_INFO,
3100 "Waiting %u msec for hardware to settle",
3101 init_pause_msec);
3102 msleep(init_pause_msec);
3103 }
3104
3105}
3106
3107
3108void pvr2_hdw_cpureset_assert(struct pvr2_hdw *hdw,int val)
3109{
3110 char da[1];
3111 unsigned int pipe;
3112 int ret;
3113
3114 if (!hdw->usb_dev) return;
3115
3116 pvr2_trace(PVR2_TRACE_INIT,"cpureset_assert(%d)",val);
3117
3118 da[0] = val ? 0x01 : 0x00;
3119
3120 /* Write the CPUCS register on the 8051. The lsb of the register
3121 is the reset bit; a 1 asserts reset while a 0 clears it. */
3122 pipe = usb_sndctrlpipe(hdw->usb_dev, 0);
3123 ret = usb_control_msg(hdw->usb_dev,pipe,0xa0,0x40,0xe600,0,da,1,HZ);
3124 if (ret < 0) {
3125 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3126 "cpureset_assert(%d) error=%d",val,ret);
3127 pvr2_hdw_render_useless(hdw);
3128 }
3129}
3130
3131
3132int pvr2_hdw_cmd_deep_reset(struct pvr2_hdw *hdw)
3133{
3134 int status;
3135 LOCK_TAKE(hdw->ctl_lock); do {
3136 pvr2_trace(PVR2_TRACE_INIT,"Requesting uproc hard reset");
Michael Krufky8d364362007-01-22 02:17:55 -03003137 hdw->cmd_buffer[0] = FX2CMD_DEEP_RESET;
Mike Iselya0fd1cb2006-06-30 11:35:28 -03003138 status = pvr2_send_request(hdw,hdw->cmd_buffer,1,NULL,0);
Mike Iselyd8554972006-06-26 20:58:46 -03003139 } while (0); LOCK_GIVE(hdw->ctl_lock);
3140 return status;
3141}
3142
3143
3144int pvr2_hdw_cmd_powerup(struct pvr2_hdw *hdw)
3145{
3146 int status;
3147 LOCK_TAKE(hdw->ctl_lock); do {
3148 pvr2_trace(PVR2_TRACE_INIT,"Requesting powerup");
Michael Krufky8d364362007-01-22 02:17:55 -03003149 hdw->cmd_buffer[0] = FX2CMD_POWER_ON;
Mike Iselya0fd1cb2006-06-30 11:35:28 -03003150 status = pvr2_send_request(hdw,hdw->cmd_buffer,1,NULL,0);
Mike Iselyd8554972006-06-26 20:58:46 -03003151 } while (0); LOCK_GIVE(hdw->ctl_lock);
3152 return status;
3153}
3154
3155
3156int pvr2_hdw_cmd_decoder_reset(struct pvr2_hdw *hdw)
3157{
3158 if (!hdw->decoder_ctrl) {
3159 pvr2_trace(PVR2_TRACE_INIT,
3160 "Unable to reset decoder: nothing attached");
3161 return -ENOTTY;
3162 }
3163
3164 if (!hdw->decoder_ctrl->force_reset) {
3165 pvr2_trace(PVR2_TRACE_INIT,
3166 "Unable to reset decoder: not implemented");
3167 return -ENOTTY;
3168 }
3169
3170 pvr2_trace(PVR2_TRACE_INIT,
3171 "Requesting decoder reset");
3172 hdw->decoder_ctrl->force_reset(hdw->decoder_ctrl->ctxt);
3173 return 0;
3174}
3175
3176
Mike Iselye61b6fc2006-07-18 22:42:18 -03003177/* Stop / start video stream transport */
Adrian Bunk07e337e2006-06-30 11:30:20 -03003178static int pvr2_hdw_cmd_usbstream(struct pvr2_hdw *hdw,int runFl)
Mike Iselyd8554972006-06-26 20:58:46 -03003179{
3180 int status;
3181 LOCK_TAKE(hdw->ctl_lock); do {
Michael Krufky8d364362007-01-22 02:17:55 -03003182 hdw->cmd_buffer[0] =
3183 (runFl ? FX2CMD_STREAMING_ON : FX2CMD_STREAMING_OFF);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03003184 status = pvr2_send_request(hdw,hdw->cmd_buffer,1,NULL,0);
Mike Iselyd8554972006-06-26 20:58:46 -03003185 } while (0); LOCK_GIVE(hdw->ctl_lock);
Mike Iselyd8554972006-06-26 20:58:46 -03003186 return status;
3187}
3188
3189
Mike Isely681c7392007-11-26 01:48:52 -03003190/* Evaluate whether or not state_encoder_ok can change */
3191static int state_eval_encoder_ok(struct pvr2_hdw *hdw)
3192{
3193 if (hdw->state_encoder_ok) return 0;
3194 if (hdw->flag_tripped) return 0;
3195 if (hdw->state_encoder_run) return 0;
3196 if (hdw->state_encoder_config) return 0;
3197 if (hdw->state_decoder_run) return 0;
3198 if (hdw->state_usbstream_run) return 0;
3199 if (pvr2_upload_firmware2(hdw) < 0) {
3200 hdw->flag_tripped = !0;
3201 trace_stbit("flag_tripped",hdw->flag_tripped);
3202 return !0;
3203 }
3204 hdw->state_encoder_ok = !0;
3205 trace_stbit("state_encoder_ok",hdw->state_encoder_ok);
3206 return !0;
3207}
3208
3209
3210/* Evaluate whether or not state_encoder_config can change */
3211static int state_eval_encoder_config(struct pvr2_hdw *hdw)
3212{
3213 if (hdw->state_encoder_config) {
3214 if (hdw->state_encoder_ok) {
3215 if (hdw->state_pipeline_req &&
3216 !hdw->state_pipeline_pause) return 0;
3217 }
3218 hdw->state_encoder_config = 0;
3219 hdw->state_encoder_waitok = 0;
3220 trace_stbit("state_encoder_waitok",hdw->state_encoder_waitok);
3221 /* paranoia - solve race if timer just completed */
3222 del_timer_sync(&hdw->encoder_wait_timer);
3223 } else {
3224 if (!hdw->state_encoder_ok ||
3225 !hdw->state_pipeline_idle ||
3226 hdw->state_pipeline_pause ||
3227 !hdw->state_pipeline_req ||
3228 !hdw->state_pipeline_config) {
3229 /* We must reset the enforced wait interval if
3230 anything has happened that might have disturbed
3231 the encoder. This should be a rare case. */
3232 if (timer_pending(&hdw->encoder_wait_timer)) {
3233 del_timer_sync(&hdw->encoder_wait_timer);
3234 }
3235 if (hdw->state_encoder_waitok) {
3236 /* Must clear the state - therefore we did
3237 something to a state bit and must also
3238 return true. */
3239 hdw->state_encoder_waitok = 0;
3240 trace_stbit("state_encoder_waitok",
3241 hdw->state_encoder_waitok);
3242 return !0;
3243 }
3244 return 0;
3245 }
3246 if (!hdw->state_encoder_waitok) {
3247 if (!timer_pending(&hdw->encoder_wait_timer)) {
3248 /* waitok flag wasn't set and timer isn't
3249 running. Check flag once more to avoid
3250 a race then start the timer. This is
3251 the point when we measure out a minimal
3252 quiet interval before doing something to
3253 the encoder. */
3254 if (!hdw->state_encoder_waitok) {
3255 hdw->encoder_wait_timer.expires =
3256 jiffies + (HZ*50/1000);
3257 add_timer(&hdw->encoder_wait_timer);
3258 }
3259 }
3260 /* We can't continue until we know we have been
3261 quiet for the interval measured by this
3262 timer. */
3263 return 0;
3264 }
3265 pvr2_encoder_configure(hdw);
3266 if (hdw->state_encoder_ok) hdw->state_encoder_config = !0;
3267 }
3268 trace_stbit("state_encoder_config",hdw->state_encoder_config);
3269 return !0;
3270}
3271
3272
3273/* Evaluate whether or not state_encoder_run can change */
3274static int state_eval_encoder_run(struct pvr2_hdw *hdw)
3275{
3276 if (hdw->state_encoder_run) {
3277 if (hdw->state_encoder_ok) {
3278 if (hdw->state_decoder_run) return 0;
3279 if (pvr2_encoder_stop(hdw) < 0) return !0;
3280 }
3281 hdw->state_encoder_run = 0;
3282 } else {
3283 if (!hdw->state_encoder_ok) return 0;
3284 if (!hdw->state_decoder_run) return 0;
3285 if (pvr2_encoder_start(hdw) < 0) return !0;
3286 hdw->state_encoder_run = !0;
3287 }
3288 trace_stbit("state_encoder_run",hdw->state_encoder_run);
3289 return !0;
3290}
3291
3292
3293/* Timeout function for quiescent timer. */
3294static void pvr2_hdw_quiescent_timeout(unsigned long data)
3295{
3296 struct pvr2_hdw *hdw = (struct pvr2_hdw *)data;
3297 hdw->state_decoder_quiescent = !0;
3298 trace_stbit("state_decoder_quiescent",hdw->state_decoder_quiescent);
3299 hdw->state_stale = !0;
3300 queue_work(hdw->workqueue,&hdw->workpoll);
3301}
3302
3303
3304/* Timeout function for encoder wait timer. */
3305static void pvr2_hdw_encoder_wait_timeout(unsigned long data)
3306{
3307 struct pvr2_hdw *hdw = (struct pvr2_hdw *)data;
3308 hdw->state_encoder_waitok = !0;
3309 trace_stbit("state_encoder_waitok",hdw->state_encoder_waitok);
3310 hdw->state_stale = !0;
3311 queue_work(hdw->workqueue,&hdw->workpoll);
3312}
3313
3314
3315/* Evaluate whether or not state_decoder_run can change */
3316static int state_eval_decoder_run(struct pvr2_hdw *hdw)
3317{
3318 if (hdw->state_decoder_run) {
3319 if (hdw->state_encoder_ok) {
3320 if (hdw->state_pipeline_req &&
3321 !hdw->state_pipeline_pause) return 0;
3322 }
3323 if (!hdw->flag_decoder_missed) {
3324 pvr2_decoder_enable(hdw,0);
3325 }
3326 hdw->state_decoder_quiescent = 0;
3327 hdw->state_decoder_run = 0;
3328 /* paranoia - solve race if timer just completed */
3329 del_timer_sync(&hdw->quiescent_timer);
3330 } else {
3331 if (!hdw->state_decoder_quiescent) {
3332 if (!timer_pending(&hdw->quiescent_timer)) {
3333 /* We don't do something about the
3334 quiescent timer until right here because
3335 we also want to catch cases where the
3336 decoder was already not running (like
3337 after initialization) as opposed to
3338 knowing that we had just stopped it.
3339 The second flag check is here to cover a
3340 race - the timer could have run and set
3341 this flag just after the previous check
3342 but before we did the pending check. */
3343 if (!hdw->state_decoder_quiescent) {
3344 hdw->quiescent_timer.expires =
3345 jiffies + (HZ*50/1000);
3346 add_timer(&hdw->quiescent_timer);
3347 }
3348 }
3349 /* Don't allow decoder to start again until it has
3350 been quiesced first. This little detail should
3351 hopefully further stabilize the encoder. */
3352 return 0;
3353 }
3354 if (!hdw->state_pipeline_req ||
3355 hdw->state_pipeline_pause ||
3356 !hdw->state_pipeline_config ||
3357 !hdw->state_encoder_config ||
3358 !hdw->state_encoder_ok) return 0;
3359 del_timer_sync(&hdw->quiescent_timer);
3360 if (hdw->flag_decoder_missed) return 0;
3361 if (pvr2_decoder_enable(hdw,!0) < 0) return 0;
3362 hdw->state_decoder_quiescent = 0;
3363 hdw->state_decoder_run = !0;
3364 }
3365 trace_stbit("state_decoder_quiescent",hdw->state_decoder_quiescent);
3366 trace_stbit("state_decoder_run",hdw->state_decoder_run);
3367 return !0;
3368}
3369
3370
3371/* Evaluate whether or not state_usbstream_run can change */
3372static int state_eval_usbstream_run(struct pvr2_hdw *hdw)
3373{
3374 if (hdw->state_usbstream_run) {
3375 if (hdw->state_encoder_ok) {
3376 if (hdw->state_encoder_run) return 0;
3377 }
3378 pvr2_hdw_cmd_usbstream(hdw,0);
3379 hdw->state_usbstream_run = 0;
3380 } else {
3381 if (!hdw->state_encoder_ok ||
3382 !hdw->state_encoder_run ||
3383 !hdw->state_pipeline_req ||
3384 hdw->state_pipeline_pause) return 0;
3385 if (pvr2_hdw_cmd_usbstream(hdw,!0) < 0) return 0;
3386 hdw->state_usbstream_run = !0;
3387 }
3388 trace_stbit("state_usbstream_run",hdw->state_usbstream_run);
3389 return !0;
3390}
3391
3392
3393/* Attempt to configure pipeline, if needed */
3394static int state_eval_pipeline_config(struct pvr2_hdw *hdw)
3395{
3396 if (hdw->state_pipeline_config ||
3397 hdw->state_pipeline_pause) return 0;
3398 pvr2_hdw_commit_execute(hdw);
3399 return !0;
3400}
3401
3402
3403/* Update pipeline idle and pipeline pause tracking states based on other
3404 inputs. This must be called whenever the other relevant inputs have
3405 changed. */
3406static int state_update_pipeline_state(struct pvr2_hdw *hdw)
3407{
3408 unsigned int st;
3409 int updatedFl = 0;
3410 /* Update pipeline state */
3411 st = !(hdw->state_encoder_run ||
3412 hdw->state_decoder_run ||
3413 hdw->state_usbstream_run ||
3414 (!hdw->state_decoder_quiescent));
3415 if (!st != !hdw->state_pipeline_idle) {
3416 hdw->state_pipeline_idle = st;
3417 updatedFl = !0;
3418 }
3419 if (hdw->state_pipeline_idle && hdw->state_pipeline_pause) {
3420 hdw->state_pipeline_pause = 0;
3421 updatedFl = !0;
3422 }
3423 return updatedFl;
3424}
3425
3426
3427typedef int (*state_eval_func)(struct pvr2_hdw *);
3428
3429/* Set of functions to be run to evaluate various states in the driver. */
3430const static state_eval_func eval_funcs[] = {
3431 state_eval_pipeline_config,
3432 state_eval_encoder_ok,
3433 state_eval_encoder_config,
3434 state_eval_decoder_run,
3435 state_eval_encoder_run,
3436 state_eval_usbstream_run,
3437};
3438
3439
3440/* Process various states and return true if we did anything interesting. */
3441static int pvr2_hdw_state_update(struct pvr2_hdw *hdw)
3442{
3443 unsigned int i;
3444 int state_updated = 0;
3445 int check_flag;
3446
3447 if (!hdw->state_stale) return 0;
3448 if ((hdw->fw1_state != FW1_STATE_OK) ||
3449 !hdw->flag_ok) {
3450 hdw->state_stale = 0;
3451 return !0;
3452 }
3453 /* This loop is the heart of the entire driver. It keeps trying to
3454 evaluate various bits of driver state until nothing changes for
3455 one full iteration. Each "bit of state" tracks some global
3456 aspect of the driver, e.g. whether decoder should run, if
3457 pipeline is configured, usb streaming is on, etc. We separately
3458 evaluate each of those questions based on other driver state to
3459 arrive at the correct running configuration. */
3460 do {
3461 check_flag = 0;
3462 state_update_pipeline_state(hdw);
3463 /* Iterate over each bit of state */
3464 for (i = 0; (i<ARRAY_SIZE(eval_funcs)) && hdw->flag_ok; i++) {
3465 if ((*eval_funcs[i])(hdw)) {
3466 check_flag = !0;
3467 state_updated = !0;
3468 state_update_pipeline_state(hdw);
3469 }
3470 }
3471 } while (check_flag && hdw->flag_ok);
3472 hdw->state_stale = 0;
3473 trace_stbit("state_stale",hdw->state_stale);
3474 return state_updated;
3475}
3476
3477
3478static unsigned int pvr2_hdw_report_unlocked(struct pvr2_hdw *hdw,int which,
3479 char *buf,unsigned int acnt)
3480{
3481 switch (which) {
3482 case 0:
3483 return scnprintf(
3484 buf,acnt,
3485 "driver:%s%s%s%s%s",
3486 (hdw->flag_ok ? " <ok>" : " <fail>"),
3487 (hdw->flag_init_ok ? " <init>" : " <uninitialized>"),
3488 (hdw->flag_disconnected ? " <disconnected>" :
3489 " <connected>"),
3490 (hdw->flag_tripped ? " <tripped>" : ""),
3491 (hdw->flag_decoder_missed ? " <no decoder>" : ""));
3492 case 1:
3493 return scnprintf(
3494 buf,acnt,
3495 "pipeline:%s%s%s%s",
3496 (hdw->state_pipeline_idle ? " <idle>" : ""),
3497 (hdw->state_pipeline_config ?
3498 " <configok>" : " <stale>"),
3499 (hdw->state_pipeline_req ? " <req>" : ""),
3500 (hdw->state_pipeline_pause ? " <pause>" : ""));
3501 case 2:
3502 return scnprintf(
3503 buf,acnt,
3504 "worker:%s%s%s%s%s%s",
3505 (hdw->state_decoder_run ?
3506 " <decode:run>" :
3507 (hdw->state_decoder_quiescent ?
3508 "" : " <decode:stop>")),
3509 (hdw->state_decoder_quiescent ?
3510 " <decode:quiescent>" : ""),
3511 (hdw->state_encoder_ok ?
3512 "" : " <encode:init>"),
3513 (hdw->state_encoder_run ?
3514 " <encode:run>" : " <encode:stop>"),
3515 (hdw->state_encoder_config ?
3516 " <encode:configok>" :
3517 (hdw->state_encoder_waitok ?
3518 "" : " <encode:wait>")),
3519 (hdw->state_usbstream_run ?
3520 " <usb:run>" : " <usb:stop>"));
3521 break;
3522 case 3:
3523 return scnprintf(
3524 buf,acnt,
3525 "state: %s",
3526 pvr2_get_state_name(hdw->master_state));
3527 break;
3528 default: break;
3529 }
3530 return 0;
3531}
3532
3533
3534unsigned int pvr2_hdw_state_report(struct pvr2_hdw *hdw,
3535 char *buf,unsigned int acnt)
3536{
3537 unsigned int bcnt,ccnt,idx;
3538 bcnt = 0;
3539 LOCK_TAKE(hdw->big_lock);
3540 for (idx = 0; ; idx++) {
3541 ccnt = pvr2_hdw_report_unlocked(hdw,idx,buf,acnt);
3542 if (!ccnt) break;
3543 bcnt += ccnt; acnt -= ccnt; buf += ccnt;
3544 if (!acnt) break;
3545 buf[0] = '\n'; ccnt = 1;
3546 bcnt += ccnt; acnt -= ccnt; buf += ccnt;
3547 }
3548 LOCK_GIVE(hdw->big_lock);
3549 return bcnt;
3550}
3551
3552
3553static void pvr2_hdw_state_log_state(struct pvr2_hdw *hdw)
3554{
3555 char buf[128];
3556 unsigned int idx,ccnt;
3557
3558 for (idx = 0; ; idx++) {
3559 ccnt = pvr2_hdw_report_unlocked(hdw,idx,buf,sizeof(buf));
3560 if (!ccnt) break;
3561 printk(KERN_INFO "%s %.*s\n",hdw->name,ccnt,buf);
3562 }
3563}
3564
3565
3566/* Evaluate and update the driver's current state, taking various actions
3567 as appropriate for the update. */
3568static int pvr2_hdw_state_eval(struct pvr2_hdw *hdw)
3569{
3570 unsigned int st;
3571 int state_updated = 0;
3572 int callback_flag = 0;
3573
3574 pvr2_trace(PVR2_TRACE_STBITS,
3575 "Drive state check START");
3576 if (pvrusb2_debug & PVR2_TRACE_STBITS) {
3577 pvr2_hdw_state_log_state(hdw);
3578 }
3579
3580 /* Process all state and get back over disposition */
3581 state_updated = pvr2_hdw_state_update(hdw);
3582
3583 /* Update master state based upon all other states. */
3584 if (!hdw->flag_ok) {
3585 st = PVR2_STATE_DEAD;
3586 } else if (hdw->fw1_state != FW1_STATE_OK) {
3587 st = PVR2_STATE_COLD;
3588 } else if (!hdw->state_encoder_ok) {
3589 st = PVR2_STATE_WARM;
3590 } else if (hdw->flag_tripped || hdw->flag_decoder_missed) {
3591 st = PVR2_STATE_ERROR;
3592 } else if (hdw->state_encoder_run &&
3593 hdw->state_decoder_run &&
3594 hdw->state_usbstream_run) {
3595 st = PVR2_STATE_RUN;
3596 } else {
3597 st = PVR2_STATE_READY;
3598 }
3599 if (hdw->master_state != st) {
3600 pvr2_trace(PVR2_TRACE_STATE,
3601 "Device state change from %s to %s",
3602 pvr2_get_state_name(hdw->master_state),
3603 pvr2_get_state_name(st));
3604 hdw->master_state = st;
3605 state_updated = !0;
3606 callback_flag = !0;
3607 }
3608 if (state_updated) {
3609 /* Trigger anyone waiting on any state changes here. */
3610 wake_up(&hdw->state_wait_data);
3611 }
3612
3613 if (pvrusb2_debug & PVR2_TRACE_STBITS) {
3614 pvr2_hdw_state_log_state(hdw);
3615 }
3616 pvr2_trace(PVR2_TRACE_STBITS,
3617 "Drive state check DONE callback=%d",callback_flag);
3618
3619 return callback_flag;
3620}
3621
3622
3623/* Cause kernel thread to check / update driver state */
3624static void pvr2_hdw_state_sched(struct pvr2_hdw *hdw)
3625{
3626 if (hdw->state_stale) return;
3627 hdw->state_stale = !0;
3628 trace_stbit("state_stale",hdw->state_stale);
3629 queue_work(hdw->workqueue,&hdw->workpoll);
3630}
3631
3632
3633void pvr2_hdw_get_debug_info_unlocked(const struct pvr2_hdw *hdw,
3634 struct pvr2_hdw_debug_info *ptr)
Mike Iselyd8554972006-06-26 20:58:46 -03003635{
3636 ptr->big_lock_held = hdw->big_lock_held;
3637 ptr->ctl_lock_held = hdw->ctl_lock_held;
Mike Iselyd8554972006-06-26 20:58:46 -03003638 ptr->flag_disconnected = hdw->flag_disconnected;
3639 ptr->flag_init_ok = hdw->flag_init_ok;
Mike Isely681c7392007-11-26 01:48:52 -03003640 ptr->flag_ok = hdw->flag_ok;
3641 ptr->fw1_state = hdw->fw1_state;
3642 ptr->flag_decoder_missed = hdw->flag_decoder_missed;
3643 ptr->flag_tripped = hdw->flag_tripped;
3644 ptr->state_encoder_ok = hdw->state_encoder_ok;
3645 ptr->state_encoder_run = hdw->state_encoder_run;
3646 ptr->state_decoder_run = hdw->state_decoder_run;
3647 ptr->state_usbstream_run = hdw->state_usbstream_run;
3648 ptr->state_decoder_quiescent = hdw->state_decoder_quiescent;
3649 ptr->state_pipeline_config = hdw->state_pipeline_config;
3650 ptr->state_pipeline_req = hdw->state_pipeline_req;
3651 ptr->state_pipeline_pause = hdw->state_pipeline_pause;
3652 ptr->state_pipeline_idle = hdw->state_pipeline_idle;
Mike Iselyd8554972006-06-26 20:58:46 -03003653 ptr->cmd_debug_state = hdw->cmd_debug_state;
3654 ptr->cmd_code = hdw->cmd_debug_code;
3655 ptr->cmd_debug_write_len = hdw->cmd_debug_write_len;
3656 ptr->cmd_debug_read_len = hdw->cmd_debug_read_len;
3657 ptr->cmd_debug_timeout = hdw->ctl_timeout_flag;
3658 ptr->cmd_debug_write_pend = hdw->ctl_write_pend_flag;
3659 ptr->cmd_debug_read_pend = hdw->ctl_read_pend_flag;
3660 ptr->cmd_debug_rstatus = hdw->ctl_read_urb->status;
3661 ptr->cmd_debug_wstatus = hdw->ctl_read_urb->status;
3662}
3663
3664
Mike Isely681c7392007-11-26 01:48:52 -03003665void pvr2_hdw_get_debug_info_locked(struct pvr2_hdw *hdw,
3666 struct pvr2_hdw_debug_info *ptr)
3667{
3668 LOCK_TAKE(hdw->ctl_lock); do {
3669 pvr2_hdw_get_debug_info_unlocked(hdw,ptr);
3670 } while(0); LOCK_GIVE(hdw->ctl_lock);
3671}
3672
3673
Mike Iselyd8554972006-06-26 20:58:46 -03003674int pvr2_hdw_gpio_get_dir(struct pvr2_hdw *hdw,u32 *dp)
3675{
3676 return pvr2_read_register(hdw,PVR2_GPIO_DIR,dp);
3677}
3678
3679
3680int pvr2_hdw_gpio_get_out(struct pvr2_hdw *hdw,u32 *dp)
3681{
3682 return pvr2_read_register(hdw,PVR2_GPIO_OUT,dp);
3683}
3684
3685
3686int pvr2_hdw_gpio_get_in(struct pvr2_hdw *hdw,u32 *dp)
3687{
3688 return pvr2_read_register(hdw,PVR2_GPIO_IN,dp);
3689}
3690
3691
3692int pvr2_hdw_gpio_chg_dir(struct pvr2_hdw *hdw,u32 msk,u32 val)
3693{
3694 u32 cval,nval;
3695 int ret;
3696 if (~msk) {
3697 ret = pvr2_read_register(hdw,PVR2_GPIO_DIR,&cval);
3698 if (ret) return ret;
3699 nval = (cval & ~msk) | (val & msk);
3700 pvr2_trace(PVR2_TRACE_GPIO,
3701 "GPIO direction changing 0x%x:0x%x"
3702 " from 0x%x to 0x%x",
3703 msk,val,cval,nval);
3704 } else {
3705 nval = val;
3706 pvr2_trace(PVR2_TRACE_GPIO,
3707 "GPIO direction changing to 0x%x",nval);
3708 }
3709 return pvr2_write_register(hdw,PVR2_GPIO_DIR,nval);
3710}
3711
3712
3713int pvr2_hdw_gpio_chg_out(struct pvr2_hdw *hdw,u32 msk,u32 val)
3714{
3715 u32 cval,nval;
3716 int ret;
3717 if (~msk) {
3718 ret = pvr2_read_register(hdw,PVR2_GPIO_OUT,&cval);
3719 if (ret) return ret;
3720 nval = (cval & ~msk) | (val & msk);
3721 pvr2_trace(PVR2_TRACE_GPIO,
3722 "GPIO output changing 0x%x:0x%x from 0x%x to 0x%x",
3723 msk,val,cval,nval);
3724 } else {
3725 nval = val;
3726 pvr2_trace(PVR2_TRACE_GPIO,
3727 "GPIO output changing to 0x%x",nval);
3728 }
3729 return pvr2_write_register(hdw,PVR2_GPIO_OUT,nval);
3730}
3731
3732
Mike Iselye61b6fc2006-07-18 22:42:18 -03003733/* Find I2C address of eeprom */
Adrian Bunk07e337e2006-06-30 11:30:20 -03003734static int pvr2_hdw_get_eeprom_addr(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03003735{
3736 int result;
3737 LOCK_TAKE(hdw->ctl_lock); do {
Michael Krufky8d364362007-01-22 02:17:55 -03003738 hdw->cmd_buffer[0] = FX2CMD_GET_EEPROM_ADDR;
Mike Iselyd8554972006-06-26 20:58:46 -03003739 result = pvr2_send_request(hdw,
3740 hdw->cmd_buffer,1,
3741 hdw->cmd_buffer,1);
3742 if (result < 0) break;
3743 result = hdw->cmd_buffer[0];
3744 } while(0); LOCK_GIVE(hdw->ctl_lock);
3745 return result;
3746}
3747
3748
Mike Isely32ffa9a2006-09-23 22:26:52 -03003749int pvr2_hdw_register_access(struct pvr2_hdw *hdw,
Hans Verkuilf3d092b2007-02-23 20:55:14 -03003750 u32 match_type, u32 match_chip, u64 reg_id,
3751 int setFl,u64 *val_ptr)
Mike Isely32ffa9a2006-09-23 22:26:52 -03003752{
3753#ifdef CONFIG_VIDEO_ADV_DEBUG
Mike Isely32ffa9a2006-09-23 22:26:52 -03003754 struct pvr2_i2c_client *cp;
3755 struct v4l2_register req;
Mike Isely6d988162006-09-28 17:53:49 -03003756 int stat = 0;
3757 int okFl = 0;
Mike Isely32ffa9a2006-09-23 22:26:52 -03003758
Mike Isely201f5c92007-01-28 16:08:36 -03003759 if (!capable(CAP_SYS_ADMIN)) return -EPERM;
3760
Hans Verkuilf3d092b2007-02-23 20:55:14 -03003761 req.match_type = match_type;
3762 req.match_chip = match_chip;
Mike Isely32ffa9a2006-09-23 22:26:52 -03003763 req.reg = reg_id;
3764 if (setFl) req.val = *val_ptr;
3765 mutex_lock(&hdw->i2c_list_lock); do {
Trent Piephoe77e2c22007-10-10 05:37:42 -03003766 list_for_each_entry(cp, &hdw->i2c_clients, list) {
Mike Isely8481a752007-04-27 12:31:31 -03003767 if (!v4l2_chip_match_i2c_client(
3768 cp->client,
3769 req.match_type, req.match_chip)) {
Hans Verkuilf3d092b2007-02-23 20:55:14 -03003770 continue;
3771 }
Mike Isely32ffa9a2006-09-23 22:26:52 -03003772 stat = pvr2_i2c_client_cmd(
Trent Piepho52ebc762007-01-23 22:38:13 -03003773 cp,(setFl ? VIDIOC_DBG_S_REGISTER :
3774 VIDIOC_DBG_G_REGISTER),&req);
Mike Isely32ffa9a2006-09-23 22:26:52 -03003775 if (!setFl) *val_ptr = req.val;
Mike Isely6d988162006-09-28 17:53:49 -03003776 okFl = !0;
3777 break;
Mike Isely32ffa9a2006-09-23 22:26:52 -03003778 }
3779 } while (0); mutex_unlock(&hdw->i2c_list_lock);
Mike Isely6d988162006-09-28 17:53:49 -03003780 if (okFl) {
3781 return stat;
3782 }
Mike Isely32ffa9a2006-09-23 22:26:52 -03003783 return -EINVAL;
3784#else
3785 return -ENOSYS;
3786#endif
3787}
3788
3789
Mike Iselyd8554972006-06-26 20:58:46 -03003790/*
3791 Stuff for Emacs to see, in order to encourage consistent editing style:
3792 *** Local Variables: ***
3793 *** mode: c ***
3794 *** fill-column: 75 ***
3795 *** tab-width: 8 ***
3796 *** c-basic-offset: 8 ***
3797 *** End: ***
3798 */