blob: 7b5f159cfaf11a702c2abea14cd0877aa2776932 [file] [log] [blame]
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001/*
2 * ALSA SoC TLV320AIC3X codec driver
3 *
Vladimir Barinovd6b52032008-09-29 23:14:11 +04004 * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
Vladimir Barinov44d0a872007-11-14 17:07:17 +01005 * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
6 *
7 * Based on sound/soc/codecs/wm8753.c by Liam Girdwood
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * Notes:
14 * The AIC3X is a driver for a low power stereo audio
Randolph Chung6184f102010-08-20 12:47:53 +080015 * codecs aic31, aic32, aic33, aic3007.
Vladimir Barinov44d0a872007-11-14 17:07:17 +010016 *
17 * It supports full aic33 codec functionality.
Randolph Chung6184f102010-08-20 12:47:53 +080018 * The compatibility with aic32, aic31 and aic3007 is as follows:
19 * aic32/aic3007 | aic31
Vladimir Barinov44d0a872007-11-14 17:07:17 +010020 * ---------------------------------------
21 * MONO_LOUT -> N/A | MONO_LOUT -> N/A
22 * | IN1L -> LINE1L
23 * | IN1R -> LINE1R
24 * | IN2L -> LINE2L
25 * | IN2R -> LINE2R
26 * | MIC3L/R -> N/A
27 * truncated internal functionality in
28 * accordance with documentation
29 * ---------------------------------------
30 *
31 * Hence the machine layer should disable unsupported inputs/outputs by
Liam Girdwooda5302182008-07-07 13:35:17 +010032 * snd_soc_dapm_disable_pin(codec, "MONO_LOUT"), etc.
Vladimir Barinov44d0a872007-11-14 17:07:17 +010033 */
34
35#include <linux/module.h>
36#include <linux/moduleparam.h>
37#include <linux/init.h>
38#include <linux/delay.h>
39#include <linux/pm.h>
40#include <linux/i2c.h>
Jarkko Nikula5193d622010-05-05 13:02:03 +030041#include <linux/gpio.h>
Jarkko Nikula07779fd2010-04-26 15:49:14 +030042#include <linux/regulator/consumer.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010043#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010045#include <sound/core.h>
46#include <sound/pcm.h>
47#include <sound/pcm_params.h>
48#include <sound/soc.h>
49#include <sound/soc-dapm.h>
50#include <sound/initval.h>
Jarkko Nikula7565fc32009-02-09 14:27:07 +020051#include <sound/tlv.h>
Jarkko Nikula5193d622010-05-05 13:02:03 +030052#include <sound/tlv320aic3x.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010053
54#include "tlv320aic3x.h"
55
Jarkko Nikula07779fd2010-04-26 15:49:14 +030056#define AIC3X_NUM_SUPPLIES 4
57static const char *aic3x_supply_names[AIC3X_NUM_SUPPLIES] = {
58 "IOVDD", /* I/O Voltage */
59 "DVDD", /* Digital Core Voltage */
60 "AVDD", /* Analog DAC Voltage */
61 "DRVDD", /* ADC Analog and Output Driver Voltage */
62};
Vladimir Barinov44d0a872007-11-14 17:07:17 +010063
64/* codec private data */
65struct aic3x_priv {
Jarkko Nikula07779fd2010-04-26 15:49:14 +030066 struct regulator_bulk_data supplies[AIC3X_NUM_SUPPLIES];
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000067 enum snd_soc_control_type control_type;
68 struct aic3x_setup_data *setup;
69 void *control_data;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010070 unsigned int sysclk;
71 int master;
Jarkko Nikula5193d622010-05-05 13:02:03 +030072 int gpio_reset;
Randolph Chung6184f102010-08-20 12:47:53 +080073#define AIC3X_MODEL_3X 0
74#define AIC3X_MODEL_33 1
75#define AIC3X_MODEL_3007 2
76 u16 model;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010077};
78
79/*
80 * AIC3X register cache
81 * We can't read the AIC3X register space when we are
82 * using 2 wire for device control, so we cache them instead.
83 * There is no point in caching the reset register
84 */
85static const u8 aic3x_reg[AIC3X_CACHEREGNUM] = {
86 0x00, 0x00, 0x00, 0x10, /* 0 */
87 0x04, 0x00, 0x00, 0x00, /* 4 */
88 0x00, 0x00, 0x00, 0x01, /* 8 */
89 0x00, 0x00, 0x00, 0x80, /* 12 */
90 0x80, 0xff, 0xff, 0x78, /* 16 */
91 0x78, 0x78, 0x78, 0x78, /* 20 */
92 0x78, 0x00, 0x00, 0xfe, /* 24 */
93 0x00, 0x00, 0xfe, 0x00, /* 28 */
94 0x18, 0x18, 0x00, 0x00, /* 32 */
95 0x00, 0x00, 0x00, 0x00, /* 36 */
96 0x00, 0x00, 0x00, 0x80, /* 40 */
97 0x80, 0x00, 0x00, 0x00, /* 44 */
98 0x00, 0x00, 0x00, 0x04, /* 48 */
99 0x00, 0x00, 0x00, 0x00, /* 52 */
100 0x00, 0x00, 0x04, 0x00, /* 56 */
101 0x00, 0x00, 0x00, 0x00, /* 60 */
102 0x00, 0x04, 0x00, 0x00, /* 64 */
103 0x00, 0x00, 0x00, 0x00, /* 68 */
104 0x04, 0x00, 0x00, 0x00, /* 72 */
105 0x00, 0x00, 0x00, 0x00, /* 76 */
106 0x00, 0x00, 0x00, 0x00, /* 80 */
107 0x00, 0x00, 0x00, 0x00, /* 84 */
108 0x00, 0x00, 0x00, 0x00, /* 88 */
109 0x00, 0x00, 0x00, 0x00, /* 92 */
110 0x00, 0x00, 0x00, 0x00, /* 96 */
111 0x00, 0x00, 0x02, /* 100 */
112};
113
114/*
Jarkko Nikula9900daa2010-09-14 16:59:47 +0300115 * read from the aic3x register space. Only use for this function is if
116 * wanting to read volatile bits from those registers that has both read-only
117 * and read/write bits. All other cases should use snd_soc_read.
Daniel Mack54e7e612008-04-30 16:20:52 +0200118 */
119static int aic3x_read(struct snd_soc_codec *codec, unsigned int reg,
120 u8 *value)
121{
Jarkko Nikula9900daa2010-09-14 16:59:47 +0300122 u8 *cache = codec->reg_cache;
Mark Brown5f345342009-07-05 17:35:28 +0100123
Jarkko Nikula9900daa2010-09-14 16:59:47 +0300124 if (reg >= AIC3X_CACHEREGNUM)
125 return -1;
Daniel Mack54e7e612008-04-30 16:20:52 +0200126
Jarkko Nikula9900daa2010-09-14 16:59:47 +0300127 *value = codec->hw_read(codec, reg);
128 cache[reg] = *value;
129
Daniel Mack54e7e612008-04-30 16:20:52 +0200130 return 0;
131}
132
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100133#define SOC_DAPM_SINGLE_AIC3X(xname, reg, shift, mask, invert) \
134{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
135 .info = snd_soc_info_volsw, \
136 .get = snd_soc_dapm_get_volsw, .put = snd_soc_dapm_put_volsw_aic3x, \
137 .private_value = SOC_SINGLE_VALUE(reg, shift, mask, invert) }
138
139/*
140 * All input lines are connected when !0xf and disconnected with 0xf bit field,
141 * so we have to use specific dapm_put call for input mixer
142 */
143static int snd_soc_dapm_put_volsw_aic3x(struct snd_kcontrol *kcontrol,
144 struct snd_ctl_elem_value *ucontrol)
145{
146 struct snd_soc_dapm_widget *widget = snd_kcontrol_chip(kcontrol);
Eero Nurkkala4453dba2009-02-06 12:01:04 +0200147 struct soc_mixer_control *mc =
148 (struct soc_mixer_control *)kcontrol->private_value;
149 unsigned int reg = mc->reg;
150 unsigned int shift = mc->shift;
151 int max = mc->max;
152 unsigned int mask = (1 << fls(max)) - 1;
153 unsigned int invert = mc->invert;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100154 unsigned short val, val_mask;
155 int ret;
156 struct snd_soc_dapm_path *path;
157 int found = 0;
158
159 val = (ucontrol->value.integer.value[0] & mask);
160
161 mask = 0xf;
162 if (val)
163 val = mask;
164
165 if (invert)
166 val = mask - val;
167 val_mask = mask << shift;
168 val = val << shift;
169
170 mutex_lock(&widget->codec->mutex);
171
172 if (snd_soc_test_bits(widget->codec, reg, val_mask, val)) {
173 /* find dapm widget path assoc with kcontrol */
174 list_for_each_entry(path, &widget->codec->dapm_paths, list) {
175 if (path->kcontrol != kcontrol)
176 continue;
177
178 /* found, now check type */
179 found = 1;
180 if (val)
181 /* new connection */
182 path->connect = invert ? 0 : 1;
183 else
184 /* old connection must be powered down */
185 path->connect = invert ? 1 : 0;
186 break;
187 }
188
189 if (found)
Liam Girdwooda5302182008-07-07 13:35:17 +0100190 snd_soc_dapm_sync(widget->codec);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100191 }
192
193 ret = snd_soc_update_bits(widget->codec, reg, val_mask, val);
194
195 mutex_unlock(&widget->codec->mutex);
196 return ret;
197}
198
199static const char *aic3x_left_dac_mux[] = { "DAC_L1", "DAC_L3", "DAC_L2" };
200static const char *aic3x_right_dac_mux[] = { "DAC_R1", "DAC_R3", "DAC_R2" };
201static const char *aic3x_left_hpcom_mux[] =
202 { "differential of HPLOUT", "constant VCM", "single-ended" };
203static const char *aic3x_right_hpcom_mux[] =
204 { "differential of HPROUT", "constant VCM", "single-ended",
205 "differential of HPLCOM", "external feedback" };
206static const char *aic3x_linein_mode_mux[] = { "single-ended", "differential" };
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300207static const char *aic3x_adc_hpf[] =
208 { "Disabled", "0.0045xFs", "0.0125xFs", "0.025xFs" };
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100209
210#define LDAC_ENUM 0
211#define RDAC_ENUM 1
212#define LHPCOM_ENUM 2
213#define RHPCOM_ENUM 3
214#define LINE1L_ENUM 4
215#define LINE1R_ENUM 5
216#define LINE2L_ENUM 6
217#define LINE2R_ENUM 7
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300218#define ADC_HPF_ENUM 8
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100219
220static const struct soc_enum aic3x_enum[] = {
221 SOC_ENUM_SINGLE(DAC_LINE_MUX, 6, 3, aic3x_left_dac_mux),
222 SOC_ENUM_SINGLE(DAC_LINE_MUX, 4, 3, aic3x_right_dac_mux),
223 SOC_ENUM_SINGLE(HPLCOM_CFG, 4, 3, aic3x_left_hpcom_mux),
224 SOC_ENUM_SINGLE(HPRCOM_CFG, 3, 5, aic3x_right_hpcom_mux),
225 SOC_ENUM_SINGLE(LINE1L_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
226 SOC_ENUM_SINGLE(LINE1R_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
227 SOC_ENUM_SINGLE(LINE2L_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
228 SOC_ENUM_SINGLE(LINE2R_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300229 SOC_ENUM_DOUBLE(AIC3X_CODEC_DFILT_CTRL, 6, 4, 4, aic3x_adc_hpf),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100230};
231
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200232/*
233 * DAC digital volumes. From -63.5 to 0 dB in 0.5 dB steps
234 */
235static DECLARE_TLV_DB_SCALE(dac_tlv, -6350, 50, 0);
236/* ADC PGA gain volumes. From 0 to 59.5 dB in 0.5 dB steps */
237static DECLARE_TLV_DB_SCALE(adc_tlv, 0, 50, 0);
238/*
239 * Output stage volumes. From -78.3 to 0 dB. Muted below -78.3 dB.
240 * Step size is approximately 0.5 dB over most of the scale but increasing
241 * near the very low levels.
242 * Define dB scale so that it is mostly correct for range about -55 to 0 dB
243 * but having increasing dB difference below that (and where it doesn't count
244 * so much). This setting shows -50 dB (actual is -50.3 dB) for register
245 * value 100 and -58.5 dB (actual is -78.3 dB) for register value 117.
246 */
247static DECLARE_TLV_DB_SCALE(output_stage_tlv, -5900, 50, 1);
248
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100249static const struct snd_kcontrol_new aic3x_snd_controls[] = {
250 /* Output */
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200251 SOC_DOUBLE_R_TLV("PCM Playback Volume",
252 LDAC_VOL, RDAC_VOL, 0, 0x7f, 1, dac_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100253
Jarkko Nikula098b1712010-08-27 16:56:50 +0300254 /*
255 * Output controls that map to output mixer switches. Note these are
256 * only for swapped L-to-R and R-to-L routes. See below stereo controls
257 * for direct L-to-L and R-to-R routes.
258 */
259 SOC_SINGLE_TLV("Left Line Mixer Line2R Bypass Volume",
260 LINE2R_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
261 SOC_SINGLE_TLV("Left Line Mixer PGAR Bypass Volume",
262 PGAR_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
263 SOC_SINGLE_TLV("Left Line Mixer DACR1 Playback Volume",
264 DACR1_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
265
266 SOC_SINGLE_TLV("Right Line Mixer Line2L Bypass Volume",
267 LINE2L_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
268 SOC_SINGLE_TLV("Right Line Mixer PGAL Bypass Volume",
269 PGAL_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
270 SOC_SINGLE_TLV("Right Line Mixer DACL1 Playback Volume",
271 DACL1_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
272
273 SOC_SINGLE_TLV("Left HP Mixer Line2R Bypass Volume",
274 LINE2R_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
275 SOC_SINGLE_TLV("Left HP Mixer PGAR Bypass Volume",
276 PGAR_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
277 SOC_SINGLE_TLV("Left HP Mixer DACR1 Playback Volume",
278 DACR1_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
279
280 SOC_SINGLE_TLV("Right HP Mixer Line2L Bypass Volume",
281 LINE2L_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
282 SOC_SINGLE_TLV("Right HP Mixer PGAL Bypass Volume",
283 PGAL_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
284 SOC_SINGLE_TLV("Right HP Mixer DACL1 Playback Volume",
285 DACL1_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
286
287 SOC_SINGLE_TLV("Left HPCOM Mixer Line2R Bypass Volume",
288 LINE2R_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
289 SOC_SINGLE_TLV("Left HPCOM Mixer PGAR Bypass Volume",
290 PGAR_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
291 SOC_SINGLE_TLV("Left HPCOM Mixer DACR1 Playback Volume",
292 DACR1_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
293
294 SOC_SINGLE_TLV("Right HPCOM Mixer Line2L Bypass Volume",
295 LINE2L_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
296 SOC_SINGLE_TLV("Right HPCOM Mixer PGAL Bypass Volume",
297 PGAL_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
298 SOC_SINGLE_TLV("Right HPCOM Mixer DACL1 Playback Volume",
299 DACL1_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
300
301 /* Stereo output controls for direct L-to-L and R-to-R routes */
302 SOC_DOUBLE_R_TLV("Line Line2 Bypass Volume",
303 LINE2L_2_LLOPM_VOL, LINE2R_2_RLOPM_VOL,
304 0, 118, 1, output_stage_tlv),
305 SOC_DOUBLE_R_TLV("Line PGA Bypass Volume",
306 PGAL_2_LLOPM_VOL, PGAR_2_RLOPM_VOL,
307 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200308 SOC_DOUBLE_R_TLV("Line DAC Playback Volume",
309 DACL1_2_LLOPM_VOL, DACR1_2_RLOPM_VOL,
310 0, 118, 1, output_stage_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100311
Jarkko Nikula098b1712010-08-27 16:56:50 +0300312 SOC_DOUBLE_R_TLV("Mono Line2 Bypass Volume",
313 LINE2L_2_MONOLOPM_VOL, LINE2R_2_MONOLOPM_VOL,
314 0, 118, 1, output_stage_tlv),
315 SOC_DOUBLE_R_TLV("Mono PGA Bypass Volume",
316 PGAL_2_MONOLOPM_VOL, PGAR_2_MONOLOPM_VOL,
317 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200318 SOC_DOUBLE_R_TLV("Mono DAC Playback Volume",
319 DACL1_2_MONOLOPM_VOL, DACR1_2_MONOLOPM_VOL,
320 0, 118, 1, output_stage_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100321
Jarkko Nikula098b1712010-08-27 16:56:50 +0300322 SOC_DOUBLE_R_TLV("HP Line2 Bypass Volume",
323 LINE2L_2_HPLOUT_VOL, LINE2R_2_HPROUT_VOL,
324 0, 118, 1, output_stage_tlv),
325 SOC_DOUBLE_R_TLV("HP PGA Bypass Volume",
326 PGAL_2_HPLOUT_VOL, PGAR_2_HPROUT_VOL,
327 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200328 SOC_DOUBLE_R_TLV("HP DAC Playback Volume",
329 DACL1_2_HPLOUT_VOL, DACR1_2_HPROUT_VOL,
330 0, 118, 1, output_stage_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100331
Jarkko Nikula098b1712010-08-27 16:56:50 +0300332 SOC_DOUBLE_R_TLV("HPCOM Line2 Bypass Volume",
333 LINE2L_2_HPLCOM_VOL, LINE2R_2_HPRCOM_VOL,
334 0, 118, 1, output_stage_tlv),
335 SOC_DOUBLE_R_TLV("HPCOM PGA Bypass Volume",
336 PGAL_2_HPLCOM_VOL, PGAR_2_HPRCOM_VOL,
337 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200338 SOC_DOUBLE_R_TLV("HPCOM DAC Playback Volume",
339 DACL1_2_HPLCOM_VOL, DACR1_2_HPRCOM_VOL,
340 0, 118, 1, output_stage_tlv),
Jarkko Nikula098b1712010-08-27 16:56:50 +0300341
342 /* Output pin mute controls */
343 SOC_DOUBLE_R("Line Playback Switch", LLOPM_CTRL, RLOPM_CTRL, 3,
344 0x01, 0),
345 SOC_SINGLE("Mono Playback Switch", MONOLOPM_CTRL, 3, 0x01, 0),
346 SOC_DOUBLE_R("HP Playback Switch", HPLOUT_CTRL, HPROUT_CTRL, 3,
347 0x01, 0),
Jarkko Nikulaf9bc0292010-08-27 16:56:47 +0300348 SOC_DOUBLE_R("HPCOM Playback Switch", HPLCOM_CTRL, HPRCOM_CTRL, 3,
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100349 0x01, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100350
351 /*
352 * Note: enable Automatic input Gain Controller with care. It can
353 * adjust PGA to max value when ADC is on and will never go back.
354 */
355 SOC_DOUBLE_R("AGC Switch", LAGC_CTRL_A, RAGC_CTRL_A, 7, 0x01, 0),
356
357 /* Input */
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200358 SOC_DOUBLE_R_TLV("PGA Capture Volume", LADC_VOL, RADC_VOL,
359 0, 119, 0, adc_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100360 SOC_DOUBLE_R("PGA Capture Switch", LADC_VOL, RADC_VOL, 7, 0x01, 1),
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300361
362 SOC_ENUM("ADC HPF Cut-off", aic3x_enum[ADC_HPF_ENUM]),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100363};
364
Randolph Chung6184f102010-08-20 12:47:53 +0800365/*
366 * Class-D amplifier gain. From 0 to 18 dB in 6 dB steps
367 */
368static DECLARE_TLV_DB_SCALE(classd_amp_tlv, 0, 600, 0);
369
370static const struct snd_kcontrol_new aic3x_classd_amp_gain_ctrl =
371 SOC_DOUBLE_TLV("Class-D Amplifier Gain", CLASSD_CTRL, 6, 4, 3, 0, classd_amp_tlv);
372
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100373/* Left DAC Mux */
374static const struct snd_kcontrol_new aic3x_left_dac_mux_controls =
375SOC_DAPM_ENUM("Route", aic3x_enum[LDAC_ENUM]);
376
377/* Right DAC Mux */
378static const struct snd_kcontrol_new aic3x_right_dac_mux_controls =
379SOC_DAPM_ENUM("Route", aic3x_enum[RDAC_ENUM]);
380
381/* Left HPCOM Mux */
382static const struct snd_kcontrol_new aic3x_left_hpcom_mux_controls =
383SOC_DAPM_ENUM("Route", aic3x_enum[LHPCOM_ENUM]);
384
385/* Right HPCOM Mux */
386static const struct snd_kcontrol_new aic3x_right_hpcom_mux_controls =
387SOC_DAPM_ENUM("Route", aic3x_enum[RHPCOM_ENUM]);
388
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300389/* Left Line Mixer */
390static const struct snd_kcontrol_new aic3x_left_line_mixer_controls[] = {
391 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_LLOPM_VOL, 7, 1, 0),
392 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_LLOPM_VOL, 7, 1, 0),
393 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_LLOPM_VOL, 7, 1, 0),
394 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_LLOPM_VOL, 7, 1, 0),
395 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_LLOPM_VOL, 7, 1, 0),
396 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_LLOPM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100397};
398
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300399/* Right Line Mixer */
400static const struct snd_kcontrol_new aic3x_right_line_mixer_controls[] = {
401 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_RLOPM_VOL, 7, 1, 0),
402 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_RLOPM_VOL, 7, 1, 0),
403 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_RLOPM_VOL, 7, 1, 0),
404 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_RLOPM_VOL, 7, 1, 0),
405 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_RLOPM_VOL, 7, 1, 0),
406 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_RLOPM_VOL, 7, 1, 0),
407};
408
409/* Mono Mixer */
410static const struct snd_kcontrol_new aic3x_mono_mixer_controls[] = {
411 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_MONOLOPM_VOL, 7, 1, 0),
412 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_MONOLOPM_VOL, 7, 1, 0),
413 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_MONOLOPM_VOL, 7, 1, 0),
414 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_MONOLOPM_VOL, 7, 1, 0),
415 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_MONOLOPM_VOL, 7, 1, 0),
416 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_MONOLOPM_VOL, 7, 1, 0),
417};
418
419/* Left HP Mixer */
420static const struct snd_kcontrol_new aic3x_left_hp_mixer_controls[] = {
421 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPLOUT_VOL, 7, 1, 0),
422 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPLOUT_VOL, 7, 1, 0),
423 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPLOUT_VOL, 7, 1, 0),
424 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPLOUT_VOL, 7, 1, 0),
425 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPLOUT_VOL, 7, 1, 0),
426 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPLOUT_VOL, 7, 1, 0),
427};
428
429/* Right HP Mixer */
430static const struct snd_kcontrol_new aic3x_right_hp_mixer_controls[] = {
431 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPROUT_VOL, 7, 1, 0),
432 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPROUT_VOL, 7, 1, 0),
433 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPROUT_VOL, 7, 1, 0),
434 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPROUT_VOL, 7, 1, 0),
435 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPROUT_VOL, 7, 1, 0),
436 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPROUT_VOL, 7, 1, 0),
437};
438
439/* Left HPCOM Mixer */
440static const struct snd_kcontrol_new aic3x_left_hpcom_mixer_controls[] = {
441 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPLCOM_VOL, 7, 1, 0),
442 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPLCOM_VOL, 7, 1, 0),
443 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPLCOM_VOL, 7, 1, 0),
444 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPLCOM_VOL, 7, 1, 0),
445 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPLCOM_VOL, 7, 1, 0),
446 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPLCOM_VOL, 7, 1, 0),
447};
448
449/* Right HPCOM Mixer */
450static const struct snd_kcontrol_new aic3x_right_hpcom_mixer_controls[] = {
451 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPRCOM_VOL, 7, 1, 0),
452 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPRCOM_VOL, 7, 1, 0),
453 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPRCOM_VOL, 7, 1, 0),
454 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPRCOM_VOL, 7, 1, 0),
455 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPRCOM_VOL, 7, 1, 0),
456 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPRCOM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100457};
458
459/* Left PGA Mixer */
460static const struct snd_kcontrol_new aic3x_left_pga_mixer_controls[] = {
461 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_LADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100462 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_LADC_CTRL, 3, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100463 SOC_DAPM_SINGLE_AIC3X("Line2L Switch", LINE2L_2_LADC_CTRL, 3, 1, 1),
464 SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_LADC_CTRL, 4, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100465 SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_LADC_CTRL, 0, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100466};
467
468/* Right PGA Mixer */
469static const struct snd_kcontrol_new aic3x_right_pga_mixer_controls[] = {
470 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_RADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100471 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_RADC_CTRL, 3, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100472 SOC_DAPM_SINGLE_AIC3X("Line2R Switch", LINE2R_2_RADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100473 SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_RADC_CTRL, 4, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100474 SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_RADC_CTRL, 0, 1, 1),
475};
476
477/* Left Line1 Mux */
478static const struct snd_kcontrol_new aic3x_left_line1_mux_controls =
479SOC_DAPM_ENUM("Route", aic3x_enum[LINE1L_ENUM]);
480
481/* Right Line1 Mux */
482static const struct snd_kcontrol_new aic3x_right_line1_mux_controls =
483SOC_DAPM_ENUM("Route", aic3x_enum[LINE1R_ENUM]);
484
485/* Left Line2 Mux */
486static const struct snd_kcontrol_new aic3x_left_line2_mux_controls =
487SOC_DAPM_ENUM("Route", aic3x_enum[LINE2L_ENUM]);
488
489/* Right Line2 Mux */
490static const struct snd_kcontrol_new aic3x_right_line2_mux_controls =
491SOC_DAPM_ENUM("Route", aic3x_enum[LINE2R_ENUM]);
492
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100493static const struct snd_soc_dapm_widget aic3x_dapm_widgets[] = {
494 /* Left DAC to Left Outputs */
495 SND_SOC_DAPM_DAC("Left DAC", "Left Playback", DAC_PWR, 7, 0),
496 SND_SOC_DAPM_MUX("Left DAC Mux", SND_SOC_NOPM, 0, 0,
497 &aic3x_left_dac_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100498 SND_SOC_DAPM_MUX("Left HPCOM Mux", SND_SOC_NOPM, 0, 0,
499 &aic3x_left_hpcom_mux_controls),
500 SND_SOC_DAPM_PGA("Left Line Out", LLOPM_CTRL, 0, 0, NULL, 0),
501 SND_SOC_DAPM_PGA("Left HP Out", HPLOUT_CTRL, 0, 0, NULL, 0),
502 SND_SOC_DAPM_PGA("Left HP Com", HPLCOM_CTRL, 0, 0, NULL, 0),
503
504 /* Right DAC to Right Outputs */
505 SND_SOC_DAPM_DAC("Right DAC", "Right Playback", DAC_PWR, 6, 0),
506 SND_SOC_DAPM_MUX("Right DAC Mux", SND_SOC_NOPM, 0, 0,
507 &aic3x_right_dac_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100508 SND_SOC_DAPM_MUX("Right HPCOM Mux", SND_SOC_NOPM, 0, 0,
509 &aic3x_right_hpcom_mux_controls),
510 SND_SOC_DAPM_PGA("Right Line Out", RLOPM_CTRL, 0, 0, NULL, 0),
511 SND_SOC_DAPM_PGA("Right HP Out", HPROUT_CTRL, 0, 0, NULL, 0),
512 SND_SOC_DAPM_PGA("Right HP Com", HPRCOM_CTRL, 0, 0, NULL, 0),
513
514 /* Mono Output */
515 SND_SOC_DAPM_PGA("Mono Out", MONOLOPM_CTRL, 0, 0, NULL, 0),
516
Daniel Mack54f01912008-11-26 17:47:36 +0100517 /* Inputs to Left ADC */
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100518 SND_SOC_DAPM_ADC("Left ADC", "Left Capture", LINE1L_2_LADC_CTRL, 2, 0),
519 SND_SOC_DAPM_MIXER("Left PGA Mixer", SND_SOC_NOPM, 0, 0,
520 &aic3x_left_pga_mixer_controls[0],
521 ARRAY_SIZE(aic3x_left_pga_mixer_controls)),
522 SND_SOC_DAPM_MUX("Left Line1L Mux", SND_SOC_NOPM, 0, 0,
523 &aic3x_left_line1_mux_controls),
Daniel Mack54f01912008-11-26 17:47:36 +0100524 SND_SOC_DAPM_MUX("Left Line1R Mux", SND_SOC_NOPM, 0, 0,
525 &aic3x_left_line1_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100526 SND_SOC_DAPM_MUX("Left Line2L Mux", SND_SOC_NOPM, 0, 0,
527 &aic3x_left_line2_mux_controls),
528
Daniel Mack54f01912008-11-26 17:47:36 +0100529 /* Inputs to Right ADC */
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100530 SND_SOC_DAPM_ADC("Right ADC", "Right Capture",
531 LINE1R_2_RADC_CTRL, 2, 0),
532 SND_SOC_DAPM_MIXER("Right PGA Mixer", SND_SOC_NOPM, 0, 0,
533 &aic3x_right_pga_mixer_controls[0],
534 ARRAY_SIZE(aic3x_right_pga_mixer_controls)),
Daniel Mack54f01912008-11-26 17:47:36 +0100535 SND_SOC_DAPM_MUX("Right Line1L Mux", SND_SOC_NOPM, 0, 0,
536 &aic3x_right_line1_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100537 SND_SOC_DAPM_MUX("Right Line1R Mux", SND_SOC_NOPM, 0, 0,
538 &aic3x_right_line1_mux_controls),
539 SND_SOC_DAPM_MUX("Right Line2R Mux", SND_SOC_NOPM, 0, 0,
540 &aic3x_right_line2_mux_controls),
541
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300542 /*
543 * Not a real mic bias widget but similar function. This is for dynamic
544 * control of GPIO1 digital mic modulator clock output function when
545 * using digital mic.
546 */
547 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "GPIO1 dmic modclk",
548 AIC3X_GPIO1_REG, 4, 0xf,
549 AIC3X_GPIO1_FUNC_DIGITAL_MIC_MODCLK,
550 AIC3X_GPIO1_FUNC_DISABLED),
551
552 /*
553 * Also similar function like mic bias. Selects digital mic with
554 * configurable oversampling rate instead of ADC converter.
555 */
556 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 128",
557 AIC3X_ASD_INTF_CTRLA, 0, 3, 1, 0),
558 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 64",
559 AIC3X_ASD_INTF_CTRLA, 0, 3, 2, 0),
560 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 32",
561 AIC3X_ASD_INTF_CTRLA, 0, 3, 3, 0),
562
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100563 /* Mic Bias */
Jarkko Nikula0bd72a32008-06-25 14:42:08 +0300564 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias 2V",
565 MICBIAS_CTRL, 6, 3, 1, 0),
566 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias 2.5V",
567 MICBIAS_CTRL, 6, 3, 2, 0),
568 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias AVDD",
569 MICBIAS_CTRL, 6, 3, 3, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100570
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300571 /* Output mixers */
572 SND_SOC_DAPM_MIXER("Left Line Mixer", SND_SOC_NOPM, 0, 0,
573 &aic3x_left_line_mixer_controls[0],
574 ARRAY_SIZE(aic3x_left_line_mixer_controls)),
575 SND_SOC_DAPM_MIXER("Right Line Mixer", SND_SOC_NOPM, 0, 0,
576 &aic3x_right_line_mixer_controls[0],
577 ARRAY_SIZE(aic3x_right_line_mixer_controls)),
578 SND_SOC_DAPM_MIXER("Mono Mixer", SND_SOC_NOPM, 0, 0,
579 &aic3x_mono_mixer_controls[0],
580 ARRAY_SIZE(aic3x_mono_mixer_controls)),
581 SND_SOC_DAPM_MIXER("Left HP Mixer", SND_SOC_NOPM, 0, 0,
582 &aic3x_left_hp_mixer_controls[0],
583 ARRAY_SIZE(aic3x_left_hp_mixer_controls)),
584 SND_SOC_DAPM_MIXER("Right HP Mixer", SND_SOC_NOPM, 0, 0,
585 &aic3x_right_hp_mixer_controls[0],
586 ARRAY_SIZE(aic3x_right_hp_mixer_controls)),
587 SND_SOC_DAPM_MIXER("Left HPCOM Mixer", SND_SOC_NOPM, 0, 0,
588 &aic3x_left_hpcom_mixer_controls[0],
589 ARRAY_SIZE(aic3x_left_hpcom_mixer_controls)),
590 SND_SOC_DAPM_MIXER("Right HPCOM Mixer", SND_SOC_NOPM, 0, 0,
591 &aic3x_right_hpcom_mixer_controls[0],
592 ARRAY_SIZE(aic3x_right_hpcom_mixer_controls)),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100593
594 SND_SOC_DAPM_OUTPUT("LLOUT"),
595 SND_SOC_DAPM_OUTPUT("RLOUT"),
596 SND_SOC_DAPM_OUTPUT("MONO_LOUT"),
597 SND_SOC_DAPM_OUTPUT("HPLOUT"),
598 SND_SOC_DAPM_OUTPUT("HPROUT"),
599 SND_SOC_DAPM_OUTPUT("HPLCOM"),
600 SND_SOC_DAPM_OUTPUT("HPRCOM"),
601
602 SND_SOC_DAPM_INPUT("MIC3L"),
603 SND_SOC_DAPM_INPUT("MIC3R"),
604 SND_SOC_DAPM_INPUT("LINE1L"),
605 SND_SOC_DAPM_INPUT("LINE1R"),
606 SND_SOC_DAPM_INPUT("LINE2L"),
607 SND_SOC_DAPM_INPUT("LINE2R"),
608};
609
Randolph Chung6184f102010-08-20 12:47:53 +0800610static const struct snd_soc_dapm_widget aic3007_dapm_widgets[] = {
611 /* Class-D outputs */
612 SND_SOC_DAPM_PGA("Left Class-D Out", CLASSD_CTRL, 3, 0, NULL, 0),
613 SND_SOC_DAPM_PGA("Right Class-D Out", CLASSD_CTRL, 2, 0, NULL, 0),
614
615 SND_SOC_DAPM_OUTPUT("SPOP"),
616 SND_SOC_DAPM_OUTPUT("SPOM"),
617};
618
Mark Brownd0cc0d32008-05-13 14:55:22 +0200619static const struct snd_soc_dapm_route intercon[] = {
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100620 /* Left Input */
621 {"Left Line1L Mux", "single-ended", "LINE1L"},
622 {"Left Line1L Mux", "differential", "LINE1L"},
623
624 {"Left Line2L Mux", "single-ended", "LINE2L"},
625 {"Left Line2L Mux", "differential", "LINE2L"},
626
627 {"Left PGA Mixer", "Line1L Switch", "Left Line1L Mux"},
Daniel Mack54f01912008-11-26 17:47:36 +0100628 {"Left PGA Mixer", "Line1R Switch", "Left Line1R Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100629 {"Left PGA Mixer", "Line2L Switch", "Left Line2L Mux"},
630 {"Left PGA Mixer", "Mic3L Switch", "MIC3L"},
Daniel Mack54f01912008-11-26 17:47:36 +0100631 {"Left PGA Mixer", "Mic3R Switch", "MIC3R"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100632
633 {"Left ADC", NULL, "Left PGA Mixer"},
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300634 {"Left ADC", NULL, "GPIO1 dmic modclk"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100635
636 /* Right Input */
637 {"Right Line1R Mux", "single-ended", "LINE1R"},
638 {"Right Line1R Mux", "differential", "LINE1R"},
639
640 {"Right Line2R Mux", "single-ended", "LINE2R"},
641 {"Right Line2R Mux", "differential", "LINE2R"},
642
Daniel Mack54f01912008-11-26 17:47:36 +0100643 {"Right PGA Mixer", "Line1L Switch", "Right Line1L Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100644 {"Right PGA Mixer", "Line1R Switch", "Right Line1R Mux"},
645 {"Right PGA Mixer", "Line2R Switch", "Right Line2R Mux"},
Daniel Mack54f01912008-11-26 17:47:36 +0100646 {"Right PGA Mixer", "Mic3L Switch", "MIC3L"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100647 {"Right PGA Mixer", "Mic3R Switch", "MIC3R"},
648
649 {"Right ADC", NULL, "Right PGA Mixer"},
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300650 {"Right ADC", NULL, "GPIO1 dmic modclk"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100651
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300652 /*
653 * Logical path between digital mic enable and GPIO1 modulator clock
654 * output function
655 */
656 {"GPIO1 dmic modclk", NULL, "DMic Rate 128"},
657 {"GPIO1 dmic modclk", NULL, "DMic Rate 64"},
658 {"GPIO1 dmic modclk", NULL, "DMic Rate 32"},
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300659
660 /* Left DAC Output */
661 {"Left DAC Mux", "DAC_L1", "Left DAC"},
662 {"Left DAC Mux", "DAC_L2", "Left DAC"},
663 {"Left DAC Mux", "DAC_L3", "Left DAC"},
664
665 /* Right DAC Output */
666 {"Right DAC Mux", "DAC_R1", "Right DAC"},
667 {"Right DAC Mux", "DAC_R2", "Right DAC"},
668 {"Right DAC Mux", "DAC_R3", "Right DAC"},
669
670 /* Left Line Output */
671 {"Left Line Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
672 {"Left Line Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
673 {"Left Line Mixer", "DACL1 Switch", "Left DAC Mux"},
674 {"Left Line Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
675 {"Left Line Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
676 {"Left Line Mixer", "DACR1 Switch", "Right DAC Mux"},
677
678 {"Left Line Out", NULL, "Left Line Mixer"},
679 {"Left Line Out", NULL, "Left DAC Mux"},
680 {"LLOUT", NULL, "Left Line Out"},
681
682 /* Right Line Output */
683 {"Right Line Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
684 {"Right Line Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
685 {"Right Line Mixer", "DACL1 Switch", "Left DAC Mux"},
686 {"Right Line Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
687 {"Right Line Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
688 {"Right Line Mixer", "DACR1 Switch", "Right DAC Mux"},
689
690 {"Right Line Out", NULL, "Right Line Mixer"},
691 {"Right Line Out", NULL, "Right DAC Mux"},
692 {"RLOUT", NULL, "Right Line Out"},
693
694 /* Mono Output */
695 {"Mono Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
696 {"Mono Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
697 {"Mono Mixer", "DACL1 Switch", "Left DAC Mux"},
698 {"Mono Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
699 {"Mono Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
700 {"Mono Mixer", "DACR1 Switch", "Right DAC Mux"},
701
702 {"Mono Out", NULL, "Mono Mixer"},
703 {"MONO_LOUT", NULL, "Mono Out"},
704
705 /* Left HP Output */
706 {"Left HP Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
707 {"Left HP Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
708 {"Left HP Mixer", "DACL1 Switch", "Left DAC Mux"},
709 {"Left HP Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
710 {"Left HP Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
711 {"Left HP Mixer", "DACR1 Switch", "Right DAC Mux"},
712
713 {"Left HP Out", NULL, "Left HP Mixer"},
714 {"Left HP Out", NULL, "Left DAC Mux"},
715 {"HPLOUT", NULL, "Left HP Out"},
716
717 /* Right HP Output */
718 {"Right HP Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
719 {"Right HP Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
720 {"Right HP Mixer", "DACL1 Switch", "Left DAC Mux"},
721 {"Right HP Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
722 {"Right HP Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
723 {"Right HP Mixer", "DACR1 Switch", "Right DAC Mux"},
724
725 {"Right HP Out", NULL, "Right HP Mixer"},
726 {"Right HP Out", NULL, "Right DAC Mux"},
727 {"HPROUT", NULL, "Right HP Out"},
728
729 /* Left HPCOM Output */
730 {"Left HPCOM Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
731 {"Left HPCOM Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
732 {"Left HPCOM Mixer", "DACL1 Switch", "Left DAC Mux"},
733 {"Left HPCOM Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
734 {"Left HPCOM Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
735 {"Left HPCOM Mixer", "DACR1 Switch", "Right DAC Mux"},
736
737 {"Left HPCOM Mux", "differential of HPLOUT", "Left HP Mixer"},
738 {"Left HPCOM Mux", "constant VCM", "Left HPCOM Mixer"},
739 {"Left HPCOM Mux", "single-ended", "Left HPCOM Mixer"},
740 {"Left HP Com", NULL, "Left HPCOM Mux"},
741 {"HPLCOM", NULL, "Left HP Com"},
742
743 /* Right HPCOM Output */
744 {"Right HPCOM Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
745 {"Right HPCOM Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
746 {"Right HPCOM Mixer", "DACL1 Switch", "Left DAC Mux"},
747 {"Right HPCOM Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
748 {"Right HPCOM Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
749 {"Right HPCOM Mixer", "DACR1 Switch", "Right DAC Mux"},
750
751 {"Right HPCOM Mux", "differential of HPROUT", "Right HP Mixer"},
752 {"Right HPCOM Mux", "constant VCM", "Right HPCOM Mixer"},
753 {"Right HPCOM Mux", "single-ended", "Right HPCOM Mixer"},
754 {"Right HPCOM Mux", "differential of HPLCOM", "Left HPCOM Mixer"},
755 {"Right HPCOM Mux", "external feedback", "Right HPCOM Mixer"},
756 {"Right HP Com", NULL, "Right HPCOM Mux"},
757 {"HPRCOM", NULL, "Right HP Com"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100758};
759
Randolph Chung6184f102010-08-20 12:47:53 +0800760static const struct snd_soc_dapm_route intercon_3007[] = {
761 /* Class-D outputs */
762 {"Left Class-D Out", NULL, "Left Line Out"},
763 {"Right Class-D Out", NULL, "Left Line Out"},
764 {"SPOP", NULL, "Left Class-D Out"},
765 {"SPOM", NULL, "Right Class-D Out"},
766};
767
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100768static int aic3x_add_widgets(struct snd_soc_codec *codec)
769{
Randolph Chung6184f102010-08-20 12:47:53 +0800770 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
771
Mark Brownd0cc0d32008-05-13 14:55:22 +0200772 snd_soc_dapm_new_controls(codec, aic3x_dapm_widgets,
773 ARRAY_SIZE(aic3x_dapm_widgets));
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100774
775 /* set up audio path interconnects */
Mark Brownd0cc0d32008-05-13 14:55:22 +0200776 snd_soc_dapm_add_routes(codec, intercon, ARRAY_SIZE(intercon));
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100777
Randolph Chung6184f102010-08-20 12:47:53 +0800778 if (aic3x->model == AIC3X_MODEL_3007) {
779 snd_soc_dapm_new_controls(codec, aic3007_dapm_widgets,
780 ARRAY_SIZE(aic3007_dapm_widgets));
781 snd_soc_dapm_add_routes(codec, intercon_3007, ARRAY_SIZE(intercon_3007));
782 }
783
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100784 return 0;
785}
786
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100787static int aic3x_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000788 struct snd_pcm_hw_params *params,
789 struct snd_soc_dai *dai)
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100790{
791 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000792 struct snd_soc_codec *codec =rtd->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +0900793 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200794 int codec_clk = 0, bypass_pll = 0, fsref, last_clk = 0;
Peter Meerwald255173b2009-12-14 14:44:56 +0100795 u8 data, j, r, p, pll_q, pll_p = 1, pll_r = 1, pll_j = 1;
796 u16 d, pll_d = 1;
Chaithrika U S06c71282009-07-22 07:45:04 -0400797 u8 reg;
Peter Meerwald255173b2009-12-14 14:44:56 +0100798 int clk;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100799
800 /* select data word length */
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300801 data = snd_soc_read(codec, AIC3X_ASD_INTF_CTRLB) & (~(0x3 << 4));
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100802 switch (params_format(params)) {
803 case SNDRV_PCM_FORMAT_S16_LE:
804 break;
805 case SNDRV_PCM_FORMAT_S20_3LE:
806 data |= (0x01 << 4);
807 break;
808 case SNDRV_PCM_FORMAT_S24_LE:
809 data |= (0x02 << 4);
810 break;
811 case SNDRV_PCM_FORMAT_S32_LE:
812 data |= (0x03 << 4);
813 break;
814 }
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300815 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLB, data);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100816
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200817 /* Fsref can be 44100 or 48000 */
818 fsref = (params_rate(params) % 11025 == 0) ? 44100 : 48000;
819
820 /* Try to find a value for Q which allows us to bypass the PLL and
821 * generate CODEC_CLK directly. */
822 for (pll_q = 2; pll_q < 18; pll_q++)
823 if (aic3x->sysclk / (128 * pll_q) == fsref) {
824 bypass_pll = 1;
825 break;
826 }
827
828 if (bypass_pll) {
829 pll_q &= 0xf;
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300830 snd_soc_write(codec, AIC3X_PLL_PROGA_REG, pll_q << PLLQ_SHIFT);
831 snd_soc_write(codec, AIC3X_GPIOB_REG, CODEC_CLKIN_CLKDIV);
Chaithrika U S06c71282009-07-22 07:45:04 -0400832 /* disable PLL if it is bypassed */
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300833 reg = snd_soc_read(codec, AIC3X_PLL_PROGA_REG);
834 snd_soc_write(codec, AIC3X_PLL_PROGA_REG, reg & ~PLL_ENABLE);
Chaithrika U S06c71282009-07-22 07:45:04 -0400835
836 } else {
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300837 snd_soc_write(codec, AIC3X_GPIOB_REG, CODEC_CLKIN_PLLDIV);
Chaithrika U S06c71282009-07-22 07:45:04 -0400838 /* enable PLL when it is used */
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300839 reg = snd_soc_read(codec, AIC3X_PLL_PROGA_REG);
840 snd_soc_write(codec, AIC3X_PLL_PROGA_REG, reg | PLL_ENABLE);
Chaithrika U S06c71282009-07-22 07:45:04 -0400841 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200842
843 /* Route Left DAC to left channel input and
844 * right DAC to right channel input */
845 data = (LDAC2LCH | RDAC2RCH);
846 data |= (fsref == 44100) ? FSREF_44100 : FSREF_48000;
847 if (params_rate(params) >= 64000)
848 data |= DUAL_RATE_MODE;
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300849 snd_soc_write(codec, AIC3X_CODEC_DATAPATH_REG, data);
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200850
851 /* codec sample rate select */
852 data = (fsref * 20) / params_rate(params);
853 if (params_rate(params) < 64000)
854 data /= 2;
855 data /= 5;
856 data -= 2;
857 data |= (data << 4);
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300858 snd_soc_write(codec, AIC3X_SAMPLE_RATE_SEL_REG, data);
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200859
860 if (bypass_pll)
861 return 0;
862
Peter Meerwald255173b2009-12-14 14:44:56 +0100863 /* Use PLL, compute apropriate setup for j, d, r and p, the closest
864 * one wins the game. Try with d==0 first, next with d!=0.
865 * Constraints for j are according to the datasheet.
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200866 * The sysclk is divided by 1000 to prevent integer overflows.
867 */
Peter Meerwald255173b2009-12-14 14:44:56 +0100868
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200869 codec_clk = (2048 * fsref) / (aic3x->sysclk / 1000);
870
871 for (r = 1; r <= 16; r++)
872 for (p = 1; p <= 8; p++) {
Peter Meerwald255173b2009-12-14 14:44:56 +0100873 for (j = 4; j <= 55; j++) {
874 /* This is actually 1000*((j+(d/10000))*r)/p
875 * The term had to be converted to get
876 * rid of the division by 10000; d = 0 here
877 */
Mark Brown5baf8312010-01-02 13:13:42 +0000878 int tmp_clk = (1000 * j * r) / p;
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200879
Peter Meerwald255173b2009-12-14 14:44:56 +0100880 /* Check whether this values get closer than
881 * the best ones we had before
882 */
Mark Brown5baf8312010-01-02 13:13:42 +0000883 if (abs(codec_clk - tmp_clk) <
Peter Meerwald255173b2009-12-14 14:44:56 +0100884 abs(codec_clk - last_clk)) {
885 pll_j = j; pll_d = 0;
886 pll_r = r; pll_p = p;
Mark Brown5baf8312010-01-02 13:13:42 +0000887 last_clk = tmp_clk;
Peter Meerwald255173b2009-12-14 14:44:56 +0100888 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200889
Peter Meerwald255173b2009-12-14 14:44:56 +0100890 /* Early exit for exact matches */
Mark Brown5baf8312010-01-02 13:13:42 +0000891 if (tmp_clk == codec_clk)
Peter Meerwald255173b2009-12-14 14:44:56 +0100892 goto found;
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200893 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200894 }
895
Peter Meerwald255173b2009-12-14 14:44:56 +0100896 /* try with d != 0 */
897 for (p = 1; p <= 8; p++) {
898 j = codec_clk * p / 1000;
899
900 if (j < 4 || j > 11)
901 continue;
902
903 /* do not use codec_clk here since we'd loose precision */
904 d = ((2048 * p * fsref) - j * aic3x->sysclk)
905 * 100 / (aic3x->sysclk/100);
906
907 clk = (10000 * j + d) / (10 * p);
908
909 /* check whether this values get closer than the best
910 * ones we had before */
911 if (abs(codec_clk - clk) < abs(codec_clk - last_clk)) {
912 pll_j = j; pll_d = d; pll_r = 1; pll_p = p;
913 last_clk = clk;
914 }
915
916 /* Early exit for exact matches */
917 if (clk == codec_clk)
918 goto found;
919 }
920
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200921 if (last_clk == 0) {
922 printk(KERN_ERR "%s(): unable to setup PLL\n", __func__);
923 return -EINVAL;
924 }
925
Peter Meerwald255173b2009-12-14 14:44:56 +0100926found:
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300927 data = snd_soc_read(codec, AIC3X_PLL_PROGA_REG);
928 snd_soc_write(codec, AIC3X_PLL_PROGA_REG,
929 data | (pll_p << PLLP_SHIFT));
930 snd_soc_write(codec, AIC3X_OVRF_STATUS_AND_PLLR_REG,
931 pll_r << PLLR_SHIFT);
932 snd_soc_write(codec, AIC3X_PLL_PROGB_REG, pll_j << PLLJ_SHIFT);
933 snd_soc_write(codec, AIC3X_PLL_PROGC_REG,
934 (pll_d >> 6) << PLLD_MSB_SHIFT);
935 snd_soc_write(codec, AIC3X_PLL_PROGD_REG,
936 (pll_d & 0x3F) << PLLD_LSB_SHIFT);
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200937
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100938 return 0;
939}
940
Liam Girdwoode550e172008-07-07 16:07:52 +0100941static int aic3x_mute(struct snd_soc_dai *dai, int mute)
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100942{
943 struct snd_soc_codec *codec = dai->codec;
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300944 u8 ldac_reg = snd_soc_read(codec, LDAC_VOL) & ~MUTE_ON;
945 u8 rdac_reg = snd_soc_read(codec, RDAC_VOL) & ~MUTE_ON;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100946
947 if (mute) {
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300948 snd_soc_write(codec, LDAC_VOL, ldac_reg | MUTE_ON);
949 snd_soc_write(codec, RDAC_VOL, rdac_reg | MUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100950 } else {
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300951 snd_soc_write(codec, LDAC_VOL, ldac_reg);
952 snd_soc_write(codec, RDAC_VOL, rdac_reg);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100953 }
954
955 return 0;
956}
957
Liam Girdwoode550e172008-07-07 16:07:52 +0100958static int aic3x_set_dai_sysclk(struct snd_soc_dai *codec_dai,
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100959 int clk_id, unsigned int freq, int dir)
960{
961 struct snd_soc_codec *codec = codec_dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +0900962 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100963
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200964 aic3x->sysclk = freq;
965 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100966}
967
Liam Girdwoode550e172008-07-07 16:07:52 +0100968static int aic3x_set_dai_fmt(struct snd_soc_dai *codec_dai,
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100969 unsigned int fmt)
970{
971 struct snd_soc_codec *codec = codec_dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +0900972 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Jarkko Nikula81971a12008-06-25 14:58:45 +0300973 u8 iface_areg, iface_breg;
Troy Kiskya24f4f62008-12-19 13:05:22 -0700974 int delay = 0;
Jarkko Nikula81971a12008-06-25 14:58:45 +0300975
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300976 iface_areg = snd_soc_read(codec, AIC3X_ASD_INTF_CTRLA) & 0x3f;
977 iface_breg = snd_soc_read(codec, AIC3X_ASD_INTF_CTRLB) & 0x3f;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100978
979 /* set master/slave audio interface */
980 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
981 case SND_SOC_DAIFMT_CBM_CFM:
982 aic3x->master = 1;
983 iface_areg |= BIT_CLK_MASTER | WORD_CLK_MASTER;
984 break;
985 case SND_SOC_DAIFMT_CBS_CFS:
986 aic3x->master = 0;
987 break;
988 default:
989 return -EINVAL;
990 }
991
Jarkko Nikula4b7d2832008-10-23 14:27:03 +0300992 /*
993 * match both interface format and signal polarities since they
994 * are fixed
995 */
996 switch (fmt & (SND_SOC_DAIFMT_FORMAT_MASK |
997 SND_SOC_DAIFMT_INV_MASK)) {
998 case (SND_SOC_DAIFMT_I2S | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100999 break;
Troy Kiskya24f4f62008-12-19 13:05:22 -07001000 case (SND_SOC_DAIFMT_DSP_A | SND_SOC_DAIFMT_IB_NF):
1001 delay = 1;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001002 case (SND_SOC_DAIFMT_DSP_B | SND_SOC_DAIFMT_IB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001003 iface_breg |= (0x01 << 6);
1004 break;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001005 case (SND_SOC_DAIFMT_RIGHT_J | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001006 iface_breg |= (0x02 << 6);
1007 break;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001008 case (SND_SOC_DAIFMT_LEFT_J | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001009 iface_breg |= (0x03 << 6);
1010 break;
1011 default:
1012 return -EINVAL;
1013 }
1014
1015 /* set iface */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001016 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLA, iface_areg);
1017 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLB, iface_breg);
1018 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLC, delay);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001019
1020 return 0;
1021}
1022
Mark Brown0be98982008-05-19 12:31:28 +02001023static int aic3x_set_bias_level(struct snd_soc_codec *codec,
1024 enum snd_soc_bias_level level)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001025{
Mark Brownb2c812e2010-04-14 15:35:19 +09001026 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001027 u8 reg;
1028
Mark Brown0be98982008-05-19 12:31:28 +02001029 switch (level) {
1030 case SND_SOC_BIAS_ON:
Jarkko Nikuladb138022010-04-26 15:49:13 +03001031 break;
1032 case SND_SOC_BIAS_PREPARE:
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001033 if (codec->bias_level == SND_SOC_BIAS_STANDBY &&
1034 aic3x->master) {
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001035 /* enable pll */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001036 reg = snd_soc_read(codec, AIC3X_PLL_PROGA_REG);
1037 snd_soc_write(codec, AIC3X_PLL_PROGA_REG,
1038 reg | PLL_ENABLE);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001039 }
1040 break;
Mark Brown0be98982008-05-19 12:31:28 +02001041 case SND_SOC_BIAS_STANDBY:
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001042 if (codec->bias_level == SND_SOC_BIAS_PREPARE &&
1043 aic3x->master) {
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001044 /* disable pll */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001045 reg = snd_soc_read(codec, AIC3X_PLL_PROGA_REG);
1046 snd_soc_write(codec, AIC3X_PLL_PROGA_REG,
1047 reg & ~PLL_ENABLE);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001048 }
1049 break;
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001050 case SND_SOC_BIAS_OFF:
1051 break;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001052 }
Mark Brown0be98982008-05-19 12:31:28 +02001053 codec->bias_level = level;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001054
1055 return 0;
1056}
1057
Daniel Mack54e7e612008-04-30 16:20:52 +02001058void aic3x_set_gpio(struct snd_soc_codec *codec, int gpio, int state)
1059{
1060 u8 reg = gpio ? AIC3X_GPIO2_REG : AIC3X_GPIO1_REG;
1061 u8 bit = gpio ? 3: 0;
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001062 u8 val = snd_soc_read(codec, reg) & ~(1 << bit);
1063 snd_soc_write(codec, reg, val | (!!state << bit));
Daniel Mack54e7e612008-04-30 16:20:52 +02001064}
1065EXPORT_SYMBOL_GPL(aic3x_set_gpio);
1066
1067int aic3x_get_gpio(struct snd_soc_codec *codec, int gpio)
1068{
1069 u8 reg = gpio ? AIC3X_GPIO2_REG : AIC3X_GPIO1_REG;
1070 u8 val, bit = gpio ? 2: 1;
1071
1072 aic3x_read(codec, reg, &val);
1073 return (val >> bit) & 1;
1074}
1075EXPORT_SYMBOL_GPL(aic3x_get_gpio);
1076
Daniel Mack6f2a9742008-12-03 11:44:17 +01001077void aic3x_set_headset_detection(struct snd_soc_codec *codec, int detect,
1078 int headset_debounce, int button_debounce)
1079{
1080 u8 val;
1081
1082 val = ((detect & AIC3X_HEADSET_DETECT_MASK)
1083 << AIC3X_HEADSET_DETECT_SHIFT) |
1084 ((headset_debounce & AIC3X_HEADSET_DEBOUNCE_MASK)
1085 << AIC3X_HEADSET_DEBOUNCE_SHIFT) |
1086 ((button_debounce & AIC3X_BUTTON_DEBOUNCE_MASK)
1087 << AIC3X_BUTTON_DEBOUNCE_SHIFT);
1088
1089 if (detect & AIC3X_HEADSET_DETECT_MASK)
1090 val |= AIC3X_HEADSET_DETECT_ENABLED;
1091
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001092 snd_soc_write(codec, AIC3X_HEADSET_DETECT_CTRL_A, val);
Daniel Mack6f2a9742008-12-03 11:44:17 +01001093}
1094EXPORT_SYMBOL_GPL(aic3x_set_headset_detection);
1095
Daniel Mack54e7e612008-04-30 16:20:52 +02001096int aic3x_headset_detected(struct snd_soc_codec *codec)
1097{
1098 u8 val;
Daniel Mack6f2a9742008-12-03 11:44:17 +01001099 aic3x_read(codec, AIC3X_HEADSET_DETECT_CTRL_B, &val);
1100 return (val >> 4) & 1;
Daniel Mack54e7e612008-04-30 16:20:52 +02001101}
1102EXPORT_SYMBOL_GPL(aic3x_headset_detected);
1103
Daniel Mack6f2a9742008-12-03 11:44:17 +01001104int aic3x_button_pressed(struct snd_soc_codec *codec)
1105{
1106 u8 val;
1107 aic3x_read(codec, AIC3X_HEADSET_DETECT_CTRL_B, &val);
1108 return (val >> 5) & 1;
1109}
1110EXPORT_SYMBOL_GPL(aic3x_button_pressed);
1111
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001112#define AIC3X_RATES SNDRV_PCM_RATE_8000_96000
1113#define AIC3X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
1114 SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
1115
Eric Miao6335d052009-03-03 09:41:00 +08001116static struct snd_soc_dai_ops aic3x_dai_ops = {
1117 .hw_params = aic3x_hw_params,
1118 .digital_mute = aic3x_mute,
1119 .set_sysclk = aic3x_set_dai_sysclk,
1120 .set_fmt = aic3x_set_dai_fmt,
1121};
1122
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001123static struct snd_soc_dai_driver aic3x_dai = {
1124 .name = "tlv320aic3x-hifi",
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001125 .playback = {
1126 .stream_name = "Playback",
1127 .channels_min = 1,
1128 .channels_max = 2,
1129 .rates = AIC3X_RATES,
1130 .formats = AIC3X_FORMATS,},
1131 .capture = {
1132 .stream_name = "Capture",
1133 .channels_min = 1,
1134 .channels_max = 2,
1135 .rates = AIC3X_RATES,
1136 .formats = AIC3X_FORMATS,},
Eric Miao6335d052009-03-03 09:41:00 +08001137 .ops = &aic3x_dai_ops,
Randolph Chung14017612010-08-19 12:06:17 +01001138 .symmetric_rates = 1,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001139};
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001140
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001141static int aic3x_suspend(struct snd_soc_codec *codec, pm_message_t state)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001142{
Mark Brown0be98982008-05-19 12:31:28 +02001143 aic3x_set_bias_level(codec, SND_SOC_BIAS_OFF);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001144
1145 return 0;
1146}
1147
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001148static int aic3x_resume(struct snd_soc_codec *codec)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001149{
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001150 int i;
1151 u8 data[2];
1152 u8 *cache = codec->reg_cache;
1153
1154 /* Sync reg_cache with the hardware */
1155 for (i = 0; i < ARRAY_SIZE(aic3x_reg); i++) {
1156 data[0] = i;
1157 data[1] = cache[i];
1158 codec->hw_write(codec->control_data, data, 2);
1159 }
1160
Mark Brown29e189c2010-05-07 20:30:00 +01001161 aic3x_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001162
1163 return 0;
1164}
1165
1166/*
1167 * initialise the AIC3X driver
1168 * register the mixer and dsp interfaces with the kernel
1169 */
Ben Dookscb3826f2009-08-20 22:50:41 +01001170static int aic3x_init(struct snd_soc_codec *codec)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001171{
Randolph Chung6184f102010-08-20 12:47:53 +08001172 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Ben Dookscb3826f2009-08-20 22:50:41 +01001173 int reg;
1174
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001175 snd_soc_write(codec, AIC3X_PAGE_SELECT, PAGE0_SELECT);
1176 snd_soc_write(codec, AIC3X_RESET, SOFT_RESET);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001177
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001178 /* DAC default volume and mute */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001179 snd_soc_write(codec, LDAC_VOL, DEFAULT_VOL | MUTE_ON);
1180 snd_soc_write(codec, RDAC_VOL, DEFAULT_VOL | MUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001181
1182 /* DAC to HP default volume and route to Output mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001183 snd_soc_write(codec, DACL1_2_HPLOUT_VOL, DEFAULT_VOL | ROUTE_ON);
1184 snd_soc_write(codec, DACR1_2_HPROUT_VOL, DEFAULT_VOL | ROUTE_ON);
1185 snd_soc_write(codec, DACL1_2_HPLCOM_VOL, DEFAULT_VOL | ROUTE_ON);
1186 snd_soc_write(codec, DACR1_2_HPRCOM_VOL, DEFAULT_VOL | ROUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001187 /* DAC to Line Out default volume and route to Output mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001188 snd_soc_write(codec, DACL1_2_LLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1189 snd_soc_write(codec, DACR1_2_RLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001190 /* DAC to Mono Line Out default volume and route to Output mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001191 snd_soc_write(codec, DACL1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1192 snd_soc_write(codec, DACR1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001193
1194 /* unmute all outputs */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001195 reg = snd_soc_read(codec, LLOPM_CTRL);
1196 snd_soc_write(codec, LLOPM_CTRL, reg | UNMUTE);
1197 reg = snd_soc_read(codec, RLOPM_CTRL);
1198 snd_soc_write(codec, RLOPM_CTRL, reg | UNMUTE);
1199 reg = snd_soc_read(codec, MONOLOPM_CTRL);
1200 snd_soc_write(codec, MONOLOPM_CTRL, reg | UNMUTE);
1201 reg = snd_soc_read(codec, HPLOUT_CTRL);
1202 snd_soc_write(codec, HPLOUT_CTRL, reg | UNMUTE);
1203 reg = snd_soc_read(codec, HPROUT_CTRL);
1204 snd_soc_write(codec, HPROUT_CTRL, reg | UNMUTE);
1205 reg = snd_soc_read(codec, HPLCOM_CTRL);
1206 snd_soc_write(codec, HPLCOM_CTRL, reg | UNMUTE);
1207 reg = snd_soc_read(codec, HPRCOM_CTRL);
1208 snd_soc_write(codec, HPRCOM_CTRL, reg | UNMUTE);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001209
1210 /* ADC default volume and unmute */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001211 snd_soc_write(codec, LADC_VOL, DEFAULT_GAIN);
1212 snd_soc_write(codec, RADC_VOL, DEFAULT_GAIN);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001213 /* By default route Line1 to ADC PGA mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001214 snd_soc_write(codec, LINE1L_2_LADC_CTRL, 0x0);
1215 snd_soc_write(codec, LINE1R_2_RADC_CTRL, 0x0);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001216
1217 /* PGA to HP Bypass default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001218 snd_soc_write(codec, PGAL_2_HPLOUT_VOL, DEFAULT_VOL);
1219 snd_soc_write(codec, PGAR_2_HPROUT_VOL, DEFAULT_VOL);
1220 snd_soc_write(codec, PGAL_2_HPLCOM_VOL, DEFAULT_VOL);
1221 snd_soc_write(codec, PGAR_2_HPRCOM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001222 /* PGA to Line Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001223 snd_soc_write(codec, PGAL_2_LLOPM_VOL, DEFAULT_VOL);
1224 snd_soc_write(codec, PGAR_2_RLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001225 /* PGA to Mono Line Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001226 snd_soc_write(codec, PGAL_2_MONOLOPM_VOL, DEFAULT_VOL);
1227 snd_soc_write(codec, PGAR_2_MONOLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001228
1229 /* Line2 to HP Bypass default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001230 snd_soc_write(codec, LINE2L_2_HPLOUT_VOL, DEFAULT_VOL);
1231 snd_soc_write(codec, LINE2R_2_HPROUT_VOL, DEFAULT_VOL);
1232 snd_soc_write(codec, LINE2L_2_HPLCOM_VOL, DEFAULT_VOL);
1233 snd_soc_write(codec, LINE2R_2_HPRCOM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001234 /* Line2 Line Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001235 snd_soc_write(codec, LINE2L_2_LLOPM_VOL, DEFAULT_VOL);
1236 snd_soc_write(codec, LINE2R_2_RLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001237 /* Line2 to Mono Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001238 snd_soc_write(codec, LINE2L_2_MONOLOPM_VOL, DEFAULT_VOL);
1239 snd_soc_write(codec, LINE2R_2_MONOLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001240
Randolph Chung6184f102010-08-20 12:47:53 +08001241 if (aic3x->model == AIC3X_MODEL_3007) {
1242 /* Class-D speaker driver init; datasheet p. 46 */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001243 snd_soc_write(codec, AIC3X_PAGE_SELECT, 0x0D);
1244 snd_soc_write(codec, 0xD, 0x0D);
1245 snd_soc_write(codec, 0x8, 0x5C);
1246 snd_soc_write(codec, 0x8, 0x5D);
1247 snd_soc_write(codec, 0x8, 0x5C);
1248 snd_soc_write(codec, AIC3X_PAGE_SELECT, 0x00);
1249 snd_soc_write(codec, CLASSD_CTRL, 0);
Randolph Chung6184f102010-08-20 12:47:53 +08001250 }
1251
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001252 /* off, with power on */
Mark Brown0be98982008-05-19 12:31:28 +02001253 aic3x_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001254
Ben Dookscb3826f2009-08-20 22:50:41 +01001255 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001256}
1257
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001258static int aic3x_probe(struct snd_soc_codec *codec)
Ben Dookscb3826f2009-08-20 22:50:41 +01001259{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001260 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Jarkko Nikulaa84a4412010-09-14 14:54:48 +03001261 int ret;
Ben Dookscb3826f2009-08-20 22:50:41 +01001262
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001263 codec->control_data = aic3x->control_data;
1264
Jarkko Nikulaa84a4412010-09-14 14:54:48 +03001265 ret = snd_soc_codec_set_cache_io(codec, 8, 8, aic3x->control_type);
1266 if (ret != 0) {
1267 dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
1268 return ret;
1269 }
1270
Jarkko Nikula37b47652010-08-23 10:38:40 +03001271 aic3x_init(codec);
1272
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001273 if (aic3x->setup) {
1274 /* setup GPIO functions */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001275 snd_soc_write(codec, AIC3X_GPIO1_REG,
1276 (aic3x->setup->gpio_func[0] & 0xf) << 4);
1277 snd_soc_write(codec, AIC3X_GPIO2_REG,
1278 (aic3x->setup->gpio_func[1] & 0xf) << 4);
Ben Dookscb3826f2009-08-20 22:50:41 +01001279 }
1280
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001281 snd_soc_add_controls(codec, aic3x_snd_controls,
1282 ARRAY_SIZE(aic3x_snd_controls));
Randolph Chung6184f102010-08-20 12:47:53 +08001283 if (aic3x->model == AIC3X_MODEL_3007)
1284 snd_soc_add_controls(codec, &aic3x_classd_amp_gain_ctrl, 1);
Ben Dookscb3826f2009-08-20 22:50:41 +01001285
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001286 aic3x_add_widgets(codec);
Ben Dookscb3826f2009-08-20 22:50:41 +01001287
1288 return 0;
1289}
1290
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001291static int aic3x_remove(struct snd_soc_codec *codec)
Ben Dookscb3826f2009-08-20 22:50:41 +01001292{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001293 aic3x_set_bias_level(codec, SND_SOC_BIAS_OFF);
Ben Dookscb3826f2009-08-20 22:50:41 +01001294 return 0;
1295}
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001296
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001297static struct snd_soc_codec_driver soc_codec_dev_aic3x = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001298 .set_bias_level = aic3x_set_bias_level,
1299 .reg_cache_size = ARRAY_SIZE(aic3x_reg),
1300 .reg_word_size = sizeof(u8),
1301 .reg_cache_default = aic3x_reg,
1302 .probe = aic3x_probe,
1303 .remove = aic3x_remove,
1304 .suspend = aic3x_suspend,
1305 .resume = aic3x_resume,
1306};
1307
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001308#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1309/*
1310 * AIC3X 2 wire address can be up to 4 devices with device addresses
1311 * 0x18, 0x19, 0x1A, 0x1B
1312 */
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001313
Randolph Chung6184f102010-08-20 12:47:53 +08001314static const struct i2c_device_id aic3x_i2c_id[] = {
1315 [AIC3X_MODEL_3X] = { "tlv320aic3x", 0 },
1316 [AIC3X_MODEL_33] = { "tlv320aic33", 0 },
1317 [AIC3X_MODEL_3007] = { "tlv320aic3007", 0 },
1318 { }
1319};
1320MODULE_DEVICE_TABLE(i2c, aic3x_i2c_id);
1321
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001322/*
1323 * If the i2c layer weren't so broken, we could pass this kind of data
1324 * around
1325 */
Jean Delvareba8ed122008-09-22 14:15:53 +02001326static int aic3x_i2c_probe(struct i2c_client *i2c,
1327 const struct i2c_device_id *id)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001328{
Jarkko Nikula5193d622010-05-05 13:02:03 +03001329 struct aic3x_pdata *pdata = i2c->dev.platform_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001330 struct aic3x_priv *aic3x;
Jarkko Nikula07779fd2010-04-26 15:49:14 +03001331 int ret, i;
Randolph Chung6184f102010-08-20 12:47:53 +08001332 const struct i2c_device_id *tbl;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001333
Ben Dookscb3826f2009-08-20 22:50:41 +01001334 aic3x = kzalloc(sizeof(struct aic3x_priv), GFP_KERNEL);
1335 if (aic3x == NULL) {
1336 dev_err(&i2c->dev, "failed to create private data\n");
1337 return -ENOMEM;
1338 }
1339
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001340 aic3x->control_data = i2c;
Jarkko Nikulaa84a4412010-09-14 14:54:48 +03001341 aic3x->control_type = SND_SOC_I2C;
1342
Ben Dookscb3826f2009-08-20 22:50:41 +01001343 i2c_set_clientdata(i2c, aic3x);
Jarkko Nikulac7763572010-09-05 19:10:22 +03001344 if (pdata) {
1345 aic3x->gpio_reset = pdata->gpio_reset;
1346 aic3x->setup = pdata->setup;
1347 } else {
1348 aic3x->gpio_reset = -1;
1349 }
Ben Dookscb3826f2009-08-20 22:50:41 +01001350
Jarkko Nikulac7763572010-09-05 19:10:22 +03001351 if (aic3x->gpio_reset >= 0) {
1352 ret = gpio_request(aic3x->gpio_reset, "tlv320aic3x reset");
Jarkko Nikula5193d622010-05-05 13:02:03 +03001353 if (ret != 0)
1354 goto err_gpio;
Jarkko Nikula5193d622010-05-05 13:02:03 +03001355 gpio_direction_output(aic3x->gpio_reset, 0);
1356 }
1357
Randolph Chung6184f102010-08-20 12:47:53 +08001358 for (tbl = aic3x_i2c_id; tbl->name[0]; tbl++) {
1359 if (!strcmp(tbl->name, id->name))
1360 break;
1361 }
1362 aic3x->model = tbl - aic3x_i2c_id;
1363
Jarkko Nikula07779fd2010-04-26 15:49:14 +03001364 for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++)
1365 aic3x->supplies[i].supply = aic3x_supply_names[i];
1366
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001367 ret = regulator_bulk_get(&i2c->dev, ARRAY_SIZE(aic3x->supplies),
Jarkko Nikula07779fd2010-04-26 15:49:14 +03001368 aic3x->supplies);
1369 if (ret != 0) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001370 dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret);
Jarkko Nikula07779fd2010-04-26 15:49:14 +03001371 goto err_get;
1372 }
1373
1374 ret = regulator_bulk_enable(ARRAY_SIZE(aic3x->supplies),
1375 aic3x->supplies);
1376 if (ret != 0) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001377 dev_err(&i2c->dev, "Failed to enable supplies: %d\n", ret);
Jarkko Nikula07779fd2010-04-26 15:49:14 +03001378 goto err_enable;
1379 }
1380
Jarkko Nikula5193d622010-05-05 13:02:03 +03001381 if (aic3x->gpio_reset >= 0) {
1382 udelay(1);
1383 gpio_set_value(aic3x->gpio_reset, 1);
1384 }
1385
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001386 ret = snd_soc_register_codec(&i2c->dev,
1387 &soc_codec_dev_aic3x, &aic3x_dai, 1);
1388 if (ret < 0)
1389 goto err_enable;
1390 return ret;
Jarkko Nikula07779fd2010-04-26 15:49:14 +03001391
1392err_enable:
1393 regulator_bulk_free(ARRAY_SIZE(aic3x->supplies), aic3x->supplies);
1394err_get:
Jarkko Nikula5193d622010-05-05 13:02:03 +03001395 if (aic3x->gpio_reset >= 0)
1396 gpio_free(aic3x->gpio_reset);
1397err_gpio:
Jarkko Nikula07779fd2010-04-26 15:49:14 +03001398 kfree(aic3x);
1399 return ret;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001400}
1401
Jean Delvareba8ed122008-09-22 14:15:53 +02001402static int aic3x_i2c_remove(struct i2c_client *client)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001403{
Ben Dookscb3826f2009-08-20 22:50:41 +01001404 struct aic3x_priv *aic3x = i2c_get_clientdata(client);
1405
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001406 if (aic3x->gpio_reset >= 0) {
1407 gpio_set_value(aic3x->gpio_reset, 0);
1408 gpio_free(aic3x->gpio_reset);
1409 }
1410 regulator_bulk_disable(ARRAY_SIZE(aic3x->supplies), aic3x->supplies);
1411 regulator_bulk_free(ARRAY_SIZE(aic3x->supplies), aic3x->supplies);
1412
1413 snd_soc_unregister_codec(&client->dev);
1414 kfree(i2c_get_clientdata(client));
1415 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001416}
1417
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001418/* machine i2c codec control layer */
1419static struct i2c_driver aic3x_i2c_driver = {
1420 .driver = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001421 .name = "tlv320aic3x-codec",
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001422 .owner = THIS_MODULE,
1423 },
Ben Dookscb3826f2009-08-20 22:50:41 +01001424 .probe = aic3x_i2c_probe,
Jean Delvareba8ed122008-09-22 14:15:53 +02001425 .remove = aic3x_i2c_remove,
1426 .id_table = aic3x_i2c_id,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001427};
Daniel Mack54e7e612008-04-30 16:20:52 +02001428
Ben Dookscb3826f2009-08-20 22:50:41 +01001429static inline void aic3x_i2c_init(void)
Jean Delvareba8ed122008-09-22 14:15:53 +02001430{
Jean Delvareba8ed122008-09-22 14:15:53 +02001431 int ret;
1432
1433 ret = i2c_add_driver(&aic3x_i2c_driver);
Ben Dookscb3826f2009-08-20 22:50:41 +01001434 if (ret)
1435 printk(KERN_ERR "%s: error regsitering i2c driver, %d\n",
1436 __func__, ret);
Jean Delvareba8ed122008-09-22 14:15:53 +02001437}
Ben Dookscb3826f2009-08-20 22:50:41 +01001438
1439static inline void aic3x_i2c_exit(void)
1440{
1441 i2c_del_driver(&aic3x_i2c_driver);
1442}
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001443#endif
1444
Takashi Iwaic9b3a402008-12-10 07:47:22 +01001445static int __init aic3x_modinit(void)
Mark Brown64089b82008-12-08 19:17:58 +00001446{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001447 int ret = 0;
1448#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1449 ret = i2c_add_driver(&aic3x_i2c_driver);
1450 if (ret != 0) {
1451 printk(KERN_ERR "Failed to register TLV320AIC3x I2C driver: %d\n",
1452 ret);
1453 }
1454#endif
1455 return ret;
Mark Brown64089b82008-12-08 19:17:58 +00001456}
1457module_init(aic3x_modinit);
1458
1459static void __exit aic3x_exit(void)
1460{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001461#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1462 i2c_del_driver(&aic3x_i2c_driver);
1463#endif
Mark Brown64089b82008-12-08 19:17:58 +00001464}
1465module_exit(aic3x_exit);
1466
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001467MODULE_DESCRIPTION("ASoC TLV320AIC3X codec driver");
1468MODULE_AUTHOR("Vladimir Barinov");
1469MODULE_LICENSE("GPL");