blob: de4b6d0735995ed64d94a7d2acb959e96d5755c0 [file] [log] [blame]
Yusuke Godafdc50a92010-05-26 14:41:59 -07001/*
2 * MMCIF eMMC driver.
3 *
4 * Copyright (C) 2010 Renesas Solutions Corp.
5 * Yusuke Goda <yusuke.goda.sx@renesas.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License.
10 *
11 *
12 * TODO
13 * 1. DMA
14 * 2. Power management
15 * 3. Handle MMC errors better
16 *
17 */
18
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +010019/*
20 * The MMCIF driver is now processing MMC requests asynchronously, according
21 * to the Linux MMC API requirement.
22 *
23 * The MMCIF driver processes MMC requests in up to 3 stages: command, optional
24 * data, and optional stop. To achieve asynchronous processing each of these
25 * stages is split into two halves: a top and a bottom half. The top half
26 * initialises the hardware, installs a timeout handler to handle completion
27 * timeouts, and returns. In case of the command stage this immediately returns
28 * control to the caller, leaving all further processing to run asynchronously.
29 * All further request processing is performed by the bottom halves.
30 *
31 * The bottom half further consists of a "hard" IRQ handler, an IRQ handler
32 * thread, a DMA completion callback, if DMA is used, a timeout work, and
33 * request- and stage-specific handler methods.
34 *
35 * Each bottom half run begins with either a hardware interrupt, a DMA callback
36 * invocation, or a timeout work run. In case of an error or a successful
37 * processing completion, the MMC core is informed and the request processing is
38 * finished. In case processing has to continue, i.e., if data has to be read
39 * from or written to the card, or if a stop command has to be sent, the next
40 * top half is called, which performs the necessary hardware handling and
41 * reschedules the timeout work. This returns the driver state machine into the
42 * bottom half waiting state.
43 */
44
Guennadi Liakhovetski86df1742011-11-23 15:52:30 +010045#include <linux/bitops.h>
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +000046#include <linux/clk.h>
47#include <linux/completion.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000048#include <linux/delay.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070049#include <linux/dma-mapping.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000050#include <linux/dmaengine.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070051#include <linux/mmc/card.h>
52#include <linux/mmc/core.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000053#include <linux/mmc/host.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070054#include <linux/mmc/mmc.h>
55#include <linux/mmc/sdio.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070056#include <linux/mmc/sh_mmcif.h>
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +020057#include <linux/mmc/slot-gpio.h>
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +020058#include <linux/mod_devicetable.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000059#include <linux/pagemap.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000060#include <linux/platform_device.h>
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +010061#include <linux/pm_qos.h>
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +000062#include <linux/pm_runtime.h>
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +000063#include <linux/spinlock.h>
Paul Gortmaker88b47672011-07-03 15:15:51 -040064#include <linux/module.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070065
66#define DRIVER_NAME "sh_mmcif"
67#define DRIVER_VERSION "2010-04-28"
68
Yusuke Godafdc50a92010-05-26 14:41:59 -070069/* CE_CMD_SET */
70#define CMD_MASK 0x3f000000
71#define CMD_SET_RTYP_NO ((0 << 23) | (0 << 22))
72#define CMD_SET_RTYP_6B ((0 << 23) | (1 << 22)) /* R1/R1b/R3/R4/R5 */
73#define CMD_SET_RTYP_17B ((1 << 23) | (0 << 22)) /* R2 */
74#define CMD_SET_RBSY (1 << 21) /* R1b */
75#define CMD_SET_CCSEN (1 << 20)
76#define CMD_SET_WDAT (1 << 19) /* 1: on data, 0: no data */
77#define CMD_SET_DWEN (1 << 18) /* 1: write, 0: read */
78#define CMD_SET_CMLTE (1 << 17) /* 1: multi block trans, 0: single */
79#define CMD_SET_CMD12EN (1 << 16) /* 1: CMD12 auto issue */
80#define CMD_SET_RIDXC_INDEX ((0 << 15) | (0 << 14)) /* index check */
81#define CMD_SET_RIDXC_BITS ((0 << 15) | (1 << 14)) /* check bits check */
82#define CMD_SET_RIDXC_NO ((1 << 15) | (0 << 14)) /* no check */
83#define CMD_SET_CRC7C ((0 << 13) | (0 << 12)) /* CRC7 check*/
84#define CMD_SET_CRC7C_BITS ((0 << 13) | (1 << 12)) /* check bits check*/
85#define CMD_SET_CRC7C_INTERNAL ((1 << 13) | (0 << 12)) /* internal CRC7 check*/
86#define CMD_SET_CRC16C (1 << 10) /* 0: CRC16 check*/
87#define CMD_SET_CRCSTE (1 << 8) /* 1: not receive CRC status */
88#define CMD_SET_TBIT (1 << 7) /* 1: tran mission bit "Low" */
89#define CMD_SET_OPDM (1 << 6) /* 1: open/drain */
90#define CMD_SET_CCSH (1 << 5)
Teppei Kamijou555061f2012-12-12 15:38:08 +010091#define CMD_SET_DARS (1 << 2) /* Dual Data Rate */
Yusuke Godafdc50a92010-05-26 14:41:59 -070092#define CMD_SET_DATW_1 ((0 << 1) | (0 << 0)) /* 1bit */
93#define CMD_SET_DATW_4 ((0 << 1) | (1 << 0)) /* 4bit */
94#define CMD_SET_DATW_8 ((1 << 1) | (0 << 0)) /* 8bit */
95
96/* CE_CMD_CTRL */
97#define CMD_CTRL_BREAK (1 << 0)
98
99/* CE_BLOCK_SET */
100#define BLOCK_SIZE_MASK 0x0000ffff
101
Yusuke Godafdc50a92010-05-26 14:41:59 -0700102/* CE_INT */
103#define INT_CCSDE (1 << 29)
104#define INT_CMD12DRE (1 << 26)
105#define INT_CMD12RBE (1 << 25)
106#define INT_CMD12CRE (1 << 24)
107#define INT_DTRANE (1 << 23)
108#define INT_BUFRE (1 << 22)
109#define INT_BUFWEN (1 << 21)
110#define INT_BUFREN (1 << 20)
111#define INT_CCSRCV (1 << 19)
112#define INT_RBSYE (1 << 17)
113#define INT_CRSPE (1 << 16)
114#define INT_CMDVIO (1 << 15)
115#define INT_BUFVIO (1 << 14)
116#define INT_WDATERR (1 << 11)
117#define INT_RDATERR (1 << 10)
118#define INT_RIDXERR (1 << 9)
119#define INT_RSPERR (1 << 8)
120#define INT_CCSTO (1 << 5)
121#define INT_CRCSTO (1 << 4)
122#define INT_WDATTO (1 << 3)
123#define INT_RDATTO (1 << 2)
124#define INT_RBSYTO (1 << 1)
125#define INT_RSPTO (1 << 0)
126#define INT_ERR_STS (INT_CMDVIO | INT_BUFVIO | INT_WDATERR | \
127 INT_RDATERR | INT_RIDXERR | INT_RSPERR | \
128 INT_CCSTO | INT_CRCSTO | INT_WDATTO | \
129 INT_RDATTO | INT_RBSYTO | INT_RSPTO)
130
131/* CE_INT_MASK */
132#define MASK_ALL 0x00000000
133#define MASK_MCCSDE (1 << 29)
134#define MASK_MCMD12DRE (1 << 26)
135#define MASK_MCMD12RBE (1 << 25)
136#define MASK_MCMD12CRE (1 << 24)
137#define MASK_MDTRANE (1 << 23)
138#define MASK_MBUFRE (1 << 22)
139#define MASK_MBUFWEN (1 << 21)
140#define MASK_MBUFREN (1 << 20)
141#define MASK_MCCSRCV (1 << 19)
142#define MASK_MRBSYE (1 << 17)
143#define MASK_MCRSPE (1 << 16)
144#define MASK_MCMDVIO (1 << 15)
145#define MASK_MBUFVIO (1 << 14)
146#define MASK_MWDATERR (1 << 11)
147#define MASK_MRDATERR (1 << 10)
148#define MASK_MRIDXERR (1 << 9)
149#define MASK_MRSPERR (1 << 8)
150#define MASK_MCCSTO (1 << 5)
151#define MASK_MCRCSTO (1 << 4)
152#define MASK_MWDATTO (1 << 3)
153#define MASK_MRDATTO (1 << 2)
154#define MASK_MRBSYTO (1 << 1)
155#define MASK_MRSPTO (1 << 0)
156
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100157#define MASK_START_CMD (MASK_MCMDVIO | MASK_MBUFVIO | MASK_MWDATERR | \
158 MASK_MRDATERR | MASK_MRIDXERR | MASK_MRSPERR | \
159 MASK_MCCSTO | MASK_MCRCSTO | MASK_MWDATTO | \
160 MASK_MRDATTO | MASK_MRBSYTO | MASK_MRSPTO)
161
Yusuke Godafdc50a92010-05-26 14:41:59 -0700162/* CE_HOST_STS1 */
163#define STS1_CMDSEQ (1 << 31)
164
165/* CE_HOST_STS2 */
166#define STS2_CRCSTE (1 << 31)
167#define STS2_CRC16E (1 << 30)
168#define STS2_AC12CRCE (1 << 29)
169#define STS2_RSPCRC7E (1 << 28)
170#define STS2_CRCSTEBE (1 << 27)
171#define STS2_RDATEBE (1 << 26)
172#define STS2_AC12REBE (1 << 25)
173#define STS2_RSPEBE (1 << 24)
174#define STS2_AC12IDXE (1 << 23)
175#define STS2_RSPIDXE (1 << 22)
176#define STS2_CCSTO (1 << 15)
177#define STS2_RDATTO (1 << 14)
178#define STS2_DATBSYTO (1 << 13)
179#define STS2_CRCSTTO (1 << 12)
180#define STS2_AC12BSYTO (1 << 11)
181#define STS2_RSPBSYTO (1 << 10)
182#define STS2_AC12RSPTO (1 << 9)
183#define STS2_RSPTO (1 << 8)
184#define STS2_CRC_ERR (STS2_CRCSTE | STS2_CRC16E | \
185 STS2_AC12CRCE | STS2_RSPCRC7E | STS2_CRCSTEBE)
186#define STS2_TIMEOUT_ERR (STS2_CCSTO | STS2_RDATTO | \
187 STS2_DATBSYTO | STS2_CRCSTTO | \
188 STS2_AC12BSYTO | STS2_RSPBSYTO | \
189 STS2_AC12RSPTO | STS2_RSPTO)
190
Yusuke Godafdc50a92010-05-26 14:41:59 -0700191#define CLKDEV_EMMC_DATA 52000000 /* 52MHz */
192#define CLKDEV_MMC_DATA 20000000 /* 20MHz */
193#define CLKDEV_INIT 400000 /* 400 KHz */
194
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000195enum mmcif_state {
196 STATE_IDLE,
197 STATE_REQUEST,
198 STATE_IOS,
199};
200
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100201enum mmcif_wait_for {
202 MMCIF_WAIT_FOR_REQUEST,
203 MMCIF_WAIT_FOR_CMD,
204 MMCIF_WAIT_FOR_MREAD,
205 MMCIF_WAIT_FOR_MWRITE,
206 MMCIF_WAIT_FOR_READ,
207 MMCIF_WAIT_FOR_WRITE,
208 MMCIF_WAIT_FOR_READ_END,
209 MMCIF_WAIT_FOR_WRITE_END,
210 MMCIF_WAIT_FOR_STOP,
211};
212
Yusuke Godafdc50a92010-05-26 14:41:59 -0700213struct sh_mmcif_host {
214 struct mmc_host *mmc;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100215 struct mmc_request *mrq;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700216 struct platform_device *pd;
217 struct clk *hclk;
218 unsigned int clk;
219 int bus_width;
Teppei Kamijou555061f2012-12-12 15:38:08 +0100220 unsigned char timing;
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000221 bool sd_error;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100222 bool dying;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700223 long timeout;
224 void __iomem *addr;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100225 u32 *pio_ptr;
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100226 spinlock_t lock; /* protect sh_mmcif_host::state */
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000227 enum mmcif_state state;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100228 enum mmcif_wait_for wait_for;
229 struct delayed_work timeout_work;
230 size_t blocksize;
231 int sg_idx;
232 int sg_blkidx;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000233 bool power;
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200234 bool card_present;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700235
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000236 /* DMA support */
237 struct dma_chan *chan_rx;
238 struct dma_chan *chan_tx;
239 struct completion dma_complete;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100240 bool dma_active;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000241};
Yusuke Godafdc50a92010-05-26 14:41:59 -0700242
243static inline void sh_mmcif_bitset(struct sh_mmcif_host *host,
244 unsigned int reg, u32 val)
245{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000246 writel(val | readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700247}
248
249static inline void sh_mmcif_bitclr(struct sh_mmcif_host *host,
250 unsigned int reg, u32 val)
251{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000252 writel(~val & readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700253}
254
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000255static void mmcif_dma_complete(void *arg)
256{
257 struct sh_mmcif_host *host = arg;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500258 struct mmc_data *data = host->mrq->data;
259
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000260 dev_dbg(&host->pd->dev, "Command completed\n");
261
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500262 if (WARN(!data, "%s: NULL data in DMA completion!\n",
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000263 dev_name(&host->pd->dev)))
264 return;
265
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000266 complete(&host->dma_complete);
267}
268
269static void sh_mmcif_start_dma_rx(struct sh_mmcif_host *host)
270{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500271 struct mmc_data *data = host->mrq->data;
272 struct scatterlist *sg = data->sg;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000273 struct dma_async_tx_descriptor *desc = NULL;
274 struct dma_chan *chan = host->chan_rx;
275 dma_cookie_t cookie = -EINVAL;
276 int ret;
277
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500278 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
Linus Walleij1ed828d2011-02-10 16:09:29 +0100279 DMA_FROM_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000280 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100281 host->dma_active = true;
Alexandre Bounine16052822012-03-08 16:11:18 -0500282 desc = dmaengine_prep_slave_sg(chan, sg, ret,
Vinod Koul05f57992011-10-14 10:45:11 +0530283 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000284 }
285
286 if (desc) {
287 desc->callback = mmcif_dma_complete;
288 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100289 cookie = dmaengine_submit(desc);
290 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN);
291 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000292 }
293 dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500294 __func__, data->sg_len, ret, cookie);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000295
296 if (!desc) {
297 /* DMA failed, fall back to PIO */
298 if (ret >= 0)
299 ret = -EIO;
300 host->chan_rx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100301 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000302 dma_release_channel(chan);
303 /* Free the Tx channel too */
304 chan = host->chan_tx;
305 if (chan) {
306 host->chan_tx = NULL;
307 dma_release_channel(chan);
308 }
309 dev_warn(&host->pd->dev,
310 "DMA failed: %d, falling back to PIO\n", ret);
311 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
312 }
313
314 dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d, sg[%d]\n", __func__,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500315 desc, cookie, data->sg_len);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000316}
317
318static void sh_mmcif_start_dma_tx(struct sh_mmcif_host *host)
319{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500320 struct mmc_data *data = host->mrq->data;
321 struct scatterlist *sg = data->sg;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000322 struct dma_async_tx_descriptor *desc = NULL;
323 struct dma_chan *chan = host->chan_tx;
324 dma_cookie_t cookie = -EINVAL;
325 int ret;
326
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500327 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
Linus Walleij1ed828d2011-02-10 16:09:29 +0100328 DMA_TO_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000329 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100330 host->dma_active = true;
Alexandre Bounine16052822012-03-08 16:11:18 -0500331 desc = dmaengine_prep_slave_sg(chan, sg, ret,
Vinod Koul05f57992011-10-14 10:45:11 +0530332 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000333 }
334
335 if (desc) {
336 desc->callback = mmcif_dma_complete;
337 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100338 cookie = dmaengine_submit(desc);
339 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAWEN);
340 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000341 }
342 dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500343 __func__, data->sg_len, ret, cookie);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000344
345 if (!desc) {
346 /* DMA failed, fall back to PIO */
347 if (ret >= 0)
348 ret = -EIO;
349 host->chan_tx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100350 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000351 dma_release_channel(chan);
352 /* Free the Rx channel too */
353 chan = host->chan_rx;
354 if (chan) {
355 host->chan_rx = NULL;
356 dma_release_channel(chan);
357 }
358 dev_warn(&host->pd->dev,
359 "DMA failed: %d, falling back to PIO\n", ret);
360 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
361 }
362
363 dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d\n", __func__,
364 desc, cookie);
365}
366
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000367static void sh_mmcif_request_dma(struct sh_mmcif_host *host,
368 struct sh_mmcif_plat_data *pdata)
369{
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200370 struct resource *res = platform_get_resource(host->pd, IORESOURCE_MEM, 0);
371 struct dma_slave_config cfg;
372 dma_cap_mask_t mask;
373 int ret;
374
Linus Walleijf38f94c2011-02-10 16:09:50 +0100375 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000376
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200377 if (!pdata)
378 return;
379
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200380 if (pdata->slave_id_tx <= 0 || pdata->slave_id_rx <= 0)
381 return;
382
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000383 /* We can only either use DMA for both Tx and Rx or not use it at all */
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200384 dma_cap_zero(mask);
385 dma_cap_set(DMA_SLAVE, mask);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000386
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200387 host->chan_tx = dma_request_channel(mask, shdma_chan_filter,
388 (void *)pdata->slave_id_tx);
389 dev_dbg(&host->pd->dev, "%s: TX: got channel %p\n", __func__,
390 host->chan_tx);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000391
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200392 if (!host->chan_tx)
393 return;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000394
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200395 cfg.slave_id = pdata->slave_id_tx;
396 cfg.direction = DMA_MEM_TO_DEV;
397 cfg.dst_addr = res->start + MMCIF_CE_DATA;
398 cfg.src_addr = 0;
399 ret = dmaengine_slave_config(host->chan_tx, &cfg);
400 if (ret < 0)
401 goto ecfgtx;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000402
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200403 host->chan_rx = dma_request_channel(mask, shdma_chan_filter,
404 (void *)pdata->slave_id_rx);
405 dev_dbg(&host->pd->dev, "%s: RX: got channel %p\n", __func__,
406 host->chan_rx);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000407
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200408 if (!host->chan_rx)
409 goto erqrx;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000410
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200411 cfg.slave_id = pdata->slave_id_rx;
412 cfg.direction = DMA_DEV_TO_MEM;
413 cfg.dst_addr = 0;
414 cfg.src_addr = res->start + MMCIF_CE_DATA;
415 ret = dmaengine_slave_config(host->chan_rx, &cfg);
416 if (ret < 0)
417 goto ecfgrx;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000418
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200419 init_completion(&host->dma_complete);
420
421 return;
422
423ecfgrx:
424 dma_release_channel(host->chan_rx);
425 host->chan_rx = NULL;
426erqrx:
427ecfgtx:
428 dma_release_channel(host->chan_tx);
429 host->chan_tx = NULL;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000430}
431
432static void sh_mmcif_release_dma(struct sh_mmcif_host *host)
433{
434 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
435 /* Descriptors are freed automatically */
436 if (host->chan_tx) {
437 struct dma_chan *chan = host->chan_tx;
438 host->chan_tx = NULL;
439 dma_release_channel(chan);
440 }
441 if (host->chan_rx) {
442 struct dma_chan *chan = host->chan_rx;
443 host->chan_rx = NULL;
444 dma_release_channel(chan);
445 }
446
Linus Walleijf38f94c2011-02-10 16:09:50 +0100447 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000448}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700449
450static void sh_mmcif_clock_control(struct sh_mmcif_host *host, unsigned int clk)
451{
452 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200453 bool sup_pclk = p ? p->sup_pclk : false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700454
455 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
456 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR);
457
458 if (!clk)
459 return;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200460 if (sup_pclk && clk == host->clk)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700461 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_SUP_PCLK);
462 else
463 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR &
Simon Hormanf9388252012-03-28 18:01:09 +0900464 ((fls(DIV_ROUND_UP(host->clk,
465 clk) - 1) - 1) << 16));
Yusuke Godafdc50a92010-05-26 14:41:59 -0700466
467 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
468}
469
470static void sh_mmcif_sync_reset(struct sh_mmcif_host *host)
471{
472 u32 tmp;
473
Magnus Damm487d9fc2010-05-18 14:42:51 +0000474 tmp = 0x010f0000 & sh_mmcif_readl(host->addr, MMCIF_CE_CLK_CTRL);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700475
Magnus Damm487d9fc2010-05-18 14:42:51 +0000476 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_ON);
477 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_OFF);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700478 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, tmp |
479 SRSPTO_256 | SRBSYTO_29 | SRWDTO_29 | SCCSTO_29);
480 /* byte swap on */
481 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
482}
483
484static int sh_mmcif_error_manage(struct sh_mmcif_host *host)
485{
486 u32 state1, state2;
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100487 int ret, timeout;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700488
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000489 host->sd_error = false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700490
Magnus Damm487d9fc2010-05-18 14:42:51 +0000491 state1 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1);
492 state2 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS2);
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000493 dev_dbg(&host->pd->dev, "ERR HOST_STS1 = %08x\n", state1);
494 dev_dbg(&host->pd->dev, "ERR HOST_STS2 = %08x\n", state2);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700495
496 if (state1 & STS1_CMDSEQ) {
497 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, CMD_CTRL_BREAK);
498 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, ~CMD_CTRL_BREAK);
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100499 for (timeout = 10000000; timeout; timeout--) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000500 if (!(sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1)
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100501 & STS1_CMDSEQ))
Yusuke Godafdc50a92010-05-26 14:41:59 -0700502 break;
503 mdelay(1);
504 }
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100505 if (!timeout) {
506 dev_err(&host->pd->dev,
507 "Forced end of command sequence timeout err\n");
508 return -EIO;
509 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700510 sh_mmcif_sync_reset(host);
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000511 dev_dbg(&host->pd->dev, "Forced end of command sequence\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700512 return -EIO;
513 }
514
515 if (state2 & STS2_CRC_ERR) {
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100516 dev_dbg(&host->pd->dev, ": CRC error\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700517 ret = -EIO;
518 } else if (state2 & STS2_TIMEOUT_ERR) {
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100519 dev_dbg(&host->pd->dev, ": Timeout\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700520 ret = -ETIMEDOUT;
521 } else {
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100522 dev_dbg(&host->pd->dev, ": End/Index error\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700523 ret = -EIO;
524 }
525 return ret;
526}
527
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100528static bool sh_mmcif_next_block(struct sh_mmcif_host *host, u32 *p)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700529{
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100530 struct mmc_data *data = host->mrq->data;
531
532 host->sg_blkidx += host->blocksize;
533
534 /* data->sg->length must be a multiple of host->blocksize? */
535 BUG_ON(host->sg_blkidx > data->sg->length);
536
537 if (host->sg_blkidx == data->sg->length) {
538 host->sg_blkidx = 0;
539 if (++host->sg_idx < data->sg_len)
540 host->pio_ptr = sg_virt(++data->sg);
541 } else {
542 host->pio_ptr = p;
543 }
544
Guennadi Liakhovetski99eb9d82012-12-12 15:38:13 +0100545 return host->sg_idx != data->sg_len;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100546}
547
548static void sh_mmcif_single_read(struct sh_mmcif_host *host,
549 struct mmc_request *mrq)
550{
551 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
552 BLOCK_SIZE_MASK) + 3;
553
554 host->wait_for = MMCIF_WAIT_FOR_READ;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700555
Yusuke Godafdc50a92010-05-26 14:41:59 -0700556 /* buf read enable */
557 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100558}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700559
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100560static bool sh_mmcif_read_block(struct sh_mmcif_host *host)
561{
562 struct mmc_data *data = host->mrq->data;
563 u32 *p = sg_virt(data->sg);
564 int i;
565
566 if (host->sd_error) {
567 data->error = sh_mmcif_error_manage(host);
568 return false;
569 }
570
571 for (i = 0; i < host->blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000572 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700573
574 /* buffer read end */
575 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100576 host->wait_for = MMCIF_WAIT_FOR_READ_END;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700577
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100578 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700579}
580
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100581static void sh_mmcif_multi_read(struct sh_mmcif_host *host,
582 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700583{
584 struct mmc_data *data = mrq->data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700585
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100586 if (!data->sg_len || !data->sg->length)
587 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700588
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100589 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
590 BLOCK_SIZE_MASK;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700591
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100592 host->wait_for = MMCIF_WAIT_FOR_MREAD;
593 host->sg_idx = 0;
594 host->sg_blkidx = 0;
595 host->pio_ptr = sg_virt(data->sg);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +0100596
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100597 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
598}
599
600static bool sh_mmcif_mread_block(struct sh_mmcif_host *host)
601{
602 struct mmc_data *data = host->mrq->data;
603 u32 *p = host->pio_ptr;
604 int i;
605
606 if (host->sd_error) {
607 data->error = sh_mmcif_error_manage(host);
608 return false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700609 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100610
611 BUG_ON(!data->sg->length);
612
613 for (i = 0; i < host->blocksize / 4; i++)
614 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
615
616 if (!sh_mmcif_next_block(host, p))
617 return false;
618
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100619 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
620
621 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700622}
623
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100624static void sh_mmcif_single_write(struct sh_mmcif_host *host,
Yusuke Godafdc50a92010-05-26 14:41:59 -0700625 struct mmc_request *mrq)
626{
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100627 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
628 BLOCK_SIZE_MASK) + 3;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700629
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100630 host->wait_for = MMCIF_WAIT_FOR_WRITE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700631
632 /* buf write enable */
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100633 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
634}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700635
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100636static bool sh_mmcif_write_block(struct sh_mmcif_host *host)
637{
638 struct mmc_data *data = host->mrq->data;
639 u32 *p = sg_virt(data->sg);
640 int i;
641
642 if (host->sd_error) {
643 data->error = sh_mmcif_error_manage(host);
644 return false;
645 }
646
647 for (i = 0; i < host->blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000648 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700649
650 /* buffer write end */
651 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100652 host->wait_for = MMCIF_WAIT_FOR_WRITE_END;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700653
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100654 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700655}
656
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100657static void sh_mmcif_multi_write(struct sh_mmcif_host *host,
658 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700659{
660 struct mmc_data *data = mrq->data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700661
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100662 if (!data->sg_len || !data->sg->length)
663 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700664
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100665 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
666 BLOCK_SIZE_MASK;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700667
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100668 host->wait_for = MMCIF_WAIT_FOR_MWRITE;
669 host->sg_idx = 0;
670 host->sg_blkidx = 0;
671 host->pio_ptr = sg_virt(data->sg);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +0100672
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100673 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
674}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700675
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100676static bool sh_mmcif_mwrite_block(struct sh_mmcif_host *host)
677{
678 struct mmc_data *data = host->mrq->data;
679 u32 *p = host->pio_ptr;
680 int i;
681
682 if (host->sd_error) {
683 data->error = sh_mmcif_error_manage(host);
684 return false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700685 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100686
687 BUG_ON(!data->sg->length);
688
689 for (i = 0; i < host->blocksize / 4; i++)
690 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
691
692 if (!sh_mmcif_next_block(host, p))
693 return false;
694
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100695 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
696
697 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700698}
699
700static void sh_mmcif_get_response(struct sh_mmcif_host *host,
701 struct mmc_command *cmd)
702{
703 if (cmd->flags & MMC_RSP_136) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000704 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP3);
705 cmd->resp[1] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP2);
706 cmd->resp[2] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP1);
707 cmd->resp[3] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700708 } else
Magnus Damm487d9fc2010-05-18 14:42:51 +0000709 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700710}
711
712static void sh_mmcif_get_cmd12response(struct sh_mmcif_host *host,
713 struct mmc_command *cmd)
714{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000715 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP_CMD12);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700716}
717
718static u32 sh_mmcif_set_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500719 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700720{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500721 struct mmc_data *data = mrq->data;
722 struct mmc_command *cmd = mrq->cmd;
723 u32 opc = cmd->opcode;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700724 u32 tmp = 0;
725
726 /* Response Type check */
727 switch (mmc_resp_type(cmd)) {
728 case MMC_RSP_NONE:
729 tmp |= CMD_SET_RTYP_NO;
730 break;
731 case MMC_RSP_R1:
732 case MMC_RSP_R1B:
733 case MMC_RSP_R3:
734 tmp |= CMD_SET_RTYP_6B;
735 break;
736 case MMC_RSP_R2:
737 tmp |= CMD_SET_RTYP_17B;
738 break;
739 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000740 dev_err(&host->pd->dev, "Unsupported response type.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700741 break;
742 }
743 switch (opc) {
744 /* RBSY */
Teppei Kamijoua812ba02012-12-12 15:38:10 +0100745 case MMC_SLEEP_AWAKE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700746 case MMC_SWITCH:
747 case MMC_STOP_TRANSMISSION:
748 case MMC_SET_WRITE_PROT:
749 case MMC_CLR_WRITE_PROT:
750 case MMC_ERASE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700751 tmp |= CMD_SET_RBSY;
752 break;
753 }
754 /* WDAT / DATW */
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500755 if (data) {
Yusuke Godafdc50a92010-05-26 14:41:59 -0700756 tmp |= CMD_SET_WDAT;
757 switch (host->bus_width) {
758 case MMC_BUS_WIDTH_1:
759 tmp |= CMD_SET_DATW_1;
760 break;
761 case MMC_BUS_WIDTH_4:
762 tmp |= CMD_SET_DATW_4;
763 break;
764 case MMC_BUS_WIDTH_8:
765 tmp |= CMD_SET_DATW_8;
766 break;
767 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000768 dev_err(&host->pd->dev, "Unsupported bus width.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700769 break;
770 }
Teppei Kamijou555061f2012-12-12 15:38:08 +0100771 switch (host->timing) {
772 case MMC_TIMING_UHS_DDR50:
773 /*
774 * MMC core will only set this timing, if the host
775 * advertises the MMC_CAP_UHS_DDR50 capability. MMCIF
776 * implementations with this capability, e.g. sh73a0,
777 * will have to set it in their platform data.
778 */
779 tmp |= CMD_SET_DARS;
780 break;
781 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700782 }
783 /* DWEN */
784 if (opc == MMC_WRITE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK)
785 tmp |= CMD_SET_DWEN;
786 /* CMLTE/CMD12EN */
787 if (opc == MMC_READ_MULTIPLE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK) {
788 tmp |= CMD_SET_CMLTE | CMD_SET_CMD12EN;
789 sh_mmcif_bitset(host, MMCIF_CE_BLOCK_SET,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500790 data->blocks << 16);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700791 }
792 /* RIDXC[1:0] check bits */
793 if (opc == MMC_SEND_OP_COND || opc == MMC_ALL_SEND_CID ||
794 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
795 tmp |= CMD_SET_RIDXC_BITS;
796 /* RCRC7C[1:0] check bits */
797 if (opc == MMC_SEND_OP_COND)
798 tmp |= CMD_SET_CRC7C_BITS;
799 /* RCRC7C[1:0] internal CRC7 */
800 if (opc == MMC_ALL_SEND_CID ||
801 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
802 tmp |= CMD_SET_CRC7C_INTERNAL;
803
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500804 return (opc << 24) | tmp;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700805}
806
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000807static int sh_mmcif_data_trans(struct sh_mmcif_host *host,
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100808 struct mmc_request *mrq, u32 opc)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700809{
Yusuke Godafdc50a92010-05-26 14:41:59 -0700810 switch (opc) {
811 case MMC_READ_MULTIPLE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100812 sh_mmcif_multi_read(host, mrq);
813 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700814 case MMC_WRITE_MULTIPLE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100815 sh_mmcif_multi_write(host, mrq);
816 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700817 case MMC_WRITE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100818 sh_mmcif_single_write(host, mrq);
819 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700820 case MMC_READ_SINGLE_BLOCK:
821 case MMC_SEND_EXT_CSD:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100822 sh_mmcif_single_read(host, mrq);
823 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700824 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000825 dev_err(&host->pd->dev, "UNSUPPORTED CMD = d'%08d\n", opc);
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100826 return -EINVAL;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700827 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700828}
829
830static void sh_mmcif_start_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100831 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700832{
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100833 struct mmc_command *cmd = mrq->cmd;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100834 u32 opc = cmd->opcode;
835 u32 mask;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700836
Yusuke Godafdc50a92010-05-26 14:41:59 -0700837 switch (opc) {
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100838 /* response busy check */
Teppei Kamijoua812ba02012-12-12 15:38:10 +0100839 case MMC_SLEEP_AWAKE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700840 case MMC_SWITCH:
841 case MMC_STOP_TRANSMISSION:
842 case MMC_SET_WRITE_PROT:
843 case MMC_CLR_WRITE_PROT:
844 case MMC_ERASE:
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100845 mask = MASK_START_CMD | MASK_MRBSYE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700846 break;
847 default:
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100848 mask = MASK_START_CMD | MASK_MCRSPE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700849 break;
850 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700851
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500852 if (mrq->data) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000853 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET, 0);
854 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET,
855 mrq->data->blksz);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700856 }
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500857 opc = sh_mmcif_set_cmd(host, mrq);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700858
Magnus Damm487d9fc2010-05-18 14:42:51 +0000859 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0);
860 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, mask);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700861 /* set arg */
Magnus Damm487d9fc2010-05-18 14:42:51 +0000862 sh_mmcif_writel(host->addr, MMCIF_CE_ARG, cmd->arg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700863 /* set cmd */
Magnus Damm487d9fc2010-05-18 14:42:51 +0000864 sh_mmcif_writel(host->addr, MMCIF_CE_CMD_SET, opc);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700865
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100866 host->wait_for = MMCIF_WAIT_FOR_CMD;
867 schedule_delayed_work(&host->timeout_work, host->timeout);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700868}
869
870static void sh_mmcif_stop_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100871 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700872{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500873 switch (mrq->cmd->opcode) {
874 case MMC_READ_MULTIPLE_BLOCK:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700875 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500876 break;
877 case MMC_WRITE_MULTIPLE_BLOCK:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700878 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500879 break;
880 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000881 dev_err(&host->pd->dev, "unsupported stop cmd\n");
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500882 mrq->stop->error = sh_mmcif_error_manage(host);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700883 return;
884 }
885
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100886 host->wait_for = MMCIF_WAIT_FOR_STOP;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700887}
888
889static void sh_mmcif_request(struct mmc_host *mmc, struct mmc_request *mrq)
890{
891 struct sh_mmcif_host *host = mmc_priv(mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000892 unsigned long flags;
893
894 spin_lock_irqsave(&host->lock, flags);
895 if (host->state != STATE_IDLE) {
896 spin_unlock_irqrestore(&host->lock, flags);
897 mrq->cmd->error = -EAGAIN;
898 mmc_request_done(mmc, mrq);
899 return;
900 }
901
902 host->state = STATE_REQUEST;
903 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700904
905 switch (mrq->cmd->opcode) {
906 /* MMCIF does not support SD/SDIO command */
Laurent Pinchart7541ca92012-06-12 22:56:09 +0200907 case MMC_SLEEP_AWAKE: /* = SD_IO_SEND_OP_COND (5) */
908 case MMC_SEND_EXT_CSD: /* = SD_SEND_IF_COND (8) */
909 if ((mrq->cmd->flags & MMC_CMD_MASK) != MMC_CMD_BCR)
910 break;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700911 case MMC_APP_CMD:
Teppei Kamijou92ff0c52012-12-12 15:38:05 +0100912 case SD_IO_RW_DIRECT:
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000913 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700914 mrq->cmd->error = -ETIMEDOUT;
915 mmc_request_done(mmc, mrq);
916 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700917 default:
918 break;
919 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700920
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100921 host->mrq = mrq;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100922
923 sh_mmcif_start_cmd(host, mrq);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700924}
925
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +0200926static int sh_mmcif_clk_update(struct sh_mmcif_host *host)
927{
928 int ret = clk_enable(host->hclk);
929
930 if (!ret) {
931 host->clk = clk_get_rate(host->hclk);
932 host->mmc->f_max = host->clk / 2;
933 host->mmc->f_min = host->clk / 512;
934 }
935
936 return ret;
937}
938
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200939static void sh_mmcif_set_power(struct sh_mmcif_host *host, struct mmc_ios *ios)
940{
941 struct sh_mmcif_plat_data *pd = host->pd->dev.platform_data;
942 struct mmc_host *mmc = host->mmc;
943
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200944 if (pd && pd->set_pwr)
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200945 pd->set_pwr(host->pd, ios->power_mode != MMC_POWER_OFF);
946 if (!IS_ERR(mmc->supply.vmmc))
947 /* Errors ignored... */
948 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
949 ios->power_mode ? ios->vdd : 0);
950}
951
Yusuke Godafdc50a92010-05-26 14:41:59 -0700952static void sh_mmcif_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
953{
954 struct sh_mmcif_host *host = mmc_priv(mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000955 unsigned long flags;
956
957 spin_lock_irqsave(&host->lock, flags);
958 if (host->state != STATE_IDLE) {
959 spin_unlock_irqrestore(&host->lock, flags);
960 return;
961 }
962
963 host->state = STATE_IOS;
964 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700965
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +0100966 if (ios->power_mode == MMC_POWER_UP) {
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200967 if (!host->card_present) {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000968 /* See if we also get DMA */
969 sh_mmcif_request_dma(host, host->pd->dev.platform_data);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200970 host->card_present = true;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000971 }
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200972 sh_mmcif_set_power(host, ios);
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +0100973 } else if (ios->power_mode == MMC_POWER_OFF || !ios->clock) {
974 /* clock stop */
975 sh_mmcif_clock_control(host, 0);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000976 if (ios->power_mode == MMC_POWER_OFF) {
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200977 if (host->card_present) {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000978 sh_mmcif_release_dma(host);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200979 host->card_present = false;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000980 }
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200981 }
982 if (host->power) {
Teppei Kamijouf8a8ced2012-12-12 15:38:06 +0100983 pm_runtime_put_sync(&host->pd->dev);
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +0200984 clk_disable(host->hclk);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200985 host->power = false;
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200986 if (ios->power_mode == MMC_POWER_OFF)
987 sh_mmcif_set_power(host, ios);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000988 }
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000989 host->state = STATE_IDLE;
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +0100990 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700991 }
992
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200993 if (ios->clock) {
994 if (!host->power) {
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +0200995 sh_mmcif_clk_update(host);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200996 pm_runtime_get_sync(&host->pd->dev);
997 host->power = true;
998 sh_mmcif_sync_reset(host);
999 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001000 sh_mmcif_clock_control(host, ios->clock);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001001 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001002
Teppei Kamijou555061f2012-12-12 15:38:08 +01001003 host->timing = ios->timing;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001004 host->bus_width = ios->bus_width;
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001005 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001006}
1007
Arnd Hannemann777271d2010-08-24 17:27:01 +02001008static int sh_mmcif_get_cd(struct mmc_host *mmc)
1009{
1010 struct sh_mmcif_host *host = mmc_priv(mmc);
1011 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001012 int ret = mmc_gpio_get_cd(mmc);
1013
1014 if (ret >= 0)
1015 return ret;
Arnd Hannemann777271d2010-08-24 17:27:01 +02001016
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001017 if (!p || !p->get_cd)
Arnd Hannemann777271d2010-08-24 17:27:01 +02001018 return -ENOSYS;
1019 else
1020 return p->get_cd(host->pd);
1021}
1022
Yusuke Godafdc50a92010-05-26 14:41:59 -07001023static struct mmc_host_ops sh_mmcif_ops = {
1024 .request = sh_mmcif_request,
1025 .set_ios = sh_mmcif_set_ios,
Arnd Hannemann777271d2010-08-24 17:27:01 +02001026 .get_cd = sh_mmcif_get_cd,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001027};
1028
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001029static bool sh_mmcif_end_cmd(struct sh_mmcif_host *host)
1030{
1031 struct mmc_command *cmd = host->mrq->cmd;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001032 struct mmc_data *data = host->mrq->data;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001033 long time;
1034
1035 if (host->sd_error) {
1036 switch (cmd->opcode) {
1037 case MMC_ALL_SEND_CID:
1038 case MMC_SELECT_CARD:
1039 case MMC_APP_CMD:
1040 cmd->error = -ETIMEDOUT;
1041 host->sd_error = false;
1042 break;
1043 default:
1044 cmd->error = sh_mmcif_error_manage(host);
1045 dev_dbg(&host->pd->dev, "Cmd(d'%d) error %d\n",
1046 cmd->opcode, cmd->error);
1047 break;
1048 }
1049 return false;
1050 }
1051 if (!(cmd->flags & MMC_RSP_PRESENT)) {
1052 cmd->error = 0;
1053 return false;
1054 }
1055
1056 sh_mmcif_get_response(host, cmd);
1057
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001058 if (!data)
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001059 return false;
1060
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001061 if (data->flags & MMC_DATA_READ) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001062 if (host->chan_rx)
1063 sh_mmcif_start_dma_rx(host);
1064 } else {
1065 if (host->chan_tx)
1066 sh_mmcif_start_dma_tx(host);
1067 }
1068
1069 if (!host->dma_active) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001070 data->error = sh_mmcif_data_trans(host, host->mrq, cmd->opcode);
Guennadi Liakhovetski99eb9d82012-12-12 15:38:13 +01001071 return !data->error;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001072 }
1073
1074 /* Running in the IRQ thread, can sleep */
1075 time = wait_for_completion_interruptible_timeout(&host->dma_complete,
1076 host->timeout);
Teppei Kamijoueae30982012-12-12 15:38:12 +01001077
1078 if (data->flags & MMC_DATA_READ)
1079 dma_unmap_sg(host->chan_rx->device->dev,
1080 data->sg, data->sg_len,
1081 DMA_FROM_DEVICE);
1082 else
1083 dma_unmap_sg(host->chan_tx->device->dev,
1084 data->sg, data->sg_len,
1085 DMA_TO_DEVICE);
1086
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001087 if (host->sd_error) {
1088 dev_err(host->mmc->parent,
1089 "Error IRQ while waiting for DMA completion!\n");
1090 /* Woken up by an error IRQ: abort DMA */
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001091 data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001092 } else if (!time) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001093 data->error = -ETIMEDOUT;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001094 } else if (time < 0) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001095 data->error = time;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001096 }
1097 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC,
1098 BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
1099 host->dma_active = false;
1100
Teppei Kamijoueae30982012-12-12 15:38:12 +01001101 if (data->error) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001102 data->bytes_xfered = 0;
Teppei Kamijoueae30982012-12-12 15:38:12 +01001103 /* Abort DMA */
1104 if (data->flags & MMC_DATA_READ)
1105 dmaengine_terminate_all(host->chan_rx);
1106 else
1107 dmaengine_terminate_all(host->chan_tx);
1108 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001109
1110 return false;
1111}
1112
1113static irqreturn_t sh_mmcif_irqt(int irq, void *dev_id)
1114{
1115 struct sh_mmcif_host *host = dev_id;
1116 struct mmc_request *mrq = host->mrq;
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001117 bool wait = false;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001118
1119 cancel_delayed_work_sync(&host->timeout_work);
1120
1121 /*
1122 * All handlers return true, if processing continues, and false, if the
1123 * request has to be completed - successfully or not
1124 */
1125 switch (host->wait_for) {
1126 case MMCIF_WAIT_FOR_REQUEST:
1127 /* We're too late, the timeout has already kicked in */
1128 return IRQ_HANDLED;
1129 case MMCIF_WAIT_FOR_CMD:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001130 /* Wait for data? */
1131 wait = sh_mmcif_end_cmd(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001132 break;
1133 case MMCIF_WAIT_FOR_MREAD:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001134 /* Wait for more data? */
1135 wait = sh_mmcif_mread_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001136 break;
1137 case MMCIF_WAIT_FOR_READ:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001138 /* Wait for data end? */
1139 wait = sh_mmcif_read_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001140 break;
1141 case MMCIF_WAIT_FOR_MWRITE:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001142 /* Wait data to write? */
1143 wait = sh_mmcif_mwrite_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001144 break;
1145 case MMCIF_WAIT_FOR_WRITE:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001146 /* Wait for data end? */
1147 wait = sh_mmcif_write_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001148 break;
1149 case MMCIF_WAIT_FOR_STOP:
1150 if (host->sd_error) {
1151 mrq->stop->error = sh_mmcif_error_manage(host);
1152 break;
1153 }
1154 sh_mmcif_get_cmd12response(host, mrq->stop);
1155 mrq->stop->error = 0;
1156 break;
1157 case MMCIF_WAIT_FOR_READ_END:
1158 case MMCIF_WAIT_FOR_WRITE_END:
1159 if (host->sd_error)
Guennadi Liakhovetski91ab2522012-08-22 06:49:47 +00001160 mrq->data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001161 break;
1162 default:
1163 BUG();
1164 }
1165
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001166 if (wait) {
1167 schedule_delayed_work(&host->timeout_work, host->timeout);
1168 /* Wait for more data */
1169 return IRQ_HANDLED;
1170 }
1171
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001172 if (host->wait_for != MMCIF_WAIT_FOR_STOP) {
Guennadi Liakhovetski91ab2522012-08-22 06:49:47 +00001173 struct mmc_data *data = mrq->data;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001174 if (!mrq->cmd->error && data && !data->error)
1175 data->bytes_xfered =
1176 data->blocks * data->blksz;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001177
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001178 if (mrq->stop && !mrq->cmd->error && (!data || !data->error)) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001179 sh_mmcif_stop_cmd(host, mrq);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001180 if (!mrq->stop->error) {
1181 schedule_delayed_work(&host->timeout_work, host->timeout);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001182 return IRQ_HANDLED;
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001183 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001184 }
1185 }
1186
1187 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
1188 host->state = STATE_IDLE;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001189 host->mrq = NULL;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001190 mmc_request_done(host->mmc, mrq);
1191
1192 return IRQ_HANDLED;
1193}
1194
Yusuke Godafdc50a92010-05-26 14:41:59 -07001195static irqreturn_t sh_mmcif_intr(int irq, void *dev_id)
1196{
1197 struct sh_mmcif_host *host = dev_id;
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001198 u32 state;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001199 int err = 0;
1200
Magnus Damm487d9fc2010-05-18 14:42:51 +00001201 state = sh_mmcif_readl(host->addr, MMCIF_CE_INT);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001202
Guennadi Liakhovetski8a8284a2011-12-14 19:31:51 +01001203 if (state & INT_ERR_STS) {
1204 /* error interrupts - process first */
1205 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~state);
1206 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state);
1207 err = 1;
1208 } else if (state & INT_RBSYE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001209 sh_mmcif_writel(host->addr, MMCIF_CE_INT,
1210 ~(INT_RBSYE | INT_CRSPE));
Yusuke Godafdc50a92010-05-26 14:41:59 -07001211 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MRBSYE);
1212 } else if (state & INT_CRSPE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001213 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_CRSPE);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001214 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCRSPE);
1215 } else if (state & INT_BUFREN) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001216 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFREN);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001217 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
1218 } else if (state & INT_BUFWEN) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001219 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFWEN);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001220 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
1221 } else if (state & INT_CMD12DRE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001222 sh_mmcif_writel(host->addr, MMCIF_CE_INT,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001223 ~(INT_CMD12DRE | INT_CMD12RBE |
1224 INT_CMD12CRE | INT_BUFRE));
1225 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
1226 } else if (state & INT_BUFRE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001227 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFRE);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001228 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
1229 } else if (state & INT_DTRANE) {
Guennadi Liakhovetski7a7eb322012-09-18 23:10:24 +00001230 sh_mmcif_writel(host->addr, MMCIF_CE_INT,
1231 ~(INT_CMD12DRE | INT_CMD12RBE |
1232 INT_CMD12CRE | INT_DTRANE));
Yusuke Godafdc50a92010-05-26 14:41:59 -07001233 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
1234 } else if (state & INT_CMD12RBE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001235 sh_mmcif_writel(host->addr, MMCIF_CE_INT,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001236 ~(INT_CMD12RBE | INT_CMD12CRE));
1237 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001238 } else {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001239 dev_dbg(&host->pd->dev, "Unsupported interrupt: 0x%x\n", state);
Magnus Damm487d9fc2010-05-18 14:42:51 +00001240 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~state);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001241 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state);
1242 err = 1;
1243 }
1244 if (err) {
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001245 host->sd_error = true;
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001246 dev_dbg(&host->pd->dev, "int err state = %08x\n", state);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001247 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001248 if (state & ~(INT_CMD12RBE | INT_CMD12CRE)) {
1249 if (!host->dma_active)
1250 return IRQ_WAKE_THREAD;
1251 else if (host->sd_error)
1252 mmcif_dma_complete(host);
1253 } else {
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001254 dev_dbg(&host->pd->dev, "Unexpected IRQ 0x%x\n", state);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001255 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001256
1257 return IRQ_HANDLED;
1258}
1259
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001260static void mmcif_timeout_work(struct work_struct *work)
1261{
1262 struct delayed_work *d = container_of(work, struct delayed_work, work);
1263 struct sh_mmcif_host *host = container_of(d, struct sh_mmcif_host, timeout_work);
1264 struct mmc_request *mrq = host->mrq;
1265
1266 if (host->dying)
1267 /* Don't run after mmc_remove_host() */
1268 return;
1269
1270 /*
1271 * Handle races with cancel_delayed_work(), unless
1272 * cancel_delayed_work_sync() is used
1273 */
1274 switch (host->wait_for) {
1275 case MMCIF_WAIT_FOR_CMD:
1276 mrq->cmd->error = sh_mmcif_error_manage(host);
1277 break;
1278 case MMCIF_WAIT_FOR_STOP:
1279 mrq->stop->error = sh_mmcif_error_manage(host);
1280 break;
1281 case MMCIF_WAIT_FOR_MREAD:
1282 case MMCIF_WAIT_FOR_MWRITE:
1283 case MMCIF_WAIT_FOR_READ:
1284 case MMCIF_WAIT_FOR_WRITE:
1285 case MMCIF_WAIT_FOR_READ_END:
1286 case MMCIF_WAIT_FOR_WRITE_END:
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001287 mrq->data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001288 break;
1289 default:
1290 BUG();
1291 }
1292
1293 host->state = STATE_IDLE;
1294 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001295 host->mrq = NULL;
1296 mmc_request_done(host->mmc, mrq);
1297}
1298
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001299static void sh_mmcif_init_ocr(struct sh_mmcif_host *host)
1300{
1301 struct sh_mmcif_plat_data *pd = host->pd->dev.platform_data;
1302 struct mmc_host *mmc = host->mmc;
1303
1304 mmc_regulator_get_supply(mmc);
1305
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001306 if (!pd)
1307 return;
1308
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001309 if (!mmc->ocr_avail)
1310 mmc->ocr_avail = pd->ocr;
1311 else if (pd->ocr)
1312 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
1313}
1314
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001315static int sh_mmcif_probe(struct platform_device *pdev)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001316{
1317 int ret = 0, irq[2];
1318 struct mmc_host *mmc;
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001319 struct sh_mmcif_host *host;
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001320 struct sh_mmcif_plat_data *pd = pdev->dev.platform_data;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001321 struct resource *res;
1322 void __iomem *reg;
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001323 const char *name;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001324
1325 irq[0] = platform_get_irq(pdev, 0);
1326 irq[1] = platform_get_irq(pdev, 1);
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001327 if (irq[0] < 0) {
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001328 dev_err(&pdev->dev, "Get irq error\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -07001329 return -ENXIO;
1330 }
1331 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1332 if (!res) {
1333 dev_err(&pdev->dev, "platform_get_resource error.\n");
1334 return -ENXIO;
1335 }
1336 reg = ioremap(res->start, resource_size(res));
1337 if (!reg) {
1338 dev_err(&pdev->dev, "ioremap error.\n");
1339 return -ENOMEM;
1340 }
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001341
Yusuke Godafdc50a92010-05-26 14:41:59 -07001342 mmc = mmc_alloc_host(sizeof(struct sh_mmcif_host), &pdev->dev);
1343 if (!mmc) {
1344 ret = -ENOMEM;
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001345 goto ealloch;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001346 }
1347 host = mmc_priv(mmc);
1348 host->mmc = mmc;
1349 host->addr = reg;
Teppei Kamijouf9fd54f2012-12-12 15:38:09 +01001350 host->timeout = msecs_to_jiffies(1000);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001351
Yusuke Godafdc50a92010-05-26 14:41:59 -07001352 host->pd = pdev;
1353
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001354 spin_lock_init(&host->lock);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001355
1356 mmc->ops = &sh_mmcif_ops;
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001357 sh_mmcif_init_ocr(host);
1358
Teppei Kamijoua812ba02012-12-12 15:38:10 +01001359 mmc->caps = MMC_CAP_MMC_HIGHSPEED | MMC_CAP_WAIT_WHILE_BUSY;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001360 if (pd && pd->caps)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001361 mmc->caps |= pd->caps;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001362 mmc->max_segs = 32;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001363 mmc->max_blk_size = 512;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001364 mmc->max_req_size = PAGE_CACHE_SIZE * mmc->max_segs;
1365 mmc->max_blk_count = mmc->max_req_size / mmc->max_blk_size;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001366 mmc->max_seg_size = mmc->max_req_size;
1367
Yusuke Godafdc50a92010-05-26 14:41:59 -07001368 platform_set_drvdata(pdev, host);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001369
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001370 pm_runtime_enable(&pdev->dev);
1371 host->power = false;
1372
Guennadi Liakhovetski047a9ce2012-11-28 10:24:27 +01001373 host->hclk = clk_get(&pdev->dev, NULL);
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001374 if (IS_ERR(host->hclk)) {
1375 ret = PTR_ERR(host->hclk);
Guennadi Liakhovetski047a9ce2012-11-28 10:24:27 +01001376 dev_err(&pdev->dev, "cannot get clock: %d\n", ret);
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001377 goto eclkget;
1378 }
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001379 ret = sh_mmcif_clk_update(host);
1380 if (ret < 0)
1381 goto eclkupdate;
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001382
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001383 ret = pm_runtime_resume(&pdev->dev);
1384 if (ret < 0)
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001385 goto eresume;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001386
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001387 INIT_DELAYED_WORK(&host->timeout_work, mmcif_timeout_work);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001388
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001389 sh_mmcif_sync_reset(host);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001390 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1391
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001392 name = irq[1] < 0 ? dev_name(&pdev->dev) : "sh_mmc:error";
1393 ret = request_threaded_irq(irq[0], sh_mmcif_intr, sh_mmcif_irqt, 0, name, host);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001394 if (ret) {
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001395 dev_err(&pdev->dev, "request_irq error (%s)\n", name);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001396 goto ereqirq0;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001397 }
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001398 if (irq[1] >= 0) {
1399 ret = request_threaded_irq(irq[1], sh_mmcif_intr, sh_mmcif_irqt,
1400 0, "sh_mmc:int", host);
1401 if (ret) {
1402 dev_err(&pdev->dev, "request_irq error (sh_mmc:int)\n");
1403 goto ereqirq1;
1404 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001405 }
1406
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001407 if (pd && pd->use_cd_gpio) {
1408 ret = mmc_gpio_request_cd(mmc, pd->cd_gpio);
1409 if (ret < 0)
1410 goto erqcd;
1411 }
1412
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001413 clk_disable(host->hclk);
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001414 ret = mmc_add_host(mmc);
1415 if (ret < 0)
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001416 goto emmcaddh;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001417
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +01001418 dev_pm_qos_expose_latency_limit(&pdev->dev, 100);
1419
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001420 dev_info(&pdev->dev, "driver version %s\n", DRIVER_VERSION);
1421 dev_dbg(&pdev->dev, "chip ver H'%04x\n",
Magnus Damm487d9fc2010-05-18 14:42:51 +00001422 sh_mmcif_readl(host->addr, MMCIF_CE_VERSION) & 0x0000ffff);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001423 return ret;
1424
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001425emmcaddh:
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001426erqcd:
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001427 if (irq[1] >= 0)
1428 free_irq(irq[1], host);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001429ereqirq1:
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001430 free_irq(irq[0], host);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001431ereqirq0:
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001432 pm_runtime_suspend(&pdev->dev);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001433eresume:
Yusuke Godafdc50a92010-05-26 14:41:59 -07001434 clk_disable(host->hclk);
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001435eclkupdate:
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001436 clk_put(host->hclk);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001437eclkget:
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001438 pm_runtime_disable(&pdev->dev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001439 mmc_free_host(mmc);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001440ealloch:
1441 iounmap(reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001442 return ret;
1443}
1444
Bill Pemberton6e0ee712012-11-19 13:26:03 -05001445static int sh_mmcif_remove(struct platform_device *pdev)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001446{
1447 struct sh_mmcif_host *host = platform_get_drvdata(pdev);
1448 int irq[2];
1449
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001450 host->dying = true;
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001451 clk_enable(host->hclk);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001452 pm_runtime_get_sync(&pdev->dev);
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001453
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +01001454 dev_pm_qos_hide_latency_limit(&pdev->dev);
1455
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001456 mmc_remove_host(host->mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001457 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1458
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001459 /*
1460 * FIXME: cancel_delayed_work(_sync)() and free_irq() race with the
1461 * mmc_remove_host() call above. But swapping order doesn't help either
1462 * (a query on the linux-mmc mailing list didn't bring any replies).
1463 */
1464 cancel_delayed_work_sync(&host->timeout_work);
1465
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001466 if (host->addr)
1467 iounmap(host->addr);
1468
Yusuke Godafdc50a92010-05-26 14:41:59 -07001469 irq[0] = platform_get_irq(pdev, 0);
1470 irq[1] = platform_get_irq(pdev, 1);
1471
Yusuke Godafdc50a92010-05-26 14:41:59 -07001472 free_irq(irq[0], host);
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001473 if (irq[1] >= 0)
1474 free_irq(irq[1], host);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001475
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001476 platform_set_drvdata(pdev, NULL);
1477
Guennadi Liakhovetskia0d28ba2012-10-23 14:08:52 +02001478 clk_disable(host->hclk);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001479 mmc_free_host(host->mmc);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001480 pm_runtime_put_sync(&pdev->dev);
1481 pm_runtime_disable(&pdev->dev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001482
1483 return 0;
1484}
1485
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001486#ifdef CONFIG_PM
1487static int sh_mmcif_suspend(struct device *dev)
1488{
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001489 struct sh_mmcif_host *host = dev_get_drvdata(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001490 int ret = mmc_suspend_host(host->mmc);
1491
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001492 if (!ret)
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001493 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001494
1495 return ret;
1496}
1497
1498static int sh_mmcif_resume(struct device *dev)
1499{
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001500 struct sh_mmcif_host *host = dev_get_drvdata(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001501
1502 return mmc_resume_host(host->mmc);
1503}
1504#else
1505#define sh_mmcif_suspend NULL
1506#define sh_mmcif_resume NULL
1507#endif /* CONFIG_PM */
1508
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001509static const struct of_device_id mmcif_of_match[] = {
1510 { .compatible = "renesas,sh-mmcif" },
1511 { }
1512};
1513MODULE_DEVICE_TABLE(of, mmcif_of_match);
1514
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001515static const struct dev_pm_ops sh_mmcif_dev_pm_ops = {
1516 .suspend = sh_mmcif_suspend,
1517 .resume = sh_mmcif_resume,
1518};
1519
Yusuke Godafdc50a92010-05-26 14:41:59 -07001520static struct platform_driver sh_mmcif_driver = {
1521 .probe = sh_mmcif_probe,
1522 .remove = sh_mmcif_remove,
1523 .driver = {
1524 .name = DRIVER_NAME,
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001525 .pm = &sh_mmcif_dev_pm_ops,
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001526 .owner = THIS_MODULE,
1527 .of_match_table = mmcif_of_match,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001528 },
1529};
1530
Axel Lind1f81a62011-11-26 12:55:43 +08001531module_platform_driver(sh_mmcif_driver);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001532
1533MODULE_DESCRIPTION("SuperH on-chip MMC/eMMC interface driver");
1534MODULE_LICENSE("GPL");
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001535MODULE_ALIAS("platform:" DRIVER_NAME);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001536MODULE_AUTHOR("Yusuke Goda <yusuke.goda.sx@renesas.com>");