blob: 68e41defef9d7fe42919e35a6b470c22a684744f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/entry-armv.S
3 *
4 * Copyright (C) 1996,1997,1998 Russell King.
5 * ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
Hyok S. Choiafeb90c2006-01-13 21:05:25 +00006 * nommu support by Hyok S. Choi (hyok.choi@samsung.com)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Low-level vector interface routines
13 *
Nicolas Pitre70b6f2b2007-12-04 14:33:33 +010014 * Note: there is a StrongARM bug in the STMIA rn, {regs}^ instruction
15 * that causes it to save wrong values... Be aware!
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
Rob Herring6f6f6a72012-03-10 10:30:31 -060018#include <asm/assembler.h>
Nicolas Pitref09b9972005-10-29 21:44:55 +010019#include <asm/memory.h>
Russell King753790e2011-02-06 15:32:24 +000020#include <asm/glue-df.h>
21#include <asm/glue-pf.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/vfpmacros.h>
Rob Herring243c8652012-02-08 18:26:34 -060023#ifndef CONFIG_MULTI_IRQ_HANDLER
Russell Kinga09e64f2008-08-05 16:14:15 +010024#include <mach/entry-macro.S>
Rob Herring243c8652012-02-08 18:26:34 -060025#endif
Russell Kingd6551e82006-06-21 13:31:52 +010026#include <asm/thread_notify.h>
Catalin Marinasc4c57162009-02-16 11:42:09 +010027#include <asm/unwind.h>
Russell Kingcc20d422009-11-09 23:53:29 +000028#include <asm/unistd.h>
Tony Lindgrenf159f4e2010-07-05 14:53:10 +010029#include <asm/tls.h>
David Howells9f97da72012-03-28 18:30:01 +010030#include <asm/system_info.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32#include "entry-header.S"
Magnus Dammcd544ce2010-12-22 13:20:08 +010033#include <asm/entry-macro-multi.S>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
35/*
Russell Kingd9600c92011-06-26 10:34:02 +010036 * Interrupt handling.
Russell King187a51a2005-05-21 18:14:44 +010037 */
38 .macro irq_handler
eric miao52108642010-12-13 09:42:34 +010039#ifdef CONFIG_MULTI_IRQ_HANDLER
Russell Kingd9600c92011-06-26 10:34:02 +010040 ldr r1, =handle_arch_irq
eric miao52108642010-12-13 09:42:34 +010041 mov r0, sp
eric miao52108642010-12-13 09:42:34 +010042 adr lr, BSYM(9997f)
Marc Zyngierabeb24a2011-09-06 09:23:26 +010043 ldr pc, [r1]
44#else
Magnus Dammcd544ce2010-12-22 13:20:08 +010045 arch_irq_handler_default
Marc Zyngierabeb24a2011-09-06 09:23:26 +010046#endif
Russell Kingf00ec482010-09-04 10:47:48 +0100479997:
Russell King187a51a2005-05-21 18:14:44 +010048 .endm
49
Russell Kingac8b9c12011-06-26 10:22:08 +010050 .macro pabt_helper
Russell King8dfe7ac2011-06-26 12:37:35 +010051 @ PABORT handler takes pt_regs in r2, fault address in r4 and psr in r5
Russell Kingac8b9c12011-06-26 10:22:08 +010052#ifdef MULTI_PABORT
Russell King0402bec2011-06-25 15:46:08 +010053 ldr ip, .LCprocfns
Russell Kingac8b9c12011-06-26 10:22:08 +010054 mov lr, pc
Russell King0402bec2011-06-25 15:46:08 +010055 ldr pc, [ip, #PROCESSOR_PABT_FUNC]
Russell Kingac8b9c12011-06-26 10:22:08 +010056#else
57 bl CPU_PABORT_HANDLER
58#endif
59 .endm
60
61 .macro dabt_helper
62
63 @
64 @ Call the processor-specific abort handler:
65 @
Russell Kingda740472011-06-26 16:01:26 +010066 @ r2 - pt_regs
Russell King3e287be2011-06-26 14:35:07 +010067 @ r4 - aborted context pc
68 @ r5 - aborted context psr
Russell Kingac8b9c12011-06-26 10:22:08 +010069 @
70 @ The abort handler must return the aborted address in r0, and
71 @ the fault status register in r1. r9 must be preserved.
72 @
73#ifdef MULTI_DABORT
Russell King0402bec2011-06-25 15:46:08 +010074 ldr ip, .LCprocfns
Russell Kingac8b9c12011-06-26 10:22:08 +010075 mov lr, pc
Russell King0402bec2011-06-25 15:46:08 +010076 ldr pc, [ip, #PROCESSOR_DABT_FUNC]
Russell Kingac8b9c12011-06-26 10:22:08 +010077#else
78 bl CPU_DABORT_HANDLER
79#endif
80 .endm
81
Nicolas Pitre785d3cd2007-12-03 15:27:56 -050082#ifdef CONFIG_KPROBES
83 .section .kprobes.text,"ax",%progbits
84#else
85 .text
86#endif
87
Russell King187a51a2005-05-21 18:14:44 +010088/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 * Invalid mode handlers
90 */
Russell Kingccea7a12005-05-31 22:22:32 +010091 .macro inv_entry, reason
92 sub sp, sp, #S_FRAME_SIZE
Catalin Marinasb86040a2009-07-24 12:32:54 +010093 ARM( stmib sp, {r1 - lr} )
94 THUMB( stmia sp, {r0 - r12} )
95 THUMB( str sp, [sp, #S_SP] )
96 THUMB( str lr, [sp, #S_LR] )
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 mov r1, #\reason
98 .endm
99
100__pabt_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100101 inv_entry BAD_PREFETCH
102 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100103ENDPROC(__pabt_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
105__dabt_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100106 inv_entry BAD_DATA
107 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100108ENDPROC(__dabt_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
110__irq_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100111 inv_entry BAD_IRQ
112 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100113ENDPROC(__irq_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
115__und_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100116 inv_entry BAD_UNDEFINSTR
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117
Russell Kingccea7a12005-05-31 22:22:32 +0100118 @
119 @ XXX fall through to common_invalid
120 @
121
122@
123@ common_invalid - generic code for failed exception (re-entrant version of handlers)
124@
125common_invalid:
126 zero_fp
127
128 ldmia r0, {r4 - r6}
129 add r0, sp, #S_PC @ here for interlock avoidance
130 mov r7, #-1 @ "" "" "" ""
131 str r4, [sp] @ save preserved r0
132 stmia r0, {r5 - r7} @ lr_<exception>,
133 @ cpsr_<exception>, "old_r0"
134
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 mov r0, sp
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 b bad_mode
Catalin Marinas93ed3972008-08-28 11:22:32 +0100137ENDPROC(__und_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138
139/*
140 * SVC mode handlers
141 */
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000142
143#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
144#define SPFIX(code...) code
145#else
146#define SPFIX(code...)
147#endif
148
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500149 .macro svc_entry, stack_hole=0
Catalin Marinasc4c57162009-02-16 11:42:09 +0100150 UNWIND(.fnstart )
151 UNWIND(.save {r0 - pc} )
Catalin Marinasb86040a2009-07-24 12:32:54 +0100152 sub sp, sp, #(S_FRAME_SIZE + \stack_hole - 4)
153#ifdef CONFIG_THUMB2_KERNEL
154 SPFIX( str r0, [sp] ) @ temporarily saved
155 SPFIX( mov r0, sp )
156 SPFIX( tst r0, #4 ) @ test original stack alignment
157 SPFIX( ldr r0, [sp] ) @ restored
158#else
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000159 SPFIX( tst sp, #4 )
Catalin Marinasb86040a2009-07-24 12:32:54 +0100160#endif
161 SPFIX( subeq sp, sp, #4 )
162 stmia sp, {r1 - r12}
Russell Kingccea7a12005-05-31 22:22:32 +0100163
Russell Kingb059bdc2011-06-25 15:44:20 +0100164 ldmia r0, {r3 - r5}
165 add r7, sp, #S_SP - 4 @ here for interlock avoidance
166 mov r6, #-1 @ "" "" "" ""
167 add r2, sp, #(S_FRAME_SIZE + \stack_hole - 4)
168 SPFIX( addeq r2, r2, #4 )
169 str r3, [sp, #-4]! @ save the "real" r0 copied
Russell Kingccea7a12005-05-31 22:22:32 +0100170 @ from the exception stack
171
Russell Kingb059bdc2011-06-25 15:44:20 +0100172 mov r3, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
174 @
175 @ We are now ready to fill in the remaining blanks on the stack:
176 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100177 @ r2 - sp_svc
178 @ r3 - lr_svc
179 @ r4 - lr_<exception>, already fixed up for correct return/restart
180 @ r5 - spsr_<exception>
181 @ r6 - orig_r0 (see pt_regs definition in ptrace.h)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100183 stmia r7, {r2 - r6}
Russell Kingf2741b72011-06-25 17:35:19 +0100184
185#ifdef CONFIG_TRACE_IRQFLAGS
186 bl trace_hardirqs_off
187#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 .endm
189
190 .align 5
191__dabt_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100192 svc_entry
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193 mov r2, sp
Russell Kingda740472011-06-26 16:01:26 +0100194 dabt_helper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195
196 @
197 @ IRQs off again before pulling preserved data off the stack
198 @
Russell Kingac788842010-07-10 10:10:18 +0100199 disable_irq_notrace
Russell Kingb059bdc2011-06-25 15:44:20 +0100200 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100201 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100202ENDPROC(__dabt_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203
204 .align 5
205__irq_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100206 svc_entry
Russell King1613cc12011-06-25 10:57:57 +0100207 irq_handler
208
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209#ifdef CONFIG_PREEMPT
Russell King706fdd92005-05-21 18:15:45 +0100210 get_thread_info tsk
211 ldr r8, [tsk, #TI_PREEMPT] @ get preempt count
Russell King706fdd92005-05-21 18:15:45 +0100212 ldr r0, [tsk, #TI_FLAGS] @ get flags
Russell King28fab1a2008-04-13 17:47:35 +0100213 teq r8, #0 @ if preempt count != 0
214 movne r0, #0 @ force flags to 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 tst r0, #_TIF_NEED_RESCHED
216 blne svc_preempt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217#endif
Russell King30891c92011-06-26 12:47:08 +0100218
Russell King9b56feb2013-03-28 12:57:40 +0000219 svc_exit r5, irq = 1 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100220 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100221ENDPROC(__irq_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222
223 .ltorg
224
225#ifdef CONFIG_PREEMPT
226svc_preempt:
Russell King28fab1a2008-04-13 17:47:35 +0100227 mov r8, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -07002281: bl preempt_schedule_irq @ irq en/disable is done inside
Russell King706fdd92005-05-21 18:15:45 +0100229 ldr r0, [tsk, #TI_FLAGS] @ get new tasks TI_FLAGS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230 tst r0, #_TIF_NEED_RESCHED
Russell King28fab1a2008-04-13 17:47:35 +0100231 moveq pc, r8 @ go again
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 b 1b
233#endif
234
Russell King15ac49b2012-07-30 19:42:10 +0100235__und_fault:
236 @ Correct the PC such that it is pointing at the instruction
237 @ which caused the fault. If the faulting instruction was ARM
238 @ the PC will be pointing at the next instruction, and have to
239 @ subtract 4. Otherwise, it is Thumb, and the PC will be
240 @ pointing at the second half of the Thumb instruction. We
241 @ have to subtract 2.
242 ldr r2, [r0, #S_PC]
243 sub r2, r2, r1
244 str r2, [r0, #S_PC]
245 b do_undefinstr
246ENDPROC(__und_fault)
247
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 .align 5
249__und_svc:
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500250#ifdef CONFIG_KPROBES
251 @ If a kprobe is about to simulate a "stmdb sp..." instruction,
252 @ it obviously needs free stack space which then will belong to
253 @ the saved context.
254 svc_entry 64
255#else
Russell Kingccea7a12005-05-31 22:22:32 +0100256 svc_entry
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500257#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 @
259 @ call emulation code, which returns using r9 if it has emulated
260 @ the instruction, or the more conventional lr if we are to treat
261 @ this as a real undefined instruction
262 @
263 @ r0 - instruction
264 @
Russell King15ac49b2012-07-30 19:42:10 +0100265#ifndef CONFIG_THUMB2_KERNEL
Russell Kingb059bdc2011-06-25 15:44:20 +0100266 ldr r0, [r4, #-4]
Catalin Marinas83e686e2009-09-18 23:27:07 +0100267#else
Russell King15ac49b2012-07-30 19:42:10 +0100268 mov r1, #2
Russell Kingb059bdc2011-06-25 15:44:20 +0100269 ldrh r0, [r4, #-2] @ Thumb instruction at LR - 2
Dave Martin85519182011-08-19 17:59:27 +0100270 cmp r0, #0xe800 @ 32-bit instruction if xx >= 0
Russell King15ac49b2012-07-30 19:42:10 +0100271 blo __und_svc_fault
272 ldrh r9, [r4] @ bottom 16 bits
273 add r4, r4, #2
274 str r4, [sp, #S_PC]
275 orr r0, r9, r0, lsl #16
Catalin Marinas83e686e2009-09-18 23:27:07 +0100276#endif
Russell King15ac49b2012-07-30 19:42:10 +0100277 adr r9, BSYM(__und_svc_finish)
Russell Kingb059bdc2011-06-25 15:44:20 +0100278 mov r2, r4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 bl call_fpe
280
Russell King15ac49b2012-07-30 19:42:10 +0100281 mov r1, #4 @ PC correction to apply
282__und_svc_fault:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 mov r0, sp @ struct pt_regs *regs
Russell King15ac49b2012-07-30 19:42:10 +0100284 bl __und_fault
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285
286 @
287 @ IRQs off again before pulling preserved data off the stack
288 @
Russell King15ac49b2012-07-30 19:42:10 +0100289__und_svc_finish:
290 disable_irq_notrace
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291
292 @
293 @ restore SPSR and restart the instruction
294 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100295 ldr r5, [sp, #S_PSR] @ Get SVC cpsr
296 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100297 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100298ENDPROC(__und_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299
300 .align 5
301__pabt_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100302 svc_entry
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100303 mov r2, sp @ regs
Russell King8dfe7ac2011-06-26 12:37:35 +0100304 pabt_helper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305
306 @
307 @ IRQs off again before pulling preserved data off the stack
308 @
Russell Kingac788842010-07-10 10:10:18 +0100309 disable_irq_notrace
Russell Kingb059bdc2011-06-25 15:44:20 +0100310 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100311 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100312ENDPROC(__pabt_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313
314 .align 5
Russell King49f680e2005-05-31 18:02:00 +0100315.LCcralign:
316 .word cr_alignment
Paul Brook48d79272008-04-18 22:43:07 +0100317#ifdef MULTI_DABORT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318.LCprocfns:
319 .word processor
320#endif
321.LCfp:
322 .word fp_enter
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
324/*
325 * User mode handlers
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000326 *
327 * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 */
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000329
330#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7)
331#error "sizeof(struct pt_regs) must be a multiple of 8"
332#endif
333
Russell Kingccea7a12005-05-31 22:22:32 +0100334 .macro usr_entry
Catalin Marinasc4c57162009-02-16 11:42:09 +0100335 UNWIND(.fnstart )
336 UNWIND(.cantunwind ) @ don't unwind the user space
Russell Kingccea7a12005-05-31 22:22:32 +0100337 sub sp, sp, #S_FRAME_SIZE
Catalin Marinasb86040a2009-07-24 12:32:54 +0100338 ARM( stmib sp, {r1 - r12} )
339 THUMB( stmia sp, {r0 - r12} )
Russell Kingccea7a12005-05-31 22:22:32 +0100340
Russell Kingb059bdc2011-06-25 15:44:20 +0100341 ldmia r0, {r3 - r5}
Russell Kingccea7a12005-05-31 22:22:32 +0100342 add r0, sp, #S_PC @ here for interlock avoidance
Russell Kingb059bdc2011-06-25 15:44:20 +0100343 mov r6, #-1 @ "" "" "" ""
Russell Kingccea7a12005-05-31 22:22:32 +0100344
Russell Kingb059bdc2011-06-25 15:44:20 +0100345 str r3, [sp] @ save the "real" r0 copied
Russell Kingccea7a12005-05-31 22:22:32 +0100346 @ from the exception stack
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347
348 @
349 @ We are now ready to fill in the remaining blanks on the stack:
350 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100351 @ r4 - lr_<exception>, already fixed up for correct return/restart
352 @ r5 - spsr_<exception>
353 @ r6 - orig_r0 (see pt_regs definition in ptrace.h)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354 @
355 @ Also, separately save sp_usr and lr_usr
356 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100357 stmia r0, {r4 - r6}
Catalin Marinasb86040a2009-07-24 12:32:54 +0100358 ARM( stmdb r0, {sp, lr}^ )
359 THUMB( store_user_sp_lr r0, r1, S_SP - S_PC )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360
361 @
362 @ Enable the alignment trap while in kernel mode
363 @
Russell King49f680e2005-05-31 18:02:00 +0100364 alignment_trap r0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365
366 @
367 @ Clear FP to mark the first stack frame
368 @
369 zero_fp
Russell Kingf2741b72011-06-25 17:35:19 +0100370
371#ifdef CONFIG_IRQSOFF_TRACER
372 bl trace_hardirqs_off
373#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 .endm
375
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100376 .macro kuser_cmpxchg_check
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400377#if !defined(CONFIG_CPU_32v6K) && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100378#ifndef CONFIG_MMU
379#warning "NPTL on non MMU needs fixing"
380#else
381 @ Make sure our user space atomic helper is restarted
382 @ if it was interrupted in a critical region. Here we
383 @ perform a quick test inline since it should be false
384 @ 99.9999% of the time. The rest is done out of line.
Russell Kingb059bdc2011-06-25 15:44:20 +0100385 cmp r4, #TASK_SIZE
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400386 blhs kuser_cmpxchg64_fixup
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100387#endif
388#endif
389 .endm
390
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 .align 5
392__dabt_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100393 usr_entry
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100394 kuser_cmpxchg_check
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 mov r2, sp
Russell Kingda740472011-06-26 16:01:26 +0100396 dabt_helper
397 b ret_from_exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100398 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100399ENDPROC(__dabt_usr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400
401 .align 5
402__irq_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100403 usr_entry
Russell Kingbc089602011-06-25 18:28:19 +0100404 kuser_cmpxchg_check
Russell King187a51a2005-05-21 18:14:44 +0100405 irq_handler
Russell King1613cc12011-06-25 10:57:57 +0100406 get_thread_info tsk
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407 mov why, #0
Ming Lei9fc25522011-06-05 02:24:58 +0100408 b ret_to_user_from_irq
Catalin Marinasc4c57162009-02-16 11:42:09 +0100409 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100410ENDPROC(__irq_usr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411
412 .ltorg
413
414 .align 5
415__und_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100416 usr_entry
Russell Kingbc089602011-06-25 18:28:19 +0100417
Russell Kingb059bdc2011-06-25 15:44:20 +0100418 mov r2, r4
419 mov r3, r5
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420
Russell King15ac49b2012-07-30 19:42:10 +0100421 @ r2 = regs->ARM_pc, which is either 2 or 4 bytes ahead of the
422 @ faulting instruction depending on Thumb mode.
423 @ r3 = regs->ARM_cpsr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 @
Russell King15ac49b2012-07-30 19:42:10 +0100425 @ The emulation code returns using r9 if it has emulated the
426 @ instruction, or the more conventional lr if we are to treat
427 @ this as a real undefined instruction
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 @
Catalin Marinasb86040a2009-07-24 12:32:54 +0100429 adr r9, BSYM(ret_from_exception)
Russell King15ac49b2012-07-30 19:42:10 +0100430
Paul Brookcb170a42008-04-18 22:43:08 +0100431 tst r3, #PSR_T_BIT @ Thumb mode?
Russell King15ac49b2012-07-30 19:42:10 +0100432 bne __und_usr_thumb
433 sub r4, r2, #4 @ ARM instr at LR - 4
4341: ldrt r0, [r4]
Catalin Marinas26584852009-05-30 14:00:18 +0100435#ifdef CONFIG_CPU_ENDIAN_BE8
Russell King15ac49b2012-07-30 19:42:10 +0100436 rev r0, r0 @ little endian instruction
Catalin Marinas26584852009-05-30 14:00:18 +0100437#endif
Russell King15ac49b2012-07-30 19:42:10 +0100438 @ r0 = 32-bit ARM instruction which caused the exception
439 @ r2 = PC value for the following instruction (:= regs->ARM_pc)
440 @ r4 = PC value for the faulting instruction
441 @ lr = 32-bit undefined instruction function
442 adr lr, BSYM(__und_usr_fault_32)
443 b call_fpe
444
445__und_usr_thumb:
Paul Brookcb170a42008-04-18 22:43:08 +0100446 @ Thumb instruction
Russell King15ac49b2012-07-30 19:42:10 +0100447 sub r4, r2, #2 @ First half of thumb instr at LR - 2
Dave Martinef4c5362011-08-19 18:00:08 +0100448#if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7
449/*
450 * Thumb-2 instruction handling. Note that because pre-v6 and >= v6 platforms
451 * can never be supported in a single kernel, this code is not applicable at
452 * all when __LINUX_ARM_ARCH__ < 6. This allows simplifying assumptions to be
453 * made about .arch directives.
454 */
455#if __LINUX_ARM_ARCH__ < 7
456/* If the target CPU may not be Thumb-2-capable, a run-time check is needed: */
457#define NEED_CPU_ARCHITECTURE
458 ldr r5, .LCcpu_architecture
459 ldr r5, [r5]
460 cmp r5, #CPU_ARCH_ARMv7
Russell King15ac49b2012-07-30 19:42:10 +0100461 blo __und_usr_fault_16 @ 16bit undefined instruction
Dave Martinef4c5362011-08-19 18:00:08 +0100462/*
463 * The following code won't get run unless the running CPU really is v7, so
464 * coding round the lack of ldrht on older arches is pointless. Temporarily
465 * override the assembler target arch with the minimum required instead:
466 */
467 .arch armv6t2
468#endif
Russell King15ac49b2012-07-30 19:42:10 +01004692: ldrht r5, [r4]
Dave Martin85519182011-08-19 17:59:27 +0100470 cmp r5, #0xe800 @ 32bit instruction if xx != 0
Russell King15ac49b2012-07-30 19:42:10 +0100471 blo __und_usr_fault_16 @ 16bit undefined instruction
4723: ldrht r0, [r2]
Paul Brookcb170a42008-04-18 22:43:08 +0100473 add r2, r2, #2 @ r2 is PC + 2, make it PC + 4
Russell King15ac49b2012-07-30 19:42:10 +0100474 str r2, [sp, #S_PC] @ it's a 2x16bit instr, update
Paul Brookcb170a42008-04-18 22:43:08 +0100475 orr r0, r0, r5, lsl #16
Russell King15ac49b2012-07-30 19:42:10 +0100476 adr lr, BSYM(__und_usr_fault_32)
477 @ r0 = the two 16-bit Thumb instructions which caused the exception
478 @ r2 = PC value for the following Thumb instruction (:= regs->ARM_pc)
479 @ r4 = PC value for the first 16-bit Thumb instruction
480 @ lr = 32bit undefined instruction function
Dave Martinef4c5362011-08-19 18:00:08 +0100481
482#if __LINUX_ARM_ARCH__ < 7
483/* If the target arch was overridden, change it back: */
484#ifdef CONFIG_CPU_32v6K
485 .arch armv6k
Paul Brookcb170a42008-04-18 22:43:08 +0100486#else
Dave Martinef4c5362011-08-19 18:00:08 +0100487 .arch armv6
488#endif
489#endif /* __LINUX_ARM_ARCH__ < 7 */
490#else /* !(CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7) */
Russell King15ac49b2012-07-30 19:42:10 +0100491 b __und_usr_fault_16
Paul Brookcb170a42008-04-18 22:43:08 +0100492#endif
Russell King15ac49b2012-07-30 19:42:10 +0100493 UNWIND(.fnend)
Catalin Marinas93ed3972008-08-28 11:22:32 +0100494ENDPROC(__und_usr)
Paul Brookcb170a42008-04-18 22:43:08 +0100495
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496/*
Russell King15ac49b2012-07-30 19:42:10 +0100497 * The out of line fixup for the ldrt instructions above.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 */
Russell King42604152010-04-19 10:15:03 +0100499 .pushsection .fixup, "ax"
Will Deacon667d1b42012-06-15 16:49:58 +0100500 .align 2
Paul Brookcb170a42008-04-18 22:43:08 +01005014: mov pc, r9
Russell King42604152010-04-19 10:15:03 +0100502 .popsection
503 .pushsection __ex_table,"a"
Paul Brookcb170a42008-04-18 22:43:08 +0100504 .long 1b, 4b
Guennadi Liakhovetskic89cefe2011-11-22 23:42:12 +0100505#if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7
Paul Brookcb170a42008-04-18 22:43:08 +0100506 .long 2b, 4b
507 .long 3b, 4b
508#endif
Russell King42604152010-04-19 10:15:03 +0100509 .popsection
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510
511/*
512 * Check whether the instruction is a co-processor instruction.
513 * If yes, we need to call the relevant co-processor handler.
514 *
515 * Note that we don't do a full check here for the co-processor
516 * instructions; all instructions with bit 27 set are well
517 * defined. The only instructions that should fault are the
518 * co-processor instructions. However, we have to watch out
519 * for the ARM6/ARM7 SWI bug.
520 *
Catalin Marinasb5872db2008-01-10 19:16:17 +0100521 * NEON is a special case that has to be handled here. Not all
522 * NEON instructions are co-processor instructions, so we have
523 * to make a special case of checking for them. Plus, there's
524 * five groups of them, so we have a table of mask/opcode pairs
525 * to check against, and if any match then we branch off into the
526 * NEON handler code.
527 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 * Emulators may wish to make use of the following registers:
Russell King15ac49b2012-07-30 19:42:10 +0100529 * r0 = instruction opcode (32-bit ARM or two 16-bit Thumb)
530 * r2 = PC value to resume execution after successful emulation
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000531 * r9 = normal "successful" return address
Russell King15ac49b2012-07-30 19:42:10 +0100532 * r10 = this threads thread_info structure
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000533 * lr = unrecognised instruction return address
Russell King15ac49b2012-07-30 19:42:10 +0100534 * IRQs disabled, FIQs enabled.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 */
Paul Brookcb170a42008-04-18 22:43:08 +0100536 @
537 @ Fall-through from Thumb-2 __und_usr
538 @
539#ifdef CONFIG_NEON
540 adr r6, .LCneon_thumb_opcodes
541 b 2f
542#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543call_fpe:
Catalin Marinasb5872db2008-01-10 19:16:17 +0100544#ifdef CONFIG_NEON
Paul Brookcb170a42008-04-18 22:43:08 +0100545 adr r6, .LCneon_arm_opcodes
Catalin Marinasb5872db2008-01-10 19:16:17 +01005462:
547 ldr r7, [r6], #4 @ mask value
548 cmp r7, #0 @ end mask?
549 beq 1f
550 and r8, r0, r7
551 ldr r7, [r6], #4 @ opcode bits matching in mask
552 cmp r8, r7 @ NEON instruction?
553 bne 2b
554 get_thread_info r10
555 mov r7, #1
556 strb r7, [r10, #TI_USED_CP + 10] @ mark CP#10 as used
557 strb r7, [r10, #TI_USED_CP + 11] @ mark CP#11 as used
558 b do_vfp @ let VFP handler handle this
5591:
560#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 tst r0, #0x08000000 @ only CDP/CPRT/LDC/STC have bit 27
Paul Brookcb170a42008-04-18 22:43:08 +0100562 tstne r0, #0x04000000 @ bit 26 set on both ARM and Thumb-2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 moveq pc, lr
564 get_thread_info r10 @ get current thread
565 and r8, r0, #0x00000f00 @ mask out CP number
Catalin Marinasb86040a2009-07-24 12:32:54 +0100566 THUMB( lsr r8, r8, #8 )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 mov r7, #1
568 add r6, r10, #TI_USED_CP
Catalin Marinasb86040a2009-07-24 12:32:54 +0100569 ARM( strb r7, [r6, r8, lsr #8] ) @ set appropriate used_cp[]
570 THUMB( strb r7, [r6, r8] ) @ set appropriate used_cp[]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571#ifdef CONFIG_IWMMXT
572 @ Test if we need to give access to iWMMXt coprocessors
573 ldr r5, [r10, #TI_FLAGS]
574 rsbs r7, r8, #(1 << 8) @ CP 0 or 1 only
575 movcss r7, r5, lsr #(TIF_USING_IWMMXT + 1)
576 bcs iwmmxt_task_enable
577#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100578 ARM( add pc, pc, r8, lsr #6 )
579 THUMB( lsl r8, r8, #2 )
580 THUMB( add pc, r8 )
581 nop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582
Catalin Marinasa771fe62009-10-12 17:31:20 +0100583 movw_pc lr @ CP#0
Catalin Marinasb86040a2009-07-24 12:32:54 +0100584 W(b) do_fpe @ CP#1 (FPE)
585 W(b) do_fpe @ CP#2 (FPE)
Catalin Marinasa771fe62009-10-12 17:31:20 +0100586 movw_pc lr @ CP#3
Lennert Buytenhekc17fad12006-06-27 23:03:03 +0100587#ifdef CONFIG_CRUNCH
588 b crunch_task_enable @ CP#4 (MaverickCrunch)
589 b crunch_task_enable @ CP#5 (MaverickCrunch)
590 b crunch_task_enable @ CP#6 (MaverickCrunch)
591#else
Catalin Marinasa771fe62009-10-12 17:31:20 +0100592 movw_pc lr @ CP#4
593 movw_pc lr @ CP#5
594 movw_pc lr @ CP#6
Lennert Buytenhekc17fad12006-06-27 23:03:03 +0100595#endif
Catalin Marinasa771fe62009-10-12 17:31:20 +0100596 movw_pc lr @ CP#7
597 movw_pc lr @ CP#8
598 movw_pc lr @ CP#9
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599#ifdef CONFIG_VFP
Catalin Marinasb86040a2009-07-24 12:32:54 +0100600 W(b) do_vfp @ CP#10 (VFP)
601 W(b) do_vfp @ CP#11 (VFP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602#else
Catalin Marinasa771fe62009-10-12 17:31:20 +0100603 movw_pc lr @ CP#10 (VFP)
604 movw_pc lr @ CP#11 (VFP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605#endif
Catalin Marinasa771fe62009-10-12 17:31:20 +0100606 movw_pc lr @ CP#12
607 movw_pc lr @ CP#13
608 movw_pc lr @ CP#14 (Debug)
609 movw_pc lr @ CP#15 (Control)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610
Dave Martinef4c5362011-08-19 18:00:08 +0100611#ifdef NEED_CPU_ARCHITECTURE
612 .align 2
613.LCcpu_architecture:
614 .word __cpu_architecture
615#endif
616
Catalin Marinasb5872db2008-01-10 19:16:17 +0100617#ifdef CONFIG_NEON
618 .align 6
619
Paul Brookcb170a42008-04-18 22:43:08 +0100620.LCneon_arm_opcodes:
Catalin Marinasb5872db2008-01-10 19:16:17 +0100621 .word 0xfe000000 @ mask
622 .word 0xf2000000 @ opcode
623
624 .word 0xff100000 @ mask
625 .word 0xf4000000 @ opcode
626
627 .word 0x00000000 @ mask
628 .word 0x00000000 @ opcode
Paul Brookcb170a42008-04-18 22:43:08 +0100629
630.LCneon_thumb_opcodes:
631 .word 0xef000000 @ mask
632 .word 0xef000000 @ opcode
633
634 .word 0xff100000 @ mask
635 .word 0xf9000000 @ opcode
636
637 .word 0x00000000 @ mask
638 .word 0x00000000 @ opcode
Catalin Marinasb5872db2008-01-10 19:16:17 +0100639#endif
640
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641do_fpe:
Russell King5d25ac02006-03-15 12:33:43 +0000642 enable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 ldr r4, .LCfp
644 add r10, r10, #TI_FPSTATE @ r10 = workspace
645 ldr pc, [r4] @ Call FP module USR entry point
646
647/*
648 * The FP module is called with these registers set:
649 * r0 = instruction
650 * r2 = PC+4
651 * r9 = normal "successful" return address
652 * r10 = FP workspace
653 * lr = unrecognised FP instruction return address
654 */
655
Santosh Shilimkar124efc22010-04-30 10:45:46 +0100656 .pushsection .data
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657ENTRY(fp_enter)
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000658 .word no_fp
Santosh Shilimkar124efc22010-04-30 10:45:46 +0100659 .popsection
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660
Catalin Marinas83e686e2009-09-18 23:27:07 +0100661ENTRY(no_fp)
662 mov pc, lr
663ENDPROC(no_fp)
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000664
Russell King15ac49b2012-07-30 19:42:10 +0100665__und_usr_fault_32:
666 mov r1, #4
667 b 1f
668__und_usr_fault_16:
669 mov r1, #2
6701: enable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 mov r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +0100672 adr lr, BSYM(ret_from_exception)
Russell King15ac49b2012-07-30 19:42:10 +0100673 b __und_fault
674ENDPROC(__und_usr_fault_32)
675ENDPROC(__und_usr_fault_16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676
677 .align 5
678__pabt_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100679 usr_entry
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100680 mov r2, sp @ regs
Russell King8dfe7ac2011-06-26 12:37:35 +0100681 pabt_helper
Catalin Marinasc4c57162009-02-16 11:42:09 +0100682 UNWIND(.fnend )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 /* fall through */
684/*
685 * This is the return code to user mode for abort handlers
686 */
687ENTRY(ret_from_exception)
Catalin Marinasc4c57162009-02-16 11:42:09 +0100688 UNWIND(.fnstart )
689 UNWIND(.cantunwind )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 get_thread_info tsk
691 mov why, #0
692 b ret_to_user
Catalin Marinasc4c57162009-02-16 11:42:09 +0100693 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100694ENDPROC(__pabt_usr)
695ENDPROC(ret_from_exception)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696
697/*
698 * Register switch for ARMv3 and ARMv4 processors
699 * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
700 * previous and next are guaranteed not to be the same.
701 */
702ENTRY(__switch_to)
Catalin Marinasc4c57162009-02-16 11:42:09 +0100703 UNWIND(.fnstart )
704 UNWIND(.cantunwind )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 add ip, r1, #TI_CPU_SAVE
706 ldr r3, [r2, #TI_TP_VALUE]
Catalin Marinasb86040a2009-07-24 12:32:54 +0100707 ARM( stmia ip!, {r4 - sl, fp, sp, lr} ) @ Store most regs on stack
708 THUMB( stmia ip!, {r4 - sl, fp} ) @ Store most regs on stack
709 THUMB( str sp, [ip], #4 )
710 THUMB( str lr, [ip], #4 )
Catalin Marinas247055a2010-09-13 16:03:21 +0100711#ifdef CONFIG_CPU_USE_DOMAINS
Russell Kingd6551e82006-06-21 13:31:52 +0100712 ldr r6, [r2, #TI_CPU_DOMAIN]
Hyok S. Choiafeb90c2006-01-13 21:05:25 +0000713#endif
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100714 set_tls r3, r4, r5
Nicolas Pitredf0698b2010-06-07 21:50:33 -0400715#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
716 ldr r7, [r2, #TI_TASK]
717 ldr r8, =__stack_chk_guard
718 ldr r7, [r7, #TSK_STACK_CANARY]
719#endif
Catalin Marinas247055a2010-09-13 16:03:21 +0100720#ifdef CONFIG_CPU_USE_DOMAINS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 mcr p15, 0, r6, c3, c0, 0 @ Set domain register
Hyok S. Choiafeb90c2006-01-13 21:05:25 +0000722#endif
Russell Kingd6551e82006-06-21 13:31:52 +0100723 mov r5, r0
724 add r4, r2, #TI_CPU_SAVE
725 ldr r0, =thread_notify_head
726 mov r1, #THREAD_NOTIFY_SWITCH
727 bl atomic_notifier_call_chain
Nicolas Pitredf0698b2010-06-07 21:50:33 -0400728#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
729 str r7, [r8]
730#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100731 THUMB( mov ip, r4 )
Russell Kingd6551e82006-06-21 13:31:52 +0100732 mov r0, r5
Catalin Marinasb86040a2009-07-24 12:32:54 +0100733 ARM( ldmia r4, {r4 - sl, fp, sp, pc} ) @ Load all regs saved previously
734 THUMB( ldmia ip!, {r4 - sl, fp} ) @ Load all regs saved previously
735 THUMB( ldr sp, [ip], #4 )
736 THUMB( ldr pc, [ip] )
Catalin Marinasc4c57162009-02-16 11:42:09 +0100737 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100738ENDPROC(__switch_to)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739
740 __INIT
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100741
742/*
743 * User helpers.
744 *
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100745 * Each segment is 32-byte aligned and will be moved to the top of the high
746 * vector page. New segments (if ever needed) must be added in front of
747 * existing ones. This mechanism should be used only for things that are
748 * really small and justified, and not be abused freely.
749 *
Nicolas Pitre37b83042011-06-19 23:36:03 -0400750 * See Documentation/arm/kernel_user_helpers.txt for formal definitions.
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100751 */
Catalin Marinasb86040a2009-07-24 12:32:54 +0100752 THUMB( .arm )
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100753
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100754 .macro usr_ret, reg
755#ifdef CONFIG_ARM_THUMB
756 bx \reg
757#else
758 mov pc, \reg
759#endif
760 .endm
761
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100762 .align 5
763 .globl __kuser_helper_start
764__kuser_helper_start:
765
766/*
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400767 * Due to the length of some sequences, __kuser_cmpxchg64 spans 2 regular
768 * kuser "slots", therefore 0xffff0f80 is not used as a valid entry point.
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000769 */
770
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400771__kuser_cmpxchg64: @ 0xffff0f60
772
773#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
774
775 /*
776 * Poor you. No fast solution possible...
777 * The kernel itself must perform the operation.
778 * A special ghost syscall is used for that (see traps.c).
779 */
780 stmfd sp!, {r7, lr}
781 ldr r7, 1f @ it's 20 bits
782 swi __ARM_NR_cmpxchg64
783 ldmfd sp!, {r7, pc}
7841: .word __ARM_NR_cmpxchg64
785
786#elif defined(CONFIG_CPU_32v6K)
787
788 stmfd sp!, {r4, r5, r6, r7}
789 ldrd r4, r5, [r0] @ load old val
790 ldrd r6, r7, [r1] @ load new val
791 smp_dmb arm
7921: ldrexd r0, r1, [r2] @ load current val
793 eors r3, r0, r4 @ compare with oldval (1)
794 eoreqs r3, r1, r5 @ compare with oldval (2)
795 strexdeq r3, r6, r7, [r2] @ store newval if eq
796 teqeq r3, #1 @ success?
797 beq 1b @ if no then retry
798 smp_dmb arm
799 rsbs r0, r3, #0 @ set returned val and C flag
800 ldmfd sp!, {r4, r5, r6, r7}
Will Deacon5a97d0a2012-02-03 11:08:05 +0100801 usr_ret lr
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400802
803#elif !defined(CONFIG_SMP)
804
805#ifdef CONFIG_MMU
806
807 /*
808 * The only thing that can break atomicity in this cmpxchg64
809 * implementation is either an IRQ or a data abort exception
810 * causing another process/thread to be scheduled in the middle of
811 * the critical sequence. The same strategy as for cmpxchg is used.
812 */
813 stmfd sp!, {r4, r5, r6, lr}
814 ldmia r0, {r4, r5} @ load old val
815 ldmia r1, {r6, lr} @ load new val
8161: ldmia r2, {r0, r1} @ load current val
817 eors r3, r0, r4 @ compare with oldval (1)
818 eoreqs r3, r1, r5 @ compare with oldval (2)
8192: stmeqia r2, {r6, lr} @ store newval if eq
820 rsbs r0, r3, #0 @ set return val and C flag
821 ldmfd sp!, {r4, r5, r6, pc}
822
823 .text
824kuser_cmpxchg64_fixup:
825 @ Called from kuser_cmpxchg_fixup.
Russell King3ad55152011-07-22 23:09:07 +0100826 @ r4 = address of interrupted insn (must be preserved).
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400827 @ sp = saved regs. r7 and r8 are clobbered.
828 @ 1b = first critical insn, 2b = last critical insn.
Russell King3ad55152011-07-22 23:09:07 +0100829 @ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400830 mov r7, #0xffff0fff
831 sub r7, r7, #(0xffff0fff - (0xffff0f60 + (1b - __kuser_cmpxchg64)))
Russell King3ad55152011-07-22 23:09:07 +0100832 subs r8, r4, r7
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400833 rsbcss r8, r8, #(2b - 1b)
834 strcs r7, [sp, #S_PC]
835#if __LINUX_ARM_ARCH__ < 6
836 bcc kuser_cmpxchg32_fixup
837#endif
838 mov pc, lr
839 .previous
840
841#else
842#warning "NPTL on non MMU needs fixing"
843 mov r0, #-1
844 adds r0, r0, #0
845 usr_ret lr
846#endif
847
848#else
849#error "incoherent kernel configuration"
850#endif
851
852 /* pad to next slot */
853 .rept (16 - (. - __kuser_cmpxchg64)/4)
854 .word 0
855 .endr
856
857 .align 5
858
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000859__kuser_memory_barrier: @ 0xffff0fa0
Dave Martined3768a2010-12-01 15:39:23 +0100860 smp_dmb arm
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100861 usr_ret lr
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000862
863 .align 5
864
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100865__kuser_cmpxchg: @ 0xffff0fc0
866
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100867#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100868
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100869 /*
870 * Poor you. No fast solution possible...
871 * The kernel itself must perform the operation.
872 * A special ghost syscall is used for that (see traps.c).
873 */
Nicolas Pitre5e097442006-01-18 22:38:49 +0000874 stmfd sp!, {r7, lr}
Dave Martin55afd262010-12-01 18:12:43 +0100875 ldr r7, 1f @ it's 20 bits
Russell Kingcc20d422009-11-09 23:53:29 +0000876 swi __ARM_NR_cmpxchg
Nicolas Pitre5e097442006-01-18 22:38:49 +0000877 ldmfd sp!, {r7, pc}
Russell Kingcc20d422009-11-09 23:53:29 +00008781: .word __ARM_NR_cmpxchg
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100879
880#elif __LINUX_ARM_ARCH__ < 6
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100881
Nicolas Pitre49bca4c2006-02-08 21:19:37 +0000882#ifdef CONFIG_MMU
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100883
884 /*
885 * The only thing that can break atomicity in this cmpxchg
886 * implementation is either an IRQ or a data abort exception
887 * causing another process/thread to be scheduled in the middle
888 * of the critical sequence. To prevent this, code is added to
889 * the IRQ and data abort exception handlers to set the pc back
890 * to the beginning of the critical section if it is found to be
891 * within that critical section (see kuser_cmpxchg_fixup).
892 */
8931: ldr r3, [r2] @ load current val
894 subs r3, r3, r0 @ compare with oldval
8952: streq r1, [r2] @ store newval if eq
896 rsbs r0, r3, #0 @ set return val and C flag
897 usr_ret lr
898
899 .text
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400900kuser_cmpxchg32_fixup:
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100901 @ Called from kuser_cmpxchg_check macro.
Russell Kingb059bdc2011-06-25 15:44:20 +0100902 @ r4 = address of interrupted insn (must be preserved).
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100903 @ sp = saved regs. r7 and r8 are clobbered.
904 @ 1b = first critical insn, 2b = last critical insn.
Russell Kingb059bdc2011-06-25 15:44:20 +0100905 @ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100906 mov r7, #0xffff0fff
907 sub r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
Russell Kingb059bdc2011-06-25 15:44:20 +0100908 subs r8, r4, r7
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100909 rsbcss r8, r8, #(2b - 1b)
910 strcs r7, [sp, #S_PC]
911 mov pc, lr
912 .previous
913
Nicolas Pitre49bca4c2006-02-08 21:19:37 +0000914#else
915#warning "NPTL on non MMU needs fixing"
916 mov r0, #-1
917 adds r0, r0, #0
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100918 usr_ret lr
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100919#endif
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100920
921#else
922
Dave Martined3768a2010-12-01 15:39:23 +0100923 smp_dmb arm
Nicolas Pitreb49c0f22007-11-20 17:20:29 +01009241: ldrex r3, [r2]
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100925 subs r3, r3, r0
926 strexeq r3, r1, [r2]
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100927 teqeq r3, #1
928 beq 1b
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100929 rsbs r0, r3, #0
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100930 /* beware -- each __kuser slot must be 8 instructions max */
Russell Kingf00ec482010-09-04 10:47:48 +0100931 ALT_SMP(b __kuser_memory_barrier)
932 ALT_UP(usr_ret lr)
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100933
934#endif
935
936 .align 5
937
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100938__kuser_get_tls: @ 0xffff0fe0
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100939 ldr r0, [pc, #(16 - 8)] @ read TLS, set in kuser_get_tls_init
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100940 usr_ret lr
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100941 mrc p15, 0, r0, c13, c0, 3 @ 0xffff0fe8 hardware TLS code
942 .rep 4
943 .word 0 @ 0xffff0ff0 software TLS value, then
944 .endr @ pad up to __kuser_helper_version
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100945
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100946__kuser_helper_version: @ 0xffff0ffc
947 .word ((__kuser_helper_end - __kuser_helper_start) >> 5)
948
949 .globl __kuser_helper_end
950__kuser_helper_end:
951
Catalin Marinasb86040a2009-07-24 12:32:54 +0100952 THUMB( .thumb )
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100953
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954/*
955 * Vector stubs.
956 *
Russell King79335232005-04-26 15:17:42 +0100957 * This code is copied to 0xffff0200 so we can use branches in the
958 * vectors, rather than ldr's. Note that this code must not
959 * exceed 0x300 bytes.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 *
961 * Common stub entry macro:
962 * Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
Russell Kingccea7a12005-05-31 22:22:32 +0100963 *
964 * SP points to a minimal amount of processor-private memory, the address
965 * of which is copied into r0 for the mode specific abort handler.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +0000967 .macro vector_stub, name, mode, correction=0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968 .align 5
969
970vector_\name:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971 .if \correction
972 sub lr, lr, #\correction
973 .endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974
Russell Kingccea7a12005-05-31 22:22:32 +0100975 @
976 @ Save r0, lr_<exception> (parent PC) and spsr_<exception>
977 @ (parent CPSR)
978 @
979 stmia sp, {r0, lr} @ save r0, lr
980 mrs lr, spsr
981 str lr, [sp, #8] @ save spsr
982
983 @
984 @ Prepare for SVC32 mode. IRQs remain disabled.
985 @
986 mrs r0, cpsr
Catalin Marinasb86040a2009-07-24 12:32:54 +0100987 eor r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
Russell Kingccea7a12005-05-31 22:22:32 +0100988 msr spsr_cxsf, r0
989
990 @
991 @ the branch table must immediately follow this code
992 @
Russell Kingccea7a12005-05-31 22:22:32 +0100993 and lr, lr, #0x0f
Catalin Marinasb86040a2009-07-24 12:32:54 +0100994 THUMB( adr r0, 1f )
995 THUMB( ldr lr, [r0, lr, lsl #2] )
Nicolas Pitreb7ec4792005-11-06 14:42:37 +0000996 mov r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +0100997 ARM( ldr lr, [pc, lr, lsl #2] )
Russell Kingccea7a12005-05-31 22:22:32 +0100998 movs pc, lr @ branch to handler in SVC mode
Catalin Marinas93ed3972008-08-28 11:22:32 +0100999ENDPROC(vector_\name)
Catalin Marinas88987ef2009-07-24 12:32:52 +01001000
1001 .align 2
1002 @ handler addresses follow this label
10031:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 .endm
1005
Russell King79335232005-04-26 15:17:42 +01001006 .globl __stubs_start
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007__stubs_start:
1008/*
1009 * Interrupt dispatcher
1010 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001011 vector_stub irq, IRQ_MODE, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012
1013 .long __irq_usr @ 0 (USR_26 / USR_32)
1014 .long __irq_invalid @ 1 (FIQ_26 / FIQ_32)
1015 .long __irq_invalid @ 2 (IRQ_26 / IRQ_32)
1016 .long __irq_svc @ 3 (SVC_26 / SVC_32)
1017 .long __irq_invalid @ 4
1018 .long __irq_invalid @ 5
1019 .long __irq_invalid @ 6
1020 .long __irq_invalid @ 7
1021 .long __irq_invalid @ 8
1022 .long __irq_invalid @ 9
1023 .long __irq_invalid @ a
1024 .long __irq_invalid @ b
1025 .long __irq_invalid @ c
1026 .long __irq_invalid @ d
1027 .long __irq_invalid @ e
1028 .long __irq_invalid @ f
1029
1030/*
1031 * Data abort dispatcher
1032 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1033 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001034 vector_stub dabt, ABT_MODE, 8
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035
1036 .long __dabt_usr @ 0 (USR_26 / USR_32)
1037 .long __dabt_invalid @ 1 (FIQ_26 / FIQ_32)
1038 .long __dabt_invalid @ 2 (IRQ_26 / IRQ_32)
1039 .long __dabt_svc @ 3 (SVC_26 / SVC_32)
1040 .long __dabt_invalid @ 4
1041 .long __dabt_invalid @ 5
1042 .long __dabt_invalid @ 6
1043 .long __dabt_invalid @ 7
1044 .long __dabt_invalid @ 8
1045 .long __dabt_invalid @ 9
1046 .long __dabt_invalid @ a
1047 .long __dabt_invalid @ b
1048 .long __dabt_invalid @ c
1049 .long __dabt_invalid @ d
1050 .long __dabt_invalid @ e
1051 .long __dabt_invalid @ f
1052
1053/*
1054 * Prefetch abort dispatcher
1055 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1056 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001057 vector_stub pabt, ABT_MODE, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058
1059 .long __pabt_usr @ 0 (USR_26 / USR_32)
1060 .long __pabt_invalid @ 1 (FIQ_26 / FIQ_32)
1061 .long __pabt_invalid @ 2 (IRQ_26 / IRQ_32)
1062 .long __pabt_svc @ 3 (SVC_26 / SVC_32)
1063 .long __pabt_invalid @ 4
1064 .long __pabt_invalid @ 5
1065 .long __pabt_invalid @ 6
1066 .long __pabt_invalid @ 7
1067 .long __pabt_invalid @ 8
1068 .long __pabt_invalid @ 9
1069 .long __pabt_invalid @ a
1070 .long __pabt_invalid @ b
1071 .long __pabt_invalid @ c
1072 .long __pabt_invalid @ d
1073 .long __pabt_invalid @ e
1074 .long __pabt_invalid @ f
1075
1076/*
1077 * Undef instr entry dispatcher
1078 * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1079 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001080 vector_stub und, UND_MODE
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081
1082 .long __und_usr @ 0 (USR_26 / USR_32)
1083 .long __und_invalid @ 1 (FIQ_26 / FIQ_32)
1084 .long __und_invalid @ 2 (IRQ_26 / IRQ_32)
1085 .long __und_svc @ 3 (SVC_26 / SVC_32)
1086 .long __und_invalid @ 4
1087 .long __und_invalid @ 5
1088 .long __und_invalid @ 6
1089 .long __und_invalid @ 7
1090 .long __und_invalid @ 8
1091 .long __und_invalid @ 9
1092 .long __und_invalid @ a
1093 .long __und_invalid @ b
1094 .long __und_invalid @ c
1095 .long __und_invalid @ d
1096 .long __und_invalid @ e
1097 .long __und_invalid @ f
1098
1099 .align 5
1100
1101/*=============================================================================
1102 * Undefined FIQs
1103 *-----------------------------------------------------------------------------
1104 * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC
1105 * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg.
1106 * Basically to switch modes, we *HAVE* to clobber one register... brain
1107 * damage alert! I don't think that we can execute any code in here in any
1108 * other mode than FIQ... Ok you can switch to another mode, but you can't
1109 * get out of that mode without clobbering one register.
1110 */
1111vector_fiq:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112 subs pc, lr, #4
1113
1114/*=============================================================================
1115 * Address exception handler
1116 *-----------------------------------------------------------------------------
1117 * These aren't too critical.
1118 * (they're not supposed to happen, and won't happen in 32-bit data mode).
1119 */
1120
1121vector_addrexcptn:
1122 b vector_addrexcptn
1123
1124/*
1125 * We group all the following data together to optimise
1126 * for CPUs with separate I & D caches.
1127 */
1128 .align 5
1129
1130.LCvswi:
1131 .word vector_swi
1132
Russell King79335232005-04-26 15:17:42 +01001133 .globl __stubs_end
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134__stubs_end:
1135
Russell King79335232005-04-26 15:17:42 +01001136 .equ stubs_offset, __vectors_start + 0x200 - __stubs_start
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137
Russell King79335232005-04-26 15:17:42 +01001138 .globl __vectors_start
1139__vectors_start:
Catalin Marinasb86040a2009-07-24 12:32:54 +01001140 ARM( swi SYS_ERROR0 )
1141 THUMB( svc #0 )
1142 THUMB( nop )
1143 W(b) vector_und + stubs_offset
1144 W(ldr) pc, .LCvswi + stubs_offset
1145 W(b) vector_pabt + stubs_offset
1146 W(b) vector_dabt + stubs_offset
1147 W(b) vector_addrexcptn + stubs_offset
1148 W(b) vector_irq + stubs_offset
1149 W(b) vector_fiq + stubs_offset
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150
Russell King79335232005-04-26 15:17:42 +01001151 .globl __vectors_end
1152__vectors_end:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153
1154 .data
1155
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 .globl cr_alignment
1157 .globl cr_no_alignment
1158cr_alignment:
1159 .space 4
1160cr_no_alignment:
1161 .space 4
eric miao52108642010-12-13 09:42:34 +01001162
1163#ifdef CONFIG_MULTI_IRQ_HANDLER
1164 .globl handle_arch_irq
1165handle_arch_irq:
1166 .space 4
1167#endif