blob: 94ad0c029f02b958863456867f508cad11df5307 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file contains work-arounds for x86 and x86_64 platform bugs.
3 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004#include <linux/pci.h>
5#include <linux/irq.h>
6
Venki Pallipadid54bd572007-10-12 23:04:23 +02007#include <asm/hpet.h>
8
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#if defined(CONFIG_X86_IO_APIC) && defined(CONFIG_SMP) && defined(CONFIG_PCI)
10
Andrew Mortona86f34b2007-05-02 19:27:04 +020011static void __devinit quirk_intel_irqbalance(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012{
13 u8 config, rev;
Matthew Wilcox9585ca02008-02-10 23:18:15 -050014 u16 word;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16 /* BIOS may enable hardware IRQ balancing for
17 * E7520/E7320/E7525(revision ID 0x9 and below)
18 * based platforms.
19 * Disable SW irqbalance/affinity on those platforms.
20 */
Andrew Mortona86f34b2007-05-02 19:27:04 +020021 pci_read_config_byte(dev, PCI_CLASS_REVISION, &rev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 if (rev > 0x9)
23 return;
24
Andrew Mortona86f34b2007-05-02 19:27:04 +020025 /* enable access to config space*/
26 pci_read_config_byte(dev, 0xf4, &config);
27 pci_write_config_byte(dev, 0xf4, config|0x2);
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Matthew Wilcox9585ca02008-02-10 23:18:15 -050029 /*
30 * read xTPR register. We may not have a pci_dev for device 8
31 * because it might be hidden until the above write.
32 */
33 pci_bus_read_config_word(dev->bus, PCI_DEVFN(8, 0), 0x4c, &word);
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
35 if (!(word & (1 << 13))) {
bjorn.helgaas@hp.com9ed88552007-12-17 14:09:40 -070036 dev_info(&dev->dev, "Intel E7520/7320/7525 detected; "
37 "disabling irq balancing and affinity\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070038 noirqdebug_setup("");
39#ifdef CONFIG_PROC_FS
40 no_irq_affinity = 1;
41#endif
42 }
43
Andrew Mortona86f34b2007-05-02 19:27:04 +020044 /* put back the original value for config space*/
Alan Coxda9bb1d2006-01-18 17:44:13 -080045 if (!(config & 0x2))
Andrew Mortona86f34b2007-05-02 19:27:04 +020046 pci_write_config_byte(dev, 0xf4, config);
Linus Torvalds1da177e2005-04-16 15:20:36 -070047}
Thomas Gleixner76492232007-10-19 20:35:02 +020048DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH,
49 quirk_intel_irqbalance);
50DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH,
51 quirk_intel_irqbalance);
52DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH,
53 quirk_intel_irqbalance);
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#endif
Venki Pallipadid54bd572007-10-12 23:04:23 +020055
56#if defined(CONFIG_HPET_TIMER)
57unsigned long force_hpet_address;
58
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +020059static enum {
60 NONE_FORCE_HPET_RESUME,
61 OLD_ICH_FORCE_HPET_RESUME,
Udo A. Steinbergb1968842007-10-19 20:35:02 +020062 ICH_FORCE_HPET_RESUME,
Carlos Corbachod79a5f82007-10-19 18:51:27 +010063 VT8237_FORCE_HPET_RESUME,
64 NVIDIA_FORCE_HPET_RESUME,
Andreas Herrmanne8aa4662008-05-09 11:49:11 +020065 ATI_FORCE_HPET_RESUME,
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +020066} force_hpet_resume_type;
67
Venki Pallipadid54bd572007-10-12 23:04:23 +020068static void __iomem *rcba_base;
69
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +020070static void ich_force_hpet_resume(void)
Venki Pallipadid54bd572007-10-12 23:04:23 +020071{
72 u32 val;
73
74 if (!force_hpet_address)
75 return;
76
Stoyan Gaydarov8c5dfd22009-03-10 00:10:32 -050077 BUG_ON(rcba_base == NULL);
Venki Pallipadid54bd572007-10-12 23:04:23 +020078
79 /* read the Function Disable register, dword mode only */
80 val = readl(rcba_base + 0x3404);
81 if (!(val & 0x80)) {
82 /* HPET disabled in HPTC. Trying to enable */
83 writel(val | 0x80, rcba_base + 0x3404);
84 }
85
86 val = readl(rcba_base + 0x3404);
87 if (!(val & 0x80))
88 BUG();
89 else
90 printk(KERN_DEBUG "Force enabled HPET at resume\n");
91
92 return;
93}
94
95static void ich_force_enable_hpet(struct pci_dev *dev)
96{
97 u32 val;
98 u32 uninitialized_var(rcba);
99 int err = 0;
100
101 if (hpet_address || force_hpet_address)
102 return;
103
104 pci_read_config_dword(dev, 0xF0, &rcba);
105 rcba &= 0xFFFFC000;
106 if (rcba == 0) {
bjorn.helgaas@hp.com9ed88552007-12-17 14:09:40 -0700107 dev_printk(KERN_DEBUG, &dev->dev, "RCBA disabled; "
108 "cannot force enable HPET\n");
Venki Pallipadid54bd572007-10-12 23:04:23 +0200109 return;
110 }
111
112 /* use bits 31:14, 16 kB aligned */
113 rcba_base = ioremap_nocache(rcba, 0x4000);
114 if (rcba_base == NULL) {
bjorn.helgaas@hp.com9ed88552007-12-17 14:09:40 -0700115 dev_printk(KERN_DEBUG, &dev->dev, "ioremap failed; "
116 "cannot force enable HPET\n");
Venki Pallipadid54bd572007-10-12 23:04:23 +0200117 return;
118 }
119
120 /* read the Function Disable register, dword mode only */
121 val = readl(rcba_base + 0x3404);
122
123 if (val & 0x80) {
124 /* HPET is enabled in HPTC. Just not reported by BIOS */
125 val = val & 0x3;
126 force_hpet_address = 0xFED00000 | (val << 12);
bjorn.helgaas@hp.com9ed88552007-12-17 14:09:40 -0700127 dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at "
128 "0x%lx\n", force_hpet_address);
Venki Pallipadid54bd572007-10-12 23:04:23 +0200129 iounmap(rcba_base);
130 return;
131 }
132
133 /* HPET disabled in HPTC. Trying to enable */
134 writel(val | 0x80, rcba_base + 0x3404);
135
136 val = readl(rcba_base + 0x3404);
137 if (!(val & 0x80)) {
138 err = 1;
139 } else {
140 val = val & 0x3;
141 force_hpet_address = 0xFED00000 | (val << 12);
142 }
143
144 if (err) {
145 force_hpet_address = 0;
146 iounmap(rcba_base);
bjorn.helgaas@hp.com9ed88552007-12-17 14:09:40 -0700147 dev_printk(KERN_DEBUG, &dev->dev,
148 "Failed to force enable HPET\n");
Venki Pallipadid54bd572007-10-12 23:04:23 +0200149 } else {
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +0200150 force_hpet_resume_type = ICH_FORCE_HPET_RESUME;
bjorn.helgaas@hp.com9ed88552007-12-17 14:09:40 -0700151 dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at "
152 "0x%lx\n", force_hpet_address);
Venki Pallipadid54bd572007-10-12 23:04:23 +0200153 }
154}
155
156DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0,
Thomas Gleixner76492232007-10-19 20:35:02 +0200157 ich_force_enable_hpet);
Krzysztof Oledzki74e411c2008-06-04 03:40:17 +0200158DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0,
159 ich_force_enable_hpet);
Venki Pallipadid54bd572007-10-12 23:04:23 +0200160DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1,
Thomas Gleixner76492232007-10-19 20:35:02 +0200161 ich_force_enable_hpet);
Venki Pallipadied6fb172007-10-12 23:04:24 +0200162DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0,
Thomas Gleixner76492232007-10-19 20:35:02 +0200163 ich_force_enable_hpet);
Venki Pallipadid54bd572007-10-12 23:04:23 +0200164DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1,
Thomas Gleixner76492232007-10-19 20:35:02 +0200165 ich_force_enable_hpet);
Venki Pallipadid54bd572007-10-12 23:04:23 +0200166DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31,
Thomas Gleixner76492232007-10-19 20:35:02 +0200167 ich_force_enable_hpet);
Venki Pallipadid54bd572007-10-12 23:04:23 +0200168DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1,
Thomas Gleixner76492232007-10-19 20:35:02 +0200169 ich_force_enable_hpet);
Janne Kulmalabacbe992008-12-16 13:39:57 +0200170DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4,
171 ich_force_enable_hpet);
Alistair John Strachandff244a2008-01-30 13:33:39 +0100172DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7,
173 ich_force_enable_hpet);
Andi Kleen42bb8cc2009-01-09 12:17:40 -0800174DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x3a16, /* ICH10 */
175 ich_force_enable_hpet);
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +0200176
177static struct pci_dev *cached_dev;
178
Thomas Gleixner7c4728f2008-05-10 21:42:14 +0200179static void hpet_print_force_info(void)
180{
181 printk(KERN_INFO "HPET not enabled in BIOS. "
182 "You might try hpet=force boot option\n");
183}
184
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +0200185static void old_ich_force_hpet_resume(void)
186{
187 u32 val;
188 u32 uninitialized_var(gen_cntl);
189
190 if (!force_hpet_address || !cached_dev)
191 return;
192
193 pci_read_config_dword(cached_dev, 0xD0, &gen_cntl);
194 gen_cntl &= (~(0x7 << 15));
195 gen_cntl |= (0x4 << 15);
196
197 pci_write_config_dword(cached_dev, 0xD0, gen_cntl);
198 pci_read_config_dword(cached_dev, 0xD0, &gen_cntl);
199 val = gen_cntl >> 15;
200 val &= 0x7;
201 if (val == 0x4)
202 printk(KERN_DEBUG "Force enabled HPET at resume\n");
203 else
204 BUG();
205}
206
207static void old_ich_force_enable_hpet(struct pci_dev *dev)
208{
209 u32 val;
210 u32 uninitialized_var(gen_cntl);
211
212 if (hpet_address || force_hpet_address)
213 return;
214
215 pci_read_config_dword(dev, 0xD0, &gen_cntl);
216 /*
217 * Bit 17 is HPET enable bit.
218 * Bit 16:15 control the HPET base address.
219 */
220 val = gen_cntl >> 15;
221 val &= 0x7;
222 if (val & 0x4) {
223 val &= 0x3;
224 force_hpet_address = 0xFED00000 | (val << 12);
bjorn.helgaas@hp.com9ed88552007-12-17 14:09:40 -0700225 dev_printk(KERN_DEBUG, &dev->dev, "HPET at 0x%lx\n",
226 force_hpet_address);
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +0200227 return;
228 }
229
230 /*
231 * HPET is disabled. Trying enabling at FED00000 and check
232 * whether it sticks
233 */
234 gen_cntl &= (~(0x7 << 15));
235 gen_cntl |= (0x4 << 15);
236 pci_write_config_dword(dev, 0xD0, gen_cntl);
237
238 pci_read_config_dword(dev, 0xD0, &gen_cntl);
239
240 val = gen_cntl >> 15;
241 val &= 0x7;
242 if (val & 0x4) {
243 /* HPET is enabled in HPTC. Just not reported by BIOS */
244 val &= 0x3;
245 force_hpet_address = 0xFED00000 | (val << 12);
bjorn.helgaas@hp.com9ed88552007-12-17 14:09:40 -0700246 dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at "
247 "0x%lx\n", force_hpet_address);
Venki Pallipadi32a2da62007-10-12 23:04:24 +0200248 cached_dev = dev;
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +0200249 force_hpet_resume_type = OLD_ICH_FORCE_HPET_RESUME;
250 return;
251 }
252
bjorn.helgaas@hp.com9ed88552007-12-17 14:09:40 -0700253 dev_printk(KERN_DEBUG, &dev->dev, "Failed to force enable HPET\n");
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +0200254}
255
Udo A. Steinberg158ad322007-10-19 20:35:02 +0200256/*
257 * Undocumented chipset features. Make sure that the user enforced
258 * this.
259 */
260static void old_ich_force_enable_hpet_user(struct pci_dev *dev)
261{
262 if (hpet_force_user)
263 old_ich_force_enable_hpet(dev);
Thomas Gleixner7c4728f2008-05-10 21:42:14 +0200264 else
265 hpet_print_force_info();
Udo A. Steinberg158ad322007-10-19 20:35:02 +0200266}
267
Joe Buehler4c2a9972008-06-09 08:55:20 -0400268DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1,
269 old_ich_force_enable_hpet_user);
Udo A. Steinberg158ad322007-10-19 20:35:02 +0200270DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0,
271 old_ich_force_enable_hpet_user);
272DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12,
273 old_ich_force_enable_hpet_user);
274DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0,
275 old_ich_force_enable_hpet_user);
276DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12,
277 old_ich_force_enable_hpet_user);
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +0200278DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0,
Thomas Gleixner76492232007-10-19 20:35:02 +0200279 old_ich_force_enable_hpet);
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +0200280DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_12,
Thomas Gleixner76492232007-10-19 20:35:02 +0200281 old_ich_force_enable_hpet);
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +0200282
Udo A. Steinbergb1968842007-10-19 20:35:02 +0200283
284static void vt8237_force_hpet_resume(void)
285{
286 u32 val;
287
288 if (!force_hpet_address || !cached_dev)
289 return;
290
291 val = 0xfed00000 | 0x80;
292 pci_write_config_dword(cached_dev, 0x68, val);
293
294 pci_read_config_dword(cached_dev, 0x68, &val);
295 if (val & 0x80)
296 printk(KERN_DEBUG "Force enabled HPET at resume\n");
297 else
298 BUG();
299}
300
301static void vt8237_force_enable_hpet(struct pci_dev *dev)
302{
303 u32 uninitialized_var(val);
304
Thomas Gleixner7c4728f2008-05-10 21:42:14 +0200305 if (hpet_address || force_hpet_address)
Udo A. Steinbergb1968842007-10-19 20:35:02 +0200306 return;
307
Thomas Gleixner7c4728f2008-05-10 21:42:14 +0200308 if (!hpet_force_user) {
309 hpet_print_force_info();
310 return;
311 }
312
Udo A. Steinbergb1968842007-10-19 20:35:02 +0200313 pci_read_config_dword(dev, 0x68, &val);
314 /*
315 * Bit 7 is HPET enable bit.
316 * Bit 31:10 is HPET base address (contrary to what datasheet claims)
317 */
318 if (val & 0x80) {
319 force_hpet_address = (val & ~0x3ff);
bjorn.helgaas@hp.com9ed88552007-12-17 14:09:40 -0700320 dev_printk(KERN_DEBUG, &dev->dev, "HPET at 0x%lx\n",
321 force_hpet_address);
Udo A. Steinbergb1968842007-10-19 20:35:02 +0200322 return;
323 }
324
325 /*
326 * HPET is disabled. Trying enabling at FED00000 and check
327 * whether it sticks
328 */
329 val = 0xfed00000 | 0x80;
330 pci_write_config_dword(dev, 0x68, val);
331
332 pci_read_config_dword(dev, 0x68, &val);
333 if (val & 0x80) {
334 force_hpet_address = (val & ~0x3ff);
bjorn.helgaas@hp.com9ed88552007-12-17 14:09:40 -0700335 dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at "
336 "0x%lx\n", force_hpet_address);
Udo A. Steinbergb1968842007-10-19 20:35:02 +0200337 cached_dev = dev;
338 force_hpet_resume_type = VT8237_FORCE_HPET_RESUME;
339 return;
340 }
341
bjorn.helgaas@hp.com9ed88552007-12-17 14:09:40 -0700342 dev_printk(KERN_DEBUG, &dev->dev, "Failed to force enable HPET\n");
Udo A. Steinbergb1968842007-10-19 20:35:02 +0200343}
344
345DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235,
346 vt8237_force_enable_hpet);
347DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237,
348 vt8237_force_enable_hpet);
349
Andreas Herrmanne8aa4662008-05-09 11:49:11 +0200350static void ati_force_hpet_resume(void)
351{
352 pci_write_config_dword(cached_dev, 0x14, 0xfed00000);
353 printk(KERN_DEBUG "Force enabled HPET at resume\n");
354}
355
Andreas Herrmanne7250b82008-09-05 18:33:26 +0200356static u32 ati_ixp4x0_rev(struct pci_dev *dev)
357{
358 u32 d;
359 u8 b;
360
361 pci_read_config_byte(dev, 0xac, &b);
362 b &= ~(1<<5);
363 pci_write_config_byte(dev, 0xac, b);
364 pci_read_config_dword(dev, 0x70, &d);
365 d |= 1<<8;
366 pci_write_config_dword(dev, 0x70, d);
367 pci_read_config_dword(dev, 0x8, &d);
368 d &= 0xff;
369 dev_printk(KERN_DEBUG, &dev->dev, "SB4X0 revision 0x%x\n", d);
370 return d;
371}
372
Andreas Herrmanne8aa4662008-05-09 11:49:11 +0200373static void ati_force_enable_hpet(struct pci_dev *dev)
374{
Andreas Herrmanne7250b82008-09-05 18:33:26 +0200375 u32 d, val;
376 u8 b;
Andreas Herrmanne8aa4662008-05-09 11:49:11 +0200377
Thomas Gleixner7c4728f2008-05-10 21:42:14 +0200378 if (hpet_address || force_hpet_address)
Andreas Herrmanne8aa4662008-05-09 11:49:11 +0200379 return;
380
Thomas Gleixner7c4728f2008-05-10 21:42:14 +0200381 if (!hpet_force_user) {
382 hpet_print_force_info();
383 return;
384 }
385
Andreas Herrmanne7250b82008-09-05 18:33:26 +0200386 d = ati_ixp4x0_rev(dev);
387 if (d < 0x82)
388 return;
389
390 /* base address */
Andreas Herrmanne8aa4662008-05-09 11:49:11 +0200391 pci_write_config_dword(dev, 0x14, 0xfed00000);
392 pci_read_config_dword(dev, 0x14, &val);
Andreas Herrmanne7250b82008-09-05 18:33:26 +0200393
394 /* enable interrupt */
395 outb(0x72, 0xcd6); b = inb(0xcd7);
396 b |= 0x1;
397 outb(0x72, 0xcd6); outb(b, 0xcd7);
398 outb(0x72, 0xcd6); b = inb(0xcd7);
399 if (!(b & 0x1))
400 return;
401 pci_read_config_dword(dev, 0x64, &d);
402 d |= (1<<10);
403 pci_write_config_dword(dev, 0x64, d);
404 pci_read_config_dword(dev, 0x64, &d);
405 if (!(d & (1<<10)))
406 return;
407
Andreas Herrmanne8aa4662008-05-09 11:49:11 +0200408 force_hpet_address = val;
409 force_hpet_resume_type = ATI_FORCE_HPET_RESUME;
410 dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at 0x%lx\n",
411 force_hpet_address);
412 cached_dev = dev;
Andreas Herrmanne8aa4662008-05-09 11:49:11 +0200413}
414DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP400_SMBUS,
415 ati_force_enable_hpet);
416
Carlos Corbachod79a5f82007-10-19 18:51:27 +0100417/*
418 * Undocumented chipset feature taken from LinuxBIOS.
419 */
420static void nvidia_force_hpet_resume(void)
421{
422 pci_write_config_dword(cached_dev, 0x44, 0xfed00001);
423 printk(KERN_DEBUG "Force enabled HPET at resume\n");
424}
425
426static void nvidia_force_enable_hpet(struct pci_dev *dev)
427{
428 u32 uninitialized_var(val);
429
Thomas Gleixner7c4728f2008-05-10 21:42:14 +0200430 if (hpet_address || force_hpet_address)
Carlos Corbachod79a5f82007-10-19 18:51:27 +0100431 return;
432
Thomas Gleixner7c4728f2008-05-10 21:42:14 +0200433 if (!hpet_force_user) {
434 hpet_print_force_info();
435 return;
436 }
437
Carlos Corbachod79a5f82007-10-19 18:51:27 +0100438 pci_write_config_dword(dev, 0x44, 0xfed00001);
439 pci_read_config_dword(dev, 0x44, &val);
440 force_hpet_address = val & 0xfffffffe;
441 force_hpet_resume_type = NVIDIA_FORCE_HPET_RESUME;
bjorn.helgaas@hp.com9ed88552007-12-17 14:09:40 -0700442 dev_printk(KERN_DEBUG, &dev->dev, "Force enabled HPET at 0x%lx\n",
Carlos Corbachod79a5f82007-10-19 18:51:27 +0100443 force_hpet_address);
444 cached_dev = dev;
445 return;
446}
447
448/* ISA Bridges */
449DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0050,
450 nvidia_force_enable_hpet);
451DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0051,
452 nvidia_force_enable_hpet);
Udo A. Steinbergb1968842007-10-19 20:35:02 +0200453
Carlos Corbacho1b82ba62007-10-19 19:34:15 +0100454/* LPC bridges */
Zbigniew Luszpinski96bcf452008-03-19 15:51:50 +0100455DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0260,
456 nvidia_force_enable_hpet);
Carlos Corbacho1b82ba62007-10-19 19:34:15 +0100457DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0360,
458 nvidia_force_enable_hpet);
459DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0361,
460 nvidia_force_enable_hpet);
461DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0362,
462 nvidia_force_enable_hpet);
463DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0363,
464 nvidia_force_enable_hpet);
465DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0364,
466 nvidia_force_enable_hpet);
467DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0365,
468 nvidia_force_enable_hpet);
469DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0366,
470 nvidia_force_enable_hpet);
471DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, 0x0367,
472 nvidia_force_enable_hpet);
473
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +0200474void force_hpet_resume(void)
475{
476 switch (force_hpet_resume_type) {
Harvey Harrison4a5a77d2008-02-06 22:39:44 +0100477 case ICH_FORCE_HPET_RESUME:
478 ich_force_hpet_resume();
479 return;
480 case OLD_ICH_FORCE_HPET_RESUME:
481 old_ich_force_hpet_resume();
482 return;
483 case VT8237_FORCE_HPET_RESUME:
484 vt8237_force_hpet_resume();
485 return;
486 case NVIDIA_FORCE_HPET_RESUME:
487 nvidia_force_hpet_resume();
488 return;
Andreas Herrmanne8aa4662008-05-09 11:49:11 +0200489 case ATI_FORCE_HPET_RESUME:
490 ati_force_hpet_resume();
491 return;
Harvey Harrison4a5a77d2008-02-06 22:39:44 +0100492 default:
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +0200493 break;
494 }
495}
Andreas Herrmann9b94b3a2009-04-17 12:07:46 +0200496#endif
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +0200497
Andreas Herrmann9b94b3a2009-04-17 12:07:46 +0200498#if defined(CONFIG_PCI) && defined(CONFIG_NUMA)
499/* Set correct numa_node information for AMD NB functions */
500static void __init quirk_amd_nb_node(struct pci_dev *dev)
501{
502 struct pci_dev *nb_ht;
503 unsigned int devfn;
504 u32 val;
505
506 devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 0);
507 nb_ht = pci_get_slot(dev->bus, devfn);
508 if (!nb_ht)
509 return;
510
511 pci_read_config_dword(nb_ht, 0x60, &val);
512 set_dev_node(&dev->dev, val & 7);
513 pci_dev_put(dev);
514}
515
516DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_K8_NB,
517 quirk_amd_nb_node);
518DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_K8_NB_ADDRMAP,
519 quirk_amd_nb_node);
520DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_K8_NB_MEMCTL,
521 quirk_amd_nb_node);
522DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_K8_NB_MISC,
523 quirk_amd_nb_node);
524DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_10H_NB_HT,
525 quirk_amd_nb_node);
526DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_10H_NB_MAP,
527 quirk_amd_nb_node);
528DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_10H_NB_DRAM,
529 quirk_amd_nb_node);
530DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_10H_NB_MISC,
531 quirk_amd_nb_node);
532DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_10H_NB_LINK,
533 quirk_amd_nb_node);
Venki Pallipadid54bd572007-10-12 23:04:23 +0200534#endif