blob: 19fc42b9f823b1d4452e1b7d2b11bc9900c51e32 [file] [log] [blame]
Olivier Galibertb7867392007-02-13 13:26:20 +01001/*
2 * mmconfig-shared.c - Low-level direct PCI config space access via
3 * MMCONFIG - common code between i386 and x86-64.
4 *
5 * This code does:
Olivier Galibert9358c692007-02-13 13:26:20 +01006 * - known chipset handling
Olivier Galibertb7867392007-02-13 13:26:20 +01007 * - ACPI decoding and validation
8 *
9 * Per-architecture code takes care of the mappings and accesses
10 * themselves.
11 */
12
13#include <linux/pci.h>
14#include <linux/init.h>
15#include <linux/acpi.h>
Feng Tang5f0db7a2009-08-14 15:37:50 -040016#include <linux/sfi_acpi.h>
Olivier Galibertb7867392007-02-13 13:26:20 +010017#include <linux/bitmap.h>
Bjorn Helgaas9a08f7d2009-10-23 15:20:33 -060018#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090019#include <linux/slab.h>
Jiang Liu376f70a2012-06-22 14:55:12 +080020#include <linux/mutex.h>
21#include <linux/rculist.h>
Olivier Galibertb7867392007-02-13 13:26:20 +010022#include <asm/e820.h>
Jaswinder Singh Rajput82487712008-12-27 18:32:28 +053023#include <asm/pci_x86.h>
Feng Tang5f0db7a2009-08-14 15:37:50 -040024#include <asm/acpi.h>
Olivier Galibertb7867392007-02-13 13:26:20 +010025
Len Brownf4a2d582009-07-28 16:48:02 -040026#define PREFIX "PCI: "
Len Browna192a952009-07-28 16:45:54 -040027
Aaron Durbina5ba7972007-07-21 17:10:34 +020028/* Indicate if the mmcfg resources have been placed into the resource table. */
29static int __initdata pci_mmcfg_resources_inserted;
Jiang Liu95c5e922012-06-22 14:55:14 +080030static bool pci_mmcfg_running_state;
Jiang Liu9c951112012-06-22 14:55:15 +080031static bool pci_mmcfg_arch_init_failed;
Jiang Liu376f70a2012-06-22 14:55:12 +080032static DEFINE_MUTEX(pci_mmcfg_lock);
Aaron Durbina5ba7972007-07-21 17:10:34 +020033
Bjorn Helgaasff097dd2009-11-13 17:34:49 -070034LIST_HEAD(pci_mmcfg_list);
35
Bjorn Helgaasba2afba2009-11-13 17:34:54 -070036static __init void pci_mmconfig_remove(struct pci_mmcfg_region *cfg)
37{
38 if (cfg->res.parent)
39 release_resource(&cfg->res);
40 list_del(&cfg->list);
41 kfree(cfg);
42}
43
Bjorn Helgaas7da7d362009-11-13 17:33:53 -070044static __init void free_all_mmcfg(void)
45{
Bjorn Helgaasff097dd2009-11-13 17:34:49 -070046 struct pci_mmcfg_region *cfg, *tmp;
Bjorn Helgaas56ddf4d2009-11-13 17:34:29 -070047
Bjorn Helgaas7da7d362009-11-13 17:33:53 -070048 pci_mmcfg_arch_free();
Bjorn Helgaasba2afba2009-11-13 17:34:54 -070049 list_for_each_entry_safe(cfg, tmp, &pci_mmcfg_list, list)
50 pci_mmconfig_remove(cfg);
Bjorn Helgaasff097dd2009-11-13 17:34:49 -070051}
52
Jiang Liu376f70a2012-06-22 14:55:12 +080053static __devinit void list_add_sorted(struct pci_mmcfg_region *new)
Bjorn Helgaasff097dd2009-11-13 17:34:49 -070054{
55 struct pci_mmcfg_region *cfg;
56
57 /* keep list sorted by segment and starting bus number */
Jiang Liu376f70a2012-06-22 14:55:12 +080058 list_for_each_entry_rcu(cfg, &pci_mmcfg_list, list) {
Bjorn Helgaasff097dd2009-11-13 17:34:49 -070059 if (cfg->segment > new->segment ||
60 (cfg->segment == new->segment &&
61 cfg->start_bus >= new->start_bus)) {
Jiang Liu376f70a2012-06-22 14:55:12 +080062 list_add_tail_rcu(&new->list, &cfg->list);
Bjorn Helgaasff097dd2009-11-13 17:34:49 -070063 return;
64 }
65 }
Jiang Liu376f70a2012-06-22 14:55:12 +080066 list_add_tail_rcu(&new->list, &pci_mmcfg_list);
Bjorn Helgaas7da7d362009-11-13 17:33:53 -070067}
68
Jiang Liu846e4022012-06-22 14:55:11 +080069static __devinit struct pci_mmcfg_region *pci_mmconfig_alloc(int segment,
70 int start,
71 int end, u64 addr)
Yinghai Lu068258b2009-03-19 20:55:35 -070072{
Bjorn Helgaasd215a9c2009-11-13 17:34:13 -070073 struct pci_mmcfg_region *new;
Bjorn Helgaas56ddf4d2009-11-13 17:34:29 -070074 struct resource *res;
Yinghai Lu068258b2009-03-19 20:55:35 -070075
Bjorn Helgaasf7ca6982009-11-13 17:34:03 -070076 if (addr == 0)
77 return NULL;
78
Bjorn Helgaasff097dd2009-11-13 17:34:49 -070079 new = kzalloc(sizeof(*new), GFP_KERNEL);
Yinghai Lu068258b2009-03-19 20:55:35 -070080 if (!new)
Bjorn Helgaas7da7d362009-11-13 17:33:53 -070081 return NULL;
Yinghai Lu068258b2009-03-19 20:55:35 -070082
Bjorn Helgaas95cf1cf2009-11-13 17:34:24 -070083 new->address = addr;
84 new->segment = segment;
85 new->start_bus = start;
86 new->end_bus = end;
Bjorn Helgaas7da7d362009-11-13 17:33:53 -070087
Bjorn Helgaas56ddf4d2009-11-13 17:34:29 -070088 res = &new->res;
89 res->start = addr + PCI_MMCFG_BUS_OFFSET(start);
Bjorn Helgaas1ca98fa2010-10-04 12:49:24 -060090 res->end = addr + PCI_MMCFG_BUS_OFFSET(end + 1) - 1;
Bjorn Helgaas56ddf4d2009-11-13 17:34:29 -070091 res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
92 snprintf(new->name, PCI_MMCFG_RESOURCE_NAME_LEN,
93 "PCI MMCONFIG %04x [bus %02x-%02x]", segment, start, end);
94 res->name = new->name;
95
Bjorn Helgaasff097dd2009-11-13 17:34:49 -070096 return new;
Yinghai Lu068258b2009-03-19 20:55:35 -070097}
98
Jiang Liu846e4022012-06-22 14:55:11 +080099static __init struct pci_mmcfg_region *pci_mmconfig_add(int segment, int start,
100 int end, u64 addr)
101{
102 struct pci_mmcfg_region *new;
103
104 new = pci_mmconfig_alloc(segment, start, end, addr);
Jiang Liu376f70a2012-06-22 14:55:12 +0800105 if (new) {
106 mutex_lock(&pci_mmcfg_lock);
Jiang Liu846e4022012-06-22 14:55:11 +0800107 list_add_sorted(new);
Jiang Liu376f70a2012-06-22 14:55:12 +0800108 mutex_unlock(&pci_mmcfg_lock);
Jiang Liu9c951112012-06-22 14:55:15 +0800109
110 printk(KERN_INFO PREFIX
111 "MMCONFIG for domain %04x [bus %02x-%02x] at %pR "
112 "(base %#lx)\n",
113 segment, start, end, &new->res, (unsigned long)addr);
Jiang Liu376f70a2012-06-22 14:55:12 +0800114 }
Jiang Liu846e4022012-06-22 14:55:11 +0800115
116 return new;
117}
118
Bjorn Helgaasf6e1d8c2009-11-13 17:35:04 -0700119struct pci_mmcfg_region *pci_mmconfig_lookup(int segment, int bus)
120{
121 struct pci_mmcfg_region *cfg;
122
Jiang Liu376f70a2012-06-22 14:55:12 +0800123 list_for_each_entry_rcu(cfg, &pci_mmcfg_list, list)
Bjorn Helgaasf6e1d8c2009-11-13 17:35:04 -0700124 if (cfg->segment == segment &&
125 cfg->start_bus <= bus && bus <= cfg->end_bus)
126 return cfg;
127
128 return NULL;
129}
130
OGAWA Hirofumi429d5122007-02-13 13:26:20 +0100131static const char __init *pci_mmcfg_e7520(void)
Olivier Galibert9358c692007-02-13 13:26:20 +0100132{
133 u32 win;
Yinghai Lubb63b422008-02-28 23:56:50 -0800134 raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win);
Olivier Galibert9358c692007-02-13 13:26:20 +0100135
Olivier Galibertb5229db2007-05-02 19:27:22 +0200136 win = win & 0xf000;
Yinghai Lu068258b2009-03-19 20:55:35 -0700137 if (win == 0x0000 || win == 0xf000)
138 return NULL;
139
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700140 if (pci_mmconfig_add(0, 0, 255, win << 16) == NULL)
Yinghai Lu068258b2009-03-19 20:55:35 -0700141 return NULL;
142
Olivier Galibert9358c692007-02-13 13:26:20 +0100143 return "Intel Corporation E7520 Memory Controller Hub";
144}
145
OGAWA Hirofumi429d5122007-02-13 13:26:20 +0100146static const char __init *pci_mmcfg_intel_945(void)
Olivier Galibert9358c692007-02-13 13:26:20 +0100147{
148 u32 pciexbar, mask = 0, len = 0;
149
Yinghai Lubb63b422008-02-28 23:56:50 -0800150 raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar);
Olivier Galibert9358c692007-02-13 13:26:20 +0100151
152 /* Enable bit */
153 if (!(pciexbar & 1))
Yinghai Lu068258b2009-03-19 20:55:35 -0700154 return NULL;
Olivier Galibert9358c692007-02-13 13:26:20 +0100155
156 /* Size bits */
157 switch ((pciexbar >> 1) & 3) {
158 case 0:
159 mask = 0xf0000000U;
160 len = 0x10000000U;
161 break;
162 case 1:
163 mask = 0xf8000000U;
164 len = 0x08000000U;
165 break;
166 case 2:
167 mask = 0xfc000000U;
168 len = 0x04000000U;
169 break;
170 default:
Yinghai Lu068258b2009-03-19 20:55:35 -0700171 return NULL;
Olivier Galibert9358c692007-02-13 13:26:20 +0100172 }
173
174 /* Errata #2, things break when not aligned on a 256Mb boundary */
175 /* Can only happen in 64M/128M mode */
176
177 if ((pciexbar & mask) & 0x0fffffffU)
Yinghai Lu068258b2009-03-19 20:55:35 -0700178 return NULL;
Olivier Galibert9358c692007-02-13 13:26:20 +0100179
Olivier Galibertb5229db2007-05-02 19:27:22 +0200180 /* Don't hit the APIC registers and their friends */
181 if ((pciexbar & mask) >= 0xf0000000U)
Yinghai Lu068258b2009-03-19 20:55:35 -0700182 return NULL;
Olivier Galibertb5229db2007-05-02 19:27:22 +0200183
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700184 if (pci_mmconfig_add(0, 0, (len >> 20) - 1, pciexbar & mask) == NULL)
Yinghai Lu068258b2009-03-19 20:55:35 -0700185 return NULL;
186
Olivier Galibert9358c692007-02-13 13:26:20 +0100187 return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub";
188}
189
Yinghai Lu7fd0da42008-02-19 03:13:02 -0800190static const char __init *pci_mmcfg_amd_fam10h(void)
191{
192 u32 low, high, address;
193 u64 base, msr;
194 int i;
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700195 unsigned segnbits = 0, busnbits, end_bus;
Yinghai Lu7fd0da42008-02-19 03:13:02 -0800196
Yinghai Lu5f0b2972008-04-14 16:08:25 -0700197 if (!(pci_probe & PCI_CHECK_ENABLE_AMD_MMCONF))
198 return NULL;
199
Yinghai Lu7fd0da42008-02-19 03:13:02 -0800200 address = MSR_FAM10H_MMIO_CONF_BASE;
201 if (rdmsr_safe(address, &low, &high))
202 return NULL;
203
204 msr = high;
205 msr <<= 32;
206 msr |= low;
207
208 /* mmconfig is not enable */
209 if (!(msr & FAM10H_MMIO_CONF_ENABLE))
210 return NULL;
211
212 base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT);
213
214 busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) &
215 FAM10H_MMIO_CONF_BUSRANGE_MASK;
216
217 /*
218 * only handle bus 0 ?
219 * need to skip it
220 */
221 if (!busnbits)
222 return NULL;
223
224 if (busnbits > 8) {
225 segnbits = busnbits - 8;
226 busnbits = 8;
227 }
228
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700229 end_bus = (1 << busnbits) - 1;
Yinghai Lu068258b2009-03-19 20:55:35 -0700230 for (i = 0; i < (1 << segnbits); i++)
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700231 if (pci_mmconfig_add(i, 0, end_bus,
232 base + (1<<28) * i) == NULL) {
233 free_all_mmcfg();
234 return NULL;
235 }
Yinghai Lu7fd0da42008-02-19 03:13:02 -0800236
237 return "AMD Family 10h NB";
238}
239
Ed Swierk5546d6f2009-03-19 20:57:56 -0700240static bool __initdata mcp55_checked;
241static const char __init *pci_mmcfg_nvidia_mcp55(void)
242{
243 int bus;
244 int mcp55_mmconf_found = 0;
245
246 static const u32 extcfg_regnum = 0x90;
247 static const u32 extcfg_regsize = 4;
248 static const u32 extcfg_enable_mask = 1<<31;
249 static const u32 extcfg_start_mask = 0xff<<16;
250 static const int extcfg_start_shift = 16;
251 static const u32 extcfg_size_mask = 0x3<<28;
252 static const int extcfg_size_shift = 28;
253 static const int extcfg_sizebus[] = {0x100, 0x80, 0x40, 0x20};
254 static const u32 extcfg_base_mask[] = {0x7ff8, 0x7ffc, 0x7ffe, 0x7fff};
255 static const int extcfg_base_lshift = 25;
256
257 /*
258 * do check if amd fam10h already took over
259 */
Bjorn Helgaasff097dd2009-11-13 17:34:49 -0700260 if (!acpi_disabled || !list_empty(&pci_mmcfg_list) || mcp55_checked)
Ed Swierk5546d6f2009-03-19 20:57:56 -0700261 return NULL;
262
263 mcp55_checked = true;
264 for (bus = 0; bus < 256; bus++) {
265 u64 base;
266 u32 l, extcfg;
267 u16 vendor, device;
268 int start, size_index, end;
269
270 raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), 0, 4, &l);
271 vendor = l & 0xffff;
272 device = (l >> 16) & 0xffff;
273
274 if (PCI_VENDOR_ID_NVIDIA != vendor || 0x0369 != device)
275 continue;
276
277 raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), extcfg_regnum,
278 extcfg_regsize, &extcfg);
279
280 if (!(extcfg & extcfg_enable_mask))
281 continue;
282
Ed Swierk5546d6f2009-03-19 20:57:56 -0700283 size_index = (extcfg & extcfg_size_mask) >> extcfg_size_shift;
284 base = extcfg & extcfg_base_mask[size_index];
285 /* base could > 4G */
286 base <<= extcfg_base_lshift;
287 start = (extcfg & extcfg_start_mask) >> extcfg_start_shift;
288 end = start + extcfg_sizebus[size_index] - 1;
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700289 if (pci_mmconfig_add(0, start, end, base) == NULL)
290 continue;
Ed Swierk5546d6f2009-03-19 20:57:56 -0700291 mcp55_mmconf_found++;
292 }
293
294 if (!mcp55_mmconf_found)
295 return NULL;
296
297 return "nVidia MCP55";
298}
299
Olivier Galibert9358c692007-02-13 13:26:20 +0100300struct pci_mmcfg_hostbridge_probe {
Yinghai Lu7fd0da42008-02-19 03:13:02 -0800301 u32 bus;
302 u32 devfn;
Olivier Galibert9358c692007-02-13 13:26:20 +0100303 u32 vendor;
304 u32 device;
305 const char *(*probe)(void);
306};
307
OGAWA Hirofumi429d5122007-02-13 13:26:20 +0100308static struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initdata = {
Yinghai Lu7fd0da42008-02-19 03:13:02 -0800309 { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
310 PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 },
311 { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
312 PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 },
313 { 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD,
314 0x1200, pci_mmcfg_amd_fam10h },
315 { 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD,
316 0x1200, pci_mmcfg_amd_fam10h },
Ed Swierk5546d6f2009-03-19 20:57:56 -0700317 { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_NVIDIA,
318 0x0369, pci_mmcfg_nvidia_mcp55 },
Olivier Galibert9358c692007-02-13 13:26:20 +0100319};
320
Yinghai Lu068258b2009-03-19 20:55:35 -0700321static void __init pci_mmcfg_check_end_bus_number(void)
322{
Bjorn Helgaas987c3672009-11-13 17:34:44 -0700323 struct pci_mmcfg_region *cfg, *cfgx;
Yinghai Lu068258b2009-03-19 20:55:35 -0700324
Thomas Gleixnerbb8d4132010-02-25 16:42:11 +0100325 /* Fixup overlaps */
Bjorn Helgaasff097dd2009-11-13 17:34:49 -0700326 list_for_each_entry(cfg, &pci_mmcfg_list, list) {
Bjorn Helgaasd7e6b662009-11-13 17:34:18 -0700327 if (cfg->end_bus < cfg->start_bus)
328 cfg->end_bus = 255;
Yinghai Lu068258b2009-03-19 20:55:35 -0700329
Thomas Gleixnerbb8d4132010-02-25 16:42:11 +0100330 /* Don't access the list head ! */
331 if (cfg->list.next == &pci_mmcfg_list)
332 break;
333
Bjorn Helgaasff097dd2009-11-13 17:34:49 -0700334 cfgx = list_entry(cfg->list.next, typeof(*cfg), list);
Thomas Gleixnerbb8d4132010-02-25 16:42:11 +0100335 if (cfg->end_bus >= cfgx->start_bus)
Bjorn Helgaasd7e6b662009-11-13 17:34:18 -0700336 cfg->end_bus = cfgx->start_bus - 1;
Yinghai Lu068258b2009-03-19 20:55:35 -0700337 }
338}
339
Olivier Galibert9358c692007-02-13 13:26:20 +0100340static int __init pci_mmcfg_check_hostbridge(void)
341{
342 u32 l;
Yinghai Lu7fd0da42008-02-19 03:13:02 -0800343 u32 bus, devfn;
Olivier Galibert9358c692007-02-13 13:26:20 +0100344 u16 vendor, device;
345 int i;
346 const char *name;
347
Yinghai Lubb63b422008-02-28 23:56:50 -0800348 if (!raw_pci_ops)
349 return 0;
350
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700351 free_all_mmcfg();
Olivier Galibert9358c692007-02-13 13:26:20 +0100352
Yinghai Lu068258b2009-03-19 20:55:35 -0700353 for (i = 0; i < ARRAY_SIZE(pci_mmcfg_probes); i++) {
Yinghai Lu7fd0da42008-02-19 03:13:02 -0800354 bus = pci_mmcfg_probes[i].bus;
355 devfn = pci_mmcfg_probes[i].devfn;
Yinghai Lubb63b422008-02-28 23:56:50 -0800356 raw_pci_ops->read(0, bus, devfn, 0, 4, &l);
Yinghai Lu7fd0da42008-02-19 03:13:02 -0800357 vendor = l & 0xffff;
358 device = (l >> 16) & 0xffff;
359
Yinghai Lu068258b2009-03-19 20:55:35 -0700360 name = NULL;
OGAWA Hirofumi429d5122007-02-13 13:26:20 +0100361 if (pci_mmcfg_probes[i].vendor == vendor &&
362 pci_mmcfg_probes[i].device == device)
Olivier Galibert9358c692007-02-13 13:26:20 +0100363 name = pci_mmcfg_probes[i].probe();
Yinghai Lu068258b2009-03-19 20:55:35 -0700364
365 if (name)
Bjorn Helgaas8c577862009-11-13 17:34:59 -0700366 printk(KERN_INFO PREFIX "%s with MMCONFIG support\n",
Yinghai Lu068258b2009-03-19 20:55:35 -0700367 name);
OGAWA Hirofumi429d5122007-02-13 13:26:20 +0100368 }
Olivier Galibert9358c692007-02-13 13:26:20 +0100369
Yinghai Lu068258b2009-03-19 20:55:35 -0700370 /* some end_bus_number is crazy, fix it */
371 pci_mmcfg_check_end_bus_number();
Olivier Galibert9358c692007-02-13 13:26:20 +0100372
Bjorn Helgaasff097dd2009-11-13 17:34:49 -0700373 return !list_empty(&pci_mmcfg_list);
Olivier Galibert9358c692007-02-13 13:26:20 +0100374}
375
Yinghai Luebd60cd2008-09-04 21:04:32 +0200376static void __init pci_mmcfg_insert_resources(void)
Olivier Galibert6a0668f2007-02-13 13:26:20 +0100377{
Bjorn Helgaas56ddf4d2009-11-13 17:34:29 -0700378 struct pci_mmcfg_region *cfg;
Olivier Galibert6a0668f2007-02-13 13:26:20 +0100379
Bjorn Helgaasff097dd2009-11-13 17:34:49 -0700380 list_for_each_entry(cfg, &pci_mmcfg_list, list)
Jiang Liu95c5e922012-06-22 14:55:14 +0800381 if (!cfg->res.parent)
382 insert_resource(&iomem_resource, &cfg->res);
Aaron Durbina5ba7972007-07-21 17:10:34 +0200383
384 /* Mark that the resources have been inserted. */
385 pci_mmcfg_resources_inserted = 1;
Olivier Galibert6a0668f2007-02-13 13:26:20 +0100386}
387
Jiang Liu95c5e922012-06-22 14:55:14 +0800388static acpi_status __devinit check_mcfg_resource(struct acpi_resource *res,
389 void *data)
Robert Hancock7752d5c2008-02-15 01:27:20 -0800390{
391 struct resource *mcfg_res = data;
392 struct acpi_resource_address64 address;
393 acpi_status status;
394
395 if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) {
396 struct acpi_resource_fixed_memory32 *fixmem32 =
397 &res->data.fixed_memory32;
398 if (!fixmem32)
399 return AE_OK;
400 if ((mcfg_res->start >= fixmem32->address) &&
Yinghai Lu75e613c2009-06-03 00:13:13 -0700401 (mcfg_res->end < (fixmem32->address +
Robert Hancock7752d5c2008-02-15 01:27:20 -0800402 fixmem32->address_length))) {
403 mcfg_res->flags = 1;
404 return AE_CTRL_TERMINATE;
405 }
406 }
407 if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) &&
408 (res->type != ACPI_RESOURCE_TYPE_ADDRESS64))
409 return AE_OK;
410
411 status = acpi_resource_to_address64(res, &address);
412 if (ACPI_FAILURE(status) ||
413 (address.address_length <= 0) ||
414 (address.resource_type != ACPI_MEMORY_RANGE))
415 return AE_OK;
416
417 if ((mcfg_res->start >= address.minimum) &&
Yinghai Lu75e613c2009-06-03 00:13:13 -0700418 (mcfg_res->end < (address.minimum + address.address_length))) {
Robert Hancock7752d5c2008-02-15 01:27:20 -0800419 mcfg_res->flags = 1;
420 return AE_CTRL_TERMINATE;
421 }
422 return AE_OK;
423}
424
Jiang Liu95c5e922012-06-22 14:55:14 +0800425static acpi_status __devinit find_mboard_resource(acpi_handle handle, u32 lvl,
426 void *context, void **rv)
Robert Hancock7752d5c2008-02-15 01:27:20 -0800427{
428 struct resource *mcfg_res = context;
429
430 acpi_walk_resources(handle, METHOD_NAME__CRS,
431 check_mcfg_resource, context);
432
433 if (mcfg_res->flags)
434 return AE_CTRL_TERMINATE;
435
436 return AE_OK;
437}
438
Jiang Liu95c5e922012-06-22 14:55:14 +0800439static int __devinit is_acpi_reserved(u64 start, u64 end, unsigned not_used)
Robert Hancock7752d5c2008-02-15 01:27:20 -0800440{
441 struct resource mcfg_res;
442
443 mcfg_res.start = start;
Yinghai Lu75e613c2009-06-03 00:13:13 -0700444 mcfg_res.end = end - 1;
Robert Hancock7752d5c2008-02-15 01:27:20 -0800445 mcfg_res.flags = 0;
446
447 acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL);
448
449 if (!mcfg_res.flags)
450 acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res,
451 NULL);
452
453 return mcfg_res.flags;
454}
455
Yinghai Lua83fe322008-07-18 13:22:36 -0700456typedef int (*check_reserved_t)(u64 start, u64 end, unsigned type);
457
Jiang Liu95c5e922012-06-22 14:55:14 +0800458static int __ref is_mmconf_reserved(check_reserved_t is_reserved,
459 struct pci_mmcfg_region *cfg,
460 struct device *dev, int with_e820)
Yinghai Lua83fe322008-07-18 13:22:36 -0700461{
Bjorn Helgaas2f2a8b92009-11-13 17:34:34 -0700462 u64 addr = cfg->res.start;
463 u64 size = resource_size(&cfg->res);
Yinghai Lua83fe322008-07-18 13:22:36 -0700464 u64 old_size = size;
Jiang Liu95c5e922012-06-22 14:55:14 +0800465 int num_buses;
466 char *method = with_e820 ? "E820" : "ACPI motherboard resources";
Yinghai Lua83fe322008-07-18 13:22:36 -0700467
Yinghai Lu044cd802009-04-18 01:43:46 -0700468 while (!is_reserved(addr, addr + size, E820_RESERVED)) {
Yinghai Lua83fe322008-07-18 13:22:36 -0700469 size >>= 1;
470 if (size < (16UL<<20))
471 break;
472 }
473
Jiang Liu95c5e922012-06-22 14:55:14 +0800474 if (size < (16UL<<20) && size != old_size)
475 return 0;
Yinghai Lua83fe322008-07-18 13:22:36 -0700476
Jiang Liu95c5e922012-06-22 14:55:14 +0800477 if (dev)
478 dev_info(dev, "MMCONFIG at %pR reserved in %s\n",
479 &cfg->res, method);
480 else
481 printk(KERN_INFO PREFIX
482 "MMCONFIG at %pR reserved in %s\n",
483 &cfg->res, method);
484
485 if (old_size != size) {
486 /* update end_bus */
487 cfg->end_bus = cfg->start_bus + ((size>>20) - 1);
488 num_buses = cfg->end_bus - cfg->start_bus + 1;
489 cfg->res.end = cfg->res.start +
490 PCI_MMCFG_BUS_OFFSET(num_buses) - 1;
491 snprintf(cfg->name, PCI_MMCFG_RESOURCE_NAME_LEN,
492 "PCI MMCONFIG %04x [bus %02x-%02x]",
493 cfg->segment, cfg->start_bus, cfg->end_bus);
494
495 if (dev)
496 dev_info(dev,
497 "MMCONFIG "
498 "at %pR (base %#lx) (size reduced!)\n",
499 &cfg->res, (unsigned long) cfg->address);
500 else
Bjorn Helgaas8c577862009-11-13 17:34:59 -0700501 printk(KERN_INFO PREFIX
Jiang Liu95c5e922012-06-22 14:55:14 +0800502 "MMCONFIG for %04x [bus%02x-%02x] "
503 "at %pR (base %#lx) (size reduced!)\n",
504 cfg->segment, cfg->start_bus, cfg->end_bus,
505 &cfg->res, (unsigned long) cfg->address);
Yinghai Lua83fe322008-07-18 13:22:36 -0700506 }
507
Jiang Liu95c5e922012-06-22 14:55:14 +0800508 return 1;
Yinghai Lua83fe322008-07-18 13:22:36 -0700509}
510
Jiang Liu95c5e922012-06-22 14:55:14 +0800511static int __ref pci_mmcfg_check_reserved(struct device *dev,
512 struct pci_mmcfg_region *cfg, int early)
Jiang Liu2a76c452012-06-22 14:55:10 +0800513{
514 if (!early && !acpi_disabled) {
Jiang Liu95c5e922012-06-22 14:55:14 +0800515 if (is_mmconf_reserved(is_acpi_reserved, cfg, dev, 0))
Jiang Liu2a76c452012-06-22 14:55:10 +0800516 return 1;
Jiang Liu95c5e922012-06-22 14:55:14 +0800517
518 if (dev)
519 dev_info(dev, FW_INFO
520 "MMCONFIG at %pR not reserved in "
521 "ACPI motherboard resources\n",
522 &cfg->res);
Jiang Liu2a76c452012-06-22 14:55:10 +0800523 else
Jiang Liu95c5e922012-06-22 14:55:14 +0800524 printk(KERN_INFO FW_INFO PREFIX
Jiang Liu2a76c452012-06-22 14:55:10 +0800525 "MMCONFIG at %pR not reserved in "
526 "ACPI motherboard resources\n",
527 &cfg->res);
528 }
529
Jiang Liu95c5e922012-06-22 14:55:14 +0800530 /*
531 * e820_all_mapped() is marked as __init.
532 * All entries from ACPI MCFG table have been checked at boot time.
533 * For MCFG information constructed from hotpluggable host bridge's
534 * _CBA method, just assume it's reserved.
535 */
536 if (pci_mmcfg_running_state)
537 return 1;
538
Jiang Liu2a76c452012-06-22 14:55:10 +0800539 /* Don't try to do this check unless configuration
540 type 1 is available. how about type 2 ?*/
541 if (raw_pci_ops)
Jiang Liu95c5e922012-06-22 14:55:14 +0800542 return is_mmconf_reserved(e820_all_mapped, cfg, dev, 1);
Jiang Liu2a76c452012-06-22 14:55:10 +0800543
544 return 0;
545}
546
Yinghai Lubb63b422008-02-28 23:56:50 -0800547static void __init pci_mmcfg_reject_broken(int early)
OGAWA Hirofumi44de0202007-02-13 13:26:20 +0100548{
Bjorn Helgaas987c3672009-11-13 17:34:44 -0700549 struct pci_mmcfg_region *cfg;
OGAWA Hirofumi26054ed2007-02-13 13:26:20 +0100550
Bjorn Helgaasff097dd2009-11-13 17:34:49 -0700551 list_for_each_entry(cfg, &pci_mmcfg_list, list) {
Jiang Liu95c5e922012-06-22 14:55:14 +0800552 if (pci_mmcfg_check_reserved(NULL, cfg, early) == 0) {
Jiang Liu2a76c452012-06-22 14:55:10 +0800553 printk(KERN_INFO PREFIX "not using MMCONFIG\n");
554 free_all_mmcfg();
555 return;
Feng Tanga02ce952010-05-05 17:08:49 +0800556 }
OGAWA Hirofumi26054ed2007-02-13 13:26:20 +0100557 }
OGAWA Hirofumi44de0202007-02-13 13:26:20 +0100558}
559
Yinghai Lu05c58b82008-02-15 01:30:14 -0800560static int __initdata known_bridge;
561
Bjorn Helgaas9a08f7d2009-10-23 15:20:33 -0600562static int __init acpi_mcfg_check_entry(struct acpi_table_mcfg *mcfg,
563 struct acpi_mcfg_allocation *cfg)
Len Brownc4bf2f32009-06-11 23:53:55 -0400564{
Bjorn Helgaas9a08f7d2009-10-23 15:20:33 -0600565 int year;
Len Brownc4bf2f32009-06-11 23:53:55 -0400566
Bjorn Helgaas9a08f7d2009-10-23 15:20:33 -0600567 if (cfg->address < 0xFFFFFFFF)
568 return 0;
569
Jack Steiner68856852011-06-02 14:59:43 -0500570 if (!strcmp(mcfg->header.oem_id, "SGI") ||
571 !strcmp(mcfg->header.oem_id, "SGI2"))
Bjorn Helgaas9a08f7d2009-10-23 15:20:33 -0600572 return 0;
573
574 if (mcfg->header.revision >= 1) {
575 if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
576 year >= 2010)
577 return 0;
578 }
579
Bjorn Helgaas8c577862009-11-13 17:34:59 -0700580 printk(KERN_ERR PREFIX "MCFG region for %04x [bus %02x-%02x] at %#llx "
Bjorn Helgaas9a08f7d2009-10-23 15:20:33 -0600581 "is above 4GB, ignored\n", cfg->pci_segment,
582 cfg->start_bus_number, cfg->end_bus_number, cfg->address);
583 return -EINVAL;
Len Brownc4bf2f32009-06-11 23:53:55 -0400584}
585
586static int __init pci_parse_mcfg(struct acpi_table_header *header)
587{
588 struct acpi_table_mcfg *mcfg;
Bjorn Helgaasd3578ef2009-11-13 17:33:47 -0700589 struct acpi_mcfg_allocation *cfg_table, *cfg;
Len Brownc4bf2f32009-06-11 23:53:55 -0400590 unsigned long i;
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700591 int entries;
Len Brownc4bf2f32009-06-11 23:53:55 -0400592
593 if (!header)
594 return -EINVAL;
595
596 mcfg = (struct acpi_table_mcfg *)header;
597
598 /* how many config structures do we have */
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700599 free_all_mmcfg();
Bjorn Helgaase823d6f2009-11-13 17:33:42 -0700600 entries = 0;
Len Brownc4bf2f32009-06-11 23:53:55 -0400601 i = header->length - sizeof(struct acpi_table_mcfg);
602 while (i >= sizeof(struct acpi_mcfg_allocation)) {
Bjorn Helgaase823d6f2009-11-13 17:33:42 -0700603 entries++;
Len Brownc4bf2f32009-06-11 23:53:55 -0400604 i -= sizeof(struct acpi_mcfg_allocation);
605 };
Bjorn Helgaase823d6f2009-11-13 17:33:42 -0700606 if (entries == 0) {
Len Brownc4bf2f32009-06-11 23:53:55 -0400607 printk(KERN_ERR PREFIX "MMCONFIG has no entries\n");
608 return -ENODEV;
609 }
610
Bjorn Helgaasd3578ef2009-11-13 17:33:47 -0700611 cfg_table = (struct acpi_mcfg_allocation *) &mcfg[1];
Bjorn Helgaase823d6f2009-11-13 17:33:42 -0700612 for (i = 0; i < entries; i++) {
Bjorn Helgaasd3578ef2009-11-13 17:33:47 -0700613 cfg = &cfg_table[i];
614 if (acpi_mcfg_check_entry(mcfg, cfg)) {
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700615 free_all_mmcfg();
Len Brownc4bf2f32009-06-11 23:53:55 -0400616 return -ENODEV;
617 }
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700618
619 if (pci_mmconfig_add(cfg->pci_segment, cfg->start_bus_number,
620 cfg->end_bus_number, cfg->address) == NULL) {
621 printk(KERN_WARNING PREFIX
622 "no memory for MCFG entries\n");
623 free_all_mmcfg();
624 return -ENOMEM;
625 }
Len Brownc4bf2f32009-06-11 23:53:55 -0400626 }
627
628 return 0;
629}
630
Thomas Gleixner968cbfa2008-05-12 15:43:37 +0200631static void __init __pci_mmcfg_init(int early)
Olivier Galibertb7867392007-02-13 13:26:20 +0100632{
Robert Hancock7752d5c2008-02-15 01:27:20 -0800633 /* MMCONFIG disabled */
634 if ((pci_probe & PCI_PROBE_MMCONF) == 0)
635 return;
636
637 /* MMCONFIG already enabled */
Yinghai Lu05c58b82008-02-15 01:30:14 -0800638 if (!early && !(pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF))
Robert Hancock7752d5c2008-02-15 01:27:20 -0800639 return;
640
Yinghai Lu05c58b82008-02-15 01:30:14 -0800641 /* for late to exit */
642 if (known_bridge)
643 return;
Robert Hancock7752d5c2008-02-15 01:27:20 -0800644
Yinghai Lubb63b422008-02-28 23:56:50 -0800645 if (early) {
Yinghai Lu05c58b82008-02-15 01:30:14 -0800646 if (pci_mmcfg_check_hostbridge())
647 known_bridge = 1;
648 }
649
Yinghai Lu068258b2009-03-19 20:55:35 -0700650 if (!known_bridge)
Feng Tang5f0db7a2009-08-14 15:37:50 -0400651 acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg);
Yinghai Lu068258b2009-03-19 20:55:35 -0700652
653 pci_mmcfg_reject_broken(early);
Olivier Galibertb7867392007-02-13 13:26:20 +0100654
Bjorn Helgaasff097dd2009-11-13 17:34:49 -0700655 if (list_empty(&pci_mmcfg_list))
Olivier Galibertb7867392007-02-13 13:26:20 +0100656 return;
657
Jan Beulicha3170c12011-02-23 10:08:10 +0000658 if (pcibios_last_bus < 0) {
659 const struct pci_mmcfg_region *cfg;
660
661 list_for_each_entry(cfg, &pci_mmcfg_list, list) {
662 if (cfg->segment)
663 break;
664 pcibios_last_bus = cfg->end_bus;
665 }
666 }
667
Yinghai Luebd60cd2008-09-04 21:04:32 +0200668 if (pci_mmcfg_arch_init())
Olivier Galibertb7867392007-02-13 13:26:20 +0100669 pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF;
Yinghai Luebd60cd2008-09-04 21:04:32 +0200670 else {
Aaron Durbina5ba7972007-07-21 17:10:34 +0200671 /*
672 * Signal not to attempt to insert mmcfg resources because
673 * the architecture mmcfg setup could not initialize.
674 */
675 pci_mmcfg_resources_inserted = 1;
Jiang Liu9c951112012-06-22 14:55:15 +0800676 pci_mmcfg_arch_init_failed = true;
Olivier Galibertb7867392007-02-13 13:26:20 +0100677 }
678}
Aaron Durbina5ba7972007-07-21 17:10:34 +0200679
Yinghai Lubb63b422008-02-28 23:56:50 -0800680void __init pci_mmcfg_early_init(void)
Yinghai Lu05c58b82008-02-15 01:30:14 -0800681{
Yinghai Lubb63b422008-02-28 23:56:50 -0800682 __pci_mmcfg_init(1);
Yinghai Lu05c58b82008-02-15 01:30:14 -0800683}
684
685void __init pci_mmcfg_late_init(void)
686{
Yinghai Lubb63b422008-02-28 23:56:50 -0800687 __pci_mmcfg_init(0);
Yinghai Lu05c58b82008-02-15 01:30:14 -0800688}
689
Aaron Durbina5ba7972007-07-21 17:10:34 +0200690static int __init pci_mmcfg_late_insert_resources(void)
691{
Jiang Liu95c5e922012-06-22 14:55:14 +0800692 pci_mmcfg_running_state = true;
693
Aaron Durbina5ba7972007-07-21 17:10:34 +0200694 /*
695 * If resources are already inserted or we are not using MMCONFIG,
696 * don't insert the resources.
697 */
698 if ((pci_mmcfg_resources_inserted == 1) ||
699 (pci_probe & PCI_PROBE_MMCONF) == 0 ||
Bjorn Helgaasff097dd2009-11-13 17:34:49 -0700700 list_empty(&pci_mmcfg_list))
Aaron Durbina5ba7972007-07-21 17:10:34 +0200701 return 1;
702
703 /*
704 * Attempt to insert the mmcfg resources but not with the busy flag
705 * marked so it won't cause request errors when __request_region is
706 * called.
707 */
Yinghai Luebd60cd2008-09-04 21:04:32 +0200708 pci_mmcfg_insert_resources();
Aaron Durbina5ba7972007-07-21 17:10:34 +0200709
710 return 0;
711}
712
713/*
714 * Perform MMCONFIG resource insertion after PCI initialization to allow for
715 * misprogrammed MCFG tables that state larger sizes but actually conflict
716 * with other system resources.
717 */
718late_initcall(pci_mmcfg_late_insert_resources);
Jiang Liu9c951112012-06-22 14:55:15 +0800719
720/* Add MMCFG information for host bridges */
721int __devinit pci_mmconfig_insert(struct device *dev,
722 u16 seg, u8 start, u8 end,
723 phys_addr_t addr)
724{
725 int rc;
726 struct resource *tmp = NULL;
727 struct pci_mmcfg_region *cfg;
728
729 if (!(pci_probe & PCI_PROBE_MMCONF) || pci_mmcfg_arch_init_failed)
730 return -ENODEV;
731
732 if (start > end)
733 return -EINVAL;
734
735 mutex_lock(&pci_mmcfg_lock);
736 cfg = pci_mmconfig_lookup(seg, start);
737 if (cfg) {
738 if (cfg->end_bus < end)
739 dev_info(dev, FW_INFO
740 "MMCONFIG for "
741 "domain %04x [bus %02x-%02x] "
742 "only partially covers this bridge\n",
743 cfg->segment, cfg->start_bus, cfg->end_bus);
744 mutex_unlock(&pci_mmcfg_lock);
745 return -EEXIST;
746 }
747
748 if (!addr) {
749 mutex_unlock(&pci_mmcfg_lock);
750 return -EINVAL;
751 }
752
753 rc = -EBUSY;
754 cfg = pci_mmconfig_alloc(seg, start, end, addr);
755 if (cfg == NULL) {
756 dev_warn(dev, "fail to add MMCONFIG (out of memory)\n");
757 rc = -ENOMEM;
758 } else if (!pci_mmcfg_check_reserved(dev, cfg, 0)) {
759 dev_warn(dev, FW_BUG "MMCONFIG %pR isn't reserved\n",
760 &cfg->res);
761 } else {
762 /* Insert resource if it's not in boot stage */
763 if (pci_mmcfg_running_state)
764 tmp = insert_resource_conflict(&iomem_resource,
765 &cfg->res);
766
767 if (tmp) {
768 dev_warn(dev,
769 "MMCONFIG %pR conflicts with "
770 "%s %pR\n",
771 &cfg->res, tmp->name, tmp);
772 } else if (pci_mmcfg_arch_map(cfg)) {
773 dev_warn(dev, "fail to map MMCONFIG %pR.\n",
774 &cfg->res);
775 } else {
776 list_add_sorted(cfg);
777 dev_info(dev, "MMCONFIG at %pR (base %#lx)\n",
778 &cfg->res, (unsigned long)addr);
779 cfg = NULL;
780 rc = 0;
781 }
782 }
783
784 if (cfg) {
785 if (cfg->res.parent)
786 release_resource(&cfg->res);
787 kfree(cfg);
788 }
789
790 mutex_unlock(&pci_mmcfg_lock);
791
792 return rc;
793}
794
795/* Delete MMCFG information for host bridges */
796int pci_mmconfig_delete(u16 seg, u8 start, u8 end)
797{
798 struct pci_mmcfg_region *cfg;
799
800 mutex_lock(&pci_mmcfg_lock);
801 list_for_each_entry_rcu(cfg, &pci_mmcfg_list, list)
802 if (cfg->segment == seg && cfg->start_bus == start &&
803 cfg->end_bus == end) {
804 list_del_rcu(&cfg->list);
805 synchronize_rcu();
806 pci_mmcfg_arch_unmap(cfg);
807 if (cfg->res.parent)
808 release_resource(&cfg->res);
809 mutex_unlock(&pci_mmcfg_lock);
810 kfree(cfg);
811 return 0;
812 }
813 mutex_unlock(&pci_mmcfg_lock);
814
815 return -ENOENT;
816}