blob: 87ba8dd0d7910c2072e2b22fa5f4a4f58f79fbc9 [file] [log] [blame]
Paul Walmsleyaa218da2010-10-08 11:40:19 -06001/*
2 * OMAP 32ksynctimer/counter_32k-related code
3 *
4 * Copyright (C) 2009 Texas Instruments
5 * Copyright (C) 2010 Nokia Corporation
6 * Tony Lindgren <tony@atomide.com>
7 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * NOTE: This timer is not the same timer as the old OMAP1 MPU timer.
14 */
15#include <linux/kernel.h>
16#include <linux/init.h>
17#include <linux/clk.h>
Vasiliy Kulikovcb9675f2010-11-26 17:06:02 +000018#include <linux/err.h>
Paul Walmsleyaa218da2010-10-08 11:40:19 -060019#include <linux/io.h>
Russell King - ARM Linux354a1832011-07-10 23:05:34 -070020#include <linux/clocksource.h>
Paul Walmsleyaa218da2010-10-08 11:40:19 -060021
Marc Zyngierbd0493e2012-05-05 19:28:44 +010022#include <asm/mach/time.h>
Russell Kingdc548fb2010-12-15 21:53:51 +000023#include <asm/sched_clock.h>
Paul Walmsleyaa218da2010-10-08 11:40:19 -060024
25#include <plat/common.h>
Paul Walmsleyaa218da2010-10-08 11:40:19 -060026#include <plat/clock.h>
27
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070028/* OMAP2_32KSYNCNT_CR_OFF: offset of 32ksync counter register */
R Sricharanb0093662012-05-10 14:17:22 +053029#define OMAP2_32KSYNCNT_REV_OFF 0x0
30#define OMAP2_32KSYNCNT_REV_SCHEME (0x3 << 30)
31#define OMAP2_32KSYNCNT_CR_OFF_LOW 0x10
32#define OMAP2_32KSYNCNT_CR_OFF_HIGH 0x30
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070033
Paul Walmsleyaa218da2010-10-08 11:40:19 -060034/*
35 * 32KHz clocksource ... always available, on pretty most chips except
36 * OMAP 730 and 1510. Other timers could be used as clocksources, with
37 * higher resolution in free-running counter modes (e.g. 12 MHz xtal),
38 * but systems won't necessarily want to spend resources that way.
39 */
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070040static void __iomem *sync32k_cnt_reg;
Paul Walmsleyaa218da2010-10-08 11:40:19 -060041
Marc Zyngier2f0778af2011-12-15 12:19:23 +010042static u32 notrace omap_32k_read_sched_clock(void)
Paul Walmsleyaa218da2010-10-08 11:40:19 -060043{
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070044 return sync32k_cnt_reg ? __raw_readl(sync32k_cnt_reg) : 0;
Paul Walmsleyaa218da2010-10-08 11:40:19 -060045}
46
47/**
Marc Zyngierbd0493e2012-05-05 19:28:44 +010048 * omap_read_persistent_clock - Return time from a persistent clock.
Paul Walmsleyaa218da2010-10-08 11:40:19 -060049 *
50 * Reads the time from a source which isn't disabled during PM, the
51 * 32k sync timer. Convert the cycles elapsed since last read into
52 * nsecs and adds to a monotonically increasing timespec.
53 */
54static struct timespec persistent_ts;
Colin Cross9d7d6e32012-10-08 14:01:12 -070055static cycles_t cycles;
Russell King - ARM Linux354a1832011-07-10 23:05:34 -070056static unsigned int persistent_mult, persistent_shift;
Colin Cross9d7d6e32012-10-08 14:01:12 -070057static DEFINE_SPINLOCK(read_persistent_clock_lock);
58
Marc Zyngierbd0493e2012-05-05 19:28:44 +010059static void omap_read_persistent_clock(struct timespec *ts)
Paul Walmsleyaa218da2010-10-08 11:40:19 -060060{
61 unsigned long long nsecs;
Colin Cross9d7d6e32012-10-08 14:01:12 -070062 cycles_t last_cycles;
63 unsigned long flags;
64
65 spin_lock_irqsave(&read_persistent_clock_lock, flags);
Paul Walmsleyaa218da2010-10-08 11:40:19 -060066
67 last_cycles = cycles;
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070068 cycles = sync32k_cnt_reg ? __raw_readl(sync32k_cnt_reg) : 0;
Paul Walmsleyaa218da2010-10-08 11:40:19 -060069
Colin Cross9d7d6e32012-10-08 14:01:12 -070070 nsecs = clocksource_cyc2ns(cycles - last_cycles,
71 persistent_mult, persistent_shift);
Paul Walmsleyaa218da2010-10-08 11:40:19 -060072
Colin Cross9d7d6e32012-10-08 14:01:12 -070073 timespec_add_ns(&persistent_ts, nsecs);
74
75 *ts = persistent_ts;
76
77 spin_unlock_irqrestore(&read_persistent_clock_lock, flags);
Paul Walmsleyaa218da2010-10-08 11:40:19 -060078}
79
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070080/**
81 * omap_init_clocksource_32k - setup and register counter 32k as a
82 * kernel clocksource
83 * @pbase: base addr of counter_32k module
84 * @size: size of counter_32k to map
85 *
86 * Returns 0 upon success or negative error code upon failure.
87 *
88 */
89int __init omap_init_clocksource_32k(void __iomem *vbase)
Paul Walmsleyaa218da2010-10-08 11:40:19 -060090{
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070091 int ret;
Paul Walmsleyaa218da2010-10-08 11:40:19 -060092
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070093 /*
R Sricharanb0093662012-05-10 14:17:22 +053094 * 32k sync Counter IP register offsets vary between the
95 * highlander version and the legacy ones.
96 * The 'SCHEME' bits(30-31) of the revision register is used
97 * to identify the version.
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070098 */
R Sricharanb0093662012-05-10 14:17:22 +053099 if (__raw_readl(vbase + OMAP2_32KSYNCNT_REV_OFF) &
100 OMAP2_32KSYNCNT_REV_SCHEME)
101 sync32k_cnt_reg = vbase + OMAP2_32KSYNCNT_CR_OFF_HIGH;
102 else
103 sync32k_cnt_reg = vbase + OMAP2_32KSYNCNT_CR_OFF_LOW;
Paul Walmsleyaa218da2010-10-08 11:40:19 -0600104
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700105 /*
106 * 120000 rough estimate from the calculations in
107 * __clocksource_updatefreq_scale.
108 */
109 clocks_calc_mult_shift(&persistent_mult, &persistent_shift,
110 32768, NSEC_PER_SEC, 120000);
Paul Walmsleyaa218da2010-10-08 11:40:19 -0600111
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700112 ret = clocksource_mmio_init(sync32k_cnt_reg, "32k_counter", 32768,
113 250, 32, clocksource_mmio_readl_up);
114 if (ret) {
115 pr_err("32k_counter: can't register clocksource\n");
116 return ret;
Paul Walmsleyaa218da2010-10-08 11:40:19 -0600117 }
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700118
119 setup_sched_clock(omap_32k_read_sched_clock, 32, 32768);
Linus Torvalds2c757fd2012-05-26 12:31:49 -0700120 register_persistent_clock(NULL, omap_read_persistent_clock);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700121 pr_info("OMAP clocksource: 32k_counter at 32768 Hz\n");
122
Paul Walmsleyaa218da2010-10-08 11:40:19 -0600123 return 0;
124}