blob: b6ffdd8474c376797e4a47ecc7a4f8a8e21c11a6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d2011-09-28 17:16:09 +020048#include <linux/io.h>
Mengdong Linb8dfc462012-08-23 17:32:30 +080049#include <linux/pm_runtime.h>
Takashi Iwai27fe48d2011-09-28 17:16:09 +020050#ifdef CONFIG_X86
51/* for snoop control */
52#include <asm/pgtable.h>
53#include <asm/cacheflush.h>
54#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#include <sound/core.h>
56#include <sound/initval.h>
Takashi Iwai91219472012-04-26 12:13:25 +020057#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020058#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020059#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#include "hda_codec.h"
61
62
Takashi Iwai5aba4f82008-01-07 15:16:37 +010063static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
64static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103065static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010066static char *model[SNDRV_CARDS];
Takashi Iwai1dac6692012-09-13 14:59:47 +020067static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020068static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010069static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010070static int probe_only[SNDRV_CARDS];
David Henningsson26a6cb62012-10-09 15:04:21 +020071static int jackpoll_ms[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103072static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020073static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020074#ifdef CONFIG_SND_HDA_PATCH_LOADER
75static char *patch[SNDRV_CARDS];
76#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010077#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +020078static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010079 CONFIG_SND_HDA_INPUT_BEEP_MODE};
80#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
Takashi Iwai5aba4f82008-01-07 15:16:37 +010082module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070083MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010084module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070085MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010086module_param_array(enable, bool, NULL, 0444);
87MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
88module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010090module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020091MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwai1dac6692012-09-13 14:59:47 +020092 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020093module_param_array(bdl_pos_adj, int, NULL, 0644);
94MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010095module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010096MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +010097module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010098MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
David Henningsson26a6cb62012-10-09 15:04:21 +020099module_param_array(jackpoll_ms, int, NULL, 0444);
100MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
Takashi Iwai27346162006-01-12 18:28:44 +0100101module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200102MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
103 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100104module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100105MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200106#ifdef CONFIG_SND_HDA_PATCH_LOADER
107module_param_array(patch, charp, NULL, 0444);
108MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
109#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100110#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200111module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100112MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200113 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100114#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100115
Takashi Iwai83012a72012-08-24 18:38:08 +0200116#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200117static int param_set_xint(const char *val, const struct kernel_param *kp);
118static struct kernel_param_ops param_ops_xint = {
119 .set = param_set_xint,
120 .get = param_get_int,
121};
122#define param_check_xint param_check_int
123
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100124static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200125module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100126MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
127 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128
Takashi Iwaidee1b662007-08-13 16:10:30 +0200129/* reset the HD-audio controller in power save mode.
130 * this may give more power-saving, but will take longer time to
131 * wake up.
132 */
Rusty Russella67ff6a2011-12-15 13:49:36 +1030133static bool power_save_controller = 1;
Takashi Iwaidee1b662007-08-13 16:10:30 +0200134module_param(power_save_controller, bool, 0644);
135MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Takashi Iwai83012a72012-08-24 18:38:08 +0200136#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200137
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100138static int align_buffer_size = -1;
139module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500140MODULE_PARM_DESC(align_buffer_size,
141 "Force buffer and period sizes to be multiple of 128 bytes.");
142
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200143#ifdef CONFIG_X86
144static bool hda_snoop = true;
145module_param_named(snoop, hda_snoop, bool, 0444);
146MODULE_PARM_DESC(snoop, "Enable/disable snooping");
147#define azx_snoop(chip) (chip)->snoop
148#else
149#define hda_snoop true
150#define azx_snoop(chip) true
151#endif
152
153
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154MODULE_LICENSE("GPL");
155MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
156 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700157 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200158 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100159 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100160 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100161 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700162 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800163 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700164 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800165 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700166 "{Intel, LPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800167 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700168 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100169 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200170 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200171 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200172 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200173 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200174 "{ATI, RS780},"
175 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100176 "{ATI, RV630},"
177 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100178 "{ATI, RV670},"
179 "{ATI, RV635},"
180 "{ATI, RV620},"
181 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200182 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200183 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200184 "{SiS, SIS966},"
185 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186MODULE_DESCRIPTION("Intel HDA driver");
187
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200188#ifdef CONFIG_SND_VERBOSE_PRINTK
189#define SFX /* nop */
190#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200192#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200193
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200194#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
195#ifdef CONFIG_SND_HDA_CODEC_HDMI
196#define SUPPORT_VGA_SWITCHEROO
197#endif
198#endif
199
200
Takashi Iwaicb53c622007-08-10 17:21:45 +0200201/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 * registers
203 */
204#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200205#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
206#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
207#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
208#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
209#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210#define ICH6_REG_VMIN 0x02
211#define ICH6_REG_VMAJ 0x03
212#define ICH6_REG_OUTPAY 0x04
213#define ICH6_REG_INPAY 0x06
214#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200215#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200216#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
217#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218#define ICH6_REG_WAKEEN 0x0c
219#define ICH6_REG_STATESTS 0x0e
220#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200221#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222#define ICH6_REG_INTCTL 0x20
223#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200224#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200225#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
226#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227#define ICH6_REG_CORBLBASE 0x40
228#define ICH6_REG_CORBUBASE 0x44
229#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200230#define ICH6_REG_CORBRP 0x4a
231#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200233#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
234#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200236#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237#define ICH6_REG_CORBSIZE 0x4e
238
239#define ICH6_REG_RIRBLBASE 0x50
240#define ICH6_REG_RIRBUBASE 0x54
241#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200242#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243#define ICH6_REG_RINTCNT 0x5a
244#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200245#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
246#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
247#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200249#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
250#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251#define ICH6_REG_RIRBSIZE 0x5e
252
253#define ICH6_REG_IC 0x60
254#define ICH6_REG_IR 0x64
255#define ICH6_REG_IRS 0x68
256#define ICH6_IRS_VALID (1<<1)
257#define ICH6_IRS_BUSY (1<<0)
258
259#define ICH6_REG_DPLBASE 0x70
260#define ICH6_REG_DPUBASE 0x74
261#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
262
263/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
264enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
265
266/* stream register offsets from stream base */
267#define ICH6_REG_SD_CTL 0x00
268#define ICH6_REG_SD_STS 0x03
269#define ICH6_REG_SD_LPIB 0x04
270#define ICH6_REG_SD_CBL 0x08
271#define ICH6_REG_SD_LVI 0x0c
272#define ICH6_REG_SD_FIFOW 0x0e
273#define ICH6_REG_SD_FIFOSIZE 0x10
274#define ICH6_REG_SD_FORMAT 0x12
275#define ICH6_REG_SD_BDLPL 0x18
276#define ICH6_REG_SD_BDLPU 0x1c
277
278/* PCI space */
279#define ICH6_PCIREG_TCSEL 0x44
280
281/*
282 * other constants
283 */
284
285/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200286/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200287#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200288#define ICH6_NUM_PLAYBACK 4
289
290/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200291#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200292#define ULI_NUM_PLAYBACK 6
293
Felix Kuehling778b6e12006-05-17 11:22:21 +0200294/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200295#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200296#define ATIHDMI_NUM_PLAYBACK 1
297
Kailang Yangf2690022008-05-27 11:44:55 +0200298/* TERA has 4 playback and 3 capture */
299#define TERA_NUM_CAPTURE 3
300#define TERA_NUM_PLAYBACK 4
301
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200302/* this number is statically defined for simplicity */
303#define MAX_AZX_DEV 16
304
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100306#define BDL_SIZE 4096
307#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
308#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309/* max buffer size - no h/w limit, you can increase as you like */
310#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
312/* RIRB int mask: overrun[2], response[0] */
313#define RIRB_INT_RESPONSE 0x01
314#define RIRB_INT_OVERRUN 0x04
315#define RIRB_INT_MASK 0x05
316
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200317/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800318#define AZX_MAX_CODECS 8
319#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800320#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
322/* SD_CTL bits */
323#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
324#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100325#define SD_CTL_STRIPE (3 << 16) /* stripe control */
326#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
327#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
329#define SD_CTL_STREAM_TAG_SHIFT 20
330
331/* SD_CTL and SD_STS */
332#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
333#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
334#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200335#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
336 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
338/* SD_STS */
339#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
340
341/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200342#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
343#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
344#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346/* below are so far hardcoded - should read registers in future */
347#define ICH6_MAX_CORB_ENTRIES 256
348#define ICH6_MAX_RIRB_ENTRIES 256
349
Takashi Iwaic74db862005-05-12 14:26:27 +0200350/* position fix mode */
351enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200352 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200353 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200354 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200355 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100356 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200357};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358
Frederick Lif5d40b32005-05-12 14:55:20 +0200359/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200360#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
361#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
362
Vinod Gda3fca22005-09-13 18:49:12 +0200363/* Defines for Nvidia HDA support */
364#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
365#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700366#define NVIDIA_HDA_ISTRM_COH 0x4d
367#define NVIDIA_HDA_OSTRM_COH 0x4c
368#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200369
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100370/* Defines for Intel SCH HDA snoop control */
371#define INTEL_SCH_HDA_DEVC 0x78
372#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
373
Joseph Chan0e153472008-08-26 14:38:03 +0200374/* Define IN stream 0 FIFO size offset in VIA controller */
375#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
376/* Define VIA HD Audio Device ID*/
377#define VIA_HDAC_DEVICE_ID 0x3288
378
Yang, Libinc4da29c2008-11-13 11:07:07 +0100379/* HD Audio class code */
380#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100381
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 */
384
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100385struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100386 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200387 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388
Takashi Iwaid01ce992007-07-27 16:52:19 +0200389 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200390 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200391 unsigned int frags; /* number for period in the play buffer */
392 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200393 unsigned long start_wallclk; /* start + minimum wallclk */
394 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395
Takashi Iwaid01ce992007-07-27 16:52:19 +0200396 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397
Takashi Iwaid01ce992007-07-27 16:52:19 +0200398 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
400 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200401 struct snd_pcm_substream *substream; /* assigned substream,
402 * set in PCM open
403 */
404 unsigned int format_val; /* format value to be set in the
405 * controller and the codec
406 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407 unsigned char stream_tag; /* assigned stream */
408 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200409 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410
Pavel Machek927fc862006-08-31 17:03:43 +0200411 unsigned int opened :1;
412 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200413 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200414 /*
415 * For VIA:
416 * A flag to ensure DMA position is 0
417 * when link position is not greater than FIFO size
418 */
419 unsigned int insufficient :1;
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200420 unsigned int wc_marked:1;
Takashi Iwai915bf292012-09-11 15:19:10 +0200421 unsigned int no_period_wakeup:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422};
423
424/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100425struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 u32 *buf; /* CORB/RIRB buffer
427 * Each CORB entry is 4byte, RIRB is 8byte
428 */
429 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
430 /* for RIRB */
431 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800432 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
433 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434};
435
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100436struct azx_pcm {
437 struct azx *chip;
438 struct snd_pcm *pcm;
439 struct hda_codec *codec;
440 struct hda_pcm_stream *hinfo[2];
441 struct list_head list;
442};
443
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100444struct azx {
445 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200447 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200449 /* chip type specific */
450 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200451 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200452 int playback_streams;
453 int playback_index_offset;
454 int capture_streams;
455 int capture_index_offset;
456 int num_streams;
457
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 /* pci resources */
459 unsigned long addr;
460 void __iomem *remap_addr;
461 int irq;
462
463 /* locks */
464 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100465 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200467 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100468 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469
470 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100471 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472
473 /* HD codec */
474 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100475 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100477 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
479 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100480 struct azx_rb corb;
481 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100483 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 struct snd_dma_buffer rb;
485 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200486
Takashi Iwai4918cda2012-08-09 12:33:28 +0200487#ifdef CONFIG_SND_HDA_PATCH_LOADER
488 const struct firmware *fw;
489#endif
490
Takashi Iwaic74db862005-05-12 14:26:27 +0200491 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200492 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200493 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200494 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200495 unsigned int initialized :1;
496 unsigned int single_cmd :1;
497 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200498 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200499 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100500 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200501 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100502 unsigned int align_buffer_size:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200503 unsigned int region_requested:1;
504
505 /* VGA-switcheroo setup */
506 unsigned int use_vga_switcheroo:1;
Takashi Iwai128960a2012-10-12 17:28:18 +0200507 unsigned int vga_switcheroo_registered:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200508 unsigned int init_failed:1; /* delayed init failed */
509 unsigned int disabled:1; /* disabled by VGA-switcher */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200510
511 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800512 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200513
514 /* for pending irqs */
515 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100516
517 /* reboot notifier (for mysterious hangup problem at power-down) */
518 struct notifier_block reboot_notifier;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200519
520 /* card list (for power_save trigger) */
521 struct list_head list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522};
523
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200524/* driver types */
525enum {
526 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800527 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100528 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200529 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200530 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800531 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200532 AZX_DRIVER_VIA,
533 AZX_DRIVER_SIS,
534 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200535 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200536 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200537 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200538 AZX_DRIVER_CTHDA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100539 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200540 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200541};
542
Takashi Iwai9477c582011-05-25 09:11:37 +0200543/* driver quirks (capabilities) */
544/* bits 0-7 are used for indicating driver type */
545#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
546#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
547#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
548#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
549#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
550#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
551#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
552#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
553#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
554#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
555#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
556#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200557#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500558#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100559#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200560#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -0500561#define AZX_DCAPS_COUNT_LPIB_DELAY (1 << 25) /* Take LPIB as delay */
Takashi Iwai9477c582011-05-25 09:11:37 +0200562
563/* quirks for ATI SB / AMD Hudson */
564#define AZX_DCAPS_PRESET_ATI_SB \
565 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
566 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
567
568/* quirks for ATI/AMD HDMI */
569#define AZX_DCAPS_PRESET_ATI_HDMI \
570 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
571
572/* quirks for Nvidia */
573#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100574 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
575 AZX_DCAPS_ALIGN_BUFSIZE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200576
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200577#define AZX_DCAPS_PRESET_CTHDA \
578 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)
579
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200580/*
581 * VGA-switcher support
582 */
583#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200584#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
585#else
586#define use_vga_switcheroo(chip) 0
587#endif
588
589#if defined(SUPPORT_VGA_SWITCHEROO) || defined(CONFIG_SND_HDA_PATCH_LOADER)
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200590#define DELAYED_INIT_MARK
591#define DELAYED_INITDATA_MARK
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200592#else
593#define DELAYED_INIT_MARK __devinit
594#define DELAYED_INITDATA_MARK __devinitdata
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200595#endif
596
597static char *driver_short_names[] DELAYED_INITDATA_MARK = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200598 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800599 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100600 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200601 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200602 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800603 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200604 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
605 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200606 [AZX_DRIVER_ULI] = "HDA ULI M5461",
607 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200608 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200609 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200610 [AZX_DRIVER_CTHDA] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100611 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200612};
613
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614/*
615 * macros for easy use
616 */
617#define azx_writel(chip,reg,value) \
618 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
619#define azx_readl(chip,reg) \
620 readl((chip)->remap_addr + ICH6_REG_##reg)
621#define azx_writew(chip,reg,value) \
622 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
623#define azx_readw(chip,reg) \
624 readw((chip)->remap_addr + ICH6_REG_##reg)
625#define azx_writeb(chip,reg,value) \
626 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
627#define azx_readb(chip,reg) \
628 readb((chip)->remap_addr + ICH6_REG_##reg)
629
630#define azx_sd_writel(dev,reg,value) \
631 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
632#define azx_sd_readl(dev,reg) \
633 readl((dev)->sd_addr + ICH6_REG_##reg)
634#define azx_sd_writew(dev,reg,value) \
635 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
636#define azx_sd_readw(dev,reg) \
637 readw((dev)->sd_addr + ICH6_REG_##reg)
638#define azx_sd_writeb(dev,reg,value) \
639 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
640#define azx_sd_readb(dev,reg) \
641 readb((dev)->sd_addr + ICH6_REG_##reg)
642
643/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100644#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200646#ifdef CONFIG_X86
647static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
648{
649 if (azx_snoop(chip))
650 return;
651 if (addr && size) {
652 int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
653 if (on)
654 set_memory_wc((unsigned long)addr, pages);
655 else
656 set_memory_wb((unsigned long)addr, pages);
657 }
658}
659
660static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
661 bool on)
662{
663 __mark_pages_wc(chip, buf->area, buf->bytes, on);
664}
665static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
666 struct snd_pcm_runtime *runtime, bool on)
667{
668 if (azx_dev->wc_marked != on) {
669 __mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
670 azx_dev->wc_marked = on;
671 }
672}
673#else
674/* NOP for other archs */
675static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
676 bool on)
677{
678}
679static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
680 struct snd_pcm_runtime *runtime, bool on)
681{
682}
683#endif
684
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200685static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200686static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687/*
688 * Interface for HD codec
689 */
690
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691/*
692 * CORB / RIRB interface
693 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100694static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695{
696 int err;
697
698 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200699 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
700 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 PAGE_SIZE, &chip->rb);
702 if (err < 0) {
703 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
704 return err;
705 }
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200706 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 return 0;
708}
709
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100710static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800712 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 /* CORB set up */
714 chip->corb.addr = chip->rb.addr;
715 chip->corb.buf = (u32 *)chip->rb.area;
716 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200717 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200719 /* set the corb size to 256 entries (ULI requires explicitly) */
720 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 /* set the corb write pointer to 0 */
722 azx_writew(chip, CORBWP, 0);
723 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200724 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200726 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727
728 /* RIRB set up */
729 chip->rirb.addr = chip->rb.addr + 2048;
730 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800731 chip->rirb.wp = chip->rirb.rp = 0;
732 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200734 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200736 /* set the rirb size to 256 entries (ULI requires explicitly) */
737 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200739 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200741 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200742 azx_writew(chip, RINTCNT, 0xc0);
743 else
744 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800747 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748}
749
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100750static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800752 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 /* disable ringbuffer DMAs */
754 azx_writeb(chip, RIRBCTL, 0);
755 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800756 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757}
758
Wu Fengguangdeadff12009-08-01 18:45:16 +0800759static unsigned int azx_command_addr(u32 cmd)
760{
761 unsigned int addr = cmd >> 28;
762
763 if (addr >= AZX_MAX_CODECS) {
764 snd_BUG();
765 addr = 0;
766 }
767
768 return addr;
769}
770
771static unsigned int azx_response_addr(u32 res)
772{
773 unsigned int addr = res & 0xf;
774
775 if (addr >= AZX_MAX_CODECS) {
776 snd_BUG();
777 addr = 0;
778 }
779
780 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781}
782
783/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100784static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100786 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800787 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789
Wu Fengguangc32649f2009-08-01 18:48:12 +0800790 spin_lock_irq(&chip->reg_lock);
791
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 /* add command to corb */
793 wp = azx_readb(chip, CORBWP);
794 wp++;
795 wp %= ICH6_MAX_CORB_ENTRIES;
796
Wu Fengguangdeadff12009-08-01 18:45:16 +0800797 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 chip->corb.buf[wp] = cpu_to_le32(val);
799 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800800
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 spin_unlock_irq(&chip->reg_lock);
802
803 return 0;
804}
805
806#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
807
808/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100809static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810{
811 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800812 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 u32 res, res_ex;
814
815 wp = azx_readb(chip, RIRBWP);
816 if (wp == chip->rirb.wp)
817 return;
818 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800819
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 while (chip->rirb.rp != wp) {
821 chip->rirb.rp++;
822 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
823
824 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
825 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
826 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800827 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
829 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800830 else if (chip->rirb.cmds[addr]) {
831 chip->rirb.res[addr] = res;
Takashi Iwai2add9b922008-03-18 09:47:06 +0100832 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800833 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800834 } else
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200835 snd_printk(KERN_ERR SFX "%s: spurious response %#x:%#x, "
Wu Fengguange310bb02009-08-01 19:18:45 +0800836 "last cmd=%#08x\n",
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200837 pci_name(chip->pci),
Wu Fengguange310bb02009-08-01 19:18:45 +0800838 res, res_ex,
839 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 }
841}
842
843/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800844static unsigned int azx_rirb_get_response(struct hda_bus *bus,
845 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100847 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200848 unsigned long timeout;
David Henningsson32cf4022012-05-04 11:05:55 +0200849 unsigned long loopcounter;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200850 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200852 again:
853 timeout = jiffies + msecs_to_jiffies(1000);
David Henningsson32cf4022012-05-04 11:05:55 +0200854
855 for (loopcounter = 0;; loopcounter++) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200856 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200857 spin_lock_irq(&chip->reg_lock);
858 azx_update_rirb(chip);
859 spin_unlock_irq(&chip->reg_lock);
860 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800861 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b922008-03-18 09:47:06 +0100862 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100863 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200864
865 if (!do_poll)
866 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800867 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b922008-03-18 09:47:06 +0100868 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100869 if (time_after(jiffies, timeout))
870 break;
David Henningsson32cf4022012-05-04 11:05:55 +0200871 if (bus->needs_damn_long_delay || loopcounter > 3000)
Takashi Iwai52987652008-01-16 16:09:47 +0100872 msleep(2); /* temporary workaround */
873 else {
874 udelay(10);
875 cond_resched();
876 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100877 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200878
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200879 if (!chip->polling_mode && chip->poll_count < 2) {
880 snd_printdd(SFX "azx_get_response timeout, "
881 "polling the codec once: last cmd=0x%08x\n",
882 chip->last_cmd[addr]);
883 do_poll = 1;
884 chip->poll_count++;
885 goto again;
886 }
887
888
Takashi Iwai23c4a882009-10-30 13:21:49 +0100889 if (!chip->polling_mode) {
890 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
891 "switching to polling mode: last cmd=0x%08x\n",
892 chip->last_cmd[addr]);
893 chip->polling_mode = 1;
894 goto again;
895 }
896
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200897 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200898 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800899 "disabling MSI: last cmd=0x%08x\n",
900 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200901 free_irq(chip->irq, chip);
902 chip->irq = -1;
903 pci_disable_msi(chip->pci);
904 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100905 if (azx_acquire_irq(chip, 1) < 0) {
906 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200907 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100908 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200909 goto again;
910 }
911
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100912 if (chip->probing) {
913 /* If this critical timeout happens during the codec probing
914 * phase, this is likely an access to a non-existing codec
915 * slot. Better to return an error and reset the system.
916 */
917 return -1;
918 }
919
Takashi Iwai8dd78332009-06-02 01:16:07 +0200920 /* a fatal communication error; need either to reset or to fallback
921 * to the single_cmd mode
922 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100923 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200924 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200925 bus->response_reset = 1;
926 return -1; /* give a chance to retry */
927 }
928
929 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
930 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800931 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200932 chip->single_cmd = 1;
933 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100934 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200935 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100936 /* disable unsolicited responses */
937 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200938 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939}
940
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941/*
942 * Use the single immediate command instead of CORB/RIRB for simplicity
943 *
944 * Note: according to Intel, this is not preferred use. The command was
945 * intended for the BIOS only, and may get confused with unsolicited
946 * responses. So, we shouldn't use it for normal operation from the
947 * driver.
948 * I left the codes, however, for debugging/testing purposes.
949 */
950
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200951/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800952static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200953{
954 int timeout = 50;
955
956 while (timeout--) {
957 /* check IRV busy bit */
958 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
959 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800960 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200961 return 0;
962 }
963 udelay(1);
964 }
965 if (printk_ratelimit())
966 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
967 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800968 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200969 return -EIO;
970}
971
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100973static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100975 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800976 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 int timeout = 50;
978
Takashi Iwai8dd78332009-06-02 01:16:07 +0200979 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980 while (timeout--) {
981 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200982 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200984 azx_writew(chip, IRS, azx_readw(chip, IRS) |
985 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200987 azx_writew(chip, IRS, azx_readw(chip, IRS) |
988 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800989 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 }
991 udelay(1);
992 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100993 if (printk_ratelimit())
994 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
995 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996 return -EIO;
997}
998
999/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001000static unsigned int azx_single_get_response(struct hda_bus *bus,
1001 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001003 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +08001004 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005}
1006
Takashi Iwai111d3af2006-02-16 18:17:58 +01001007/*
1008 * The below are the main callbacks from hda_codec.
1009 *
1010 * They are just the skeleton to call sub-callbacks according to the
1011 * current setting of chip->single_cmd.
1012 */
1013
1014/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001015static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001016{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001017 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +02001018
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001019 if (chip->disabled)
1020 return 0;
Wu Fengguangfeb27342009-08-01 19:17:14 +08001021 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001022 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001023 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001024 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001025 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001026}
1027
1028/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001029static unsigned int azx_get_response(struct hda_bus *bus,
1030 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001031{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001032 struct azx *chip = bus->private_data;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001033 if (chip->disabled)
1034 return 0;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001035 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +08001036 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001037 else
Wu Fengguangdeadff12009-08-01 18:45:16 +08001038 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001039}
1040
Takashi Iwai83012a72012-08-24 18:38:08 +02001041#ifdef CONFIG_PM
Takashi Iwai68467f52012-08-28 09:14:29 -07001042static void azx_power_notify(struct hda_bus *bus, bool power_up);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001043#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +01001044
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001046static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047{
1048 int count;
1049
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001050 if (!full_reset)
1051 goto __skip;
1052
Danny Tholene8a7f132007-09-11 21:41:56 +02001053 /* clear STATESTS */
1054 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1055
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 /* reset controller */
1057 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
1058
1059 count = 50;
1060 while (azx_readb(chip, GCTL) && --count)
1061 msleep(1);
1062
1063 /* delay for >= 100us for codec PLL to settle per spec
1064 * Rev 0.9 section 5.5.1
1065 */
1066 msleep(1);
1067
1068 /* Bring controller out of reset */
1069 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1070
1071 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +02001072 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073 msleep(1);
1074
Pavel Machek927fc862006-08-31 17:03:43 +02001075 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076 msleep(1);
1077
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001078 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001080 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001081 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082 return -EBUSY;
1083 }
1084
Matt41e2fce2005-07-04 17:49:55 +02001085 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001086 if (!chip->single_cmd)
1087 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1088 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001089
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001091 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001093 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094 }
1095
1096 return 0;
1097}
1098
1099
1100/*
1101 * Lowlevel interface
1102 */
1103
1104/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001105static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106{
1107 /* enable controller CIE and GIE */
1108 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1109 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1110}
1111
1112/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001113static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114{
1115 int i;
1116
1117 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001118 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001119 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 azx_sd_writeb(azx_dev, SD_CTL,
1121 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1122 }
1123
1124 /* disable SIE for all streams */
1125 azx_writeb(chip, INTCTL, 0);
1126
1127 /* disable controller CIE and GIE */
1128 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1129 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1130}
1131
1132/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001133static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134{
1135 int i;
1136
1137 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001138 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001139 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1141 }
1142
1143 /* clear STATESTS */
1144 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1145
1146 /* clear rirb status */
1147 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1148
1149 /* clear int status */
1150 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1151}
1152
1153/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001154static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155{
Joseph Chan0e153472008-08-26 14:38:03 +02001156 /*
1157 * Before stream start, initialize parameter
1158 */
1159 azx_dev->insufficient = 1;
1160
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001162 azx_writel(chip, INTCTL,
1163 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164 /* set DMA start and interrupt mask */
1165 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1166 SD_CTL_DMA_START | SD_INT_MASK);
1167}
1168
Takashi Iwai1dddab42009-03-18 15:15:37 +01001169/* stop DMA */
1170static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1173 ~(SD_CTL_DMA_START | SD_INT_MASK));
1174 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001175}
1176
1177/* stop a stream */
1178static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1179{
1180 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001182 azx_writel(chip, INTCTL,
1183 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184}
1185
1186
1187/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001188 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001190static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001192 if (chip->initialized)
1193 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194
1195 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001196 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197
1198 /* initialize interrupts */
1199 azx_int_clear(chip);
1200 azx_int_enable(chip);
1201
1202 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001203 if (!chip->single_cmd)
1204 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001206 /* program the position buffer */
1207 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001208 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001209
Takashi Iwaicb53c622007-08-10 17:21:45 +02001210 chip->initialized = 1;
1211}
1212
1213/*
1214 * initialize the PCI registers
1215 */
1216/* update bits in a PCI register byte */
1217static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1218 unsigned char mask, unsigned char val)
1219{
1220 unsigned char data;
1221
1222 pci_read_config_byte(pci, reg, &data);
1223 data &= ~mask;
1224 data |= (val & mask);
1225 pci_write_config_byte(pci, reg, data);
1226}
1227
1228static void azx_init_pci(struct azx *chip)
1229{
1230 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1231 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1232 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001233 * codecs.
1234 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001235 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001236 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001237 snd_printdd(SFX "Clearing TCSEL\n");
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001238 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001239 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001240
Takashi Iwai9477c582011-05-25 09:11:37 +02001241 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1242 * we need to enable snoop.
1243 */
1244 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001245 snd_printdd(SFX "Setting ATI snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001246 update_pci_byte(chip->pci,
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001247 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1248 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001249 }
1250
1251 /* For NVIDIA HDA, enable snoop */
1252 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001253 snd_printdd(SFX "Setting Nvidia snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001254 update_pci_byte(chip->pci,
1255 NVIDIA_HDA_TRANSREG_ADDR,
1256 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001257 update_pci_byte(chip->pci,
1258 NVIDIA_HDA_ISTRM_COH,
1259 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1260 update_pci_byte(chip->pci,
1261 NVIDIA_HDA_OSTRM_COH,
1262 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001263 }
1264
1265 /* Enable SCH/PCH snoop if needed */
1266 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001267 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001268 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001269 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1270 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1271 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1272 if (!azx_snoop(chip))
1273 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1274 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001275 pci_read_config_word(chip->pci,
1276 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001277 }
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001278 snd_printdd(SFX "SCH snoop: %s\n",
1279 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
1280 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001281 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282}
1283
1284
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001285static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1286
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287/*
1288 * interrupt handler
1289 */
David Howells7d12e782006-10-05 14:55:46 +01001290static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001292 struct azx *chip = dev_id;
1293 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001295 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001296 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297
Mengdong Linb8dfc462012-08-23 17:32:30 +08001298#ifdef CONFIG_PM_RUNTIME
1299 if (chip->pci->dev.power.runtime_status != RPM_ACTIVE)
1300 return IRQ_NONE;
1301#endif
1302
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303 spin_lock(&chip->reg_lock);
1304
Dan Carpenter60911062012-05-18 10:36:11 +03001305 if (chip->disabled) {
1306 spin_unlock(&chip->reg_lock);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001307 return IRQ_NONE;
Dan Carpenter60911062012-05-18 10:36:11 +03001308 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001309
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310 status = azx_readl(chip, INTSTS);
1311 if (status == 0) {
1312 spin_unlock(&chip->reg_lock);
1313 return IRQ_NONE;
1314 }
1315
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001316 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317 azx_dev = &chip->azx_dev[i];
1318 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001319 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001321 if (!azx_dev->substream || !azx_dev->running ||
1322 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001323 continue;
1324 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001325 ok = azx_position_ok(chip, azx_dev);
1326 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001327 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 spin_unlock(&chip->reg_lock);
1329 snd_pcm_period_elapsed(azx_dev->substream);
1330 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001331 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001332 /* bogus IRQ, process it later */
1333 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001334 queue_work(chip->bus->workq,
1335 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336 }
1337 }
1338 }
1339
1340 /* clear rirb int */
1341 status = azx_readb(chip, RIRBSTS);
1342 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001343 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001344 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001345 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001347 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1349 }
1350
1351#if 0
1352 /* clear state status int */
1353 if (azx_readb(chip, STATESTS) & 0x04)
1354 azx_writeb(chip, STATESTS, 0x04);
1355#endif
1356 spin_unlock(&chip->reg_lock);
1357
1358 return IRQ_HANDLED;
1359}
1360
1361
1362/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001363 * set up a BDL entry
1364 */
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001365static int setup_bdle(struct azx *chip,
1366 struct snd_pcm_substream *substream,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001367 struct azx_dev *azx_dev, u32 **bdlp,
1368 int ofs, int size, int with_ioc)
1369{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001370 u32 *bdl = *bdlp;
1371
1372 while (size > 0) {
1373 dma_addr_t addr;
1374 int chunk;
1375
1376 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1377 return -EINVAL;
1378
Takashi Iwai77a23f22008-08-21 13:00:13 +02001379 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001380 /* program the address field of the BDL entry */
1381 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001382 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001383 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001384 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001385 /* one BDLE cannot cross 4K boundary on CTHDA chips */
1386 if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
1387 u32 remain = 0x1000 - (ofs & 0xfff);
1388 if (chunk > remain)
1389 chunk = remain;
1390 }
Takashi Iwai675f25d2008-06-10 17:53:20 +02001391 bdl[2] = cpu_to_le32(chunk);
1392 /* program the IOC to enable interrupt
1393 * only when the whole fragment is processed
1394 */
1395 size -= chunk;
1396 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1397 bdl += 4;
1398 azx_dev->frags++;
1399 ofs += chunk;
1400 }
1401 *bdlp = bdl;
1402 return ofs;
1403}
1404
1405/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406 * set up BDL entries
1407 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001408static int azx_setup_periods(struct azx *chip,
1409 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001410 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001412 u32 *bdl;
1413 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001414 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415
1416 /* reset BDL address */
1417 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1418 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1419
Takashi Iwai97b71c92009-03-18 15:09:13 +01001420 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001421 periods = azx_dev->bufsize / period_bytes;
1422
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001424 bdl = (u32 *)azx_dev->bdl.area;
1425 ofs = 0;
1426 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001427 pos_adj = bdl_pos_adj[chip->dev_index];
Takashi Iwai915bf292012-09-11 15:19:10 +02001428 if (!azx_dev->no_period_wakeup && pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001429 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001430 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001431 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001432 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001433 pos_adj = pos_align;
1434 else
1435 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1436 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001437 pos_adj = frames_to_bytes(runtime, pos_adj);
1438 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001439 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001440 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001441 pos_adj = 0;
1442 } else {
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001443 ofs = setup_bdle(chip, substream, azx_dev,
Takashi Iwai915bf292012-09-11 15:19:10 +02001444 &bdl, ofs, pos_adj, true);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001445 if (ofs < 0)
1446 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001447 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001448 } else
1449 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001450 for (i = 0; i < periods; i++) {
1451 if (i == periods - 1 && pos_adj)
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001452 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001453 period_bytes - pos_adj, 0);
1454 else
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001455 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001456 period_bytes,
Takashi Iwai915bf292012-09-11 15:19:10 +02001457 !azx_dev->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001458 if (ofs < 0)
1459 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001461 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001462
1463 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001464 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001465 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001466 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467}
1468
Takashi Iwai1dddab42009-03-18 15:15:37 +01001469/* reset stream */
1470static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471{
1472 unsigned char val;
1473 int timeout;
1474
Takashi Iwai1dddab42009-03-18 15:15:37 +01001475 azx_stream_clear(chip, azx_dev);
1476
Takashi Iwaid01ce992007-07-27 16:52:19 +02001477 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1478 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479 udelay(3);
1480 timeout = 300;
1481 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1482 --timeout)
1483 ;
1484 val &= ~SD_CTL_STREAM_RESET;
1485 azx_sd_writeb(azx_dev, SD_CTL, val);
1486 udelay(3);
1487
1488 timeout = 300;
1489 /* waiting for hardware to report that the stream is out of reset */
1490 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1491 --timeout)
1492 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001493
1494 /* reset first position - may not be synced with hw at this time */
1495 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001496}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497
Takashi Iwai1dddab42009-03-18 15:15:37 +01001498/*
1499 * set up the SD for streaming
1500 */
1501static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1502{
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001503 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001504 /* make sure the run bit is zero for SD */
1505 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506 /* program the stream_tag */
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001507 val = azx_sd_readl(azx_dev, SD_CTL);
1508 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1509 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1510 if (!azx_snoop(chip))
1511 val |= SD_CTL_TRAFFIC_PRIO;
1512 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513
1514 /* program the length of samples in cyclic buffer */
1515 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1516
1517 /* program the stream format */
1518 /* this value needs to be the same as the one programmed */
1519 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1520
1521 /* program the stream LVI (last valid index) of the BDL */
1522 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1523
1524 /* program the BDL address */
1525 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001526 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001528 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001530 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001531 if (chip->position_fix[0] != POS_FIX_LPIB ||
1532 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001533 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1534 azx_writel(chip, DPLBASE,
1535 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1536 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001537
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001539 azx_sd_writel(azx_dev, SD_CTL,
1540 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541
1542 return 0;
1543}
1544
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001545/*
1546 * Probe the given codec address
1547 */
1548static int probe_codec(struct azx *chip, int addr)
1549{
1550 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1551 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1552 unsigned int res;
1553
Wu Fengguanga678cde2009-08-01 18:46:46 +08001554 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001555 chip->probing = 1;
1556 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001557 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001558 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001559 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001560 if (res == -1)
1561 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001562 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001563 return 0;
1564}
1565
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001566static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1567 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001568static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569
Takashi Iwai8dd78332009-06-02 01:16:07 +02001570static void azx_bus_reset(struct hda_bus *bus)
1571{
1572 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001573
1574 bus->in_reset = 1;
1575 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001576 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001577#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001578 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001579 struct azx_pcm *p;
1580 list_for_each_entry(p, &chip->pcm_list, list)
1581 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001582 snd_hda_suspend(chip->bus);
1583 snd_hda_resume(chip->bus);
1584 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001585#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001586 bus->in_reset = 0;
1587}
1588
David Henningsson26a6cb62012-10-09 15:04:21 +02001589static int get_jackpoll_interval(struct azx *chip)
1590{
1591 int i = jackpoll_ms[chip->dev_index];
1592 unsigned int j;
1593 if (i == 0)
1594 return 0;
1595 if (i < 50 || i > 60000)
1596 j = 0;
1597 else
1598 j = msecs_to_jiffies(i);
1599 if (j == 0)
1600 snd_printk(KERN_WARNING SFX
1601 "jackpoll_ms value out of range: %d\n", i);
1602 return j;
1603}
1604
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605/*
1606 * Codec initialization
1607 */
1608
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001609/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001610static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] DELAYED_INITDATA_MARK = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001611 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001612 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001613};
1614
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001615static int DELAYED_INIT_MARK azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616{
1617 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001618 int c, codecs, err;
1619 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620
1621 memset(&bus_temp, 0, sizeof(bus_temp));
1622 bus_temp.private_data = chip;
1623 bus_temp.modelname = model;
1624 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001625 bus_temp.ops.command = azx_send_cmd;
1626 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001627 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001628 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwai83012a72012-08-24 18:38:08 +02001629#ifdef CONFIG_PM
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001630 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001631 bus_temp.ops.pm_notify = azx_power_notify;
1632#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633
Takashi Iwaid01ce992007-07-27 16:52:19 +02001634 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1635 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636 return err;
1637
Takashi Iwai9477c582011-05-25 09:11:37 +02001638 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1639 snd_printd(SFX "Enable delay in RIRB handling\n");
Wei Nidc9c8e22008-09-26 13:55:56 +08001640 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001641 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001642
Takashi Iwai34c25352008-10-28 11:38:58 +01001643 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001644 max_slots = azx_max_codecs[chip->driver_type];
1645 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001646 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001647
1648 /* First try to probe all given codec slots */
1649 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001650 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001651 if (probe_codec(chip, c) < 0) {
1652 /* Some BIOSen give you wrong codec addresses
1653 * that don't exist
1654 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001655 snd_printk(KERN_WARNING SFX
1656 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001657 "disabling it...\n", c);
1658 chip->codec_mask &= ~(1 << c);
1659 /* More badly, accessing to a non-existing
1660 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001661 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001662 * Thus if an error occurs during probing,
1663 * better to reset the controller chip to
1664 * get back to the sanity state.
1665 */
1666 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001667 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001668 }
1669 }
1670 }
1671
Takashi Iwaid507cd62011-04-26 15:25:02 +02001672 /* AMD chipsets often cause the communication stalls upon certain
1673 * sequence like the pin-detection. It seems that forcing the synced
1674 * access works around the stall. Grrr...
1675 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001676 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1677 snd_printd(SFX "Enable sync_write for stable communication\n");
Takashi Iwaid507cd62011-04-26 15:25:02 +02001678 chip->bus->sync_write = 1;
1679 chip->bus->allow_bus_reset = 1;
1680 }
1681
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001682 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001683 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001684 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001685 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001686 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687 if (err < 0)
1688 continue;
David Henningsson26a6cb62012-10-09 15:04:21 +02001689 codec->jackpoll_interval = get_jackpoll_interval(chip);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001690 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001692 }
1693 }
1694 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1696 return -ENXIO;
1697 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001698 return 0;
1699}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001701/* configure each codec instance */
1702static int __devinit azx_codec_configure(struct azx *chip)
1703{
1704 struct hda_codec *codec;
1705 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1706 snd_hda_codec_configure(codec);
1707 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708 return 0;
1709}
1710
1711
1712/*
1713 * PCM support
1714 */
1715
1716/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001717static inline struct azx_dev *
1718azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001720 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001721 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001722 /* make a non-zero unique key for the substream */
1723 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1724 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001725
1726 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001727 dev = chip->playback_index_offset;
1728 nums = chip->playback_streams;
1729 } else {
1730 dev = chip->capture_index_offset;
1731 nums = chip->capture_streams;
1732 }
1733 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001734 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001735 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001736 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001737 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001739 if (res) {
1740 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001741 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001742 }
1743 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744}
1745
1746/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001747static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748{
1749 azx_dev->opened = 0;
1750}
1751
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001752static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001753 .info = (SNDRV_PCM_INFO_MMAP |
1754 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1756 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001757 /* No full-resume yet implemented */
1758 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001759 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001760 SNDRV_PCM_INFO_SYNC_START |
1761 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1763 .rates = SNDRV_PCM_RATE_48000,
1764 .rate_min = 48000,
1765 .rate_max = 48000,
1766 .channels_min = 2,
1767 .channels_max = 2,
1768 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1769 .period_bytes_min = 128,
1770 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1771 .periods_min = 2,
1772 .periods_max = AZX_MAX_FRAG,
1773 .fifo_size = 0,
1774};
1775
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001776static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777{
1778 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1779 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001780 struct azx *chip = apcm->chip;
1781 struct azx_dev *azx_dev;
1782 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783 unsigned long flags;
1784 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001785 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786
Ingo Molnar62932df2006-01-16 16:34:20 +01001787 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001788 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001790 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791 return -EBUSY;
1792 }
1793 runtime->hw = azx_pcm_hw;
1794 runtime->hw.channels_min = hinfo->channels_min;
1795 runtime->hw.channels_max = hinfo->channels_max;
1796 runtime->hw.formats = hinfo->formats;
1797 runtime->hw.rates = hinfo->rates;
1798 snd_pcm_limit_hw_rates(runtime);
1799 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Takashi Iwai52409aa2012-01-23 17:10:24 +01001800 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001801 /* constrain buffer sizes to be multiple of 128
1802 bytes. This is more efficient in terms of memory
1803 access but isn't required by the HDA spec and
1804 prevents users from specifying exact period/buffer
1805 sizes. For example for 44.1kHz, a period size set
1806 to 20ms will be rounded to 19.59ms. */
1807 buff_step = 128;
1808 else
1809 /* Don't enforce steps on buffer sizes, still need to
1810 be multiple of 4 bytes (HDA spec). Tested on Intel
1811 HDA controllers, may not work on all devices where
1812 option needs to be disabled */
1813 buff_step = 4;
1814
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001815 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001816 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001817 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001818 buff_step);
Dylan Reidb4a91cf2012-06-15 19:36:23 -07001819 snd_hda_power_up_d3wait(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001820 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1821 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001823 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001824 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825 return err;
1826 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001827 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001828 /* sanity check */
1829 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1830 snd_BUG_ON(!runtime->hw.channels_max) ||
1831 snd_BUG_ON(!runtime->hw.formats) ||
1832 snd_BUG_ON(!runtime->hw.rates)) {
1833 azx_release_device(azx_dev);
1834 hinfo->ops.close(hinfo, apcm->codec, substream);
1835 snd_hda_power_down(apcm->codec);
1836 mutex_unlock(&chip->open_mutex);
1837 return -EINVAL;
1838 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839 spin_lock_irqsave(&chip->reg_lock, flags);
1840 azx_dev->substream = substream;
1841 azx_dev->running = 0;
1842 spin_unlock_irqrestore(&chip->reg_lock, flags);
1843
1844 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001845 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001846 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001847 return 0;
1848}
1849
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001850static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851{
1852 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1853 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001854 struct azx *chip = apcm->chip;
1855 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001856 unsigned long flags;
1857
Ingo Molnar62932df2006-01-16 16:34:20 +01001858 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859 spin_lock_irqsave(&chip->reg_lock, flags);
1860 azx_dev->substream = NULL;
1861 azx_dev->running = 0;
1862 spin_unlock_irqrestore(&chip->reg_lock, flags);
1863 azx_release_device(azx_dev);
1864 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001865 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001866 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867 return 0;
1868}
1869
Takashi Iwaid01ce992007-07-27 16:52:19 +02001870static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1871 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872{
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001873 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1874 struct azx *chip = apcm->chip;
1875 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001876 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001877 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001878
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001879 mark_runtime_wc(chip, azx_dev, runtime, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001880 azx_dev->bufsize = 0;
1881 azx_dev->period_bytes = 0;
1882 azx_dev->format_val = 0;
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001883 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001884 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001885 if (ret < 0)
1886 return ret;
1887 mark_runtime_wc(chip, azx_dev, runtime, true);
1888 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001889}
1890
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001891static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892{
1893 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001894 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001895 struct azx *chip = apcm->chip;
1896 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1898
1899 /* reset BDL address */
1900 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1901 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1902 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001903 azx_dev->bufsize = 0;
1904 azx_dev->period_bytes = 0;
1905 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906
Takashi Iwaieb541332010-08-06 13:48:11 +02001907 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001909 mark_runtime_wc(chip, azx_dev, runtime, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001910 return snd_pcm_lib_free_pages(substream);
1911}
1912
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001913static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001914{
1915 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001916 struct azx *chip = apcm->chip;
1917 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001918 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001919 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001920 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001921 int err;
Stephen Warren7c935972011-06-01 11:14:17 -06001922 struct hda_spdif_out *spdif =
1923 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
1924 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001926 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001927 format_val = snd_hda_calc_stream_format(runtime->rate,
1928 runtime->channels,
1929 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03001930 hinfo->maxbps,
Stephen Warren7c935972011-06-01 11:14:17 -06001931 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001932 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001933 snd_printk(KERN_ERR SFX
1934 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001935 runtime->rate, runtime->channels, runtime->format);
1936 return -EINVAL;
1937 }
1938
Takashi Iwai97b71c92009-03-18 15:09:13 +01001939 bufsize = snd_pcm_lib_buffer_bytes(substream);
1940 period_bytes = snd_pcm_lib_period_bytes(substream);
1941
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001942 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001943 bufsize, format_val);
1944
1945 if (bufsize != azx_dev->bufsize ||
1946 period_bytes != azx_dev->period_bytes ||
Takashi Iwai915bf292012-09-11 15:19:10 +02001947 format_val != azx_dev->format_val ||
1948 runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
Takashi Iwai97b71c92009-03-18 15:09:13 +01001949 azx_dev->bufsize = bufsize;
1950 azx_dev->period_bytes = period_bytes;
1951 azx_dev->format_val = format_val;
Takashi Iwai915bf292012-09-11 15:19:10 +02001952 azx_dev->no_period_wakeup = runtime->no_period_wakeup;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001953 err = azx_setup_periods(chip, substream, azx_dev);
1954 if (err < 0)
1955 return err;
1956 }
1957
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001958 /* wallclk has 24Mhz clock source */
1959 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
1960 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961 azx_setup_controller(chip, azx_dev);
1962 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1963 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1964 else
1965 azx_dev->fifo_size = 0;
1966
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001967 stream_tag = azx_dev->stream_tag;
1968 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001969 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001970 stream_tag > chip->capture_streams)
1971 stream_tag -= chip->capture_streams;
1972 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02001973 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974}
1975
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001976static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977{
1978 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001979 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001980 struct azx_dev *azx_dev;
1981 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001982 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001983 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001986 case SNDRV_PCM_TRIGGER_START:
1987 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1989 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001990 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001991 break;
1992 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001993 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001995 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001996 break;
1997 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001998 return -EINVAL;
1999 }
2000
2001 snd_pcm_group_for_each_entry(s, substream) {
2002 if (s->pcm->card != substream->pcm->card)
2003 continue;
2004 azx_dev = get_azx_dev(s);
2005 sbits |= 1 << azx_dev->index;
2006 nsync++;
2007 snd_pcm_trigger_done(s, substream);
2008 }
2009
2010 spin_lock(&chip->reg_lock);
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002011
2012 /* first, set SYNC bits of corresponding streams */
2013 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2014 azx_writel(chip, OLD_SSYNC,
2015 azx_readl(chip, OLD_SSYNC) | sbits);
2016 else
2017 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
2018
Takashi Iwai850f0e52008-03-18 17:11:05 +01002019 snd_pcm_group_for_each_entry(s, substream) {
2020 if (s->pcm->card != substream->pcm->card)
2021 continue;
2022 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002023 if (start) {
2024 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
2025 if (!rstart)
2026 azx_dev->start_wallclk -=
2027 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002028 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002029 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002030 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002031 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01002032 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033 }
2034 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002035 if (start) {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002036 /* wait until all FIFOs get ready */
2037 for (timeout = 5000; timeout; timeout--) {
2038 nwait = 0;
2039 snd_pcm_group_for_each_entry(s, substream) {
2040 if (s->pcm->card != substream->pcm->card)
2041 continue;
2042 azx_dev = get_azx_dev(s);
2043 if (!(azx_sd_readb(azx_dev, SD_STS) &
2044 SD_STS_FIFO_READY))
2045 nwait++;
2046 }
2047 if (!nwait)
2048 break;
2049 cpu_relax();
2050 }
2051 } else {
2052 /* wait until all RUN bits are cleared */
2053 for (timeout = 5000; timeout; timeout--) {
2054 nwait = 0;
2055 snd_pcm_group_for_each_entry(s, substream) {
2056 if (s->pcm->card != substream->pcm->card)
2057 continue;
2058 azx_dev = get_azx_dev(s);
2059 if (azx_sd_readb(azx_dev, SD_CTL) &
2060 SD_CTL_DMA_START)
2061 nwait++;
2062 }
2063 if (!nwait)
2064 break;
2065 cpu_relax();
2066 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002067 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002068 spin_lock(&chip->reg_lock);
2069 /* reset SYNC bits */
2070 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2071 azx_writel(chip, OLD_SSYNC,
2072 azx_readl(chip, OLD_SSYNC) & ~sbits);
2073 else
2074 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
2075 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002076 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077}
2078
Joseph Chan0e153472008-08-26 14:38:03 +02002079/* get the current DMA position with correction on VIA chips */
2080static unsigned int azx_via_get_position(struct azx *chip,
2081 struct azx_dev *azx_dev)
2082{
2083 unsigned int link_pos, mini_pos, bound_pos;
2084 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
2085 unsigned int fifo_size;
2086
2087 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02002088 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02002089 /* Playback, no problem using link position */
2090 return link_pos;
2091 }
2092
2093 /* Capture */
2094 /* For new chipset,
2095 * use mod to get the DMA position just like old chipset
2096 */
2097 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2098 mod_dma_pos %= azx_dev->period_bytes;
2099
2100 /* azx_dev->fifo_size can't get FIFO size of in stream.
2101 * Get from base address + offset.
2102 */
2103 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2104
2105 if (azx_dev->insufficient) {
2106 /* Link position never gather than FIFO size */
2107 if (link_pos <= fifo_size)
2108 return 0;
2109
2110 azx_dev->insufficient = 0;
2111 }
2112
2113 if (link_pos <= fifo_size)
2114 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2115 else
2116 mini_pos = link_pos - fifo_size;
2117
2118 /* Find nearest previous boudary */
2119 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2120 mod_link_pos = link_pos % azx_dev->period_bytes;
2121 if (mod_link_pos >= fifo_size)
2122 bound_pos = link_pos - mod_link_pos;
2123 else if (mod_dma_pos >= mod_mini_pos)
2124 bound_pos = mini_pos - mod_mini_pos;
2125 else {
2126 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2127 if (bound_pos >= azx_dev->bufsize)
2128 bound_pos = 0;
2129 }
2130
2131 /* Calculate real DMA position we want */
2132 return bound_pos + mod_dma_pos;
2133}
2134
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002135static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002136 struct azx_dev *azx_dev,
2137 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002138{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002139 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002140 int stream = azx_dev->substream->stream;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141
David Henningsson4cb36312010-09-30 10:12:50 +02002142 switch (chip->position_fix[stream]) {
2143 case POS_FIX_LPIB:
2144 /* read LPIB */
2145 pos = azx_sd_readl(azx_dev, SD_LPIB);
2146 break;
2147 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002148 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002149 break;
2150 default:
2151 /* use the position buffer */
2152 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002153 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002154 if (!pos || pos == (u32)-1) {
2155 printk(KERN_WARNING
2156 "hda-intel: Invalid position buffer, "
2157 "using LPIB read method instead.\n");
2158 chip->position_fix[stream] = POS_FIX_LPIB;
2159 pos = azx_sd_readl(azx_dev, SD_LPIB);
2160 } else
2161 chip->position_fix[stream] = POS_FIX_POSBUF;
2162 }
2163 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002164 }
David Henningsson4cb36312010-09-30 10:12:50 +02002165
Linus Torvalds1da177e2005-04-16 15:20:36 -07002166 if (pos >= azx_dev->bufsize)
2167 pos = 0;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002168
2169 /* calculate runtime delay from LPIB */
2170 if (azx_dev->substream->runtime &&
2171 chip->position_fix[stream] == POS_FIX_POSBUF &&
2172 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
2173 unsigned int lpib_pos = azx_sd_readl(azx_dev, SD_LPIB);
2174 int delay;
2175 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
2176 delay = pos - lpib_pos;
2177 else
2178 delay = lpib_pos - pos;
2179 if (delay < 0)
2180 delay += azx_dev->bufsize;
2181 if (delay >= azx_dev->period_bytes) {
2182 snd_printdd("delay %d > period_bytes %d\n",
2183 delay, azx_dev->period_bytes);
2184 delay = 0; /* something is wrong */
2185 }
2186 azx_dev->substream->runtime->delay =
2187 bytes_to_frames(azx_dev->substream->runtime, delay);
2188 }
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002189 return pos;
2190}
2191
2192static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2193{
2194 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2195 struct azx *chip = apcm->chip;
2196 struct azx_dev *azx_dev = get_azx_dev(substream);
2197 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002198 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002199}
2200
2201/*
2202 * Check whether the current DMA position is acceptable for updating
2203 * periods. Returns non-zero if it's OK.
2204 *
2205 * Many HD-audio controllers appear pretty inaccurate about
2206 * the update-IRQ timing. The IRQ is issued before actually the
2207 * data is processed. So, we need to process it afterwords in a
2208 * workqueue.
2209 */
2210static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2211{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002212 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002213 unsigned int pos;
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002214 int stream;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002215
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002216 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2217 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002218 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002219
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002220 stream = azx_dev->substream->stream;
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002221 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002222
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002223 if (WARN_ONCE(!azx_dev->period_bytes,
2224 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002225 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002226 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002227 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2228 /* NG - it's below the first next period boundary */
2229 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002230 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002231 return 1; /* OK, it's fine */
2232}
2233
2234/*
2235 * The work for pending PCM period updates.
2236 */
2237static void azx_irq_pending_work(struct work_struct *work)
2238{
2239 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002240 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002241
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002242 if (!chip->irq_pending_warned) {
2243 printk(KERN_WARNING
2244 "hda-intel: IRQ timing workaround is activated "
2245 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2246 chip->card->number);
2247 chip->irq_pending_warned = 1;
2248 }
2249
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002250 for (;;) {
2251 pending = 0;
2252 spin_lock_irq(&chip->reg_lock);
2253 for (i = 0; i < chip->num_streams; i++) {
2254 struct azx_dev *azx_dev = &chip->azx_dev[i];
2255 if (!azx_dev->irq_pending ||
2256 !azx_dev->substream ||
2257 !azx_dev->running)
2258 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002259 ok = azx_position_ok(chip, azx_dev);
2260 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002261 azx_dev->irq_pending = 0;
2262 spin_unlock(&chip->reg_lock);
2263 snd_pcm_period_elapsed(azx_dev->substream);
2264 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002265 } else if (ok < 0) {
2266 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002267 } else
2268 pending++;
2269 }
2270 spin_unlock_irq(&chip->reg_lock);
2271 if (!pending)
2272 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002273 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002274 }
2275}
2276
2277/* clear irq_pending flags and assure no on-going workq */
2278static void azx_clear_irq_pending(struct azx *chip)
2279{
2280 int i;
2281
2282 spin_lock_irq(&chip->reg_lock);
2283 for (i = 0; i < chip->num_streams; i++)
2284 chip->azx_dev[i].irq_pending = 0;
2285 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002286}
2287
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002288#ifdef CONFIG_X86
2289static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2290 struct vm_area_struct *area)
2291{
2292 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2293 struct azx *chip = apcm->chip;
2294 if (!azx_snoop(chip))
2295 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2296 return snd_pcm_lib_default_mmap(substream, area);
2297}
2298#else
2299#define azx_pcm_mmap NULL
2300#endif
2301
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002302static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002303 .open = azx_pcm_open,
2304 .close = azx_pcm_close,
2305 .ioctl = snd_pcm_lib_ioctl,
2306 .hw_params = azx_pcm_hw_params,
2307 .hw_free = azx_pcm_hw_free,
2308 .prepare = azx_pcm_prepare,
2309 .trigger = azx_pcm_trigger,
2310 .pointer = azx_pcm_pointer,
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002311 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002312 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002313};
2314
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002315static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002316{
Takashi Iwai176d5332008-07-30 15:01:44 +02002317 struct azx_pcm *apcm = pcm->private_data;
2318 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002319 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002320 kfree(apcm);
2321 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002322}
2323
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002324#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2325
Takashi Iwai176d5332008-07-30 15:01:44 +02002326static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002327azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2328 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002329{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002330 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002331 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002332 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002333 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002334 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002335 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002336
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002337 list_for_each_entry(apcm, &chip->pcm_list, list) {
2338 if (apcm->pcm->device == pcm_dev) {
2339 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
2340 return -EBUSY;
2341 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002342 }
2343 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2344 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2345 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002346 &pcm);
2347 if (err < 0)
2348 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002349 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002350 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002351 if (apcm == NULL)
2352 return -ENOMEM;
2353 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002354 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002355 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002356 pcm->private_data = apcm;
2357 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002358 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2359 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002360 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002361 cpcm->pcm = pcm;
2362 for (s = 0; s < 2; s++) {
2363 apcm->hinfo[s] = &cpcm->stream[s];
2364 if (cpcm->stream[s].substreams)
2365 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2366 }
2367 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002368 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2369 if (size > MAX_PREALLOC_SIZE)
2370 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002371 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002372 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002373 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002374 return 0;
2375}
2376
2377/*
2378 * mixer creation - all stuff is implemented in hda module
2379 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002380static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002381{
2382 return snd_hda_build_controls(chip->bus);
2383}
2384
2385
2386/*
2387 * initialize SD streams
2388 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002389static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002390{
2391 int i;
2392
2393 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002394 * assign the starting bdl address to each stream (device)
2395 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002396 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002397 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002398 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002399 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002400 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2401 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2402 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2403 azx_dev->sd_int_sta_mask = 1 << i;
2404 /* stream tag: must be non-zero and unique */
2405 azx_dev->index = i;
2406 azx_dev->stream_tag = i + 1;
2407 }
2408
2409 return 0;
2410}
2411
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002412static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2413{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002414 if (request_irq(chip->pci->irq, azx_interrupt,
2415 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002416 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002417 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2418 "disabling device\n", chip->pci->irq);
2419 if (do_disconnect)
2420 snd_card_disconnect(chip->card);
2421 return -1;
2422 }
2423 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002424 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002425 return 0;
2426}
2427
Linus Torvalds1da177e2005-04-16 15:20:36 -07002428
Takashi Iwaicb53c622007-08-10 17:21:45 +02002429static void azx_stop_chip(struct azx *chip)
2430{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002431 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002432 return;
2433
2434 /* disable interrupts */
2435 azx_int_disable(chip);
2436 azx_int_clear(chip);
2437
2438 /* disable CORB/RIRB */
2439 azx_free_cmd_io(chip);
2440
2441 /* disable position buffer */
2442 azx_writel(chip, DPLBASE, 0);
2443 azx_writel(chip, DPUBASE, 0);
2444
2445 chip->initialized = 0;
2446}
2447
Takashi Iwai83012a72012-08-24 18:38:08 +02002448#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02002449/* power-up/down the controller */
Takashi Iwai68467f52012-08-28 09:14:29 -07002450static void azx_power_notify(struct hda_bus *bus, bool power_up)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002451{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002452 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002453
Takashi Iwai68467f52012-08-28 09:14:29 -07002454 if (power_up)
Mengdong Linb8dfc462012-08-23 17:32:30 +08002455 pm_runtime_get_sync(&chip->pci->dev);
2456 else
2457 pm_runtime_put_sync(&chip->pci->dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002458}
Takashi Iwai65fcd412012-08-14 17:13:32 +02002459
2460static DEFINE_MUTEX(card_list_lock);
2461static LIST_HEAD(card_list);
2462
2463static void azx_add_card_list(struct azx *chip)
2464{
2465 mutex_lock(&card_list_lock);
2466 list_add(&chip->list, &card_list);
2467 mutex_unlock(&card_list_lock);
2468}
2469
2470static void azx_del_card_list(struct azx *chip)
2471{
2472 mutex_lock(&card_list_lock);
2473 list_del_init(&chip->list);
2474 mutex_unlock(&card_list_lock);
2475}
2476
2477/* trigger power-save check at writing parameter */
2478static int param_set_xint(const char *val, const struct kernel_param *kp)
2479{
2480 struct azx *chip;
2481 struct hda_codec *c;
2482 int prev = power_save;
2483 int ret = param_set_int(val, kp);
2484
2485 if (ret || prev == power_save)
2486 return ret;
2487
2488 mutex_lock(&card_list_lock);
2489 list_for_each_entry(chip, &card_list, list) {
2490 if (!chip->bus || chip->disabled)
2491 continue;
2492 list_for_each_entry(c, &chip->bus->codec_list, list)
2493 snd_hda_power_sync(c);
2494 }
2495 mutex_unlock(&card_list_lock);
2496 return 0;
2497}
2498#else
2499#define azx_add_card_list(chip) /* NOP */
2500#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +02002501#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002502
Takashi Iwai7ccbde52012-08-14 18:10:09 +02002503#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002504/*
2505 * power management
2506 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002507static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002508{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002509 struct pci_dev *pci = to_pci_dev(dev);
2510 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002511 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002512 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002513
Takashi Iwai421a1252005-11-17 16:11:09 +01002514 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002515 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002516 list_for_each_entry(p, &chip->pcm_list, list)
2517 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002518 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002519 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002520 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002521 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002522 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002523 chip->irq = -1;
2524 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002525 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002526 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002527 pci_disable_device(pci);
2528 pci_save_state(pci);
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002529 pci_set_power_state(pci, PCI_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002530 return 0;
2531}
2532
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002533static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002534{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002535 struct pci_dev *pci = to_pci_dev(dev);
2536 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002537 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002538
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002539 pci_set_power_state(pci, PCI_D0);
2540 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002541 if (pci_enable_device(pci) < 0) {
2542 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2543 "disabling device\n");
2544 snd_card_disconnect(card);
2545 return -EIO;
2546 }
2547 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002548 if (chip->msi)
2549 if (pci_enable_msi(pci) < 0)
2550 chip->msi = 0;
2551 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002552 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002553 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002554
Takashi Iwai7f308302012-05-08 16:52:23 +02002555 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002556
Linus Torvalds1da177e2005-04-16 15:20:36 -07002557 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002558 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002559 return 0;
2560}
Mengdong Linb8dfc462012-08-23 17:32:30 +08002561#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
2562
2563#ifdef CONFIG_PM_RUNTIME
2564static int azx_runtime_suspend(struct device *dev)
2565{
2566 struct snd_card *card = dev_get_drvdata(dev);
2567 struct azx *chip = card->private_data;
2568
2569 if (!power_save_controller)
2570 return -EAGAIN;
2571
2572 azx_stop_chip(chip);
2573 azx_clear_irq_pending(chip);
2574 return 0;
2575}
2576
2577static int azx_runtime_resume(struct device *dev)
2578{
2579 struct snd_card *card = dev_get_drvdata(dev);
2580 struct azx *chip = card->private_data;
2581
2582 azx_init_pci(chip);
2583 azx_init_chip(chip, 1);
2584 return 0;
2585}
2586#endif /* CONFIG_PM_RUNTIME */
2587
2588#ifdef CONFIG_PM
2589static const struct dev_pm_ops azx_pm = {
2590 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
2591 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, NULL)
2592};
2593
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002594#define AZX_PM_OPS &azx_pm
2595#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002596#define AZX_PM_OPS NULL
Mengdong Linb8dfc462012-08-23 17:32:30 +08002597#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002598
2599
2600/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002601 * reboot notifier for hang-up problem at power-down
2602 */
2603static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2604{
2605 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002606 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002607 azx_stop_chip(chip);
2608 return NOTIFY_OK;
2609}
2610
2611static void azx_notifier_register(struct azx *chip)
2612{
2613 chip->reboot_notifier.notifier_call = azx_halt;
2614 register_reboot_notifier(&chip->reboot_notifier);
2615}
2616
2617static void azx_notifier_unregister(struct azx *chip)
2618{
2619 if (chip->reboot_notifier.notifier_call)
2620 unregister_reboot_notifier(&chip->reboot_notifier);
2621}
2622
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002623static int DELAYED_INIT_MARK azx_first_init(struct azx *chip);
2624static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip);
2625
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002626#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002627static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci);
2628
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002629static void azx_vs_set_state(struct pci_dev *pci,
2630 enum vga_switcheroo_state state)
2631{
2632 struct snd_card *card = pci_get_drvdata(pci);
2633 struct azx *chip = card->private_data;
2634 bool disabled;
2635
2636 if (chip->init_failed)
2637 return;
2638
2639 disabled = (state == VGA_SWITCHEROO_OFF);
2640 if (chip->disabled == disabled)
2641 return;
2642
2643 if (!chip->bus) {
2644 chip->disabled = disabled;
2645 if (!disabled) {
2646 snd_printk(KERN_INFO SFX
2647 "%s: Start delayed initialization\n",
2648 pci_name(chip->pci));
2649 if (azx_first_init(chip) < 0 ||
2650 azx_probe_continue(chip) < 0) {
2651 snd_printk(KERN_ERR SFX
2652 "%s: initialization error\n",
2653 pci_name(chip->pci));
2654 chip->init_failed = true;
2655 }
2656 }
2657 } else {
2658 snd_printk(KERN_INFO SFX
2659 "%s %s via VGA-switcheroo\n",
2660 disabled ? "Disabling" : "Enabling",
2661 pci_name(chip->pci));
2662 if (disabled) {
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002663 azx_suspend(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002664 chip->disabled = true;
Takashi Iwai128960a2012-10-12 17:28:18 +02002665 if (snd_hda_lock_devices(chip->bus))
2666 snd_printk(KERN_WARNING SFX
2667 "Cannot lock devices!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002668 } else {
2669 snd_hda_unlock_devices(chip->bus);
2670 chip->disabled = false;
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002671 azx_resume(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002672 }
2673 }
2674}
2675
2676static bool azx_vs_can_switch(struct pci_dev *pci)
2677{
2678 struct snd_card *card = pci_get_drvdata(pci);
2679 struct azx *chip = card->private_data;
2680
2681 if (chip->init_failed)
2682 return false;
2683 if (chip->disabled || !chip->bus)
2684 return true;
2685 if (snd_hda_lock_devices(chip->bus))
2686 return false;
2687 snd_hda_unlock_devices(chip->bus);
2688 return true;
2689}
2690
2691static void __devinit init_vga_switcheroo(struct azx *chip)
2692{
2693 struct pci_dev *p = get_bound_vga(chip->pci);
2694 if (p) {
2695 snd_printk(KERN_INFO SFX
2696 "%s: Handle VGA-switcheroo audio client\n",
2697 pci_name(chip->pci));
2698 chip->use_vga_switcheroo = 1;
2699 pci_dev_put(p);
2700 }
2701}
2702
2703static const struct vga_switcheroo_client_ops azx_vs_ops = {
2704 .set_gpu_state = azx_vs_set_state,
2705 .can_switch = azx_vs_can_switch,
2706};
2707
2708static int __devinit register_vga_switcheroo(struct azx *chip)
2709{
Takashi Iwai128960a2012-10-12 17:28:18 +02002710 int err;
2711
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002712 if (!chip->use_vga_switcheroo)
2713 return 0;
2714 /* FIXME: currently only handling DIS controller
2715 * is there any machine with two switchable HDMI audio controllers?
2716 */
Takashi Iwai128960a2012-10-12 17:28:18 +02002717 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002718 VGA_SWITCHEROO_DIS,
2719 chip->bus != NULL);
Takashi Iwai128960a2012-10-12 17:28:18 +02002720 if (err < 0)
2721 return err;
2722 chip->vga_switcheroo_registered = 1;
2723 return 0;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002724}
2725#else
2726#define init_vga_switcheroo(chip) /* NOP */
2727#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002728#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002729#endif /* SUPPORT_VGA_SWITCHER */
2730
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002731/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002732 * destructor
2733 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002734static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002735{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002736 int i;
2737
Takashi Iwai65fcd412012-08-14 17:13:32 +02002738 azx_del_card_list(chip);
2739
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002740 azx_notifier_unregister(chip);
2741
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002742 if (use_vga_switcheroo(chip)) {
2743 if (chip->disabled && chip->bus)
2744 snd_hda_unlock_devices(chip->bus);
Takashi Iwai128960a2012-10-12 17:28:18 +02002745 if (chip->vga_switcheroo_registered)
2746 vga_switcheroo_unregister_client(chip->pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002747 }
2748
Takashi Iwaice43fba2005-05-30 20:33:44 +02002749 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002750 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002751 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002752 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002753 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002754 }
2755
Jeff Garzikf000fd82008-04-22 13:50:34 +02002756 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002757 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002758 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002759 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002760 if (chip->remap_addr)
2761 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002762
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002763 if (chip->azx_dev) {
2764 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002765 if (chip->azx_dev[i].bdl.area) {
2766 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002767 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002768 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002769 }
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002770 if (chip->rb.area) {
2771 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002772 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002773 }
2774 if (chip->posbuf.area) {
2775 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002776 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002777 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002778 if (chip->region_requested)
2779 pci_release_regions(chip->pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002780 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002781 kfree(chip->azx_dev);
Takashi Iwai4918cda2012-08-09 12:33:28 +02002782#ifdef CONFIG_SND_HDA_PATCH_LOADER
2783 if (chip->fw)
2784 release_firmware(chip->fw);
2785#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002786 kfree(chip);
2787
2788 return 0;
2789}
2790
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002791static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002792{
2793 return azx_free(device->device_data);
2794}
2795
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002796#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07002797/*
Takashi Iwai91219472012-04-26 12:13:25 +02002798 * Check of disabled HDMI controller by vga-switcheroo
2799 */
2800static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci)
2801{
2802 struct pci_dev *p;
2803
2804 /* check only discrete GPU */
2805 switch (pci->vendor) {
2806 case PCI_VENDOR_ID_ATI:
2807 case PCI_VENDOR_ID_AMD:
2808 case PCI_VENDOR_ID_NVIDIA:
2809 if (pci->devfn == 1) {
2810 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
2811 pci->bus->number, 0);
2812 if (p) {
2813 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
2814 return p;
2815 pci_dev_put(p);
2816 }
2817 }
2818 break;
2819 }
2820 return NULL;
2821}
2822
2823static bool __devinit check_hdmi_disabled(struct pci_dev *pci)
2824{
2825 bool vga_inactive = false;
2826 struct pci_dev *p = get_bound_vga(pci);
2827
2828 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02002829 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02002830 vga_inactive = true;
2831 pci_dev_put(p);
2832 }
2833 return vga_inactive;
2834}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002835#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02002836
2837/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002838 * white/black-listing for position_fix
2839 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002840static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002841 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2842 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002843 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002844 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002845 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002846 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002847 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01002848 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002849 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002850 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002851 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002852 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002853 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002854 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002855 {}
2856};
2857
2858static int __devinit check_position_fix(struct azx *chip, int fix)
2859{
2860 const struct snd_pci_quirk *q;
2861
Takashi Iwaic673ba12009-03-17 07:49:14 +01002862 switch (fix) {
Takashi Iwai1dac6692012-09-13 14:59:47 +02002863 case POS_FIX_AUTO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002864 case POS_FIX_LPIB:
2865 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02002866 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002867 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002868 return fix;
2869 }
2870
Takashi Iwaic673ba12009-03-17 07:49:14 +01002871 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2872 if (q) {
2873 printk(KERN_INFO
2874 "hda_intel: position_fix set to %d "
2875 "for device %04x:%04x\n",
2876 q->value, q->subvendor, q->subdevice);
2877 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002878 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02002879
2880 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02002881 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
2882 snd_printd(SFX "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02002883 return POS_FIX_VIACOMBO;
2884 }
Takashi Iwai9477c582011-05-25 09:11:37 +02002885 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
2886 snd_printd(SFX "Using LPIB position fix\n");
2887 return POS_FIX_LPIB;
2888 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002889 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002890}
2891
2892/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002893 * black-lists for probe_mask
2894 */
2895static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2896 /* Thinkpad often breaks the controller communication when accessing
2897 * to the non-working (or non-existing) modem codec slot.
2898 */
2899 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2900 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2901 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002902 /* broken BIOS */
2903 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002904 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2905 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002906 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002907 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002908 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02002909 /* WinFast VP200 H (Teradici) user reported broken communication */
2910 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02002911 {}
2912};
2913
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002914#define AZX_FORCE_CODEC_MASK 0x100
2915
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002916static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002917{
2918 const struct snd_pci_quirk *q;
2919
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002920 chip->codec_probe_mask = probe_mask[dev];
2921 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002922 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2923 if (q) {
2924 printk(KERN_INFO
2925 "hda_intel: probe_mask set to 0x%x "
2926 "for device %04x:%04x\n",
2927 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002928 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002929 }
2930 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002931
2932 /* check forced option */
2933 if (chip->codec_probe_mask != -1 &&
2934 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2935 chip->codec_mask = chip->codec_probe_mask & 0xff;
2936 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2937 chip->codec_mask);
2938 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002939}
2940
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002941/*
Takashi Iwai716238552009-09-28 13:14:04 +02002942 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002943 */
Takashi Iwai716238552009-09-28 13:14:04 +02002944static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01002945 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01002946 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01002947 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01002948 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02002949 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002950 {}
2951};
2952
2953static void __devinit check_msi(struct azx *chip)
2954{
2955 const struct snd_pci_quirk *q;
2956
Takashi Iwai716238552009-09-28 13:14:04 +02002957 if (enable_msi >= 0) {
2958 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002959 return;
Takashi Iwai716238552009-09-28 13:14:04 +02002960 }
2961 chip->msi = 1; /* enable MSI as default */
2962 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002963 if (q) {
2964 printk(KERN_INFO
2965 "hda_intel: msi for device %04x:%04x set to %d\n",
2966 q->subvendor, q->subdevice, q->value);
2967 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002968 return;
2969 }
2970
2971 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02002972 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
2973 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002974 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002975 }
2976}
2977
Takashi Iwaia1585d72011-12-14 09:27:04 +01002978/* check the snoop mode availability */
2979static void __devinit azx_check_snoop_available(struct azx *chip)
2980{
2981 bool snoop = chip->snoop;
2982
2983 switch (chip->driver_type) {
2984 case AZX_DRIVER_VIA:
2985 /* force to non-snoop mode for a new VIA controller
2986 * when BIOS is set
2987 */
2988 if (snoop) {
2989 u8 val;
2990 pci_read_config_byte(chip->pci, 0x42, &val);
2991 if (!(val & 0x80) && chip->pci->revision == 0x30)
2992 snoop = false;
2993 }
2994 break;
2995 case AZX_DRIVER_ATIHDMI_NS:
2996 /* new ATI HDMI requires non-snoop */
2997 snoop = false;
2998 break;
2999 }
3000
3001 if (snoop != chip->snoop) {
3002 snd_printk(KERN_INFO SFX "Force to %s mode\n",
3003 snoop ? "snoop" : "non-snoop");
3004 chip->snoop = snoop;
3005 }
3006}
Takashi Iwai669ba272007-08-17 09:17:36 +02003007
3008/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003009 * constructor
3010 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003011static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai9477c582011-05-25 09:11:37 +02003012 int dev, unsigned int driver_caps,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003013 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003014{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003015 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003016 .dev_free = azx_dev_free,
3017 };
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003018 struct azx *chip;
3019 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003020
3021 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01003022
Pavel Machek927fc862006-08-31 17:03:43 +02003023 err = pci_enable_device(pci);
3024 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003025 return err;
3026
Takashi Iwaie560d8d2005-09-09 14:21:46 +02003027 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003028 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003029 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
3030 pci_disable_device(pci);
3031 return -ENOMEM;
3032 }
3033
3034 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01003035 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003036 chip->card = card;
3037 chip->pci = pci;
3038 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02003039 chip->driver_caps = driver_caps;
3040 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003041 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02003042 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02003043 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01003044 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003045 INIT_LIST_HEAD(&chip->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003046 init_vga_switcheroo(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003047
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02003048 chip->position_fix[0] = chip->position_fix[1] =
3049 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003050 /* combo mode uses LPIB for playback */
3051 if (chip->position_fix[0] == POS_FIX_COMBO) {
3052 chip->position_fix[0] = POS_FIX_LPIB;
3053 chip->position_fix[1] = POS_FIX_AUTO;
3054 }
3055
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003056 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01003057
Takashi Iwai27346162006-01-12 18:28:44 +01003058 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d2011-09-28 17:16:09 +02003059 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01003060 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02003061
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003062 if (bdl_pos_adj[dev] < 0) {
3063 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003064 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08003065 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003066 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003067 break;
3068 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003069 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003070 break;
3071 }
3072 }
3073
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003074 if (check_hdmi_disabled(pci)) {
3075 snd_printk(KERN_INFO SFX "VGA controller for %s is disabled\n",
3076 pci_name(pci));
3077 if (use_vga_switcheroo(chip)) {
3078 snd_printk(KERN_INFO SFX "Delaying initialization\n");
3079 chip->disabled = true;
3080 goto ok;
3081 }
3082 kfree(chip);
3083 pci_disable_device(pci);
3084 return -ENXIO;
3085 }
3086
3087 err = azx_first_init(chip);
3088 if (err < 0) {
3089 azx_free(chip);
3090 return err;
3091 }
3092
3093 ok:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003094 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
3095 if (err < 0) {
3096 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
3097 azx_free(chip);
3098 return err;
3099 }
3100
3101 *rchip = chip;
3102 return 0;
3103}
3104
3105static int DELAYED_INIT_MARK azx_first_init(struct azx *chip)
3106{
3107 int dev = chip->dev_index;
3108 struct pci_dev *pci = chip->pci;
3109 struct snd_card *card = chip->card;
3110 int i, err;
3111 unsigned short gcap;
3112
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003113#if BITS_PER_LONG != 64
3114 /* Fix up base address on ULI M5461 */
3115 if (chip->driver_type == AZX_DRIVER_ULI) {
3116 u16 tmp3;
3117 pci_read_config_word(pci, 0x40, &tmp3);
3118 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
3119 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
3120 }
3121#endif
3122
Pavel Machek927fc862006-08-31 17:03:43 +02003123 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003124 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003125 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003126 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003127
Pavel Machek927fc862006-08-31 17:03:43 +02003128 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07003129 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003130 if (chip->remap_addr == NULL) {
3131 snd_printk(KERN_ERR SFX "ioremap error\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003132 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003133 }
3134
Takashi Iwai68e7fff2006-10-23 13:40:59 +02003135 if (chip->msi)
3136 if (pci_enable_msi(pci) < 0)
3137 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02003138
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003139 if (azx_acquire_irq(chip, 0) < 0)
3140 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003141
3142 pci_set_master(pci);
3143 synchronize_irq(chip->irq);
3144
Tobin Davisbcd72002008-01-15 11:23:55 +01003145 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02003146 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01003147
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003148 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02003149 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003150 struct pci_dev *p_smbus;
3151 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
3152 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
3153 NULL);
3154 if (p_smbus) {
3155 if (p_smbus->revision < 0x30)
3156 gcap &= ~ICH6_GCAP_64OK;
3157 pci_dev_put(p_smbus);
3158 }
3159 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01003160
Takashi Iwai9477c582011-05-25 09:11:37 +02003161 /* disable 64bit DMA address on some devices */
3162 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
3163 snd_printd(SFX "Disabling 64bit DMA\n");
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003164 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02003165 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003166
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003167 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01003168 if (align_buffer_size >= 0)
3169 chip->align_buffer_size = !!align_buffer_size;
3170 else {
3171 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
3172 chip->align_buffer_size = 0;
3173 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
3174 chip->align_buffer_size = 1;
3175 else
3176 chip->align_buffer_size = 1;
3177 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003178
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003179 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02003180 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07003181 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003182 else {
Yang Hongyange9304382009-04-13 14:40:14 -07003183 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
3184 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003185 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003186
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003187 /* read number of streams from GCAP register instead of using
3188 * hardcoded value
3189 */
3190 chip->capture_streams = (gcap >> 8) & 0x0f;
3191 chip->playback_streams = (gcap >> 12) & 0x0f;
3192 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01003193 /* gcap didn't give any info, switching to old method */
3194
3195 switch (chip->driver_type) {
3196 case AZX_DRIVER_ULI:
3197 chip->playback_streams = ULI_NUM_PLAYBACK;
3198 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003199 break;
3200 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08003201 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01003202 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
3203 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003204 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01003205 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01003206 default:
3207 chip->playback_streams = ICH6_NUM_PLAYBACK;
3208 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003209 break;
3210 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003211 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003212 chip->capture_index_offset = 0;
3213 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003214 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02003215 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
3216 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003217 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02003218 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003219 return -ENOMEM;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003220 }
3221
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003222 for (i = 0; i < chip->num_streams; i++) {
3223 /* allocate memory for the BDL for each stream */
3224 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3225 snd_dma_pci_data(chip->pci),
3226 BDL_SIZE, &chip->azx_dev[i].bdl);
3227 if (err < 0) {
3228 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003229 return -ENOMEM;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003230 }
Takashi Iwai27fe48d2011-09-28 17:16:09 +02003231 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003232 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003233 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003234 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3235 snd_dma_pci_data(chip->pci),
3236 chip->num_streams * 8, &chip->posbuf);
3237 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003238 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003239 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003240 }
Takashi Iwai27fe48d2011-09-28 17:16:09 +02003241 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003242 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02003243 err = azx_alloc_cmd_io(chip);
3244 if (err < 0)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003245 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003246
3247 /* initialize streams */
3248 azx_init_stream(chip);
3249
3250 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02003251 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003252 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003253
3254 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02003255 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003256 snd_printk(KERN_ERR SFX "no codecs found!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003257 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003258 }
3259
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003260 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02003261 strlcpy(card->shortname, driver_short_names[chip->driver_type],
3262 sizeof(card->shortname));
3263 snprintf(card->longname, sizeof(card->longname),
3264 "%s at 0x%lx irq %i",
3265 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003266
Linus Torvalds1da177e2005-04-16 15:20:36 -07003267 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003268}
3269
Takashi Iwaicb53c622007-08-10 17:21:45 +02003270static void power_down_all_codecs(struct azx *chip)
3271{
Takashi Iwai83012a72012-08-24 18:38:08 +02003272#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02003273 /* The codecs were powered up in snd_hda_codec_new().
3274 * Now all initialization done, so turn them down if possible
3275 */
3276 struct hda_codec *codec;
3277 list_for_each_entry(codec, &chip->bus->codec_list, list) {
3278 snd_hda_power_down(codec);
3279 }
3280#endif
3281}
3282
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003283#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003284/* callback from request_firmware_nowait() */
3285static void azx_firmware_cb(const struct firmware *fw, void *context)
3286{
3287 struct snd_card *card = context;
3288 struct azx *chip = card->private_data;
3289 struct pci_dev *pci = chip->pci;
3290
3291 if (!fw) {
3292 snd_printk(KERN_ERR SFX "Cannot load firmware, aborting\n");
3293 goto error;
3294 }
3295
3296 chip->fw = fw;
3297 if (!chip->disabled) {
3298 /* continue probing */
3299 if (azx_probe_continue(chip))
3300 goto error;
3301 }
3302 return; /* OK */
3303
3304 error:
3305 snd_card_free(card);
3306 pci_set_drvdata(pci, NULL);
3307}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003308#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003309
Takashi Iwaid01ce992007-07-27 16:52:19 +02003310static int __devinit azx_probe(struct pci_dev *pci,
3311 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003312{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003313 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003314 struct snd_card *card;
3315 struct azx *chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003316 bool probe_now;
Pavel Machek927fc862006-08-31 17:03:43 +02003317 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003318
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003319 if (dev >= SNDRV_CARDS)
3320 return -ENODEV;
3321 if (!enable[dev]) {
3322 dev++;
3323 return -ENOENT;
3324 }
3325
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003326 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
3327 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003328 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003329 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003330 }
3331
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003332 snd_card_set_dev(card, &pci->dev);
3333
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003334 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003335 if (err < 0)
3336 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01003337 card->private_data = chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003338 probe_now = !chip->disabled;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003339
Takashi Iwai4918cda2012-08-09 12:33:28 +02003340#ifdef CONFIG_SND_HDA_PATCH_LOADER
3341 if (patch[dev] && *patch[dev]) {
3342 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
3343 patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003344 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
3345 &pci->dev, GFP_KERNEL, card,
3346 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02003347 if (err < 0)
3348 goto out_free;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003349 probe_now = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02003350 }
3351#endif /* CONFIG_SND_HDA_PATCH_LOADER */
3352
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003353 if (probe_now) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003354 err = azx_probe_continue(chip);
3355 if (err < 0)
3356 goto out_free;
3357 }
3358
3359 pci_set_drvdata(pci, card);
3360
Mengdong Linb8dfc462012-08-23 17:32:30 +08003361 if (pci_dev_run_wake(pci))
3362 pm_runtime_put_noidle(&pci->dev);
3363
Takashi Iwai128960a2012-10-12 17:28:18 +02003364 err = register_vga_switcheroo(chip);
3365 if (err < 0) {
3366 snd_printk(KERN_ERR SFX
3367 "Error registering VGA-switcheroo client\n");
3368 goto out_free;
3369 }
3370
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003371 dev++;
3372 return 0;
3373
3374out_free:
3375 snd_card_free(card);
3376 return err;
3377}
3378
3379static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip)
3380{
3381 int dev = chip->dev_index;
3382 int err;
3383
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01003384#ifdef CONFIG_SND_HDA_INPUT_BEEP
3385 chip->beep_mode = beep_mode[dev];
3386#endif
3387
Linus Torvalds1da177e2005-04-16 15:20:36 -07003388 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003389 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003390 if (err < 0)
3391 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003392#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02003393 if (chip->fw) {
3394 err = snd_hda_load_patch(chip->bus, chip->fw->size,
3395 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003396 if (err < 0)
3397 goto out_free;
Takashi Iwai4918cda2012-08-09 12:33:28 +02003398 release_firmware(chip->fw); /* no longer needed */
3399 chip->fw = NULL;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003400 }
3401#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003402 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003403 err = azx_codec_configure(chip);
3404 if (err < 0)
3405 goto out_free;
3406 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003407
3408 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02003409 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003410 if (err < 0)
3411 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003412
3413 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003414 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003415 if (err < 0)
3416 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003417
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003418 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003419 if (err < 0)
3420 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003421
Takashi Iwaicb53c622007-08-10 17:21:45 +02003422 chip->running = 1;
3423 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003424 azx_notifier_register(chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003425 azx_add_card_list(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003426
Takashi Iwai91219472012-04-26 12:13:25 +02003427 return 0;
3428
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003429out_free:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003430 chip->init_failed = 1;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003431 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003432}
3433
3434static void __devexit azx_remove(struct pci_dev *pci)
3435{
Takashi Iwai91219472012-04-26 12:13:25 +02003436 struct snd_card *card = pci_get_drvdata(pci);
Mengdong Linb8dfc462012-08-23 17:32:30 +08003437
3438 if (pci_dev_run_wake(pci))
3439 pm_runtime_get_noresume(&pci->dev);
3440
Takashi Iwai91219472012-04-26 12:13:25 +02003441 if (card)
3442 snd_card_free(card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003443 pci_set_drvdata(pci, NULL);
3444}
3445
3446/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003447static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003448 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003449 { PCI_DEVICE(0x8086, 0x1c20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003450 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003451 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Seth Heasleycea310e2010-09-10 16:29:56 -07003452 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003453 { PCI_DEVICE(0x8086, 0x1d20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003454 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3455 AZX_DCAPS_BUFSIZE},
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003456 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003457 { PCI_DEVICE(0x8086, 0x1e20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003458 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003459 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Seth Heasley8bc039a2012-01-23 16:24:31 -08003460 /* Lynx Point */
3461 { PCI_DEVICE(0x8086, 0x8c20),
3462 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003463 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
James Ralston144dad92012-08-09 09:38:59 -07003464 /* Lynx Point-LP */
3465 { PCI_DEVICE(0x8086, 0x9c20),
3466 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003467 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
James Ralston144dad92012-08-09 09:38:59 -07003468 /* Lynx Point-LP */
3469 { PCI_DEVICE(0x8086, 0x9c21),
3470 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003471 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003472 /* Haswell */
3473 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwaibdbe34d2012-07-16 16:17:10 +02003474 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003475 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Wang Xingchaod279fae2012-09-17 13:10:23 +08003476 { PCI_DEVICE(0x8086, 0x0d0c),
3477 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003478 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Pierre-Louis Bossart99df18b2012-09-21 18:39:07 -05003479 /* 5 Series/3400 */
3480 { PCI_DEVICE(0x8086, 0x3b56),
3481 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
3482 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Takashi Iwai87218e92008-02-21 08:13:11 +01003483 /* SCH */
Takashi Iwai9477c582011-05-25 09:11:37 +02003484 { PCI_DEVICE(0x8086, 0x811b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003485 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson645e9032011-12-14 15:52:30 +08003486 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
Li Peng09904b92011-12-28 15:17:26 +00003487 { PCI_DEVICE(0x8086, 0x080a),
3488 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson716e5db2012-01-04 10:12:54 +01003489 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
David Henningsson645e9032011-12-14 15:52:30 +08003490 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003491 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003492 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3493 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003494 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003495 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3496 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003497 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003498 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3499 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003500 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003501 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3502 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003503 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003504 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3505 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003506 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003507 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3508 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003509 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003510 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3511 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003512 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003513 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3514 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003515 /* Generic Intel */
3516 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3517 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3518 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003519 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003520 /* ATI SB 450/600/700/800/900 */
3521 { PCI_DEVICE(0x1002, 0x437b),
3522 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3523 { PCI_DEVICE(0x1002, 0x4383),
3524 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3525 /* AMD Hudson */
3526 { PCI_DEVICE(0x1022, 0x780d),
3527 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003528 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003529 { PCI_DEVICE(0x1002, 0x793b),
3530 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3531 { PCI_DEVICE(0x1002, 0x7919),
3532 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3533 { PCI_DEVICE(0x1002, 0x960f),
3534 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3535 { PCI_DEVICE(0x1002, 0x970f),
3536 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3537 { PCI_DEVICE(0x1002, 0xaa00),
3538 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3539 { PCI_DEVICE(0x1002, 0xaa08),
3540 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3541 { PCI_DEVICE(0x1002, 0xaa10),
3542 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3543 { PCI_DEVICE(0x1002, 0xaa18),
3544 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3545 { PCI_DEVICE(0x1002, 0xaa20),
3546 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3547 { PCI_DEVICE(0x1002, 0xaa28),
3548 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3549 { PCI_DEVICE(0x1002, 0xaa30),
3550 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3551 { PCI_DEVICE(0x1002, 0xaa38),
3552 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3553 { PCI_DEVICE(0x1002, 0xaa40),
3554 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3555 { PCI_DEVICE(0x1002, 0xaa48),
3556 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003557 { PCI_DEVICE(0x1002, 0x9902),
3558 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3559 { PCI_DEVICE(0x1002, 0xaaa0),
3560 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3561 { PCI_DEVICE(0x1002, 0xaaa8),
3562 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3563 { PCI_DEVICE(0x1002, 0xaab0),
3564 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003565 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003566 { PCI_DEVICE(0x1106, 0x3288),
3567 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08003568 /* VIA GFX VT7122/VX900 */
3569 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
3570 /* VIA GFX VT6122/VX11 */
3571 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01003572 /* SIS966 */
3573 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3574 /* ULI M5461 */
3575 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3576 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003577 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3578 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3579 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003580 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003581 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003582 { PCI_DEVICE(0x6549, 0x1200),
3583 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003584 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02003585 /* CTHDA chips */
3586 { PCI_DEVICE(0x1102, 0x0010),
3587 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3588 { PCI_DEVICE(0x1102, 0x0012),
3589 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003590#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3591 /* the following entry conflicts with snd-ctxfi driver,
3592 * as ctxfi driver mutates from HD-audio to native mode with
3593 * a special command sequence.
3594 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003595 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3596 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3597 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003598 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003599 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003600#else
3601 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003602 { PCI_DEVICE(0x1102, 0x0009),
3603 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003604 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003605#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003606 /* Vortex86MX */
3607 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003608 /* VMware HDAudio */
3609 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003610 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003611 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3612 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3613 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003614 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003615 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3616 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3617 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003618 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003619 { 0, }
3620};
3621MODULE_DEVICE_TABLE(pci, azx_ids);
3622
3623/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003624static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003625 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003626 .id_table = azx_ids,
3627 .probe = azx_probe,
3628 .remove = __devexit_p(azx_remove),
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003629 .driver = {
3630 .pm = AZX_PM_OPS,
3631 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003632};
3633
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003634module_pci_driver(azx_driver);