blob: 105c093bae3f219be010393b772b62968528273c [file] [log] [blame]
Ron Rindjunsky1053d352008-05-05 10:22:43 +08001/******************************************************************************
2 *
Wey-Yi Guyfb4961d2012-01-06 13:16:33 -08003 * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
Ron Rindjunsky1053d352008-05-05 10:22:43 +08004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080025 * Intel Linux Wireless <ilw@linux.intel.com>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080026 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
Tomas Winklerfd4abac2008-05-15 13:54:07 +080029#include <linux/etherdevice.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070031#include <linux/sched.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070032
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070033#include "iwl-debug.h"
34#include "iwl-csr.h"
35#include "iwl-prph.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080036#include "iwl-io.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070037#include "iwl-agn-hw.h"
Emmanuel Grumbached277c92012-02-09 16:08:15 +020038#include "iwl-op-mode.h"
Johannes Bergc17d0682011-09-15 11:46:42 -070039#include "iwl-trans-pcie-int.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080040
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070041#define IWL_TX_CRC_SIZE 4
42#define IWL_TX_DELIMITER_SIZE 4
43
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030044/**
45 * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
46 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070047void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030048 struct iwl_tx_queue *txq,
49 u16 byte_cnt)
50{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070051 struct iwlagn_scd_bc_tbl *scd_bc_tbl;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070052 struct iwl_trans_pcie *trans_pcie =
53 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030054 int write_ptr = txq->q.write_ptr;
55 int txq_id = txq->q.id;
56 u8 sec_ctl = 0;
57 u8 sta_id = 0;
58 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
59 __le16 bc_ent;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -070060 struct iwl_tx_cmd *tx_cmd =
61 (struct iwl_tx_cmd *) txq->cmd[txq->q.write_ptr]->payload;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030062
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070063 scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
64
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030065 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
66
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -070067 sta_id = tx_cmd->sta_id;
68 sec_ctl = tx_cmd->sec_ctl;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030069
70 switch (sec_ctl & TX_CMD_SEC_MSK) {
71 case TX_CMD_SEC_CCM:
72 len += CCMP_MIC_LEN;
73 break;
74 case TX_CMD_SEC_TKIP:
75 len += TKIP_ICV_LEN;
76 break;
77 case TX_CMD_SEC_WEP:
78 len += WEP_IV_LEN + WEP_ICV_LEN;
79 break;
80 }
81
82 bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
83
84 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
85
86 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
87 scd_bc_tbl[txq_id].
88 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
89}
90
Tomas Winklerfd4abac2008-05-15 13:54:07 +080091/**
92 * iwl_txq_update_write_ptr - Send new write index to hardware
93 */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -070094void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq)
Tomas Winklerfd4abac2008-05-15 13:54:07 +080095{
96 u32 reg = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +080097 int txq_id = txq->q.id;
98
99 if (txq->need_update == 0)
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800100 return;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800101
Johannes Berg0dde86b2012-03-06 13:30:46 -0800102 if (cfg(trans)->base_params->shadow_reg_enable) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800103 /* shadow register enabled */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200104 iwl_write32(trans, HBUS_TARG_WRPTR,
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800105 txq->q.write_ptr | (txq_id << 8));
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800106 } else {
107 /* if we're trying to save power */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700108 if (test_bit(STATUS_POWER_PMI, &trans->shrd->status)) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800109 /* wake up nic if it's powered down ...
110 * uCode will wake up, and interrupt us again, so next
111 * time we'll skip this part. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200112 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800113
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800114 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700115 IWL_DEBUG_INFO(trans,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800116 "Tx queue %d requesting wakeup,"
117 " GP1 = 0x%x\n", txq_id, reg);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200118 iwl_set_bit(trans, CSR_GP_CNTRL,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800119 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
120 return;
121 }
122
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200123 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800124 txq->q.write_ptr | (txq_id << 8));
125
126 /*
127 * else not in power-save mode,
128 * uCode will never sleep when we're
129 * trying to tx (during RFKILL, we're not trying to tx).
130 */
131 } else
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200132 iwl_write32(trans, HBUS_TARG_WRPTR,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800133 txq->q.write_ptr | (txq_id << 8));
134 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800135 txq->need_update = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800136}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800137
Johannes Berg214d14d2011-05-04 07:50:44 -0700138static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
139{
140 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
141
142 dma_addr_t addr = get_unaligned_le32(&tb->lo);
143 if (sizeof(dma_addr_t) > sizeof(u32))
144 addr |=
145 ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
146
147 return addr;
148}
149
150static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
151{
152 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
153
154 return le16_to_cpu(tb->hi_n_len) >> 4;
155}
156
157static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
158 dma_addr_t addr, u16 len)
159{
160 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
161 u16 hi_n_len = len << 4;
162
163 put_unaligned_le32(addr, &tb->lo);
164 if (sizeof(dma_addr_t) > sizeof(u32))
165 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
166
167 tb->hi_n_len = cpu_to_le16(hi_n_len);
168
169 tfd->num_tbs = idx + 1;
170}
171
172static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
173{
174 return tfd->num_tbs & 0x1f;
175}
176
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700177static void iwlagn_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700178 struct iwl_tfd *tfd, enum dma_data_direction dma_dir)
Johannes Berg214d14d2011-05-04 07:50:44 -0700179{
Johannes Berg214d14d2011-05-04 07:50:44 -0700180 int i;
181 int num_tbs;
182
Johannes Berg214d14d2011-05-04 07:50:44 -0700183 /* Sanity check on number of chunks */
184 num_tbs = iwl_tfd_get_num_tbs(tfd);
185
186 if (num_tbs >= IWL_NUM_OF_TBS) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700187 IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
Johannes Berg214d14d2011-05-04 07:50:44 -0700188 /* @todo issue fatal error, it is quite serious situation */
189 return;
190 }
191
192 /* Unmap tx_cmd */
193 if (num_tbs)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200194 dma_unmap_single(trans->dev,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700195 dma_unmap_addr(meta, mapping),
196 dma_unmap_len(meta, len),
Emmanuel Grumbach795414d2011-06-18 08:12:57 -0700197 DMA_BIDIRECTIONAL);
Johannes Berg214d14d2011-05-04 07:50:44 -0700198
199 /* Unmap chunks, if any. */
200 for (i = 1; i < num_tbs; i++)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200201 dma_unmap_single(trans->dev, iwl_tfd_tb_get_addr(tfd, i),
Johannes Berge8154072011-06-27 07:54:49 -0700202 iwl_tfd_tb_get_len(tfd, i), dma_dir);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700203}
204
205/**
206 * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700207 * @trans - transport private data
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700208 * @txq - tx queue
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700209 * @index - the index of the TFD to be freed
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700210 *@dma_dir - the direction of the DMA mapping
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700211 *
212 * Does NOT advance any TFD circular buffer read/write indexes
213 * Does NOT free the TFD itself (which is within circular buffer)
214 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700215void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700216 int index, enum dma_data_direction dma_dir)
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700217{
218 struct iwl_tfd *tfd_tmp = txq->tfds;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700219
Johannes Berg015c15e2012-03-05 11:24:24 -0800220 lockdep_assert_held(&txq->lock);
221
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700222 iwlagn_unmap_tfd(trans, &txq->meta[index], &tfd_tmp[index], dma_dir);
Johannes Berg214d14d2011-05-04 07:50:44 -0700223
224 /* free SKB */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700225 if (txq->skbs) {
Johannes Berg214d14d2011-05-04 07:50:44 -0700226 struct sk_buff *skb;
227
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700228 skb = txq->skbs[index];
Johannes Berg214d14d2011-05-04 07:50:44 -0700229
Emmanuel Grumbach909e9b22011-09-15 11:46:30 -0700230 /* Can be called from irqs-disabled context
231 * If skb is not NULL, it means that the whole queue is being
232 * freed and that the queue is not empty - free the skb
233 */
Johannes Berg214d14d2011-05-04 07:50:44 -0700234 if (skb) {
Emmanuel Grumbached277c92012-02-09 16:08:15 +0200235 iwl_op_mode_free_skb(trans->op_mode, skb);
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700236 txq->skbs[index] = NULL;
Johannes Berg214d14d2011-05-04 07:50:44 -0700237 }
238 }
239}
240
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700241int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
Johannes Berg214d14d2011-05-04 07:50:44 -0700242 struct iwl_tx_queue *txq,
243 dma_addr_t addr, u16 len,
Johannes Berg4c42db02011-05-04 07:50:48 -0700244 u8 reset)
Johannes Berg214d14d2011-05-04 07:50:44 -0700245{
246 struct iwl_queue *q;
247 struct iwl_tfd *tfd, *tfd_tmp;
248 u32 num_tbs;
249
250 q = &txq->q;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700251 tfd_tmp = txq->tfds;
Johannes Berg214d14d2011-05-04 07:50:44 -0700252 tfd = &tfd_tmp[q->write_ptr];
253
254 if (reset)
255 memset(tfd, 0, sizeof(*tfd));
256
257 num_tbs = iwl_tfd_get_num_tbs(tfd);
258
259 /* Each TFD can point to a maximum 20 Tx buffers */
260 if (num_tbs >= IWL_NUM_OF_TBS) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700261 IWL_ERR(trans, "Error can not send more than %d chunks\n",
Johannes Berg214d14d2011-05-04 07:50:44 -0700262 IWL_NUM_OF_TBS);
263 return -EINVAL;
264 }
265
266 if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
267 return -EINVAL;
268
269 if (unlikely(addr & ~IWL_TX_DMA_MASK))
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700270 IWL_ERR(trans, "Unaligned address = %llx\n",
Johannes Berg214d14d2011-05-04 07:50:44 -0700271 (unsigned long long)addr);
272
273 iwl_tfd_set_tb(tfd, num_tbs, addr, len);
274
275 return 0;
276}
277
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800278/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
279 * DMA services
280 *
281 * Theory of operation
282 *
283 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
284 * of buffer descriptors, each of which points to one or more data buffers for
285 * the device to read from or fill. Driver and device exchange status of each
286 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
287 * entries in each circular buffer, to protect against confusing empty and full
288 * queue states.
289 *
290 * The device reads or writes the data in the queues via the device's several
291 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
292 *
293 * For Tx queue, there are low mark and high mark limits. If, after queuing
294 * the packet for Tx, free space become < low mark, Tx queue stopped. When
295 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
296 * Tx queue resumed.
297 *
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800298 ***************************************************/
299
300int iwl_queue_space(const struct iwl_queue *q)
301{
302 int s = q->read_ptr - q->write_ptr;
303
304 if (q->read_ptr > q->write_ptr)
305 s -= q->n_bd;
306
307 if (s <= 0)
308 s += q->n_window;
309 /* keep some reserve to not confuse empty and full situations */
310 s -= 2;
311 if (s < 0)
312 s = 0;
313 return s;
314}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800315
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800316/**
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800317 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
318 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700319int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800320{
321 q->n_bd = count;
322 q->n_window = slots_num;
323 q->id = id;
324
325 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
326 * and iwl_queue_dec_wrap are broken. */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700327 if (WARN_ON(!is_power_of_2(count)))
328 return -EINVAL;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800329
330 /* slots_num must be power-of-two size, otherwise
331 * get_cmd_index is broken. */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700332 if (WARN_ON(!is_power_of_2(slots_num)))
333 return -EINVAL;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800334
335 q->low_mark = q->n_window / 4;
336 if (q->low_mark < 4)
337 q->low_mark = 4;
338
339 q->high_mark = q->n_window / 8;
340 if (q->high_mark < 2)
341 q->high_mark = 2;
342
343 q->write_ptr = q->read_ptr = 0;
344
345 return 0;
346}
347
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700348static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300349 struct iwl_tx_queue *txq)
350{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700351 struct iwl_trans_pcie *trans_pcie =
352 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700353 struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300354 int txq_id = txq->q.id;
355 int read_ptr = txq->q.read_ptr;
356 u8 sta_id = 0;
357 __le16 bc_ent;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700358 struct iwl_tx_cmd *tx_cmd =
359 (struct iwl_tx_cmd *) txq->cmd[txq->q.read_ptr]->payload;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300360
361 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
362
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800363 if (txq_id != trans_pcie->cmd_queue)
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700364 sta_id = tx_cmd->sta_id;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300365
366 bc_ent = cpu_to_le16(1 | (sta_id << 12));
367 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
368
369 if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
370 scd_bc_tbl[txq_id].
371 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
372}
373
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700374static int iwlagn_tx_queue_set_q2ratid(struct iwl_trans *trans, u16 ra_tid,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300375 u16 txq_id)
376{
377 u32 tbl_dw_addr;
378 u32 tbl_dw;
379 u16 scd_q2ratid;
380
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700381 struct iwl_trans_pcie *trans_pcie =
382 IWL_TRANS_GET_PCIE_TRANS(trans);
383
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300384 scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
385
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700386 tbl_dw_addr = trans_pcie->scd_base_addr +
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300387 SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
388
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200389 tbl_dw = iwl_read_targ_mem(trans, tbl_dw_addr);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300390
391 if (txq_id & 0x1)
392 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
393 else
394 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
395
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200396 iwl_write_targ_mem(trans, tbl_dw_addr, tbl_dw);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300397
398 return 0;
399}
400
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700401static void iwlagn_tx_queue_stop_scheduler(struct iwl_trans *trans, u16 txq_id)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300402{
403 /* Simply stop the queue, but don't change any configuration;
404 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200405 iwl_write_prph(trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300406 SCD_QUEUE_STATUS_BITS(txq_id),
407 (0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)|
408 (1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
409}
410
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700411void iwl_trans_set_wr_ptrs(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300412 int txq_id, u32 index)
413{
Johannes Berg0ca24da2012-03-15 13:26:46 -0700414 IWL_DEBUG_TX_QUEUES(trans, "Q %d WrPtr: %d\n", txq_id, index & 0xff);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200415 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300416 (index & 0xff) | (txq_id << 8));
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200417 iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), index);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300418}
419
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700420void iwl_trans_tx_queue_set_status(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -0700421 struct iwl_tx_queue *txq,
422 int tx_fifo_id, bool active)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300423{
424 int txq_id = txq->q.id;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300425
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200426 iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300427 (active << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
428 (tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) |
429 (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
430 SCD_QUEUE_STTS_REG_MSK);
431
Emmanuel Grumbach1dcedc82012-01-19 08:27:03 +0200432 if (active)
Johannes Berg9eae88f2012-03-15 13:26:52 -0700433 IWL_DEBUG_TX_QUEUES(trans, "Activate queue %d on FIFO %d\n",
434 txq_id, tx_fifo_id);
Emmanuel Grumbach1dcedc82012-01-19 08:27:03 +0200435 else
Johannes Berg9eae88f2012-03-15 13:26:52 -0700436 IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300437}
438
Johannes Berg9eae88f2012-03-15 13:26:52 -0700439void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans, int txq_id, int fifo,
440 int sta_id, int tid, int frame_limit, u16 ssn)
Johannes Berg70a18c52012-03-05 11:24:44 -0800441{
Johannes Berg9eae88f2012-03-15 13:26:52 -0700442 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300443 unsigned long flags;
Johannes Berg9eae88f2012-03-15 13:26:52 -0700444 u16 ra_tid = BUILD_RAxTID(sta_id, tid);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300445
Johannes Berg9eae88f2012-03-15 13:26:52 -0700446 if (test_and_set_bit(txq_id, trans_pcie->queue_used))
447 WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300448
Johannes Berg7b114882012-02-05 13:55:11 -0800449 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300450
451 /* Stop this Tx queue before configuring it */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700452 iwlagn_tx_queue_stop_scheduler(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300453
454 /* Map receiver-address / traffic-ID to this queue */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700455 iwlagn_tx_queue_set_q2ratid(trans, ra_tid, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300456
457 /* Set this queue as a chain-building queue */
Johannes Berg9eae88f2012-03-15 13:26:52 -0700458 iwl_set_bits_prph(trans, SCD_QUEUECHAIN_SEL, BIT(txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300459
460 /* enable aggregations for the queue */
Johannes Berg9eae88f2012-03-15 13:26:52 -0700461 iwl_set_bits_prph(trans, SCD_AGGR_SEL, BIT(txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300462
463 /* Place first TFD at index corresponding to start sequence number.
464 * Assumes that ssn_idx is valid (!= 0xFFF) */
Emmanuel Grumbach822e8b22011-11-21 13:25:31 +0200465 trans_pcie->txq[txq_id].q.read_ptr = (ssn & 0xff);
466 trans_pcie->txq[txq_id].q.write_ptr = (ssn & 0xff);
467 iwl_trans_set_wr_ptrs(trans, txq_id, ssn);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300468
469 /* Set up Tx window size and frame limit for this queue */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200470 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Johannes Berg9eae88f2012-03-15 13:26:52 -0700471 SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
472 ((frame_limit << SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
473 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
474 ((frame_limit << SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
475 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300476
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200477 iwl_set_bits_prph(trans, SCD_INTERRUPT_MASK, (1 << txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300478
479 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700480 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id],
Johannes Berg9eae88f2012-03-15 13:26:52 -0700481 fifo, true);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700482
Johannes Berg7b114882012-02-05 13:55:11 -0800483 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300484}
485
Johannes Berg9eae88f2012-03-15 13:26:52 -0700486void iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700487{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700488 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700489
Johannes Berg9eae88f2012-03-15 13:26:52 -0700490 if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) {
491 WARN_ONCE(1, "queue %d not used", txq_id);
492 return;
Emmanuel Grumbachbc237732011-11-21 13:25:31 +0200493 }
494
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700495 iwlagn_tx_queue_stop_scheduler(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300496
Johannes Berg9eae88f2012-03-15 13:26:52 -0700497 iwl_clear_bits_prph(trans, SCD_AGGR_SEL, BIT(txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300498
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700499 trans_pcie->txq[txq_id].q.read_ptr = 0;
500 trans_pcie->txq[txq_id].q.write_ptr = 0;
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700501 iwl_trans_set_wr_ptrs(trans, txq_id, 0);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300502
Johannes Berg9eae88f2012-03-15 13:26:52 -0700503 iwl_clear_bits_prph(trans, SCD_INTERRUPT_MASK, BIT(txq_id));
504
505 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id],
506 0, false);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300507}
508
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800509/*************** HOST COMMAND QUEUE FUNCTIONS *****/
510
511/**
512 * iwl_enqueue_hcmd - enqueue a uCode command
513 * @priv: device private data point
514 * @cmd: a point to the ucode command structure
515 *
516 * The function returns < 0 values to indicate the operation is
517 * failed. On success, it turns the index (> 0) of command in the
518 * command queue.
519 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700520static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800521{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700522 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800523 struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800524 struct iwl_queue *q = &txq->q;
Johannes Bergc2acea82009-07-24 11:13:05 -0700525 struct iwl_device_cmd *out_cmd;
526 struct iwl_cmd_meta *out_meta;
Tomas Winklerf3674222008-08-04 16:00:44 +0800527 dma_addr_t phys_addr;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800528 u32 idx;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700529 u16 copy_size, cmd_size;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700530 bool had_nocopy = false;
531 int i;
532 u8 *cmd_dest;
533#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
534 const void *trace_bufs[IWL_MAX_CMD_TFDS + 1] = {};
535 int trace_lens[IWL_MAX_CMD_TFDS + 1] = {};
536 int trace_idx;
537#endif
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800538
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700539 if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
540 IWL_WARN(trans, "fw recovery, no hcmd send\n");
Wey-Yi Guy3083d032011-05-06 17:06:44 -0700541 return -EIO;
542 }
543
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700544 copy_size = sizeof(out_cmd->hdr);
545 cmd_size = sizeof(out_cmd->hdr);
546
547 /* need one for the header if the first is NOCOPY */
548 BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1);
549
550 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
551 if (!cmd->len[i])
552 continue;
553 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
554 had_nocopy = true;
555 } else {
556 /* NOCOPY must not be followed by normal! */
557 if (WARN_ON(had_nocopy))
558 return -EINVAL;
559 copy_size += cmd->len[i];
560 }
561 cmd_size += cmd->len[i];
562 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800563
Johannes Berg3e41ace2011-04-18 09:12:37 -0700564 /*
565 * If any of the command structures end up being larger than
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700566 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
567 * allocated into separate TFDs, then we will need to
568 * increase the size of the buffers.
Johannes Berg3e41ace2011-04-18 09:12:37 -0700569 */
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700570 if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE))
Johannes Berg3e41ace2011-04-18 09:12:37 -0700571 return -EINVAL;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800572
Johannes Berg015c15e2012-03-05 11:24:24 -0800573 spin_lock_bh(&txq->lock);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200574
Johannes Bergc2acea82009-07-24 11:13:05 -0700575 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
Johannes Berg015c15e2012-03-05 11:24:24 -0800576 spin_unlock_bh(&txq->lock);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200577
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700578 IWL_ERR(trans, "No space in command queue\n");
Johannes Berg0e781842012-03-06 13:30:49 -0800579 iwl_op_mode_cmd_queue_full(trans->op_mode);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800580 return -ENOSPC;
581 }
582
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700583 idx = get_cmd_index(q, q->write_ptr);
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800584 out_cmd = txq->cmd[idx];
Johannes Bergc2acea82009-07-24 11:13:05 -0700585 out_meta = &txq->meta[idx];
586
Daniel C Halperin8ce73f32009-07-31 14:28:06 -0700587 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
Johannes Bergc2acea82009-07-24 11:13:05 -0700588 if (cmd->flags & CMD_WANT_SKB)
589 out_meta->source = cmd;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800590
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700591 /* set up the header */
592
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800593 out_cmd->hdr.cmd = cmd->id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800594 out_cmd->hdr.flags = 0;
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700595 out_cmd->hdr.sequence =
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800596 cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700597 INDEX_TO_SEQ(q->write_ptr));
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800598
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700599 /* and copy the data that needs to be copied */
600
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700601 cmd_dest = out_cmd->payload;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700602 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
603 if (!cmd->len[i])
604 continue;
605 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY)
606 break;
607 memcpy(cmd_dest, cmd->data[i], cmd->len[i]);
608 cmd_dest += cmd->len[i];
Esti Kummerded2ae72008-08-04 16:00:45 +0800609 }
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700610
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700611 IWL_DEBUG_HC(trans, "Sending command %s (#%x), seq: 0x%04X, "
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700612 "%d bytes at %d[%d]:%d\n",
613 get_cmd_string(out_cmd->hdr.cmd),
614 out_cmd->hdr.cmd,
615 le16_to_cpu(out_cmd->hdr.sequence), cmd_size,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800616 q->write_ptr, idx, trans_pcie->cmd_queue);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700617
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200618 phys_addr = dma_map_single(trans->dev, &out_cmd->hdr, copy_size,
Emmanuel Grumbach795414d2011-06-18 08:12:57 -0700619 DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200620 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
Johannes Berg2c46f722011-04-28 07:27:10 -0700621 idx = -ENOMEM;
622 goto out;
623 }
624
FUJITA Tomonori2e724442010-06-03 14:19:20 +0900625 dma_unmap_addr_set(out_meta, mapping, phys_addr);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700626 dma_unmap_len_set(out_meta, len, copy_size);
627
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700628 iwlagn_txq_attach_buf_to_tfd(trans, txq,
629 phys_addr, copy_size, 1);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700630#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
631 trace_bufs[0] = &out_cmd->hdr;
632 trace_lens[0] = copy_size;
633 trace_idx = 1;
634#endif
635
636 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
637 if (!cmd->len[i])
638 continue;
639 if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY))
640 continue;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200641 phys_addr = dma_map_single(trans->dev,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700642 (void *)cmd->data[i],
John W. Linville3be3fdb2011-06-28 13:53:32 -0400643 cmd->len[i], DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200644 if (dma_mapping_error(trans->dev, phys_addr)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700645 iwlagn_unmap_tfd(trans, out_meta,
Johannes Berge8154072011-06-27 07:54:49 -0700646 &txq->tfds[q->write_ptr],
John W. Linville3be3fdb2011-06-28 13:53:32 -0400647 DMA_BIDIRECTIONAL);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700648 idx = -ENOMEM;
649 goto out;
650 }
651
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700652 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700653 cmd->len[i], 0);
654#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
655 trace_bufs[trace_idx] = cmd->data[i];
656 trace_lens[trace_idx] = cmd->len[i];
657 trace_idx++;
658#endif
659 }
Reinette Chatredf833b12009-04-21 10:55:48 -0700660
Emmanuel Grumbachafaf6b52011-07-08 08:46:09 -0700661 out_meta->flags = cmd->flags;
Johannes Berg2c46f722011-04-28 07:27:10 -0700662
663 txq->need_update = 1;
664
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700665 /* check that tracing gets all possible blocks */
666 BUILD_BUG_ON(IWL_MAX_CMD_TFDS + 1 != 3);
667#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
Johannes Berg6c1011e2012-03-06 13:30:48 -0800668 trace_iwlwifi_dev_hcmd(trans->dev, cmd->flags,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700669 trace_bufs[0], trace_lens[0],
670 trace_bufs[1], trace_lens[1],
671 trace_bufs[2], trace_lens[2]);
672#endif
Reinette Chatredf833b12009-04-21 10:55:48 -0700673
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800674 /* Increment and update queue's write index */
675 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700676 iwl_txq_update_write_ptr(trans, txq);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800677
Johannes Berg2c46f722011-04-28 07:27:10 -0700678 out:
Johannes Berg015c15e2012-03-05 11:24:24 -0800679 spin_unlock_bh(&txq->lock);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800680 return idx;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800681}
682
Tomas Winkler17b88922008-05-29 16:35:12 +0800683/**
684 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
685 *
686 * When FW advances 'R' index, all entries between old and new 'R' index
687 * need to be reclaimed. As result, some free space forms. If there is
688 * enough free space (> low mark), wake the stack that feeds us.
689 */
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700690static void iwl_hcmd_queue_reclaim(struct iwl_trans *trans, int txq_id,
691 int idx)
Tomas Winkler17b88922008-05-29 16:35:12 +0800692{
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700693 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700694 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Tomas Winkler17b88922008-05-29 16:35:12 +0800695 struct iwl_queue *q = &txq->q;
696 int nfreed = 0;
697
Johannes Berg015c15e2012-03-05 11:24:24 -0800698 lockdep_assert_held(&txq->lock);
699
Tomas Winkler499b1882008-10-14 12:32:48 -0700700 if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700701 IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
Daniel Halperin2e5d04d2011-05-27 08:40:28 -0700702 "index %d is out of range [0-%d] %d %d.\n", __func__,
703 txq_id, idx, q->n_bd, q->write_ptr, q->read_ptr);
Tomas Winkler17b88922008-05-29 16:35:12 +0800704 return;
705 }
706
Tomas Winkler499b1882008-10-14 12:32:48 -0700707 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
708 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
709
710 if (nfreed++ > 0) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700711 IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n", idx,
Tomas Winkler17b88922008-05-29 16:35:12 +0800712 q->write_ptr, q->read_ptr);
Emmanuel Grumbachbcb93212012-02-09 16:08:15 +0200713 iwl_op_mode_nic_error(trans->op_mode);
Tomas Winkler17b88922008-05-29 16:35:12 +0800714 }
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800715
Tomas Winkler17b88922008-05-29 16:35:12 +0800716 }
717}
718
719/**
720 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
721 * @rxb: Rx buffer to reclaim
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700722 * @handler_status: return value of the handler of the command
723 * (put in setup_rx_handlers)
Tomas Winkler17b88922008-05-29 16:35:12 +0800724 *
725 * If an Rx buffer has an async callback associated with it the callback
726 * will be executed. The attached skb (if present) will only be freed
727 * if the callback returns 1
728 */
Johannes Berg48a2d662012-03-05 11:24:39 -0800729void iwl_tx_cmd_complete(struct iwl_trans *trans, struct iwl_rx_cmd_buffer *rxb,
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700730 int handler_status)
Tomas Winkler17b88922008-05-29 16:35:12 +0800731{
Zhu Yi2f301222009-10-09 17:19:45 +0800732 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winkler17b88922008-05-29 16:35:12 +0800733 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
734 int txq_id = SEQ_TO_QUEUE(sequence);
735 int index = SEQ_TO_INDEX(sequence);
Tomas Winkler17b88922008-05-29 16:35:12 +0800736 int cmd_index;
Johannes Bergc2acea82009-07-24 11:13:05 -0700737 struct iwl_device_cmd *cmd;
738 struct iwl_cmd_meta *meta;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700739 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800740 struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
Tomas Winkler17b88922008-05-29 16:35:12 +0800741
742 /* If a Tx command is being handled and it isn't in the actual
743 * command queue then there a command routing bug has been introduced
744 * in the queue management code. */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800745 if (WARN(txq_id != trans_pcie->cmd_queue,
Johannes Berg13bb9482010-08-23 10:46:33 +0200746 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800747 txq_id, trans_pcie->cmd_queue, sequence,
748 trans_pcie->txq[trans_pcie->cmd_queue].q.read_ptr,
749 trans_pcie->txq[trans_pcie->cmd_queue].q.write_ptr)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700750 iwl_print_hex_error(trans, pkt, 32);
Johannes Berg55d6a3c2008-09-23 19:18:43 +0200751 return;
Winkler, Tomas01ef9322008-11-07 09:58:45 -0800752 }
Tomas Winkler17b88922008-05-29 16:35:12 +0800753
Johannes Berg015c15e2012-03-05 11:24:24 -0800754 spin_lock(&txq->lock);
755
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700756 cmd_index = get_cmd_index(&txq->q, index);
Zhu Yidd487442010-03-22 02:28:41 -0700757 cmd = txq->cmd[cmd_index];
758 meta = &txq->meta[cmd_index];
Tomas Winkler17b88922008-05-29 16:35:12 +0800759
John W. Linville4d8b6142011-09-20 14:11:55 -0400760 txq->time_stamp = jiffies;
761
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700762 iwlagn_unmap_tfd(trans, meta, &txq->tfds[index],
763 DMA_BIDIRECTIONAL);
Reinette Chatrec33de622009-10-30 14:36:10 -0700764
Tomas Winkler17b88922008-05-29 16:35:12 +0800765 /* Input error checking is done when commands are added to queue. */
Johannes Bergc2acea82009-07-24 11:13:05 -0700766 if (meta->flags & CMD_WANT_SKB) {
Johannes Berg48a2d662012-03-05 11:24:39 -0800767 struct page *p = rxb_steal_page(rxb);
Stanislaw Gruszka2624e962011-04-20 16:02:58 +0200768
Johannes Berg65b94a42012-03-05 11:24:38 -0800769 meta->source->resp_pkt = pkt;
770 meta->source->_rx_page_addr = (unsigned long)page_address(p);
771 meta->source->_rx_page_order = hw_params(trans).rx_page_order;
772 meta->source->handler_status = handler_status;
Stanislaw Gruszka2624e962011-04-20 16:02:58 +0200773 }
Tomas Winkler17b88922008-05-29 16:35:12 +0800774
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700775 iwl_hcmd_queue_reclaim(trans, txq_id, index);
Tomas Winkler17b88922008-05-29 16:35:12 +0800776
Johannes Bergc2acea82009-07-24 11:13:05 -0700777 if (!(meta->flags & CMD_ASYNC)) {
Wey-Yi Guy05c89b92011-10-10 07:26:48 -0700778 if (!test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
779 IWL_WARN(trans,
780 "HCMD_ACTIVE already clear for command %s\n",
781 get_cmd_string(cmd->hdr.cmd));
782 }
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700783 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
784 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
Reinette Chatred2dfe6d2010-02-18 22:03:04 -0800785 get_cmd_string(cmd->hdr.cmd));
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -0800786 wake_up(&trans->wait_command_queue);
Tomas Winkler17b88922008-05-29 16:35:12 +0800787 }
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200788
Zhu Yidd487442010-03-22 02:28:41 -0700789 meta->flags = 0;
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200790
Johannes Berg015c15e2012-03-05 11:24:24 -0800791 spin_unlock(&txq->lock);
Tomas Winkler17b88922008-05-29 16:35:12 +0800792}
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700793
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700794#define HOST_COMPLETE_TIMEOUT (2 * HZ)
795
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700796static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700797{
798 int ret;
799
800 /* An asynchronous command can not expect an SKB to be set. */
801 if (WARN_ON(cmd->flags & CMD_WANT_SKB))
802 return -EINVAL;
803
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700804
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700805 ret = iwl_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700806 if (ret < 0) {
Johannes Berg721c32f2012-03-06 13:30:40 -0800807 IWL_ERR(trans,
Todd Previteb36b1102011-11-10 06:55:02 -0800808 "Error sending %s: enqueue_hcmd failed: %d\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700809 get_cmd_string(cmd->id), ret);
810 return ret;
811 }
812 return 0;
813}
814
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700815static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700816{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700817 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700818 int cmd_idx;
819 int ret;
820
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700821 IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700822 get_cmd_string(cmd->id));
823
Wey-Yi Guy94b3c452011-11-10 06:55:19 -0800824 if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
825 IWL_ERR(trans, "Command %s failed: FW Error\n",
826 get_cmd_string(cmd->id));
827 return -EIO;
828 }
Johannes Berg2cc39c92012-03-06 13:30:41 -0800829
830 if (WARN_ON(test_and_set_bit(STATUS_HCMD_ACTIVE,
831 &trans->shrd->status))) {
832 IWL_ERR(trans, "Command %s: a command is already active!\n",
833 get_cmd_string(cmd->id));
834 return -EIO;
835 }
836
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700837 IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700838 get_cmd_string(cmd->id));
839
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700840 cmd_idx = iwl_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700841 if (cmd_idx < 0) {
842 ret = cmd_idx;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700843 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
Johannes Berg721c32f2012-03-06 13:30:40 -0800844 IWL_ERR(trans,
Todd Previteb36b1102011-11-10 06:55:02 -0800845 "Error sending %s: enqueue_hcmd failed: %d\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700846 get_cmd_string(cmd->id), ret);
847 return ret;
848 }
849
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -0800850 ret = wait_event_timeout(trans->wait_command_queue,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700851 !test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status),
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700852 HOST_COMPLETE_TIMEOUT);
853 if (!ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700854 if (test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
Wey-Yi Guyd10630a2011-10-10 07:26:46 -0700855 struct iwl_tx_queue *txq =
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800856 &trans_pcie->txq[trans_pcie->cmd_queue];
Wey-Yi Guyd10630a2011-10-10 07:26:46 -0700857 struct iwl_queue *q = &txq->q;
858
Johannes Berg721c32f2012-03-06 13:30:40 -0800859 IWL_ERR(trans,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700860 "Error sending %s: time out after %dms.\n",
861 get_cmd_string(cmd->id),
862 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
863
Johannes Berg721c32f2012-03-06 13:30:40 -0800864 IWL_ERR(trans,
Wey-Yi Guyd10630a2011-10-10 07:26:46 -0700865 "Current CMD queue read_ptr %d write_ptr %d\n",
866 q->read_ptr, q->write_ptr);
867
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700868 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
869 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command"
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700870 "%s\n", get_cmd_string(cmd->id));
871 ret = -ETIMEDOUT;
872 goto cancel;
873 }
874 }
875
Johannes Berg65b94a42012-03-05 11:24:38 -0800876 if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700877 IWL_ERR(trans, "Error: Response NULL in '%s'\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700878 get_cmd_string(cmd->id));
879 ret = -EIO;
880 goto cancel;
881 }
882
883 return 0;
884
885cancel:
886 if (cmd->flags & CMD_WANT_SKB) {
887 /*
888 * Cancel the CMD_WANT_SKB flag for the cmd in the
889 * TX cmd queue. Otherwise in case the cmd comes
890 * in later, it will possibly set an invalid
891 * address (cmd->meta.source).
892 */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800893 trans_pcie->txq[trans_pcie->cmd_queue].meta[cmd_idx].flags &=
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700894 ~CMD_WANT_SKB;
895 }
Emmanuel Grumbach9cac4942011-11-10 06:55:20 -0800896
Johannes Berg65b94a42012-03-05 11:24:38 -0800897 if (cmd->resp_pkt) {
898 iwl_free_resp(cmd);
899 cmd->resp_pkt = NULL;
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700900 }
901
902 return ret;
903}
904
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700905int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700906{
907 if (cmd->flags & CMD_ASYNC)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700908 return iwl_send_cmd_async(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700909
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700910 return iwl_send_cmd_sync(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700911}
912
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700913/* Frees buffers until index _not_ inclusive */
Emmanuel Grumbach464021f2011-08-25 23:11:26 -0700914int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
915 struct sk_buff_head *skbs)
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700916{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700917 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
918 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700919 struct iwl_queue *q = &txq->q;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700920 int last_to_free;
Emmanuel Grumbach464021f2011-08-25 23:11:26 -0700921 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700922
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700923 /* This function is not meant to release cmd queue*/
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800924 if (WARN_ON(txq_id == trans_pcie->cmd_queue))
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700925 return 0;
926
Johannes Berg015c15e2012-03-05 11:24:24 -0800927 lockdep_assert_held(&txq->lock);
928
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700929 /*Since we free until index _not_ inclusive, the one before index is
930 * the last we will free. This one must be used */
931 last_to_free = iwl_queue_dec_wrap(index, q->n_bd);
932
933 if ((index >= q->n_bd) ||
934 (iwl_queue_used(q, last_to_free) == 0)) {
935 IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
936 "last_to_free %d is out of range [0-%d] %d %d.\n",
937 __func__, txq_id, last_to_free, q->n_bd,
938 q->write_ptr, q->read_ptr);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -0700939 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700940 }
941
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700942 if (WARN_ON(!skb_queue_empty(skbs)))
Emmanuel Grumbach464021f2011-08-25 23:11:26 -0700943 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700944
945 for (;
946 q->read_ptr != index;
947 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
948
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700949 if (WARN_ON_ONCE(txq->skbs[txq->q.read_ptr] == NULL))
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700950 continue;
951
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700952 __skb_queue_tail(skbs, txq->skbs[txq->q.read_ptr]);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700953
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700954 txq->skbs[txq->q.read_ptr] = NULL;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700955
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700956 iwlagn_txq_inval_byte_cnt_tbl(trans, txq);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700957
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700958 iwlagn_txq_free_tfd(trans, txq, txq->q.read_ptr, DMA_TO_DEVICE);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -0700959 freed++;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700960 }
Emmanuel Grumbach464021f2011-08-25 23:11:26 -0700961 return freed;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700962}