blob: da4cc5288db0a07a5ca36ad9cfbc26f87ca8c47a [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
2 * linux/arch/arm/plat-omap/dma.c
3 *
Tony Lindgren97b7f712008-07-03 12:24:37 +03004 * Copyright (C) 2003 - 2008 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02005 * Author: Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01006 * DMA channel linking for 1610 by Samuel Ortiz <samuel.ortiz@nokia.com>
7 * Graphics DMA and LCD DMA graphics tranformations
8 * by Imre Deak <imre.deak@nokia.com>
Anand Gadiyarf8151e52007-12-01 12:14:11 -08009 * OMAP2/3 support Copyright (C) 2004-2007 Texas Instruments, Inc.
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000010 * Merged to support both OMAP1 and OMAP2 by Tony Lindgren <tony@atomide.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010011 * Some functions based on earlier dma-omap.c Copyright (C) 2001 RidgeRun, Inc.
12 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070013 * Copyright (C) 2009 Texas Instruments
14 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
15 *
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010016 * Support functions for the OMAP internal DMA channels.
17 *
18 * This program is free software; you can redistribute it and/or modify
19 * it under the terms of the GNU General Public License version 2 as
20 * published by the Free Software Foundation.
21 *
22 */
23
24#include <linux/module.h>
25#include <linux/init.h>
26#include <linux/sched.h>
27#include <linux/spinlock.h>
28#include <linux/errno.h>
29#include <linux/interrupt.h>
Thomas Gleixner418ca1f2006-07-01 22:32:41 +010030#include <linux/irq.h>
Tony Lindgren97b7f712008-07-03 12:24:37 +030031#include <linux/io.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010032
33#include <asm/system.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010034#include <mach/hardware.h>
Russell Kingdcea83a2008-11-29 11:40:28 +000035#include <mach/dma.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010036
Russell Kinga09e64f2008-08-05 16:14:15 +010037#include <mach/tc.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010038
Anand Gadiyarf8151e52007-12-01 12:14:11 -080039#undef DEBUG
40
41#ifndef CONFIG_ARCH_OMAP1
42enum { DMA_CH_ALLOC_DONE, DMA_CH_PARAMS_SET_DONE, DMA_CH_STARTED,
43 DMA_CH_QUEUED, DMA_CH_NOTSTARTED, DMA_CH_PAUSED, DMA_CH_LINK_ENABLED
44};
45
46enum { DMA_CHAIN_STARTED, DMA_CHAIN_NOTSTARTED };
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000047#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010048
Tony Lindgren97b7f712008-07-03 12:24:37 +030049#define OMAP_DMA_ACTIVE 0x01
50#define OMAP_DMA_CCR_EN (1 << 7)
Tony Lindgren7ff879d2006-06-26 16:16:15 -070051#define OMAP2_DMA_CSR_CLEAR_MASK 0xffe
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010052
Tony Lindgren97b7f712008-07-03 12:24:37 +030053#define OMAP_FUNC_MUX_ARM_BASE (0xfffe1000 + 0xec)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010054
Tony Lindgren97b7f712008-07-03 12:24:37 +030055static int enable_1510_mode;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010056
57struct omap_dma_lch {
58 int next_lch;
59 int dev_id;
60 u16 saved_csr;
61 u16 enabled_irqs;
62 const char *dev_name;
Tony Lindgren97b7f712008-07-03 12:24:37 +030063 void (*callback)(int lch, u16 ch_status, void *data);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010064 void *data;
Anand Gadiyarf8151e52007-12-01 12:14:11 -080065
66#ifndef CONFIG_ARCH_OMAP1
67 /* required for Dynamic chaining */
68 int prev_linked_ch;
69 int next_linked_ch;
70 int state;
71 int chain_id;
72
73 int status;
74#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010075 long flags;
76};
77
Anand Gadiyarf8151e52007-12-01 12:14:11 -080078struct dma_link_info {
79 int *linked_dmach_q;
80 int no_of_lchs_linked;
81
82 int q_count;
83 int q_tail;
84 int q_head;
85
86 int chain_state;
87 int chain_mode;
88
89};
90
Tony Lindgren4d963722008-07-03 12:24:31 +030091static struct dma_link_info *dma_linked_lch;
92
93#ifndef CONFIG_ARCH_OMAP1
Anand Gadiyarf8151e52007-12-01 12:14:11 -080094
95/* Chain handling macros */
96#define OMAP_DMA_CHAIN_QINIT(chain_id) \
97 do { \
98 dma_linked_lch[chain_id].q_head = \
99 dma_linked_lch[chain_id].q_tail = \
100 dma_linked_lch[chain_id].q_count = 0; \
101 } while (0)
102#define OMAP_DMA_CHAIN_QFULL(chain_id) \
103 (dma_linked_lch[chain_id].no_of_lchs_linked == \
104 dma_linked_lch[chain_id].q_count)
105#define OMAP_DMA_CHAIN_QLAST(chain_id) \
106 do { \
107 ((dma_linked_lch[chain_id].no_of_lchs_linked-1) == \
108 dma_linked_lch[chain_id].q_count) \
109 } while (0)
110#define OMAP_DMA_CHAIN_QEMPTY(chain_id) \
111 (0 == dma_linked_lch[chain_id].q_count)
112#define __OMAP_DMA_CHAIN_INCQ(end) \
113 ((end) = ((end)+1) % dma_linked_lch[chain_id].no_of_lchs_linked)
114#define OMAP_DMA_CHAIN_INCQHEAD(chain_id) \
115 do { \
116 __OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_head); \
117 dma_linked_lch[chain_id].q_count--; \
118 } while (0)
119
120#define OMAP_DMA_CHAIN_INCQTAIL(chain_id) \
121 do { \
122 __OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_tail); \
123 dma_linked_lch[chain_id].q_count++; \
124 } while (0)
125#endif
Tony Lindgren4d963722008-07-03 12:24:31 +0300126
127static int dma_lch_count;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100128static int dma_chan_count;
Santosh Shilimkar2263f022009-03-23 18:07:48 -0700129static int omap_dma_reserve_channels;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100130
131static spinlock_t dma_chan_lock;
Tony Lindgren4d963722008-07-03 12:24:31 +0300132static struct omap_dma_lch *dma_chan;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300133static void __iomem *omap_dma_base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100134
Tony Lindgren4d963722008-07-03 12:24:31 +0300135static const u8 omap1_dma_irq[OMAP1_LOGICAL_DMA_CH_COUNT] = {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100136 INT_DMA_CH0_6, INT_DMA_CH1_7, INT_DMA_CH2_8, INT_DMA_CH3,
137 INT_DMA_CH4, INT_DMA_CH5, INT_1610_DMA_CH6, INT_1610_DMA_CH7,
138 INT_1610_DMA_CH8, INT_1610_DMA_CH9, INT_1610_DMA_CH10,
139 INT_1610_DMA_CH11, INT_1610_DMA_CH12, INT_1610_DMA_CH13,
140 INT_1610_DMA_CH14, INT_1610_DMA_CH15, INT_DMA_LCD
141};
142
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800143static inline void disable_lnk(int lch);
144static void omap_disable_channel_irq(int lch);
145static inline void omap_enable_channel_irq(int lch);
146
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000147#define REVISIT_24XX() printk(KERN_ERR "FIXME: no %s on 24xx\n", \
Harvey Harrison8e86f422008-03-04 15:08:02 -0800148 __func__);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000149
Tony Lindgren0499bde2008-07-03 12:24:36 +0300150#define dma_read(reg) \
151({ \
152 u32 __val; \
153 if (cpu_class_is_omap1()) \
154 __val = __raw_readw(omap_dma_base + OMAP1_DMA_##reg); \
155 else \
156 __val = __raw_readl(omap_dma_base + OMAP_DMA4_##reg); \
157 __val; \
158})
159
160#define dma_write(val, reg) \
161({ \
162 if (cpu_class_is_omap1()) \
163 __raw_writew((u16)(val), omap_dma_base + OMAP1_DMA_##reg); \
164 else \
165 __raw_writel((val), omap_dma_base + OMAP_DMA4_##reg); \
166})
167
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000168#ifdef CONFIG_ARCH_OMAP15XX
169/* Returns 1 if the DMA module is in OMAP1510-compatible mode, 0 otherwise */
170int omap_dma_in_1510_mode(void)
171{
172 return enable_1510_mode;
173}
174#else
175#define omap_dma_in_1510_mode() 0
176#endif
177
178#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100179static inline int get_gdma_dev(int req)
180{
181 u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
182 int shift = ((req - 1) % 5) * 6;
183
184 return ((omap_readl(reg) >> shift) & 0x3f) + 1;
185}
186
187static inline void set_gdma_dev(int req, int dev)
188{
189 u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
190 int shift = ((req - 1) % 5) * 6;
191 u32 l;
192
193 l = omap_readl(reg);
194 l &= ~(0x3f << shift);
195 l |= (dev - 1) << shift;
196 omap_writel(l, reg);
197}
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000198#else
199#define set_gdma_dev(req, dev) do {} while (0)
200#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100201
Tony Lindgren0499bde2008-07-03 12:24:36 +0300202/* Omap1 only */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100203static void clear_lch_regs(int lch)
204{
205 int i;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300206 void __iomem *lch_base = omap_dma_base + OMAP1_DMA_CH_BASE(lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100207
208 for (i = 0; i < 0x2c; i += 2)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300209 __raw_writew(0, lch_base + i);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100210}
211
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300212void omap_set_dma_priority(int lch, int dst_port, int priority)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100213{
214 unsigned long reg;
215 u32 l;
216
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300217 if (cpu_class_is_omap1()) {
218 switch (dst_port) {
219 case OMAP_DMA_PORT_OCP_T1: /* FFFECC00 */
220 reg = OMAP_TC_OCPT1_PRIOR;
221 break;
222 case OMAP_DMA_PORT_OCP_T2: /* FFFECCD0 */
223 reg = OMAP_TC_OCPT2_PRIOR;
224 break;
225 case OMAP_DMA_PORT_EMIFF: /* FFFECC08 */
226 reg = OMAP_TC_EMIFF_PRIOR;
227 break;
228 case OMAP_DMA_PORT_EMIFS: /* FFFECC04 */
229 reg = OMAP_TC_EMIFS_PRIOR;
230 break;
231 default:
232 BUG();
233 return;
234 }
235 l = omap_readl(reg);
236 l &= ~(0xf << 8);
237 l |= (priority & 0xf) << 8;
238 omap_writel(l, reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100239 }
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300240
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800241 if (cpu_class_is_omap2()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300242 u32 ccr;
243
244 ccr = dma_read(CCR(lch));
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300245 if (priority)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300246 ccr |= (1 << 6);
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300247 else
Tony Lindgren0499bde2008-07-03 12:24:36 +0300248 ccr &= ~(1 << 6);
249 dma_write(ccr, CCR(lch));
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300250 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100251}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300252EXPORT_SYMBOL(omap_set_dma_priority);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100253
254void omap_set_dma_transfer_params(int lch, int data_type, int elem_count,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000255 int frame_count, int sync_mode,
256 int dma_trigger, int src_or_dst_synch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100257{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300258 u32 l;
259
260 l = dma_read(CSDP(lch));
261 l &= ~0x03;
262 l |= data_type;
263 dma_write(l, CSDP(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100264
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000265 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300266 u16 ccr;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100267
Tony Lindgren0499bde2008-07-03 12:24:36 +0300268 ccr = dma_read(CCR(lch));
269 ccr &= ~(1 << 5);
270 if (sync_mode == OMAP_DMA_SYNC_FRAME)
271 ccr |= 1 << 5;
272 dma_write(ccr, CCR(lch));
273
274 ccr = dma_read(CCR2(lch));
275 ccr &= ~(1 << 2);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000276 if (sync_mode == OMAP_DMA_SYNC_BLOCK)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300277 ccr |= 1 << 2;
278 dma_write(ccr, CCR2(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000279 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100280
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800281 if (cpu_class_is_omap2() && dma_trigger) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300282 u32 val;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100283
Tony Lindgren0499bde2008-07-03 12:24:36 +0300284 val = dma_read(CCR(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100285
Anand Gadiyar4b3cf442009-01-15 13:09:53 +0200286 /* DMA_SYNCHRO_CONTROL_UPPER depends on the channel number */
287 val &= ~((3 << 19) | 0x1f);
288 val |= (dma_trigger & ~0x1f) << 14;
289 val |= dma_trigger & 0x1f;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000290
291 if (sync_mode & OMAP_DMA_SYNC_FRAME)
292 val |= 1 << 5;
Peter Ujfalusieca9e562006-06-26 16:16:06 -0700293 else
294 val &= ~(1 << 5);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000295
296 if (sync_mode & OMAP_DMA_SYNC_BLOCK)
297 val |= 1 << 18;
Peter Ujfalusieca9e562006-06-26 16:16:06 -0700298 else
299 val &= ~(1 << 18);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000300
301 if (src_or_dst_synch)
302 val |= 1 << 24; /* source synch */
303 else
304 val &= ~(1 << 24); /* dest synch */
305
Tony Lindgren0499bde2008-07-03 12:24:36 +0300306 dma_write(val, CCR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000307 }
308
Tony Lindgren0499bde2008-07-03 12:24:36 +0300309 dma_write(elem_count, CEN(lch));
310 dma_write(frame_count, CFN(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100311}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300312EXPORT_SYMBOL(omap_set_dma_transfer_params);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000313
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100314void omap_set_dma_color_mode(int lch, enum omap_dma_color_mode mode, u32 color)
315{
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100316 BUG_ON(omap_dma_in_1510_mode());
317
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700318 if (cpu_class_is_omap1()) {
319 u16 w;
320
321 w = dma_read(CCR2(lch));
322 w &= ~0x03;
323
324 switch (mode) {
325 case OMAP_DMA_CONSTANT_FILL:
326 w |= 0x01;
327 break;
328 case OMAP_DMA_TRANSPARENT_COPY:
329 w |= 0x02;
330 break;
331 case OMAP_DMA_COLOR_DIS:
332 break;
333 default:
334 BUG();
335 }
336 dma_write(w, CCR2(lch));
337
338 w = dma_read(LCH_CTRL(lch));
339 w &= ~0x0f;
340 /* Default is channel type 2D */
341 if (mode) {
342 dma_write((u16)color, COLOR_L(lch));
343 dma_write((u16)(color >> 16), COLOR_U(lch));
344 w |= 1; /* Channel type G */
345 }
346 dma_write(w, LCH_CTRL(lch));
347 }
348
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800349 if (cpu_class_is_omap2()) {
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700350 u32 val;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000351
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700352 val = dma_read(CCR(lch));
353 val &= ~((1 << 17) | (1 << 16));
Tony Lindgren0499bde2008-07-03 12:24:36 +0300354
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700355 switch (mode) {
356 case OMAP_DMA_CONSTANT_FILL:
357 val |= 1 << 16;
358 break;
359 case OMAP_DMA_TRANSPARENT_COPY:
360 val |= 1 << 17;
361 break;
362 case OMAP_DMA_COLOR_DIS:
363 break;
364 default:
365 BUG();
366 }
367 dma_write(val, CCR(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100368
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700369 color &= 0xffffff;
370 dma_write(color, COLOR(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100371 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100372}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300373EXPORT_SYMBOL(omap_set_dma_color_mode);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100374
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300375void omap_set_dma_write_mode(int lch, enum omap_dma_write_mode mode)
376{
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800377 if (cpu_class_is_omap2()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300378 u32 csdp;
379
380 csdp = dma_read(CSDP(lch));
381 csdp &= ~(0x3 << 16);
382 csdp |= (mode << 16);
383 dma_write(csdp, CSDP(lch));
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300384 }
385}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300386EXPORT_SYMBOL(omap_set_dma_write_mode);
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300387
Tony Lindgren0499bde2008-07-03 12:24:36 +0300388void omap_set_dma_channel_mode(int lch, enum omap_dma_channel_mode mode)
389{
390 if (cpu_class_is_omap1() && !cpu_is_omap15xx()) {
391 u32 l;
392
393 l = dma_read(LCH_CTRL(lch));
394 l &= ~0x7;
395 l |= mode;
396 dma_write(l, LCH_CTRL(lch));
397 }
398}
399EXPORT_SYMBOL(omap_set_dma_channel_mode);
400
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000401/* Note that src_port is only for omap1 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100402void omap_set_dma_src_params(int lch, int src_port, int src_amode,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000403 unsigned long src_start,
404 int src_ei, int src_fi)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100405{
Tony Lindgren97b7f712008-07-03 12:24:37 +0300406 u32 l;
407
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000408 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300409 u16 w;
410
411 w = dma_read(CSDP(lch));
412 w &= ~(0x1f << 2);
413 w |= src_port << 2;
414 dma_write(w, CSDP(lch));
Tony Lindgren97b7f712008-07-03 12:24:37 +0300415 }
Tony Lindgren0499bde2008-07-03 12:24:36 +0300416
Tony Lindgren97b7f712008-07-03 12:24:37 +0300417 l = dma_read(CCR(lch));
418 l &= ~(0x03 << 12);
419 l |= src_amode << 12;
420 dma_write(l, CCR(lch));
Tony Lindgren0499bde2008-07-03 12:24:36 +0300421
Tony Lindgren97b7f712008-07-03 12:24:37 +0300422 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300423 dma_write(src_start >> 16, CSSA_U(lch));
424 dma_write((u16)src_start, CSSA_L(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000425 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100426
Tony Lindgren97b7f712008-07-03 12:24:37 +0300427 if (cpu_class_is_omap2())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300428 dma_write(src_start, CSSA(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000429
Tony Lindgren97b7f712008-07-03 12:24:37 +0300430 dma_write(src_ei, CSEI(lch));
431 dma_write(src_fi, CSFI(lch));
432}
433EXPORT_SYMBOL(omap_set_dma_src_params);
434
435void omap_set_dma_params(int lch, struct omap_dma_channel_params *params)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000436{
437 omap_set_dma_transfer_params(lch, params->data_type,
438 params->elem_count, params->frame_count,
439 params->sync_mode, params->trigger,
440 params->src_or_dst_synch);
441 omap_set_dma_src_params(lch, params->src_port,
442 params->src_amode, params->src_start,
443 params->src_ei, params->src_fi);
444
445 omap_set_dma_dest_params(lch, params->dst_port,
446 params->dst_amode, params->dst_start,
447 params->dst_ei, params->dst_fi);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800448 if (params->read_prio || params->write_prio)
449 omap_dma_set_prio_lch(lch, params->read_prio,
450 params->write_prio);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100451}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300452EXPORT_SYMBOL(omap_set_dma_params);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100453
454void omap_set_dma_src_index(int lch, int eidx, int fidx)
455{
Tony Lindgren97b7f712008-07-03 12:24:37 +0300456 if (cpu_class_is_omap2())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000457 return;
Tony Lindgren97b7f712008-07-03 12:24:37 +0300458
Tony Lindgren0499bde2008-07-03 12:24:36 +0300459 dma_write(eidx, CSEI(lch));
460 dma_write(fidx, CSFI(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100461}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300462EXPORT_SYMBOL(omap_set_dma_src_index);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100463
464void omap_set_dma_src_data_pack(int lch, int enable)
465{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300466 u32 l;
467
468 l = dma_read(CSDP(lch));
469 l &= ~(1 << 6);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000470 if (enable)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300471 l |= (1 << 6);
472 dma_write(l, CSDP(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100473}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300474EXPORT_SYMBOL(omap_set_dma_src_data_pack);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100475
476void omap_set_dma_src_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
477{
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700478 unsigned int burst = 0;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300479 u32 l;
480
481 l = dma_read(CSDP(lch));
482 l &= ~(0x03 << 7);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100483
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100484 switch (burst_mode) {
485 case OMAP_DMA_DATA_BURST_DIS:
486 break;
487 case OMAP_DMA_DATA_BURST_4:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800488 if (cpu_class_is_omap2())
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700489 burst = 0x1;
490 else
491 burst = 0x2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100492 break;
493 case OMAP_DMA_DATA_BURST_8:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800494 if (cpu_class_is_omap2()) {
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700495 burst = 0x2;
496 break;
497 }
498 /* not supported by current hardware on OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100499 * w |= (0x03 << 7);
500 * fall through
501 */
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700502 case OMAP_DMA_DATA_BURST_16:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800503 if (cpu_class_is_omap2()) {
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700504 burst = 0x3;
505 break;
506 }
507 /* OMAP1 don't support burst 16
508 * fall through
509 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100510 default:
511 BUG();
512 }
Tony Lindgren0499bde2008-07-03 12:24:36 +0300513
514 l |= (burst << 7);
515 dma_write(l, CSDP(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100516}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300517EXPORT_SYMBOL(omap_set_dma_src_burst_mode);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100518
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000519/* Note that dest_port is only for OMAP1 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100520void omap_set_dma_dest_params(int lch, int dest_port, int dest_amode,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000521 unsigned long dest_start,
522 int dst_ei, int dst_fi)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100523{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300524 u32 l;
525
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000526 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300527 l = dma_read(CSDP(lch));
528 l &= ~(0x1f << 9);
529 l |= dest_port << 9;
530 dma_write(l, CSDP(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000531 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100532
Tony Lindgren0499bde2008-07-03 12:24:36 +0300533 l = dma_read(CCR(lch));
534 l &= ~(0x03 << 14);
535 l |= dest_amode << 14;
536 dma_write(l, CCR(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100537
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000538 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300539 dma_write(dest_start >> 16, CDSA_U(lch));
540 dma_write(dest_start, CDSA_L(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000541 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100542
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800543 if (cpu_class_is_omap2())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300544 dma_write(dest_start, CDSA(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000545
Tony Lindgren0499bde2008-07-03 12:24:36 +0300546 dma_write(dst_ei, CDEI(lch));
547 dma_write(dst_fi, CDFI(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100548}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300549EXPORT_SYMBOL(omap_set_dma_dest_params);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100550
551void omap_set_dma_dest_index(int lch, int eidx, int fidx)
552{
Tony Lindgren97b7f712008-07-03 12:24:37 +0300553 if (cpu_class_is_omap2())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000554 return;
Tony Lindgren97b7f712008-07-03 12:24:37 +0300555
Tony Lindgren0499bde2008-07-03 12:24:36 +0300556 dma_write(eidx, CDEI(lch));
557 dma_write(fidx, CDFI(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100558}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300559EXPORT_SYMBOL(omap_set_dma_dest_index);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100560
561void omap_set_dma_dest_data_pack(int lch, int enable)
562{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300563 u32 l;
564
565 l = dma_read(CSDP(lch));
566 l &= ~(1 << 13);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000567 if (enable)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300568 l |= 1 << 13;
569 dma_write(l, CSDP(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100570}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300571EXPORT_SYMBOL(omap_set_dma_dest_data_pack);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100572
573void omap_set_dma_dest_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
574{
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700575 unsigned int burst = 0;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300576 u32 l;
577
578 l = dma_read(CSDP(lch));
579 l &= ~(0x03 << 14);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100580
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100581 switch (burst_mode) {
582 case OMAP_DMA_DATA_BURST_DIS:
583 break;
584 case OMAP_DMA_DATA_BURST_4:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800585 if (cpu_class_is_omap2())
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700586 burst = 0x1;
587 else
588 burst = 0x2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100589 break;
590 case OMAP_DMA_DATA_BURST_8:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800591 if (cpu_class_is_omap2())
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700592 burst = 0x2;
593 else
594 burst = 0x3;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100595 break;
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700596 case OMAP_DMA_DATA_BURST_16:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800597 if (cpu_class_is_omap2()) {
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700598 burst = 0x3;
599 break;
600 }
601 /* OMAP1 don't support burst 16
602 * fall through
603 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100604 default:
605 printk(KERN_ERR "Invalid DMA burst mode\n");
606 BUG();
607 return;
608 }
Tony Lindgren0499bde2008-07-03 12:24:36 +0300609 l |= (burst << 14);
610 dma_write(l, CSDP(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100611}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300612EXPORT_SYMBOL(omap_set_dma_dest_burst_mode);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100613
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000614static inline void omap_enable_channel_irq(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100615{
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000616 u32 status;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100617
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700618 /* Clear CSR */
619 if (cpu_class_is_omap1())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300620 status = dma_read(CSR(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800621 else if (cpu_class_is_omap2())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300622 dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000623
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100624 /* Enable some nice interrupts. */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300625 dma_write(dma_chan[lch].enabled_irqs, CICR(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100626}
627
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000628static void omap_disable_channel_irq(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100629{
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800630 if (cpu_class_is_omap2())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300631 dma_write(0, CICR(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100632}
633
634void omap_enable_dma_irq(int lch, u16 bits)
635{
636 dma_chan[lch].enabled_irqs |= bits;
637}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300638EXPORT_SYMBOL(omap_enable_dma_irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100639
640void omap_disable_dma_irq(int lch, u16 bits)
641{
642 dma_chan[lch].enabled_irqs &= ~bits;
643}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300644EXPORT_SYMBOL(omap_disable_dma_irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100645
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000646static inline void enable_lnk(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100647{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300648 u32 l;
649
650 l = dma_read(CLNK_CTRL(lch));
651
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000652 if (cpu_class_is_omap1())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300653 l &= ~(1 << 14);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100654
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000655 /* Set the ENABLE_LNK bits */
656 if (dma_chan[lch].next_lch != -1)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300657 l = dma_chan[lch].next_lch | (1 << 15);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800658
659#ifndef CONFIG_ARCH_OMAP1
Tony Lindgren97b7f712008-07-03 12:24:37 +0300660 if (cpu_class_is_omap2())
661 if (dma_chan[lch].next_linked_ch != -1)
662 l = dma_chan[lch].next_linked_ch | (1 << 15);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800663#endif
Tony Lindgren0499bde2008-07-03 12:24:36 +0300664
665 dma_write(l, CLNK_CTRL(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100666}
667
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000668static inline void disable_lnk(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100669{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300670 u32 l;
671
672 l = dma_read(CLNK_CTRL(lch));
673
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000674 /* Disable interrupts */
675 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300676 dma_write(0, CICR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000677 /* Set the STOP_LNK bit */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300678 l |= 1 << 14;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100679 }
680
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800681 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000682 omap_disable_channel_irq(lch);
683 /* Clear the ENABLE_LNK bit */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300684 l &= ~(1 << 15);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000685 }
686
Tony Lindgren0499bde2008-07-03 12:24:36 +0300687 dma_write(l, CLNK_CTRL(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000688 dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
689}
690
691static inline void omap2_enable_irq_lch(int lch)
692{
693 u32 val;
694
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800695 if (!cpu_class_is_omap2())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000696 return;
697
Tony Lindgren0499bde2008-07-03 12:24:36 +0300698 val = dma_read(IRQENABLE_L0);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000699 val |= 1 << lch;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300700 dma_write(val, IRQENABLE_L0);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100701}
702
703int omap_request_dma(int dev_id, const char *dev_name,
Tony Lindgren97b7f712008-07-03 12:24:37 +0300704 void (*callback)(int lch, u16 ch_status, void *data),
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100705 void *data, int *dma_ch_out)
706{
707 int ch, free_ch = -1;
708 unsigned long flags;
709 struct omap_dma_lch *chan;
710
711 spin_lock_irqsave(&dma_chan_lock, flags);
712 for (ch = 0; ch < dma_chan_count; ch++) {
713 if (free_ch == -1 && dma_chan[ch].dev_id == -1) {
714 free_ch = ch;
715 if (dev_id == 0)
716 break;
717 }
718 }
719 if (free_ch == -1) {
720 spin_unlock_irqrestore(&dma_chan_lock, flags);
721 return -EBUSY;
722 }
723 chan = dma_chan + free_ch;
724 chan->dev_id = dev_id;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000725
726 if (cpu_class_is_omap1())
727 clear_lch_regs(free_ch);
728
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800729 if (cpu_class_is_omap2())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000730 omap_clear_dma(free_ch);
731
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100732 spin_unlock_irqrestore(&dma_chan_lock, flags);
733
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100734 chan->dev_name = dev_name;
735 chan->callback = callback;
736 chan->data = data;
Jarkko Nikulaa92fda12009-01-29 08:57:12 -0800737 chan->flags = 0;
Tony Lindgren97b7f712008-07-03 12:24:37 +0300738
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800739#ifndef CONFIG_ARCH_OMAP1
Tony Lindgren97b7f712008-07-03 12:24:37 +0300740 if (cpu_class_is_omap2()) {
741 chan->chain_id = -1;
742 chan->next_linked_ch = -1;
743 }
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800744#endif
Tony Lindgren97b7f712008-07-03 12:24:37 +0300745
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700746 chan->enabled_irqs = OMAP_DMA_DROP_IRQ | OMAP_DMA_BLOCK_IRQ;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000747
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700748 if (cpu_class_is_omap1())
749 chan->enabled_irqs |= OMAP1_DMA_TOUT_IRQ;
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800750 else if (cpu_class_is_omap2())
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700751 chan->enabled_irqs |= OMAP2_DMA_MISALIGNED_ERR_IRQ |
752 OMAP2_DMA_TRANS_ERR_IRQ;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100753
754 if (cpu_is_omap16xx()) {
755 /* If the sync device is set, configure it dynamically. */
756 if (dev_id != 0) {
757 set_gdma_dev(free_ch + 1, dev_id);
758 dev_id = free_ch + 1;
759 }
Tony Lindgren97b7f712008-07-03 12:24:37 +0300760 /*
761 * Disable the 1510 compatibility mode and set the sync device
762 * id.
763 */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300764 dma_write(dev_id | (1 << 10), CCR(free_ch));
Zebediah C. McClure557096f2009-03-23 18:07:44 -0700765 } else if (cpu_is_omap7xx() || cpu_is_omap15xx()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300766 dma_write(dev_id, CCR(free_ch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100767 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000768
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800769 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000770 omap2_enable_irq_lch(free_ch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000771 omap_enable_channel_irq(free_ch);
772 /* Clear the CSR register and IRQ status register */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300773 dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(free_ch));
774 dma_write(1 << free_ch, IRQSTATUS_L0);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000775 }
776
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100777 *dma_ch_out = free_ch;
778
779 return 0;
780}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300781EXPORT_SYMBOL(omap_request_dma);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100782
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000783void omap_free_dma(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100784{
785 unsigned long flags;
786
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000787 if (dma_chan[lch].dev_id == -1) {
Tony Lindgren97b7f712008-07-03 12:24:37 +0300788 pr_err("omap_dma: trying to free unallocated DMA channel %d\n",
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000789 lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100790 return;
791 }
Tony Lindgren97b7f712008-07-03 12:24:37 +0300792
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000793 if (cpu_class_is_omap1()) {
794 /* Disable all DMA interrupts for the channel. */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300795 dma_write(0, CICR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000796 /* Make sure the DMA transfer is stopped. */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300797 dma_write(0, CCR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000798 }
799
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800800 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000801 u32 val;
802 /* Disable interrupts */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300803 val = dma_read(IRQENABLE_L0);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000804 val &= ~(1 << lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300805 dma_write(val, IRQENABLE_L0);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000806
807 /* Clear the CSR register and IRQ status register */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300808 dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(lch));
809 dma_write(1 << lch, IRQSTATUS_L0);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000810
811 /* Disable all DMA interrupts for the channel. */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300812 dma_write(0, CICR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000813
814 /* Make sure the DMA transfer is stopped. */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300815 dma_write(0, CCR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000816 omap_clear_dma(lch);
817 }
Santosh Shilimkarda1b94e2009-04-23 11:10:40 -0700818
819 spin_lock_irqsave(&dma_chan_lock, flags);
820 dma_chan[lch].dev_id = -1;
821 dma_chan[lch].next_lch = -1;
822 dma_chan[lch].callback = NULL;
823 spin_unlock_irqrestore(&dma_chan_lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100824}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300825EXPORT_SYMBOL(omap_free_dma);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100826
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800827/**
828 * @brief omap_dma_set_global_params : Set global priority settings for dma
829 *
830 * @param arb_rate
831 * @param max_fifo_depth
832 * @param tparams - Number of thereads to reserve : DMA_THREAD_RESERVE_NORM
833 * DMA_THREAD_RESERVE_ONET
834 * DMA_THREAD_RESERVE_TWOT
835 * DMA_THREAD_RESERVE_THREET
836 */
837void
838omap_dma_set_global_params(int arb_rate, int max_fifo_depth, int tparams)
839{
840 u32 reg;
841
842 if (!cpu_class_is_omap2()) {
Harvey Harrison8e86f422008-03-04 15:08:02 -0800843 printk(KERN_ERR "FIXME: no %s on 15xx/16xx\n", __func__);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800844 return;
845 }
846
847 if (arb_rate == 0)
848 arb_rate = 1;
849
850 reg = (arb_rate & 0xff) << 16;
851 reg |= (0xff & max_fifo_depth);
852
Tony Lindgren0499bde2008-07-03 12:24:36 +0300853 dma_write(reg, GCR);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800854}
855EXPORT_SYMBOL(omap_dma_set_global_params);
856
857/**
858 * @brief omap_dma_set_prio_lch : Set channel wise priority settings
859 *
860 * @param lch
861 * @param read_prio - Read priority
862 * @param write_prio - Write priority
863 * Both of the above can be set with one of the following values :
864 * DMA_CH_PRIO_HIGH/DMA_CH_PRIO_LOW
865 */
866int
867omap_dma_set_prio_lch(int lch, unsigned char read_prio,
868 unsigned char write_prio)
869{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300870 u32 l;
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800871
Tony Lindgren4d963722008-07-03 12:24:31 +0300872 if (unlikely((lch < 0 || lch >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800873 printk(KERN_ERR "Invalid channel id\n");
874 return -EINVAL;
875 }
Tony Lindgren0499bde2008-07-03 12:24:36 +0300876 l = dma_read(CCR(lch));
877 l &= ~((1 << 6) | (1 << 26));
Santosh Shilimkar44169072009-05-28 14:16:04 -0700878 if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300879 l |= ((read_prio & 0x1) << 6) | ((write_prio & 0x1) << 26);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800880 else
Tony Lindgren0499bde2008-07-03 12:24:36 +0300881 l |= ((read_prio & 0x1) << 6);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800882
Tony Lindgren0499bde2008-07-03 12:24:36 +0300883 dma_write(l, CCR(lch));
884
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800885 return 0;
886}
887EXPORT_SYMBOL(omap_dma_set_prio_lch);
888
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000889/*
890 * Clears any DMA state so the DMA engine is ready to restart with new buffers
891 * through omap_start_dma(). Any buffers in flight are discarded.
892 */
893void omap_clear_dma(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100894{
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000895 unsigned long flags;
896
897 local_irq_save(flags);
898
899 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300900 u32 l;
901
902 l = dma_read(CCR(lch));
903 l &= ~OMAP_DMA_CCR_EN;
904 dma_write(l, CCR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000905
906 /* Clear pending interrupts */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300907 l = dma_read(CSR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000908 }
909
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800910 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000911 int i;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300912 void __iomem *lch_base = omap_dma_base + OMAP_DMA4_CH_BASE(lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000913 for (i = 0; i < 0x44; i += 4)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300914 __raw_writel(0, lch_base + i);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000915 }
916
917 local_irq_restore(flags);
918}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300919EXPORT_SYMBOL(omap_clear_dma);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000920
921void omap_start_dma(int lch)
922{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300923 u32 l;
924
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000925 if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
926 int next_lch, cur_lch;
Tony Lindgren4d963722008-07-03 12:24:31 +0300927 char dma_chan_link_map[OMAP_DMA4_LOGICAL_DMA_CH_COUNT];
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000928
929 dma_chan_link_map[lch] = 1;
930 /* Set the link register of the first channel */
931 enable_lnk(lch);
932
933 memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
934 cur_lch = dma_chan[lch].next_lch;
935 do {
936 next_lch = dma_chan[cur_lch].next_lch;
937
938 /* The loop case: we've been here already */
939 if (dma_chan_link_map[cur_lch])
940 break;
941 /* Mark the current channel */
942 dma_chan_link_map[cur_lch] = 1;
943
944 enable_lnk(cur_lch);
945 omap_enable_channel_irq(cur_lch);
946
947 cur_lch = next_lch;
948 } while (next_lch != -1);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800949 } else if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000950 /* Errata: Need to write lch even if not using chaining */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300951 dma_write(lch, CLNK_CTRL(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000952 }
953
954 omap_enable_channel_irq(lch);
955
Tony Lindgren0499bde2008-07-03 12:24:36 +0300956 l = dma_read(CCR(lch));
957
Tony Lindgren97b7f712008-07-03 12:24:37 +0300958 /*
959 * Errata: On ES2.0 BUFFERING disable must be set.
960 * This will always fail on ES1.0
961 */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300962 if (cpu_is_omap24xx())
963 l |= OMAP_DMA_CCR_EN;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000964
Tony Lindgren0499bde2008-07-03 12:24:36 +0300965 l |= OMAP_DMA_CCR_EN;
966 dma_write(l, CCR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000967
968 dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
969}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300970EXPORT_SYMBOL(omap_start_dma);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000971
972void omap_stop_dma(int lch)
973{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300974 u32 l;
975
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000976 if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
977 int next_lch, cur_lch = lch;
Tony Lindgren4d963722008-07-03 12:24:31 +0300978 char dma_chan_link_map[OMAP_DMA4_LOGICAL_DMA_CH_COUNT];
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000979
980 memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
981 do {
982 /* The loop case: we've been here already */
983 if (dma_chan_link_map[cur_lch])
984 break;
985 /* Mark the current channel */
986 dma_chan_link_map[cur_lch] = 1;
987
988 disable_lnk(cur_lch);
989
990 next_lch = dma_chan[cur_lch].next_lch;
991 cur_lch = next_lch;
992 } while (next_lch != -1);
993
994 return;
995 }
996
997 /* Disable all interrupts on the channel */
998 if (cpu_class_is_omap1())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300999 dma_write(0, CICR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001000
Tony Lindgren0499bde2008-07-03 12:24:36 +03001001 l = dma_read(CCR(lch));
1002 l &= ~OMAP_DMA_CCR_EN;
1003 dma_write(l, CCR(lch));
1004
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001005 dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
1006}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001007EXPORT_SYMBOL(omap_stop_dma);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001008
1009/*
Tony Lindgren709eb3e52006-09-25 12:45:45 +03001010 * Allows changing the DMA callback function or data. This may be needed if
1011 * the driver shares a single DMA channel for multiple dma triggers.
1012 */
1013int omap_set_dma_callback(int lch,
Tony Lindgren97b7f712008-07-03 12:24:37 +03001014 void (*callback)(int lch, u16 ch_status, void *data),
Tony Lindgren709eb3e52006-09-25 12:45:45 +03001015 void *data)
1016{
1017 unsigned long flags;
1018
1019 if (lch < 0)
1020 return -ENODEV;
1021
1022 spin_lock_irqsave(&dma_chan_lock, flags);
1023 if (dma_chan[lch].dev_id == -1) {
1024 printk(KERN_ERR "DMA callback for not set for free channel\n");
1025 spin_unlock_irqrestore(&dma_chan_lock, flags);
1026 return -EINVAL;
1027 }
1028 dma_chan[lch].callback = callback;
1029 dma_chan[lch].data = data;
1030 spin_unlock_irqrestore(&dma_chan_lock, flags);
1031
1032 return 0;
1033}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001034EXPORT_SYMBOL(omap_set_dma_callback);
Tony Lindgren709eb3e52006-09-25 12:45:45 +03001035
1036/*
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001037 * Returns current physical source address for the given DMA channel.
1038 * If the channel is running the caller must disable interrupts prior calling
1039 * this function and process the returned value before re-enabling interrupt to
1040 * prevent races with the interrupt handler. Note that in continuous mode there
1041 * is a chance for CSSA_L register overflow inbetween the two reads resulting
1042 * in incorrect return value.
1043 */
1044dma_addr_t omap_get_dma_src_pos(int lch)
1045{
Tony Lindgren0695de32007-05-07 18:24:14 -07001046 dma_addr_t offset = 0;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001047
Tony Lindgren0499bde2008-07-03 12:24:36 +03001048 if (cpu_is_omap15xx())
1049 offset = dma_read(CPC(lch));
1050 else
1051 offset = dma_read(CSAC(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001052
Tony Lindgren0499bde2008-07-03 12:24:36 +03001053 /*
1054 * omap 3.2/3.3 erratum: sometimes 0 is returned if CSAC/CDAC is
1055 * read before the DMA controller finished disabling the channel.
1056 */
1057 if (!cpu_is_omap15xx() && offset == 0)
1058 offset = dma_read(CSAC(lch));
1059
1060 if (cpu_class_is_omap1())
1061 offset |= (dma_read(CSSA_U(lch)) << 16);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001062
1063 return offset;
1064}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001065EXPORT_SYMBOL(omap_get_dma_src_pos);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001066
1067/*
1068 * Returns current physical destination address for the given DMA channel.
1069 * If the channel is running the caller must disable interrupts prior calling
1070 * this function and process the returned value before re-enabling interrupt to
1071 * prevent races with the interrupt handler. Note that in continuous mode there
1072 * is a chance for CDSA_L register overflow inbetween the two reads resulting
1073 * in incorrect return value.
1074 */
1075dma_addr_t omap_get_dma_dst_pos(int lch)
1076{
Tony Lindgren0695de32007-05-07 18:24:14 -07001077 dma_addr_t offset = 0;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001078
Tony Lindgren0499bde2008-07-03 12:24:36 +03001079 if (cpu_is_omap15xx())
1080 offset = dma_read(CPC(lch));
1081 else
1082 offset = dma_read(CDAC(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001083
Tony Lindgren0499bde2008-07-03 12:24:36 +03001084 /*
1085 * omap 3.2/3.3 erratum: sometimes 0 is returned if CSAC/CDAC is
1086 * read before the DMA controller finished disabling the channel.
1087 */
1088 if (!cpu_is_omap15xx() && offset == 0)
1089 offset = dma_read(CDAC(lch));
1090
1091 if (cpu_class_is_omap1())
1092 offset |= (dma_read(CDSA_U(lch)) << 16);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001093
1094 return offset;
1095}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001096EXPORT_SYMBOL(omap_get_dma_dst_pos);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001097
Tony Lindgren0499bde2008-07-03 12:24:36 +03001098int omap_get_dma_active_status(int lch)
1099{
1100 return (dma_read(CCR(lch)) & OMAP_DMA_CCR_EN) != 0;
1101}
1102EXPORT_SYMBOL(omap_get_dma_active_status);
1103
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001104int omap_dma_running(void)
1105{
1106 int lch;
1107
1108 /* Check if LCD DMA is running */
1109 if (cpu_is_omap16xx())
1110 if (omap_readw(OMAP1610_DMA_LCD_CCR) & OMAP_DMA_CCR_EN)
1111 return 1;
1112
1113 for (lch = 0; lch < dma_chan_count; lch++)
Tony Lindgren0499bde2008-07-03 12:24:36 +03001114 if (dma_read(CCR(lch)) & OMAP_DMA_CCR_EN)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001115 return 1;
1116
1117 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001118}
1119
1120/*
1121 * lch_queue DMA will start right after lch_head one is finished.
1122 * For this DMA link to start, you still need to start (see omap_start_dma)
1123 * the first one. That will fire up the entire queue.
1124 */
Tony Lindgren97b7f712008-07-03 12:24:37 +03001125void omap_dma_link_lch(int lch_head, int lch_queue)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001126{
1127 if (omap_dma_in_1510_mode()) {
Janusz Krzysztofik9f0f4ae2009-08-23 17:56:12 +02001128 if (lch_head == lch_queue) {
1129 dma_write(dma_read(CCR(lch_head)) | (3 << 8),
1130 CCR(lch_head));
1131 return;
1132 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001133 printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
1134 BUG();
1135 return;
1136 }
1137
1138 if ((dma_chan[lch_head].dev_id == -1) ||
1139 (dma_chan[lch_queue].dev_id == -1)) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001140 printk(KERN_ERR "omap_dma: trying to link "
1141 "non requested channels\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001142 dump_stack();
1143 }
1144
1145 dma_chan[lch_head].next_lch = lch_queue;
1146}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001147EXPORT_SYMBOL(omap_dma_link_lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001148
1149/*
1150 * Once the DMA queue is stopped, we can destroy it.
1151 */
Tony Lindgren97b7f712008-07-03 12:24:37 +03001152void omap_dma_unlink_lch(int lch_head, int lch_queue)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001153{
1154 if (omap_dma_in_1510_mode()) {
Janusz Krzysztofik9f0f4ae2009-08-23 17:56:12 +02001155 if (lch_head == lch_queue) {
1156 dma_write(dma_read(CCR(lch_head)) & ~(3 << 8),
1157 CCR(lch_head));
1158 return;
1159 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001160 printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
1161 BUG();
1162 return;
1163 }
1164
1165 if (dma_chan[lch_head].next_lch != lch_queue ||
1166 dma_chan[lch_head].next_lch == -1) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001167 printk(KERN_ERR "omap_dma: trying to unlink "
1168 "non linked channels\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001169 dump_stack();
1170 }
1171
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001172 if ((dma_chan[lch_head].flags & OMAP_DMA_ACTIVE) ||
1173 (dma_chan[lch_head].flags & OMAP_DMA_ACTIVE)) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001174 printk(KERN_ERR "omap_dma: You need to stop the DMA channels "
1175 "before unlinking\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001176 dump_stack();
1177 }
1178
1179 dma_chan[lch_head].next_lch = -1;
1180}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001181EXPORT_SYMBOL(omap_dma_unlink_lch);
1182
1183/*----------------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001184
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001185#ifndef CONFIG_ARCH_OMAP1
1186/* Create chain of DMA channesls */
1187static void create_dma_lch_chain(int lch_head, int lch_queue)
1188{
Tony Lindgren0499bde2008-07-03 12:24:36 +03001189 u32 l;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001190
1191 /* Check if this is the first link in chain */
1192 if (dma_chan[lch_head].next_linked_ch == -1) {
1193 dma_chan[lch_head].next_linked_ch = lch_queue;
1194 dma_chan[lch_head].prev_linked_ch = lch_queue;
1195 dma_chan[lch_queue].next_linked_ch = lch_head;
1196 dma_chan[lch_queue].prev_linked_ch = lch_head;
1197 }
1198
1199 /* a link exists, link the new channel in circular chain */
1200 else {
1201 dma_chan[lch_queue].next_linked_ch =
1202 dma_chan[lch_head].next_linked_ch;
1203 dma_chan[lch_queue].prev_linked_ch = lch_head;
1204 dma_chan[lch_head].next_linked_ch = lch_queue;
1205 dma_chan[dma_chan[lch_queue].next_linked_ch].prev_linked_ch =
1206 lch_queue;
1207 }
1208
Tony Lindgren0499bde2008-07-03 12:24:36 +03001209 l = dma_read(CLNK_CTRL(lch_head));
1210 l &= ~(0x1f);
1211 l |= lch_queue;
1212 dma_write(l, CLNK_CTRL(lch_head));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001213
Tony Lindgren0499bde2008-07-03 12:24:36 +03001214 l = dma_read(CLNK_CTRL(lch_queue));
1215 l &= ~(0x1f);
1216 l |= (dma_chan[lch_queue].next_linked_ch);
1217 dma_write(l, CLNK_CTRL(lch_queue));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001218}
1219
1220/**
1221 * @brief omap_request_dma_chain : Request a chain of DMA channels
1222 *
1223 * @param dev_id - Device id using the dma channel
1224 * @param dev_name - Device name
1225 * @param callback - Call back function
1226 * @chain_id -
1227 * @no_of_chans - Number of channels requested
1228 * @chain_mode - Dynamic or static chaining : OMAP_DMA_STATIC_CHAIN
1229 * OMAP_DMA_DYNAMIC_CHAIN
1230 * @params - Channel parameters
1231 *
1232 * @return - Succes : 0
1233 * Failure: -EINVAL/-ENOMEM
1234 */
1235int omap_request_dma_chain(int dev_id, const char *dev_name,
Santosh Shilimkar279b9182009-05-28 13:23:52 -07001236 void (*callback) (int lch, u16 ch_status,
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001237 void *data),
1238 int *chain_id, int no_of_chans, int chain_mode,
1239 struct omap_dma_channel_params params)
1240{
1241 int *channels;
1242 int i, err;
1243
1244 /* Is the chain mode valid ? */
1245 if (chain_mode != OMAP_DMA_STATIC_CHAIN
1246 && chain_mode != OMAP_DMA_DYNAMIC_CHAIN) {
1247 printk(KERN_ERR "Invalid chain mode requested\n");
1248 return -EINVAL;
1249 }
1250
1251 if (unlikely((no_of_chans < 1
Tony Lindgren4d963722008-07-03 12:24:31 +03001252 || no_of_chans > dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001253 printk(KERN_ERR "Invalid Number of channels requested\n");
1254 return -EINVAL;
1255 }
1256
1257 /* Allocate a queue to maintain the status of the channels
1258 * in the chain */
1259 channels = kmalloc(sizeof(*channels) * no_of_chans, GFP_KERNEL);
1260 if (channels == NULL) {
1261 printk(KERN_ERR "omap_dma: No memory for channel queue\n");
1262 return -ENOMEM;
1263 }
1264
1265 /* request and reserve DMA channels for the chain */
1266 for (i = 0; i < no_of_chans; i++) {
1267 err = omap_request_dma(dev_id, dev_name,
Russell Kingc0fc18c52008-09-05 15:10:27 +01001268 callback, NULL, &channels[i]);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001269 if (err < 0) {
1270 int j;
1271 for (j = 0; j < i; j++)
1272 omap_free_dma(channels[j]);
1273 kfree(channels);
1274 printk(KERN_ERR "omap_dma: Request failed %d\n", err);
1275 return err;
1276 }
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001277 dma_chan[channels[i]].prev_linked_ch = -1;
1278 dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
1279
1280 /*
1281 * Allowing client drivers to set common parameters now,
1282 * so that later only relevant (src_start, dest_start
1283 * and element count) can be set
1284 */
1285 omap_set_dma_params(channels[i], &params);
1286 }
1287
1288 *chain_id = channels[0];
1289 dma_linked_lch[*chain_id].linked_dmach_q = channels;
1290 dma_linked_lch[*chain_id].chain_mode = chain_mode;
1291 dma_linked_lch[*chain_id].chain_state = DMA_CHAIN_NOTSTARTED;
1292 dma_linked_lch[*chain_id].no_of_lchs_linked = no_of_chans;
1293
1294 for (i = 0; i < no_of_chans; i++)
1295 dma_chan[channels[i]].chain_id = *chain_id;
1296
1297 /* Reset the Queue pointers */
1298 OMAP_DMA_CHAIN_QINIT(*chain_id);
1299
1300 /* Set up the chain */
1301 if (no_of_chans == 1)
1302 create_dma_lch_chain(channels[0], channels[0]);
1303 else {
1304 for (i = 0; i < (no_of_chans - 1); i++)
1305 create_dma_lch_chain(channels[i], channels[i + 1]);
1306 }
Tony Lindgren97b7f712008-07-03 12:24:37 +03001307
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001308 return 0;
1309}
1310EXPORT_SYMBOL(omap_request_dma_chain);
1311
1312/**
1313 * @brief omap_modify_dma_chain_param : Modify the chain's params - Modify the
1314 * params after setting it. Dont do this while dma is running!!
1315 *
1316 * @param chain_id - Chained logical channel id.
1317 * @param params
1318 *
1319 * @return - Success : 0
1320 * Failure : -EINVAL
1321 */
1322int omap_modify_dma_chain_params(int chain_id,
1323 struct omap_dma_channel_params params)
1324{
1325 int *channels;
1326 u32 i;
1327
1328 /* Check for input params */
1329 if (unlikely((chain_id < 0
Tony Lindgren4d963722008-07-03 12:24:31 +03001330 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001331 printk(KERN_ERR "Invalid chain id\n");
1332 return -EINVAL;
1333 }
1334
1335 /* Check if the chain exists */
1336 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1337 printk(KERN_ERR "Chain doesn't exists\n");
1338 return -EINVAL;
1339 }
1340 channels = dma_linked_lch[chain_id].linked_dmach_q;
1341
1342 for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
1343 /*
1344 * Allowing client drivers to set common parameters now,
1345 * so that later only relevant (src_start, dest_start
1346 * and element count) can be set
1347 */
1348 omap_set_dma_params(channels[i], &params);
1349 }
Tony Lindgren97b7f712008-07-03 12:24:37 +03001350
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001351 return 0;
1352}
1353EXPORT_SYMBOL(omap_modify_dma_chain_params);
1354
1355/**
1356 * @brief omap_free_dma_chain - Free all the logical channels in a chain.
1357 *
1358 * @param chain_id
1359 *
1360 * @return - Success : 0
1361 * Failure : -EINVAL
1362 */
1363int omap_free_dma_chain(int chain_id)
1364{
1365 int *channels;
1366 u32 i;
1367
1368 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001369 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001370 printk(KERN_ERR "Invalid chain id\n");
1371 return -EINVAL;
1372 }
1373
1374 /* Check if the chain exists */
1375 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1376 printk(KERN_ERR "Chain doesn't exists\n");
1377 return -EINVAL;
1378 }
1379
1380 channels = dma_linked_lch[chain_id].linked_dmach_q;
1381 for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
1382 dma_chan[channels[i]].next_linked_ch = -1;
1383 dma_chan[channels[i]].prev_linked_ch = -1;
1384 dma_chan[channels[i]].chain_id = -1;
1385 dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
1386 omap_free_dma(channels[i]);
1387 }
1388
1389 kfree(channels);
1390
1391 dma_linked_lch[chain_id].linked_dmach_q = NULL;
1392 dma_linked_lch[chain_id].chain_mode = -1;
1393 dma_linked_lch[chain_id].chain_state = -1;
Tony Lindgren97b7f712008-07-03 12:24:37 +03001394
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001395 return (0);
1396}
1397EXPORT_SYMBOL(omap_free_dma_chain);
1398
1399/**
1400 * @brief omap_dma_chain_status - Check if the chain is in
1401 * active / inactive state.
1402 * @param chain_id
1403 *
1404 * @return - Success : OMAP_DMA_CHAIN_ACTIVE/OMAP_DMA_CHAIN_INACTIVE
1405 * Failure : -EINVAL
1406 */
1407int omap_dma_chain_status(int chain_id)
1408{
1409 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001410 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001411 printk(KERN_ERR "Invalid chain id\n");
1412 return -EINVAL;
1413 }
1414
1415 /* Check if the chain exists */
1416 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1417 printk(KERN_ERR "Chain doesn't exists\n");
1418 return -EINVAL;
1419 }
1420 pr_debug("CHAINID=%d, qcnt=%d\n", chain_id,
1421 dma_linked_lch[chain_id].q_count);
1422
1423 if (OMAP_DMA_CHAIN_QEMPTY(chain_id))
1424 return OMAP_DMA_CHAIN_INACTIVE;
Tony Lindgren97b7f712008-07-03 12:24:37 +03001425
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001426 return OMAP_DMA_CHAIN_ACTIVE;
1427}
1428EXPORT_SYMBOL(omap_dma_chain_status);
1429
1430/**
1431 * @brief omap_dma_chain_a_transfer - Get a free channel from a chain,
1432 * set the params and start the transfer.
1433 *
1434 * @param chain_id
1435 * @param src_start - buffer start address
1436 * @param dest_start - Dest address
1437 * @param elem_count
1438 * @param frame_count
1439 * @param callbk_data - channel callback parameter data.
1440 *
Anand Gadiyarf4b6a7e2008-03-11 01:10:35 +05301441 * @return - Success : 0
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001442 * Failure: -EINVAL/-EBUSY
1443 */
1444int omap_dma_chain_a_transfer(int chain_id, int src_start, int dest_start,
1445 int elem_count, int frame_count, void *callbk_data)
1446{
1447 int *channels;
Tony Lindgren0499bde2008-07-03 12:24:36 +03001448 u32 l, lch;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001449 int start_dma = 0;
1450
Tony Lindgren97b7f712008-07-03 12:24:37 +03001451 /*
1452 * if buffer size is less than 1 then there is
1453 * no use of starting the chain
1454 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001455 if (elem_count < 1) {
1456 printk(KERN_ERR "Invalid buffer size\n");
1457 return -EINVAL;
1458 }
1459
1460 /* Check for input params */
1461 if (unlikely((chain_id < 0
Tony Lindgren4d963722008-07-03 12:24:31 +03001462 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001463 printk(KERN_ERR "Invalid chain id\n");
1464 return -EINVAL;
1465 }
1466
1467 /* Check if the chain exists */
1468 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1469 printk(KERN_ERR "Chain doesn't exist\n");
1470 return -EINVAL;
1471 }
1472
1473 /* Check if all the channels in chain are in use */
1474 if (OMAP_DMA_CHAIN_QFULL(chain_id))
1475 return -EBUSY;
1476
1477 /* Frame count may be negative in case of indexed transfers */
1478 channels = dma_linked_lch[chain_id].linked_dmach_q;
1479
1480 /* Get a free channel */
1481 lch = channels[dma_linked_lch[chain_id].q_tail];
1482
1483 /* Store the callback data */
1484 dma_chan[lch].data = callbk_data;
1485
1486 /* Increment the q_tail */
1487 OMAP_DMA_CHAIN_INCQTAIL(chain_id);
1488
1489 /* Set the params to the free channel */
1490 if (src_start != 0)
Tony Lindgren0499bde2008-07-03 12:24:36 +03001491 dma_write(src_start, CSSA(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001492 if (dest_start != 0)
Tony Lindgren0499bde2008-07-03 12:24:36 +03001493 dma_write(dest_start, CDSA(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001494
1495 /* Write the buffer size */
Tony Lindgren0499bde2008-07-03 12:24:36 +03001496 dma_write(elem_count, CEN(lch));
1497 dma_write(frame_count, CFN(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001498
Tony Lindgren97b7f712008-07-03 12:24:37 +03001499 /*
1500 * If the chain is dynamically linked,
1501 * then we may have to start the chain if its not active
1502 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001503 if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_DYNAMIC_CHAIN) {
1504
Tony Lindgren97b7f712008-07-03 12:24:37 +03001505 /*
1506 * In Dynamic chain, if the chain is not started,
1507 * queue the channel
1508 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001509 if (dma_linked_lch[chain_id].chain_state ==
1510 DMA_CHAIN_NOTSTARTED) {
1511 /* Enable the link in previous channel */
1512 if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
1513 DMA_CH_QUEUED)
1514 enable_lnk(dma_chan[lch].prev_linked_ch);
1515 dma_chan[lch].state = DMA_CH_QUEUED;
1516 }
1517
Tony Lindgren97b7f712008-07-03 12:24:37 +03001518 /*
1519 * Chain is already started, make sure its active,
1520 * if not then start the chain
1521 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001522 else {
1523 start_dma = 1;
1524
1525 if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
1526 DMA_CH_STARTED) {
1527 enable_lnk(dma_chan[lch].prev_linked_ch);
1528 dma_chan[lch].state = DMA_CH_QUEUED;
1529 start_dma = 0;
Tony Lindgren0499bde2008-07-03 12:24:36 +03001530 if (0 == ((1 << 7) & dma_read(
1531 CCR(dma_chan[lch].prev_linked_ch)))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001532 disable_lnk(dma_chan[lch].
1533 prev_linked_ch);
1534 pr_debug("\n prev ch is stopped\n");
1535 start_dma = 1;
1536 }
1537 }
1538
1539 else if (dma_chan[dma_chan[lch].prev_linked_ch].state
1540 == DMA_CH_QUEUED) {
1541 enable_lnk(dma_chan[lch].prev_linked_ch);
1542 dma_chan[lch].state = DMA_CH_QUEUED;
1543 start_dma = 0;
1544 }
1545 omap_enable_channel_irq(lch);
1546
Tony Lindgren0499bde2008-07-03 12:24:36 +03001547 l = dma_read(CCR(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001548
Tony Lindgren0499bde2008-07-03 12:24:36 +03001549 if ((0 == (l & (1 << 24))))
1550 l &= ~(1 << 25);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001551 else
Tony Lindgren0499bde2008-07-03 12:24:36 +03001552 l |= (1 << 25);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001553 if (start_dma == 1) {
Tony Lindgren0499bde2008-07-03 12:24:36 +03001554 if (0 == (l & (1 << 7))) {
1555 l |= (1 << 7);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001556 dma_chan[lch].state = DMA_CH_STARTED;
1557 pr_debug("starting %d\n", lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +03001558 dma_write(l, CCR(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001559 } else
1560 start_dma = 0;
1561 } else {
Tony Lindgren0499bde2008-07-03 12:24:36 +03001562 if (0 == (l & (1 << 7)))
1563 dma_write(l, CCR(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001564 }
1565 dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
1566 }
1567 }
Tony Lindgren97b7f712008-07-03 12:24:37 +03001568
Anand Gadiyarf4b6a7e2008-03-11 01:10:35 +05301569 return 0;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001570}
1571EXPORT_SYMBOL(omap_dma_chain_a_transfer);
1572
1573/**
1574 * @brief omap_start_dma_chain_transfers - Start the chain
1575 *
1576 * @param chain_id
1577 *
1578 * @return - Success : 0
1579 * Failure : -EINVAL/-EBUSY
1580 */
1581int omap_start_dma_chain_transfers(int chain_id)
1582{
1583 int *channels;
Tony Lindgren0499bde2008-07-03 12:24:36 +03001584 u32 l, i;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001585
Tony Lindgren4d963722008-07-03 12:24:31 +03001586 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001587 printk(KERN_ERR "Invalid chain id\n");
1588 return -EINVAL;
1589 }
1590
1591 channels = dma_linked_lch[chain_id].linked_dmach_q;
1592
1593 if (dma_linked_lch[channels[0]].chain_state == DMA_CHAIN_STARTED) {
1594 printk(KERN_ERR "Chain is already started\n");
1595 return -EBUSY;
1596 }
1597
1598 if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_STATIC_CHAIN) {
1599 for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked;
1600 i++) {
1601 enable_lnk(channels[i]);
1602 omap_enable_channel_irq(channels[i]);
1603 }
1604 } else {
1605 omap_enable_channel_irq(channels[0]);
1606 }
1607
Tony Lindgren0499bde2008-07-03 12:24:36 +03001608 l = dma_read(CCR(channels[0]));
1609 l |= (1 << 7);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001610 dma_linked_lch[chain_id].chain_state = DMA_CHAIN_STARTED;
1611 dma_chan[channels[0]].state = DMA_CH_STARTED;
1612
Tony Lindgren0499bde2008-07-03 12:24:36 +03001613 if ((0 == (l & (1 << 24))))
1614 l &= ~(1 << 25);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001615 else
Tony Lindgren0499bde2008-07-03 12:24:36 +03001616 l |= (1 << 25);
1617 dma_write(l, CCR(channels[0]));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001618
1619 dma_chan[channels[0]].flags |= OMAP_DMA_ACTIVE;
Tony Lindgren97b7f712008-07-03 12:24:37 +03001620
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001621 return 0;
1622}
1623EXPORT_SYMBOL(omap_start_dma_chain_transfers);
1624
1625/**
1626 * @brief omap_stop_dma_chain_transfers - Stop the dma transfer of a chain.
1627 *
1628 * @param chain_id
1629 *
1630 * @return - Success : 0
1631 * Failure : EINVAL
1632 */
1633int omap_stop_dma_chain_transfers(int chain_id)
1634{
1635 int *channels;
Tony Lindgren0499bde2008-07-03 12:24:36 +03001636 u32 l, i;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001637 u32 sys_cf;
1638
1639 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001640 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001641 printk(KERN_ERR "Invalid chain id\n");
1642 return -EINVAL;
1643 }
1644
1645 /* Check if the chain exists */
1646 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1647 printk(KERN_ERR "Chain doesn't exists\n");
1648 return -EINVAL;
1649 }
1650 channels = dma_linked_lch[chain_id].linked_dmach_q;
1651
Tony Lindgren97b7f712008-07-03 12:24:37 +03001652 /*
1653 * DMA Errata:
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001654 * Special programming model needed to disable DMA before end of block
1655 */
Tony Lindgren0499bde2008-07-03 12:24:36 +03001656 sys_cf = dma_read(OCP_SYSCONFIG);
1657 l = sys_cf;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001658 /* Middle mode reg set no Standby */
Tony Lindgren0499bde2008-07-03 12:24:36 +03001659 l &= ~((1 << 12)|(1 << 13));
1660 dma_write(l, OCP_SYSCONFIG);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001661
1662 for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
1663
1664 /* Stop the Channel transmission */
Tony Lindgren0499bde2008-07-03 12:24:36 +03001665 l = dma_read(CCR(channels[i]));
1666 l &= ~(1 << 7);
1667 dma_write(l, CCR(channels[i]));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001668
1669 /* Disable the link in all the channels */
1670 disable_lnk(channels[i]);
1671 dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
1672
1673 }
1674 dma_linked_lch[chain_id].chain_state = DMA_CHAIN_NOTSTARTED;
1675
1676 /* Reset the Queue pointers */
1677 OMAP_DMA_CHAIN_QINIT(chain_id);
1678
1679 /* Errata - put in the old value */
Tony Lindgren0499bde2008-07-03 12:24:36 +03001680 dma_write(sys_cf, OCP_SYSCONFIG);
Tony Lindgren97b7f712008-07-03 12:24:37 +03001681
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001682 return 0;
1683}
1684EXPORT_SYMBOL(omap_stop_dma_chain_transfers);
1685
1686/* Get the index of the ongoing DMA in chain */
1687/**
1688 * @brief omap_get_dma_chain_index - Get the element and frame index
1689 * of the ongoing DMA in chain
1690 *
1691 * @param chain_id
1692 * @param ei - Element index
1693 * @param fi - Frame index
1694 *
1695 * @return - Success : 0
1696 * Failure : -EINVAL
1697 */
1698int omap_get_dma_chain_index(int chain_id, int *ei, int *fi)
1699{
1700 int lch;
1701 int *channels;
1702
1703 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001704 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001705 printk(KERN_ERR "Invalid chain id\n");
1706 return -EINVAL;
1707 }
1708
1709 /* Check if the chain exists */
1710 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1711 printk(KERN_ERR "Chain doesn't exists\n");
1712 return -EINVAL;
1713 }
1714 if ((!ei) || (!fi))
1715 return -EINVAL;
1716
1717 channels = dma_linked_lch[chain_id].linked_dmach_q;
1718
1719 /* Get the current channel */
1720 lch = channels[dma_linked_lch[chain_id].q_head];
1721
Tony Lindgren0499bde2008-07-03 12:24:36 +03001722 *ei = dma_read(CCEN(lch));
1723 *fi = dma_read(CCFN(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001724
1725 return 0;
1726}
1727EXPORT_SYMBOL(omap_get_dma_chain_index);
1728
1729/**
1730 * @brief omap_get_dma_chain_dst_pos - Get the destination position of the
1731 * ongoing DMA in chain
1732 *
1733 * @param chain_id
1734 *
1735 * @return - Success : Destination position
1736 * Failure : -EINVAL
1737 */
1738int omap_get_dma_chain_dst_pos(int chain_id)
1739{
1740 int lch;
1741 int *channels;
1742
1743 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001744 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001745 printk(KERN_ERR "Invalid chain id\n");
1746 return -EINVAL;
1747 }
1748
1749 /* Check if the chain exists */
1750 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1751 printk(KERN_ERR "Chain doesn't exists\n");
1752 return -EINVAL;
1753 }
1754
1755 channels = dma_linked_lch[chain_id].linked_dmach_q;
1756
1757 /* Get the current channel */
1758 lch = channels[dma_linked_lch[chain_id].q_head];
1759
Tony Lindgren0499bde2008-07-03 12:24:36 +03001760 return dma_read(CDAC(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001761}
1762EXPORT_SYMBOL(omap_get_dma_chain_dst_pos);
1763
1764/**
1765 * @brief omap_get_dma_chain_src_pos - Get the source position
1766 * of the ongoing DMA in chain
1767 * @param chain_id
1768 *
1769 * @return - Success : Destination position
1770 * Failure : -EINVAL
1771 */
1772int omap_get_dma_chain_src_pos(int chain_id)
1773{
1774 int lch;
1775 int *channels;
1776
1777 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001778 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001779 printk(KERN_ERR "Invalid chain id\n");
1780 return -EINVAL;
1781 }
1782
1783 /* Check if the chain exists */
1784 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1785 printk(KERN_ERR "Chain doesn't exists\n");
1786 return -EINVAL;
1787 }
1788
1789 channels = dma_linked_lch[chain_id].linked_dmach_q;
1790
1791 /* Get the current channel */
1792 lch = channels[dma_linked_lch[chain_id].q_head];
1793
Tony Lindgren0499bde2008-07-03 12:24:36 +03001794 return dma_read(CSAC(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001795}
1796EXPORT_SYMBOL(omap_get_dma_chain_src_pos);
Tony Lindgren97b7f712008-07-03 12:24:37 +03001797#endif /* ifndef CONFIG_ARCH_OMAP1 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001798
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001799/*----------------------------------------------------------------------------*/
1800
1801#ifdef CONFIG_ARCH_OMAP1
1802
1803static int omap1_dma_handle_ch(int ch)
1804{
Tony Lindgren0499bde2008-07-03 12:24:36 +03001805 u32 csr;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001806
1807 if (enable_1510_mode && ch >= 6) {
1808 csr = dma_chan[ch].saved_csr;
1809 dma_chan[ch].saved_csr = 0;
1810 } else
Tony Lindgren0499bde2008-07-03 12:24:36 +03001811 csr = dma_read(CSR(ch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001812 if (enable_1510_mode && ch <= 2 && (csr >> 7) != 0) {
1813 dma_chan[ch + 6].saved_csr = csr >> 7;
1814 csr &= 0x7f;
1815 }
1816 if ((csr & 0x3f) == 0)
1817 return 0;
1818 if (unlikely(dma_chan[ch].dev_id == -1)) {
1819 printk(KERN_WARNING "Spurious interrupt from DMA channel "
1820 "%d (CSR %04x)\n", ch, csr);
1821 return 0;
1822 }
Tony Lindgren7ff879d2006-06-26 16:16:15 -07001823 if (unlikely(csr & OMAP1_DMA_TOUT_IRQ))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001824 printk(KERN_WARNING "DMA timeout with device %d\n",
1825 dma_chan[ch].dev_id);
1826 if (unlikely(csr & OMAP_DMA_DROP_IRQ))
1827 printk(KERN_WARNING "DMA synchronization event drop occurred "
1828 "with device %d\n", dma_chan[ch].dev_id);
1829 if (likely(csr & OMAP_DMA_BLOCK_IRQ))
1830 dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
1831 if (likely(dma_chan[ch].callback != NULL))
1832 dma_chan[ch].callback(ch, csr, dma_chan[ch].data);
Tony Lindgren97b7f712008-07-03 12:24:37 +03001833
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001834 return 1;
1835}
1836
Linus Torvalds0cd61b62006-10-06 10:53:39 -07001837static irqreturn_t omap1_dma_irq_handler(int irq, void *dev_id)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001838{
1839 int ch = ((int) dev_id) - 1;
1840 int handled = 0;
1841
1842 for (;;) {
1843 int handled_now = 0;
1844
1845 handled_now += omap1_dma_handle_ch(ch);
1846 if (enable_1510_mode && dma_chan[ch + 6].saved_csr)
1847 handled_now += omap1_dma_handle_ch(ch + 6);
1848 if (!handled_now)
1849 break;
1850 handled += handled_now;
1851 }
1852
1853 return handled ? IRQ_HANDLED : IRQ_NONE;
1854}
1855
1856#else
1857#define omap1_dma_irq_handler NULL
1858#endif
1859
Santosh Shilimkar44169072009-05-28 14:16:04 -07001860#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3) || \
1861 defined(CONFIG_ARCH_OMAP4)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001862
1863static int omap2_dma_handle_ch(int ch)
1864{
Tony Lindgren0499bde2008-07-03 12:24:36 +03001865 u32 status = dma_read(CSR(ch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001866
Juha Yrjola31513692006-12-06 17:13:47 -08001867 if (!status) {
1868 if (printk_ratelimit())
Tony Lindgren97b7f712008-07-03 12:24:37 +03001869 printk(KERN_WARNING "Spurious DMA IRQ for lch %d\n",
1870 ch);
Tony Lindgren0499bde2008-07-03 12:24:36 +03001871 dma_write(1 << ch, IRQSTATUS_L0);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001872 return 0;
Juha Yrjola31513692006-12-06 17:13:47 -08001873 }
1874 if (unlikely(dma_chan[ch].dev_id == -1)) {
1875 if (printk_ratelimit())
1876 printk(KERN_WARNING "IRQ %04x for non-allocated DMA"
1877 "channel %d\n", status, ch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001878 return 0;
Juha Yrjola31513692006-12-06 17:13:47 -08001879 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001880 if (unlikely(status & OMAP_DMA_DROP_IRQ))
1881 printk(KERN_INFO
1882 "DMA synchronization event drop occurred with device "
1883 "%d\n", dma_chan[ch].dev_id);
Santosh Shilimkara50f18c2008-12-10 17:36:53 -08001884 if (unlikely(status & OMAP2_DMA_TRANS_ERR_IRQ)) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001885 printk(KERN_INFO "DMA transaction error with device %d\n",
1886 dma_chan[ch].dev_id);
Santosh Shilimkara50f18c2008-12-10 17:36:53 -08001887 if (cpu_class_is_omap2()) {
1888 /* Errata: sDMA Channel is not disabled
1889 * after a transaction error. So we explicitely
1890 * disable the channel
1891 */
1892 u32 ccr;
1893
1894 ccr = dma_read(CCR(ch));
1895 ccr &= ~OMAP_DMA_CCR_EN;
1896 dma_write(ccr, CCR(ch));
1897 dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
1898 }
1899 }
Tony Lindgren7ff879d2006-06-26 16:16:15 -07001900 if (unlikely(status & OMAP2_DMA_SECURE_ERR_IRQ))
1901 printk(KERN_INFO "DMA secure error with device %d\n",
1902 dma_chan[ch].dev_id);
1903 if (unlikely(status & OMAP2_DMA_MISALIGNED_ERR_IRQ))
1904 printk(KERN_INFO "DMA misaligned error with device %d\n",
1905 dma_chan[ch].dev_id);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001906
Tony Lindgren0499bde2008-07-03 12:24:36 +03001907 dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(ch));
1908 dma_write(1 << ch, IRQSTATUS_L0);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001909
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001910 /* If the ch is not chained then chain_id will be -1 */
1911 if (dma_chan[ch].chain_id != -1) {
1912 int chain_id = dma_chan[ch].chain_id;
1913 dma_chan[ch].state = DMA_CH_NOTSTARTED;
Tony Lindgren0499bde2008-07-03 12:24:36 +03001914 if (dma_read(CLNK_CTRL(ch)) & (1 << 15))
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001915 dma_chan[dma_chan[ch].next_linked_ch].state =
1916 DMA_CH_STARTED;
1917 if (dma_linked_lch[chain_id].chain_mode ==
1918 OMAP_DMA_DYNAMIC_CHAIN)
1919 disable_lnk(ch);
1920
1921 if (!OMAP_DMA_CHAIN_QEMPTY(chain_id))
1922 OMAP_DMA_CHAIN_INCQHEAD(chain_id);
1923
Tony Lindgren0499bde2008-07-03 12:24:36 +03001924 status = dma_read(CSR(ch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001925 }
1926
Juha Yrjola320ce6f2009-01-29 08:57:12 -08001927 dma_write(status, CSR(ch));
1928
Jarkko Nikula538528d2008-02-13 11:47:29 +02001929 if (likely(dma_chan[ch].callback != NULL))
1930 dma_chan[ch].callback(ch, status, dma_chan[ch].data);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001931
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001932 return 0;
1933}
1934
1935/* STATUS register count is from 1-32 while our is 0-31 */
Linus Torvalds0cd61b62006-10-06 10:53:39 -07001936static irqreturn_t omap2_dma_irq_handler(int irq, void *dev_id)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001937{
Santosh Shilimkar52176e72009-03-23 18:07:49 -07001938 u32 val, enable_reg;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001939 int i;
1940
Tony Lindgren0499bde2008-07-03 12:24:36 +03001941 val = dma_read(IRQSTATUS_L0);
Juha Yrjola31513692006-12-06 17:13:47 -08001942 if (val == 0) {
1943 if (printk_ratelimit())
1944 printk(KERN_WARNING "Spurious DMA IRQ\n");
1945 return IRQ_HANDLED;
1946 }
Santosh Shilimkar52176e72009-03-23 18:07:49 -07001947 enable_reg = dma_read(IRQENABLE_L0);
1948 val &= enable_reg; /* Dispatch only relevant interrupts */
Tony Lindgren4d963722008-07-03 12:24:31 +03001949 for (i = 0; i < dma_lch_count && val != 0; i++) {
Juha Yrjola31513692006-12-06 17:13:47 -08001950 if (val & 1)
1951 omap2_dma_handle_ch(i);
1952 val >>= 1;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001953 }
1954
1955 return IRQ_HANDLED;
1956}
1957
1958static struct irqaction omap24xx_dma_irq = {
1959 .name = "DMA",
1960 .handler = omap2_dma_irq_handler,
Thomas Gleixner52e405e2006-07-03 02:20:05 +02001961 .flags = IRQF_DISABLED
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001962};
1963
1964#else
1965static struct irqaction omap24xx_dma_irq;
1966#endif
1967
1968/*----------------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001969
1970static struct lcd_dma_info {
1971 spinlock_t lock;
1972 int reserved;
Tony Lindgren97b7f712008-07-03 12:24:37 +03001973 void (*callback)(u16 status, void *data);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001974 void *cb_data;
1975
1976 int active;
1977 unsigned long addr, size;
1978 int rotate, data_type, xres, yres;
1979 int vxres;
1980 int mirror;
1981 int xscale, yscale;
1982 int ext_ctrl;
1983 int src_port;
1984 int single_transfer;
1985} lcd_dma;
1986
1987void omap_set_lcd_dma_b1(unsigned long addr, u16 fb_xres, u16 fb_yres,
1988 int data_type)
1989{
1990 lcd_dma.addr = addr;
1991 lcd_dma.data_type = data_type;
1992 lcd_dma.xres = fb_xres;
1993 lcd_dma.yres = fb_yres;
1994}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001995EXPORT_SYMBOL(omap_set_lcd_dma_b1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001996
1997void omap_set_lcd_dma_src_port(int port)
1998{
1999 lcd_dma.src_port = port;
2000}
2001
2002void omap_set_lcd_dma_ext_controller(int external)
2003{
2004 lcd_dma.ext_ctrl = external;
2005}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002006EXPORT_SYMBOL(omap_set_lcd_dma_ext_controller);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002007
2008void omap_set_lcd_dma_single_transfer(int single)
2009{
2010 lcd_dma.single_transfer = single;
2011}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002012EXPORT_SYMBOL(omap_set_lcd_dma_single_transfer);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002013
2014void omap_set_lcd_dma_b1_rotation(int rotate)
2015{
2016 if (omap_dma_in_1510_mode()) {
2017 printk(KERN_ERR "DMA rotation is not supported in 1510 mode\n");
2018 BUG();
2019 return;
2020 }
2021 lcd_dma.rotate = rotate;
2022}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002023EXPORT_SYMBOL(omap_set_lcd_dma_b1_rotation);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002024
2025void omap_set_lcd_dma_b1_mirror(int mirror)
2026{
2027 if (omap_dma_in_1510_mode()) {
2028 printk(KERN_ERR "DMA mirror is not supported in 1510 mode\n");
2029 BUG();
2030 }
2031 lcd_dma.mirror = mirror;
2032}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002033EXPORT_SYMBOL(omap_set_lcd_dma_b1_mirror);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002034
2035void omap_set_lcd_dma_b1_vxres(unsigned long vxres)
2036{
2037 if (omap_dma_in_1510_mode()) {
2038 printk(KERN_ERR "DMA virtual resulotion is not supported "
2039 "in 1510 mode\n");
2040 BUG();
2041 }
2042 lcd_dma.vxres = vxres;
2043}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002044EXPORT_SYMBOL(omap_set_lcd_dma_b1_vxres);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002045
2046void omap_set_lcd_dma_b1_scale(unsigned int xscale, unsigned int yscale)
2047{
2048 if (omap_dma_in_1510_mode()) {
2049 printk(KERN_ERR "DMA scale is not supported in 1510 mode\n");
2050 BUG();
2051 }
2052 lcd_dma.xscale = xscale;
2053 lcd_dma.yscale = yscale;
2054}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002055EXPORT_SYMBOL(omap_set_lcd_dma_b1_scale);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002056
2057static void set_b1_regs(void)
2058{
2059 unsigned long top, bottom;
2060 int es;
2061 u16 w;
2062 unsigned long en, fn;
2063 long ei, fi;
2064 unsigned long vxres;
2065 unsigned int xscale, yscale;
2066
2067 switch (lcd_dma.data_type) {
2068 case OMAP_DMA_DATA_TYPE_S8:
2069 es = 1;
2070 break;
2071 case OMAP_DMA_DATA_TYPE_S16:
2072 es = 2;
2073 break;
2074 case OMAP_DMA_DATA_TYPE_S32:
2075 es = 4;
2076 break;
2077 default:
2078 BUG();
2079 return;
2080 }
2081
2082 vxres = lcd_dma.vxres ? lcd_dma.vxres : lcd_dma.xres;
2083 xscale = lcd_dma.xscale ? lcd_dma.xscale : 1;
2084 yscale = lcd_dma.yscale ? lcd_dma.yscale : 1;
2085 BUG_ON(vxres < lcd_dma.xres);
Tony Lindgren97b7f712008-07-03 12:24:37 +03002086
2087#define PIXADDR(x, y) (lcd_dma.addr + \
2088 ((y) * vxres * yscale + (x) * xscale) * es)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002089#define PIXSTEP(sx, sy, dx, dy) (PIXADDR(dx, dy) - PIXADDR(sx, sy) - es + 1)
Tony Lindgren97b7f712008-07-03 12:24:37 +03002090
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002091 switch (lcd_dma.rotate) {
2092 case 0:
2093 if (!lcd_dma.mirror) {
2094 top = PIXADDR(0, 0);
2095 bottom = PIXADDR(lcd_dma.xres - 1, lcd_dma.yres - 1);
2096 /* 1510 DMA requires the bottom address to be 2 more
2097 * than the actual last memory access location. */
2098 if (omap_dma_in_1510_mode() &&
Tony Lindgren97b7f712008-07-03 12:24:37 +03002099 lcd_dma.data_type == OMAP_DMA_DATA_TYPE_S32)
2100 bottom += 2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002101 ei = PIXSTEP(0, 0, 1, 0);
2102 fi = PIXSTEP(lcd_dma.xres - 1, 0, 0, 1);
2103 } else {
2104 top = PIXADDR(lcd_dma.xres - 1, 0);
2105 bottom = PIXADDR(0, lcd_dma.yres - 1);
2106 ei = PIXSTEP(1, 0, 0, 0);
2107 fi = PIXSTEP(0, 0, lcd_dma.xres - 1, 1);
2108 }
2109 en = lcd_dma.xres;
2110 fn = lcd_dma.yres;
2111 break;
2112 case 90:
2113 if (!lcd_dma.mirror) {
2114 top = PIXADDR(0, lcd_dma.yres - 1);
2115 bottom = PIXADDR(lcd_dma.xres - 1, 0);
2116 ei = PIXSTEP(0, 1, 0, 0);
2117 fi = PIXSTEP(0, 0, 1, lcd_dma.yres - 1);
2118 } else {
2119 top = PIXADDR(lcd_dma.xres - 1, lcd_dma.yres - 1);
2120 bottom = PIXADDR(0, 0);
2121 ei = PIXSTEP(0, 1, 0, 0);
2122 fi = PIXSTEP(1, 0, 0, lcd_dma.yres - 1);
2123 }
2124 en = lcd_dma.yres;
2125 fn = lcd_dma.xres;
2126 break;
2127 case 180:
2128 if (!lcd_dma.mirror) {
2129 top = PIXADDR(lcd_dma.xres - 1, lcd_dma.yres - 1);
2130 bottom = PIXADDR(0, 0);
2131 ei = PIXSTEP(1, 0, 0, 0);
2132 fi = PIXSTEP(0, 1, lcd_dma.xres - 1, 0);
2133 } else {
2134 top = PIXADDR(0, lcd_dma.yres - 1);
2135 bottom = PIXADDR(lcd_dma.xres - 1, 0);
2136 ei = PIXSTEP(0, 0, 1, 0);
2137 fi = PIXSTEP(lcd_dma.xres - 1, 1, 0, 0);
2138 }
2139 en = lcd_dma.xres;
2140 fn = lcd_dma.yres;
2141 break;
2142 case 270:
2143 if (!lcd_dma.mirror) {
2144 top = PIXADDR(lcd_dma.xres - 1, 0);
2145 bottom = PIXADDR(0, lcd_dma.yres - 1);
2146 ei = PIXSTEP(0, 0, 0, 1);
2147 fi = PIXSTEP(1, lcd_dma.yres - 1, 0, 0);
2148 } else {
2149 top = PIXADDR(0, 0);
2150 bottom = PIXADDR(lcd_dma.xres - 1, lcd_dma.yres - 1);
2151 ei = PIXSTEP(0, 0, 0, 1);
2152 fi = PIXSTEP(0, lcd_dma.yres - 1, 1, 0);
2153 }
2154 en = lcd_dma.yres;
2155 fn = lcd_dma.xres;
2156 break;
2157 default:
2158 BUG();
Simon Arlott6cbdc8c2007-05-11 20:40:30 +01002159 return; /* Suppress warning about uninitialized vars */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002160 }
2161
2162 if (omap_dma_in_1510_mode()) {
2163 omap_writew(top >> 16, OMAP1510_DMA_LCD_TOP_F1_U);
2164 omap_writew(top, OMAP1510_DMA_LCD_TOP_F1_L);
2165 omap_writew(bottom >> 16, OMAP1510_DMA_LCD_BOT_F1_U);
2166 omap_writew(bottom, OMAP1510_DMA_LCD_BOT_F1_L);
2167
2168 return;
2169 }
2170
2171 /* 1610 regs */
2172 omap_writew(top >> 16, OMAP1610_DMA_LCD_TOP_B1_U);
2173 omap_writew(top, OMAP1610_DMA_LCD_TOP_B1_L);
2174 omap_writew(bottom >> 16, OMAP1610_DMA_LCD_BOT_B1_U);
2175 omap_writew(bottom, OMAP1610_DMA_LCD_BOT_B1_L);
2176
2177 omap_writew(en, OMAP1610_DMA_LCD_SRC_EN_B1);
2178 omap_writew(fn, OMAP1610_DMA_LCD_SRC_FN_B1);
2179
2180 w = omap_readw(OMAP1610_DMA_LCD_CSDP);
2181 w &= ~0x03;
2182 w |= lcd_dma.data_type;
2183 omap_writew(w, OMAP1610_DMA_LCD_CSDP);
2184
2185 w = omap_readw(OMAP1610_DMA_LCD_CTRL);
2186 /* Always set the source port as SDRAM for now*/
2187 w &= ~(0x03 << 6);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002188 if (lcd_dma.callback != NULL)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002189 w |= 1 << 1; /* Block interrupt enable */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002190 else
2191 w &= ~(1 << 1);
2192 omap_writew(w, OMAP1610_DMA_LCD_CTRL);
2193
2194 if (!(lcd_dma.rotate || lcd_dma.mirror ||
2195 lcd_dma.vxres || lcd_dma.xscale || lcd_dma.yscale))
2196 return;
2197
2198 w = omap_readw(OMAP1610_DMA_LCD_CCR);
2199 /* Set the double-indexed addressing mode */
2200 w |= (0x03 << 12);
2201 omap_writew(w, OMAP1610_DMA_LCD_CCR);
2202
2203 omap_writew(ei, OMAP1610_DMA_LCD_SRC_EI_B1);
2204 omap_writew(fi >> 16, OMAP1610_DMA_LCD_SRC_FI_B1_U);
2205 omap_writew(fi, OMAP1610_DMA_LCD_SRC_FI_B1_L);
2206}
2207
Linus Torvalds0cd61b62006-10-06 10:53:39 -07002208static irqreturn_t lcd_dma_irq_handler(int irq, void *dev_id)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002209{
2210 u16 w;
2211
2212 w = omap_readw(OMAP1610_DMA_LCD_CTRL);
2213 if (unlikely(!(w & (1 << 3)))) {
2214 printk(KERN_WARNING "Spurious LCD DMA IRQ\n");
2215 return IRQ_NONE;
2216 }
2217 /* Ack the IRQ */
2218 w |= (1 << 3);
2219 omap_writew(w, OMAP1610_DMA_LCD_CTRL);
2220 lcd_dma.active = 0;
2221 if (lcd_dma.callback != NULL)
2222 lcd_dma.callback(w, lcd_dma.cb_data);
2223
2224 return IRQ_HANDLED;
2225}
2226
Tony Lindgren97b7f712008-07-03 12:24:37 +03002227int omap_request_lcd_dma(void (*callback)(u16 status, void *data),
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002228 void *data)
2229{
2230 spin_lock_irq(&lcd_dma.lock);
2231 if (lcd_dma.reserved) {
2232 spin_unlock_irq(&lcd_dma.lock);
2233 printk(KERN_ERR "LCD DMA channel already reserved\n");
2234 BUG();
2235 return -EBUSY;
2236 }
2237 lcd_dma.reserved = 1;
2238 spin_unlock_irq(&lcd_dma.lock);
2239 lcd_dma.callback = callback;
2240 lcd_dma.cb_data = data;
2241 lcd_dma.active = 0;
2242 lcd_dma.single_transfer = 0;
2243 lcd_dma.rotate = 0;
2244 lcd_dma.vxres = 0;
2245 lcd_dma.mirror = 0;
2246 lcd_dma.xscale = 0;
2247 lcd_dma.yscale = 0;
2248 lcd_dma.ext_ctrl = 0;
2249 lcd_dma.src_port = 0;
2250
2251 return 0;
2252}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002253EXPORT_SYMBOL(omap_request_lcd_dma);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002254
2255void omap_free_lcd_dma(void)
2256{
2257 spin_lock(&lcd_dma.lock);
2258 if (!lcd_dma.reserved) {
2259 spin_unlock(&lcd_dma.lock);
2260 printk(KERN_ERR "LCD DMA is not reserved\n");
2261 BUG();
2262 return;
2263 }
2264 if (!enable_1510_mode)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002265 omap_writew(omap_readw(OMAP1610_DMA_LCD_CCR) & ~1,
2266 OMAP1610_DMA_LCD_CCR);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002267 lcd_dma.reserved = 0;
2268 spin_unlock(&lcd_dma.lock);
2269}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002270EXPORT_SYMBOL(omap_free_lcd_dma);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002271
2272void omap_enable_lcd_dma(void)
2273{
2274 u16 w;
2275
Tony Lindgren97b7f712008-07-03 12:24:37 +03002276 /*
2277 * Set the Enable bit only if an external controller is
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002278 * connected. Otherwise the OMAP internal controller will
2279 * start the transfer when it gets enabled.
2280 */
2281 if (enable_1510_mode || !lcd_dma.ext_ctrl)
2282 return;
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +01002283
2284 w = omap_readw(OMAP1610_DMA_LCD_CTRL);
2285 w |= 1 << 8;
2286 omap_writew(w, OMAP1610_DMA_LCD_CTRL);
2287
Tony Lindgren92105bb2005-09-07 17:20:26 +01002288 lcd_dma.active = 1;
2289
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002290 w = omap_readw(OMAP1610_DMA_LCD_CCR);
2291 w |= 1 << 7;
2292 omap_writew(w, OMAP1610_DMA_LCD_CCR);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002293}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002294EXPORT_SYMBOL(omap_enable_lcd_dma);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002295
2296void omap_setup_lcd_dma(void)
2297{
2298 BUG_ON(lcd_dma.active);
2299 if (!enable_1510_mode) {
2300 /* Set some reasonable defaults */
2301 omap_writew(0x5440, OMAP1610_DMA_LCD_CCR);
2302 omap_writew(0x9102, OMAP1610_DMA_LCD_CSDP);
2303 omap_writew(0x0004, OMAP1610_DMA_LCD_LCH_CTRL);
2304 }
2305 set_b1_regs();
2306 if (!enable_1510_mode) {
2307 u16 w;
2308
2309 w = omap_readw(OMAP1610_DMA_LCD_CCR);
Tony Lindgren97b7f712008-07-03 12:24:37 +03002310 /*
2311 * If DMA was already active set the end_prog bit to have
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002312 * the programmed register set loaded into the active
2313 * register set.
2314 */
2315 w |= 1 << 11; /* End_prog */
2316 if (!lcd_dma.single_transfer)
Tony Lindgren97b7f712008-07-03 12:24:37 +03002317 w |= (3 << 8); /* Auto_init, repeat */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002318 omap_writew(w, OMAP1610_DMA_LCD_CCR);
2319 }
2320}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002321EXPORT_SYMBOL(omap_setup_lcd_dma);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002322
2323void omap_stop_lcd_dma(void)
2324{
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +01002325 u16 w;
2326
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002327 lcd_dma.active = 0;
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +01002328 if (enable_1510_mode || !lcd_dma.ext_ctrl)
2329 return;
2330
2331 w = omap_readw(OMAP1610_DMA_LCD_CCR);
2332 w &= ~(1 << 7);
2333 omap_writew(w, OMAP1610_DMA_LCD_CCR);
2334
2335 w = omap_readw(OMAP1610_DMA_LCD_CTRL);
2336 w &= ~(1 << 8);
2337 omap_writew(w, OMAP1610_DMA_LCD_CTRL);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002338}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002339EXPORT_SYMBOL(omap_stop_lcd_dma);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002340
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002341/*----------------------------------------------------------------------------*/
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +01002342
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002343static int __init omap_init_dma(void)
2344{
2345 int ch, r;
2346
Tony Lindgren0499bde2008-07-03 12:24:36 +03002347 if (cpu_class_is_omap1()) {
Russell Kinge8a91c92008-09-01 22:07:37 +01002348 omap_dma_base = IO_ADDRESS(OMAP1_DMA_BASE);
Tony Lindgren4d963722008-07-03 12:24:31 +03002349 dma_lch_count = OMAP1_LOGICAL_DMA_CH_COUNT;
Tony Lindgren0499bde2008-07-03 12:24:36 +03002350 } else if (cpu_is_omap24xx()) {
Russell Kinge8a91c92008-09-01 22:07:37 +01002351 omap_dma_base = IO_ADDRESS(OMAP24XX_DMA4_BASE);
Tony Lindgren4d963722008-07-03 12:24:31 +03002352 dma_lch_count = OMAP_DMA4_LOGICAL_DMA_CH_COUNT;
Tony Lindgren0499bde2008-07-03 12:24:36 +03002353 } else if (cpu_is_omap34xx()) {
Russell Kinge8a91c92008-09-01 22:07:37 +01002354 omap_dma_base = IO_ADDRESS(OMAP34XX_DMA4_BASE);
Tony Lindgren0499bde2008-07-03 12:24:36 +03002355 dma_lch_count = OMAP_DMA4_LOGICAL_DMA_CH_COUNT;
Santosh Shilimkar44169072009-05-28 14:16:04 -07002356 } else if (cpu_is_omap44xx()) {
2357 omap_dma_base = IO_ADDRESS(OMAP44XX_DMA4_BASE);
2358 dma_lch_count = OMAP_DMA4_LOGICAL_DMA_CH_COUNT;
Tony Lindgren0499bde2008-07-03 12:24:36 +03002359 } else {
2360 pr_err("DMA init failed for unsupported omap\n");
2361 return -ENODEV;
2362 }
Tony Lindgren4d963722008-07-03 12:24:31 +03002363
Santosh Shilimkar2263f022009-03-23 18:07:48 -07002364 if (cpu_class_is_omap2() && omap_dma_reserve_channels
2365 && (omap_dma_reserve_channels <= dma_lch_count))
2366 dma_lch_count = omap_dma_reserve_channels;
2367
Tony Lindgren4d963722008-07-03 12:24:31 +03002368 dma_chan = kzalloc(sizeof(struct omap_dma_lch) * dma_lch_count,
2369 GFP_KERNEL);
2370 if (!dma_chan)
2371 return -ENOMEM;
2372
2373 if (cpu_class_is_omap2()) {
2374 dma_linked_lch = kzalloc(sizeof(struct dma_link_info) *
2375 dma_lch_count, GFP_KERNEL);
2376 if (!dma_linked_lch) {
2377 kfree(dma_chan);
2378 return -ENOMEM;
2379 }
2380 }
2381
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002382 if (cpu_is_omap15xx()) {
2383 printk(KERN_INFO "DMA support for OMAP15xx initialized\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002384 dma_chan_count = 9;
2385 enable_1510_mode = 1;
Zebediah C. McClure557096f2009-03-23 18:07:44 -07002386 } else if (cpu_is_omap16xx() || cpu_is_omap7xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002387 printk(KERN_INFO "OMAP DMA hardware version %d\n",
Tony Lindgren0499bde2008-07-03 12:24:36 +03002388 dma_read(HW_ID));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002389 printk(KERN_INFO "DMA capabilities: %08x:%08x:%04x:%04x:%04x\n",
Tony Lindgren0499bde2008-07-03 12:24:36 +03002390 (dma_read(CAPS_0_U) << 16) |
2391 dma_read(CAPS_0_L),
2392 (dma_read(CAPS_1_U) << 16) |
2393 dma_read(CAPS_1_L),
2394 dma_read(CAPS_2), dma_read(CAPS_3),
2395 dma_read(CAPS_4));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002396 if (!enable_1510_mode) {
2397 u16 w;
2398
2399 /* Disable OMAP 3.0/3.1 compatibility mode. */
Tony Lindgren0499bde2008-07-03 12:24:36 +03002400 w = dma_read(GSCR);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002401 w |= 1 << 3;
Tony Lindgren0499bde2008-07-03 12:24:36 +03002402 dma_write(w, GSCR);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002403 dma_chan_count = 16;
2404 } else
2405 dma_chan_count = 9;
Imre Deakb5beef52006-09-25 12:41:28 +03002406 if (cpu_is_omap16xx()) {
2407 u16 w;
2408
2409 /* this would prevent OMAP sleep */
2410 w = omap_readw(OMAP1610_DMA_LCD_CTRL);
2411 w &= ~(1 << 8);
2412 omap_writew(w, OMAP1610_DMA_LCD_CTRL);
2413 }
Anand Gadiyarf8151e52007-12-01 12:14:11 -08002414 } else if (cpu_class_is_omap2()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +03002415 u8 revision = dma_read(REVISION) & 0xff;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002416 printk(KERN_INFO "OMAP DMA hardware revision %d.%d\n",
2417 revision >> 4, revision & 0xf);
Santosh Shilimkar2263f022009-03-23 18:07:48 -07002418 dma_chan_count = dma_lch_count;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002419 } else {
2420 dma_chan_count = 0;
2421 return 0;
2422 }
2423
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002424 spin_lock_init(&lcd_dma.lock);
2425 spin_lock_init(&dma_chan_lock);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002426
2427 for (ch = 0; ch < dma_chan_count; ch++) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002428 omap_clear_dma(ch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002429 dma_chan[ch].dev_id = -1;
2430 dma_chan[ch].next_lch = -1;
2431
2432 if (ch >= 6 && enable_1510_mode)
2433 continue;
2434
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002435 if (cpu_class_is_omap1()) {
Tony Lindgren97b7f712008-07-03 12:24:37 +03002436 /*
2437 * request_irq() doesn't like dev_id (ie. ch) being
2438 * zero, so we have to kludge around this.
2439 */
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002440 r = request_irq(omap1_dma_irq[ch],
2441 omap1_dma_irq_handler, 0, "DMA",
2442 (void *) (ch + 1));
2443 if (r != 0) {
2444 int i;
2445
2446 printk(KERN_ERR "unable to request IRQ %d "
2447 "for DMA (error %d)\n",
2448 omap1_dma_irq[ch], r);
2449 for (i = 0; i < ch; i++)
2450 free_irq(omap1_dma_irq[i],
2451 (void *) (i + 1));
2452 return r;
2453 }
2454 }
2455 }
2456
Santosh Shilimkar44169072009-05-28 14:16:04 -07002457 if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx())
Anand Gadiyarf8151e52007-12-01 12:14:11 -08002458 omap_dma_set_global_params(DMA_DEFAULT_ARB_RATE,
2459 DMA_DEFAULT_FIFO_DEPTH, 0);
2460
Santosh Shilimkar44169072009-05-28 14:16:04 -07002461 if (cpu_class_is_omap2()) {
2462 int irq;
2463 if (cpu_is_omap44xx())
2464 irq = INT_44XX_SDMA_IRQ0;
2465 else
2466 irq = INT_24XX_SDMA_IRQ0;
2467 setup_irq(irq, &omap24xx_dma_irq);
2468 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002469
2470 /* FIXME: Update LCD DMA to work on 24xx */
2471 if (cpu_class_is_omap1()) {
2472 r = request_irq(INT_DMA_LCD, lcd_dma_irq_handler, 0,
2473 "LCD DMA", NULL);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002474 if (r != 0) {
2475 int i;
2476
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002477 printk(KERN_ERR "unable to request IRQ for LCD DMA "
2478 "(error %d)\n", r);
2479 for (i = 0; i < dma_chan_count; i++)
2480 free_irq(omap1_dma_irq[i], (void *) (i + 1));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002481 return r;
2482 }
2483 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002484
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002485 return 0;
2486}
2487
2488arch_initcall(omap_init_dma);
2489
Santosh Shilimkar2263f022009-03-23 18:07:48 -07002490/*
2491 * Reserve the omap SDMA channels using cmdline bootarg
2492 * "omap_dma_reserve_ch=". The valid range is 1 to 32
2493 */
2494static int __init omap_dma_cmdline_reserve_ch(char *str)
2495{
2496 if (get_option(&str, &omap_dma_reserve_channels) != 1)
2497 omap_dma_reserve_channels = 0;
2498 return 1;
2499}
2500
2501__setup("omap_dma_reserve_ch=", omap_dma_cmdline_reserve_ch);
2502
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002503