blob: 2fe731c82299354da198cd9a6161aa0b6d078669 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/******************************************************************************
Avi Kivity56e82312009-08-12 15:04:37 +03002 * emulate.c
Avi Kivity6aa8b732006-12-10 02:21:36 -08003 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
Rusty Russelldcc07662007-07-17 23:16:56 +10009 * privileged instructions:
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Copyright (C) 2006 Qumranet
Avi Kivity221d0592010-05-23 18:37:00 +030012 * Copyright 2010 Red Hat, Inc. and/or its affilates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080013 *
14 * Avi Kivity <avi@qumranet.com>
15 * Yaniv Kamay <yaniv@qumranet.com>
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
21 */
22
23#ifndef __KERNEL__
24#include <stdio.h>
25#include <stdint.h>
26#include <public/xen.h>
Mike Dayd77c26f2007-10-08 09:02:08 -040027#define DPRINTF(_f, _a ...) printf(_f , ## _a)
Avi Kivity6aa8b732006-12-10 02:21:36 -080028#else
Avi Kivityedf88412007-12-16 11:02:48 +020029#include <linux/kvm_host.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030030#include "kvm_cache_regs.h"
Avi Kivity6aa8b732006-12-10 02:21:36 -080031#define DPRINTF(x...) do {} while (0)
32#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -080033#include <linux/module.h>
Avi Kivity56e82312009-08-12 15:04:37 +030034#include <asm/kvm_emulate.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080035
Avi Kivity3eeb3282010-01-21 15:31:48 +020036#include "x86.h"
Gleb Natapov38ba30b2010-03-18 15:20:17 +020037#include "tss.h"
Andre Przywarae99f0502009-06-17 15:50:33 +020038
Avi Kivity6aa8b732006-12-10 02:21:36 -080039/*
40 * Opcode effective-address decode tables.
41 * Note that we only emulate instructions that have at least one memory
42 * operand (excluding implicit stack references). We assume that stack
43 * references and instruction fetches will never occur in special memory
44 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
45 * not be handled.
46 */
47
48/* Operand sizes: 8-bit operands or specified/overridden size. */
Avi Kivity2ce49532010-07-26 14:37:46 +030049#define ByteOp (1<<16) /* 8-bit operands. */
Avi Kivity6aa8b732006-12-10 02:21:36 -080050/* Destination operand type. */
Avi Kivity2ce49532010-07-26 14:37:46 +030051#define ImplicitOps (1<<17) /* Implicit in opcode. No generic decode. */
52#define DstReg (2<<17) /* Register operand. */
53#define DstMem (3<<17) /* Memory operand. */
54#define DstAcc (4<<17) /* Destination Accumulator */
55#define DstDI (5<<17) /* Destination is in ES:(E)DI */
56#define DstMem64 (6<<17) /* 64bit memory operand */
57#define DstMask (7<<17)
Avi Kivity6aa8b732006-12-10 02:21:36 -080058/* Source operand type. */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020059#define SrcNone (0<<4) /* No source operand. */
60#define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
61#define SrcReg (1<<4) /* Register operand. */
62#define SrcMem (2<<4) /* Memory operand. */
63#define SrcMem16 (3<<4) /* Memory operand (16-bit). */
64#define SrcMem32 (4<<4) /* Memory operand (32-bit). */
65#define SrcImm (5<<4) /* Immediate operand. */
66#define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
Guillaume Thouveninbfcadf82008-12-04 14:27:38 +010067#define SrcOne (7<<4) /* Implied '1' */
Gleb Natapov341de7e2009-04-12 13:36:41 +030068#define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
Avi Kivityc9eaf20f2009-05-18 16:13:45 +030069#define SrcImmU (9<<4) /* Immediate operand, unsigned */
Gleb Natapova682e352010-03-18 15:20:21 +020070#define SrcSI (0xa<<4) /* Source is in the DS:RSI */
Gleb Natapov414e6272010-04-28 19:15:26 +030071#define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
72#define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
Wei Yongjun5d55f292010-07-07 17:43:35 +080073#define SrcAcc (0xd<<4) /* Source Accumulator */
Gleb Natapov341de7e2009-04-12 13:36:41 +030074#define SrcMask (0xf<<4)
Avi Kivity6aa8b732006-12-10 02:21:36 -080075/* Generic ModRM decode. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030076#define ModRM (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -080077/* Destination is only written; never read. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030078#define Mov (1<<9)
79#define BitOp (1<<10)
80#define MemAbs (1<<11) /* Memory operand is absolute displacement */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020081#define String (1<<12) /* String instruction (rep capable) */
82#define Stack (1<<13) /* Stack instruction (push/pop) */
Avi Kivitye09d0822008-01-18 12:38:59 +020083#define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
84#define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
Avi Kivity2ce49532010-07-26 14:37:46 +030085#define GroupMask 0x0f /* Group number stored in bits 0:3 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030086/* Misc flags */
Avi Kivity047a4812010-07-26 14:37:47 +030087#define Undefined (1<<25) /* No Such Instruction */
Gleb Natapovd380a5e2010-02-10 14:21:36 +020088#define Lock (1<<26) /* lock prefix is allowed for the instruction */
Gleb Natapove92805a2010-02-10 14:21:35 +020089#define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030090#define No64 (1<<28)
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +010091/* Source 2 operand type */
92#define Src2None (0<<29)
93#define Src2CL (1<<29)
94#define Src2ImmByte (2<<29)
95#define Src2One (3<<29)
96#define Src2Mask (7<<29)
Avi Kivity6aa8b732006-12-10 02:21:36 -080097
Avi Kivityea9ef042010-07-29 15:11:34 +030098#define X2(x) x, x
99#define X3(x) X2(x), x
Avi Kivity83babbc2010-07-26 14:37:39 +0300100#define X4(x) X2(x), X2(x)
Avi Kivityea9ef042010-07-29 15:11:34 +0300101#define X5(x) X4(x), x
Avi Kivity83babbc2010-07-26 14:37:39 +0300102#define X6(x) X4(x), X2(x)
103#define X7(x) X4(x), X3(x)
104#define X8(x) X4(x), X4(x)
105#define X16(x) X8(x), X8(x)
106
Avi Kivity43bb19c2008-01-18 12:46:50 +0200107enum {
Avi Kivity9f5d3222010-07-29 15:11:47 +0300108 NoGrp,
Avi Kivity43bb19c2008-01-18 12:46:50 +0200109};
110
Avi Kivityd65b1de2010-07-29 15:11:35 +0300111struct opcode {
112 u32 flags;
Avi Kivity120df892010-07-29 15:11:39 +0300113 union {
114 struct opcode *group;
115 struct group_dual *gdual;
116 } u;
117};
118
119struct group_dual {
120 struct opcode mod012[8];
121 struct opcode mod3[8];
Avi Kivityd65b1de2010-07-29 15:11:35 +0300122};
123
Avi Kivityfd853312010-07-29 15:11:36 +0300124#define D(_y) { .flags = (_y) }
125#define N D(0)
Avi Kivity120df892010-07-29 15:11:39 +0300126#define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
127#define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
Avi Kivityfd853312010-07-29 15:11:36 +0300128
Avi Kivity5b92b5f2010-07-29 15:11:40 +0300129static struct opcode group1[] = {
130 X7(D(Lock)), N
131};
132
Avi Kivity99880c52010-07-29 15:11:41 +0300133static struct opcode group1A[] = {
Avi Kivity42a1c522010-07-29 15:11:37 +0300134 D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
Avi Kivity99880c52010-07-29 15:11:41 +0300135};
136
Avi Kivityee70ea32010-07-29 15:11:42 +0300137static struct opcode group3[] = {
Avi Kivity42a1c522010-07-29 15:11:37 +0300138 D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
139 D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
140 X4(D(Undefined)),
Avi Kivityee70ea32010-07-29 15:11:42 +0300141};
142
Avi Kivity591c9d22010-07-29 15:11:43 +0300143static struct opcode group4[] = {
Avi Kivity42a1c522010-07-29 15:11:37 +0300144 D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
145 N, N, N, N, N, N,
Avi Kivity591c9d22010-07-29 15:11:43 +0300146};
147
Avi Kivityb67f9f02010-07-29 15:11:44 +0300148static struct opcode group5[] = {
Avi Kivity42a1c522010-07-29 15:11:37 +0300149 D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
150 D(SrcMem | ModRM | Stack), N,
151 D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
152 D(SrcMem | ModRM | Stack), N,
Avi Kivityb67f9f02010-07-29 15:11:44 +0300153};
154
Avi Kivity2f3a9bc2010-07-29 15:11:45 +0300155static struct group_dual group7 = { {
Avi Kivity42a1c522010-07-29 15:11:37 +0300156 N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
157 D(SrcNone | ModRM | DstMem | Mov), N,
158 D(SrcMem16 | ModRM | Mov | Priv), D(SrcMem | ModRM | ByteOp | Priv),
Avi Kivity2f3a9bc2010-07-29 15:11:45 +0300159}, {
160 D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
161 D(SrcNone | ModRM | DstMem | Mov), N,
162 D(SrcMem16 | ModRM | Mov | Priv), N,
163} };
164
Avi Kivity2cb20bc2010-07-29 15:11:46 +0300165static struct opcode group8[] = {
Avi Kivity42a1c522010-07-29 15:11:37 +0300166 N, N, N, N,
167 D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
168 D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
Avi Kivity2cb20bc2010-07-29 15:11:46 +0300169};
170
Avi Kivity9f5d3222010-07-29 15:11:47 +0300171static struct group_dual group9 = { {
Avi Kivity42a1c522010-07-29 15:11:37 +0300172 N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
Avi Kivity9f5d3222010-07-29 15:11:47 +0300173}, {
174 N, N, N, N, N, N, N, N,
175} };
176
177static struct opcode group_table[] = {
Avi Kivity42a1c522010-07-29 15:11:37 +0300178};
179
180static struct opcode group2_table[] = {
Avi Kivity42a1c522010-07-29 15:11:37 +0300181};
182
Avi Kivityd65b1de2010-07-29 15:11:35 +0300183static struct opcode opcode_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800184 /* 0x00 - 0x07 */
Avi Kivityfd853312010-07-29 15:11:36 +0300185 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
186 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
187 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
188 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800189 /* 0x08 - 0x0F */
Avi Kivityfd853312010-07-29 15:11:36 +0300190 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
191 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
192 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
193 D(ImplicitOps | Stack | No64), N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800194 /* 0x10 - 0x17 */
Avi Kivityfd853312010-07-29 15:11:36 +0300195 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
196 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
197 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
198 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800199 /* 0x18 - 0x1F */
Avi Kivityfd853312010-07-29 15:11:36 +0300200 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
201 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
202 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
203 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800204 /* 0x20 - 0x27 */
Avi Kivityfd853312010-07-29 15:11:36 +0300205 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
206 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
207 D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800208 /* 0x28 - 0x2F */
Avi Kivityfd853312010-07-29 15:11:36 +0300209 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
210 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
211 D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800212 /* 0x30 - 0x37 */
Avi Kivityfd853312010-07-29 15:11:36 +0300213 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
214 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
215 D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800216 /* 0x38 - 0x3F */
Avi Kivityfd853312010-07-29 15:11:36 +0300217 D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
218 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
219 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
220 N, N,
Avi Kivity749358a2010-07-26 14:37:40 +0300221 /* 0x40 - 0x4F */
Avi Kivityfd853312010-07-29 15:11:36 +0300222 X16(D(DstReg)),
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300223 /* 0x50 - 0x57 */
Avi Kivityfd853312010-07-29 15:11:36 +0300224 X8(D(SrcReg | Stack)),
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300225 /* 0x58 - 0x5F */
Avi Kivityfd853312010-07-29 15:11:36 +0300226 X8(D(DstReg | Stack)),
Nitin A Kamble7d316912007-08-28 17:58:52 -0700227 /* 0x60 - 0x67 */
Avi Kivityfd853312010-07-29 15:11:36 +0300228 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
229 N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
230 N, N, N, N,
Nitin A Kamble7d316912007-08-28 17:58:52 -0700231 /* 0x68 - 0x6F */
Avi Kivityfd853312010-07-29 15:11:36 +0300232 D(SrcImm | Mov | Stack), N, D(SrcImmByte | Mov | Stack), N,
233 D(DstDI | ByteOp | Mov | String), D(DstDI | Mov | String), /* insb, insw/insd */
234 D(SrcSI | ByteOp | ImplicitOps | String), D(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
Avi Kivityb3ab3402010-07-26 14:37:42 +0300235 /* 0x70 - 0x7F */
Avi Kivityfd853312010-07-29 15:11:36 +0300236 X16(D(SrcImmByte)),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800237 /* 0x80 - 0x87 */
Avi Kivity5b92b5f2010-07-29 15:11:40 +0300238 G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
239 G(DstMem | SrcImm | ModRM | Group, group1),
240 G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
241 G(DstMem | SrcImmByte | ModRM | Group, group1),
Avi Kivityfd853312010-07-29 15:11:36 +0300242 D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
243 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800244 /* 0x88 - 0x8F */
Avi Kivityfd853312010-07-29 15:11:36 +0300245 D(ByteOp | DstMem | SrcReg | ModRM | Mov), D(DstMem | SrcReg | ModRM | Mov),
246 D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem | ModRM | Mov),
247 D(DstMem | SrcNone | ModRM | Mov), D(ModRM | DstReg),
Avi Kivity99880c52010-07-29 15:11:41 +0300248 D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
Mohammed Gamalb13354f2008-06-15 19:37:38 +0300249 /* 0x90 - 0x97 */
Avi Kivityfd853312010-07-29 15:11:36 +0300250 D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg),
Mohammed Gamalb13354f2008-06-15 19:37:38 +0300251 /* 0x98 - 0x9F */
Avi Kivityfd853312010-07-29 15:11:36 +0300252 N, N, D(SrcImmFAddr | No64), N,
253 D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800254 /* 0xA0 - 0xA7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300255 D(ByteOp | DstAcc | SrcMem | Mov | MemAbs), D(DstAcc | SrcMem | Mov | MemAbs),
256 D(ByteOp | DstMem | SrcAcc | Mov | MemAbs), D(DstMem | SrcAcc | Mov | MemAbs),
257 D(ByteOp | SrcSI | DstDI | Mov | String), D(SrcSI | DstDI | Mov | String),
258 D(ByteOp | SrcSI | DstDI | String), D(SrcSI | DstDI | String),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800259 /* 0xA8 - 0xAF */
Avi Kivityfd853312010-07-29 15:11:36 +0300260 D(DstAcc | SrcImmByte | ByteOp), D(DstAcc | SrcImm), D(ByteOp | DstDI | Mov | String), D(DstDI | Mov | String),
261 D(ByteOp | SrcSI | DstAcc | Mov | String), D(SrcSI | DstAcc | Mov | String),
262 D(ByteOp | DstDI | String), D(DstDI | String),
Mohammed Gamala5e2e822008-08-27 05:02:56 +0300263 /* 0xB0 - 0xB7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300264 X8(D(ByteOp | DstReg | SrcImm | Mov)),
Mohammed Gamala5e2e822008-08-27 05:02:56 +0300265 /* 0xB8 - 0xBF */
Avi Kivityfd853312010-07-29 15:11:36 +0300266 X8(D(DstReg | SrcImm | Mov)),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800267 /* 0xC0 - 0xC7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300268 D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
269 N, D(ImplicitOps | Stack), N, N,
270 D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800271 /* 0xC8 - 0xCF */
Avi Kivityfd853312010-07-29 15:11:36 +0300272 N, N, N, D(ImplicitOps | Stack),
273 D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800274 /* 0xD0 - 0xD7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300275 D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
276 D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
277 N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800278 /* 0xD8 - 0xDF */
Avi Kivityfd853312010-07-29 15:11:36 +0300279 N, N, N, N, N, N, N, N,
Nitin A Kamble098c9372007-08-19 11:00:36 +0300280 /* 0xE0 - 0xE7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300281 N, N, N, N,
282 D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
283 D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
Nitin A Kamble098c9372007-08-19 11:00:36 +0300284 /* 0xE8 - 0xEF */
Avi Kivityfd853312010-07-29 15:11:36 +0300285 D(SrcImm | Stack), D(SrcImm | ImplicitOps),
286 D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
287 D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
288 D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800289 /* 0xF0 - 0xF7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300290 N, N, N, N,
Avi Kivityee70ea32010-07-29 15:11:42 +0300291 D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800292 /* 0xF8 - 0xFF */
Avi Kivityfd853312010-07-29 15:11:36 +0300293 D(ImplicitOps), N, D(ImplicitOps), D(ImplicitOps),
Avi Kivityb67f9f02010-07-29 15:11:44 +0300294 D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800295};
296
Avi Kivityd65b1de2010-07-29 15:11:35 +0300297static struct opcode twobyte_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800298 /* 0x00 - 0x0F */
Avi Kivity2f3a9bc2010-07-29 15:11:45 +0300299 N, GD(0, &group7), N, N,
Avi Kivityfd853312010-07-29 15:11:36 +0300300 N, D(ImplicitOps), D(ImplicitOps | Priv), N,
301 D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
302 N, D(ImplicitOps | ModRM), N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800303 /* 0x10 - 0x1F */
Avi Kivityfd853312010-07-29 15:11:36 +0300304 N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800305 /* 0x20 - 0x2F */
Avi Kivityfd853312010-07-29 15:11:36 +0300306 D(ModRM | ImplicitOps | Priv), D(ModRM | Priv),
307 D(ModRM | ImplicitOps | Priv), D(ModRM | Priv),
308 N, N, N, N,
309 N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800310 /* 0x30 - 0x3F */
Avi Kivityfd853312010-07-29 15:11:36 +0300311 D(ImplicitOps | Priv), N, D(ImplicitOps | Priv), N,
312 D(ImplicitOps), D(ImplicitOps | Priv), N, N,
313 N, N, N, N, N, N, N, N,
Avi Kivitybe8eacd2010-07-26 14:37:44 +0300314 /* 0x40 - 0x4F */
Avi Kivityfd853312010-07-29 15:11:36 +0300315 X16(D(DstReg | SrcMem | ModRM | Mov)),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800316 /* 0x50 - 0x5F */
Avi Kivityfd853312010-07-29 15:11:36 +0300317 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800318 /* 0x60 - 0x6F */
Avi Kivityfd853312010-07-29 15:11:36 +0300319 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800320 /* 0x70 - 0x7F */
Avi Kivityfd853312010-07-29 15:11:36 +0300321 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800322 /* 0x80 - 0x8F */
Avi Kivityfd853312010-07-29 15:11:36 +0300323 X16(D(SrcImm)),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800324 /* 0x90 - 0x9F */
Avi Kivityfd853312010-07-29 15:11:36 +0300325 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800326 /* 0xA0 - 0xA7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300327 D(ImplicitOps | Stack), D(ImplicitOps | Stack),
328 N, D(DstMem | SrcReg | ModRM | BitOp),
329 D(DstMem | SrcReg | Src2ImmByte | ModRM),
330 D(DstMem | SrcReg | Src2CL | ModRM), N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800331 /* 0xA8 - 0xAF */
Avi Kivityfd853312010-07-29 15:11:36 +0300332 D(ImplicitOps | Stack), D(ImplicitOps | Stack),
333 N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
334 D(DstMem | SrcReg | Src2ImmByte | ModRM),
335 D(DstMem | SrcReg | Src2CL | ModRM),
336 D(ModRM), N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800337 /* 0xB0 - 0xB7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300338 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
339 N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
340 N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
341 D(DstReg | SrcMem16 | ModRM | Mov),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800342 /* 0xB8 - 0xBF */
Avi Kivityfd853312010-07-29 15:11:36 +0300343 N, N,
Avi Kivity2cb20bc2010-07-29 15:11:46 +0300344 G(0, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
Avi Kivityfd853312010-07-29 15:11:36 +0300345 N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
346 D(DstReg | SrcMem16 | ModRM | Mov),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800347 /* 0xC0 - 0xCF */
Avi Kivityfd853312010-07-29 15:11:36 +0300348 N, N, N, D(DstMem | SrcReg | ModRM | Mov),
Avi Kivity9f5d3222010-07-29 15:11:47 +0300349 N, N, N, GD(0, &group9),
Avi Kivityfd853312010-07-29 15:11:36 +0300350 N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800351 /* 0xD0 - 0xDF */
Avi Kivityfd853312010-07-29 15:11:36 +0300352 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800353 /* 0xE0 - 0xEF */
Avi Kivityfd853312010-07-29 15:11:36 +0300354 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800355 /* 0xF0 - 0xFF */
Avi Kivityfd853312010-07-29 15:11:36 +0300356 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
Avi Kivity6aa8b732006-12-10 02:21:36 -0800357};
358
Avi Kivityfd853312010-07-29 15:11:36 +0300359#undef D
360#undef N
Avi Kivity120df892010-07-29 15:11:39 +0300361#undef G
362#undef GD
Avi Kivityfd853312010-07-29 15:11:36 +0300363
Avi Kivity6aa8b732006-12-10 02:21:36 -0800364/* EFLAGS bit definitions. */
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200365#define EFLG_ID (1<<21)
366#define EFLG_VIP (1<<20)
367#define EFLG_VIF (1<<19)
368#define EFLG_AC (1<<18)
Andre Przywarab1d86142009-06-17 15:50:32 +0200369#define EFLG_VM (1<<17)
370#define EFLG_RF (1<<16)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200371#define EFLG_IOPL (3<<12)
372#define EFLG_NT (1<<14)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800373#define EFLG_OF (1<<11)
374#define EFLG_DF (1<<10)
Andre Przywarab1d86142009-06-17 15:50:32 +0200375#define EFLG_IF (1<<9)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200376#define EFLG_TF (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800377#define EFLG_SF (1<<7)
378#define EFLG_ZF (1<<6)
379#define EFLG_AF (1<<4)
380#define EFLG_PF (1<<2)
381#define EFLG_CF (1<<0)
382
Mohammed Gamal62bd4302010-07-28 12:38:40 +0300383#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
384#define EFLG_RESERVED_ONE_MASK 2
385
Avi Kivity6aa8b732006-12-10 02:21:36 -0800386/*
387 * Instruction emulation:
388 * Most instructions are emulated directly via a fragment of inline assembly
389 * code. This allows us to save/restore EFLAGS and thus very easily pick up
390 * any modified flags.
391 */
392
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800393#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800394#define _LO32 "k" /* force 32-bit operand */
395#define _STK "%%rsp" /* stack pointer */
396#elif defined(__i386__)
397#define _LO32 "" /* force 32-bit operand */
398#define _STK "%%esp" /* stack pointer */
399#endif
400
401/*
402 * These EFLAGS bits are restored from saved value during emulation, and
403 * any changes are written back to the saved value after emulation.
404 */
405#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
406
407/* Before executing instruction: restore necessary bits in EFLAGS. */
Avi Kivitye934c9c2007-12-06 16:15:02 +0200408#define _PRE_EFLAGS(_sav, _msk, _tmp) \
409 /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
410 "movl %"_sav",%"_LO32 _tmp"; " \
411 "push %"_tmp"; " \
412 "push %"_tmp"; " \
413 "movl %"_msk",%"_LO32 _tmp"; " \
414 "andl %"_LO32 _tmp",("_STK"); " \
415 "pushf; " \
416 "notl %"_LO32 _tmp"; " \
417 "andl %"_LO32 _tmp",("_STK"); " \
418 "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
419 "pop %"_tmp"; " \
420 "orl %"_LO32 _tmp",("_STK"); " \
421 "popf; " \
422 "pop %"_sav"; "
Avi Kivity6aa8b732006-12-10 02:21:36 -0800423
424/* After executing instruction: write-back necessary bits in EFLAGS. */
425#define _POST_EFLAGS(_sav, _msk, _tmp) \
426 /* _sav |= EFLAGS & _msk; */ \
427 "pushf; " \
428 "pop %"_tmp"; " \
429 "andl %"_msk",%"_LO32 _tmp"; " \
430 "orl %"_LO32 _tmp",%"_sav"; "
431
Avi Kivitydda96d82008-11-26 15:14:10 +0200432#ifdef CONFIG_X86_64
433#define ON64(x) x
434#else
435#define ON64(x)
436#endif
437
Avi Kivity6b7ad612008-11-26 15:30:45 +0200438#define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
439 do { \
440 __asm__ __volatile__ ( \
441 _PRE_EFLAGS("0", "4", "2") \
442 _op _suffix " %"_x"3,%1; " \
443 _POST_EFLAGS("0", "4", "2") \
444 : "=m" (_eflags), "=m" ((_dst).val), \
445 "=&r" (_tmp) \
446 : _y ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivityf3fd92f2008-11-29 20:38:12 +0200447 } while (0)
Avi Kivity6b7ad612008-11-26 15:30:45 +0200448
449
Avi Kivity6aa8b732006-12-10 02:21:36 -0800450/* Raw emulation: instruction has two explicit operands. */
451#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200452 do { \
453 unsigned long _tmp; \
454 \
455 switch ((_dst).bytes) { \
456 case 2: \
457 ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
458 break; \
459 case 4: \
460 ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
461 break; \
462 case 8: \
463 ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
464 break; \
465 } \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800466 } while (0)
467
468#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
469 do { \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200470 unsigned long _tmp; \
Mike Dayd77c26f2007-10-08 09:02:08 -0400471 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800472 case 1: \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200473 ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800474 break; \
475 default: \
476 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
477 _wx, _wy, _lx, _ly, _qx, _qy); \
478 break; \
479 } \
480 } while (0)
481
482/* Source operand is byte-sized and may be restricted to just %cl. */
483#define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
484 __emulate_2op(_op, _src, _dst, _eflags, \
485 "b", "c", "b", "c", "b", "c", "b", "c")
486
487/* Source operand is byte, word, long or quad sized. */
488#define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
489 __emulate_2op(_op, _src, _dst, _eflags, \
490 "b", "q", "w", "r", _LO32, "r", "", "r")
491
492/* Source operand is word, long or quad sized. */
493#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
494 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
495 "w", "r", _LO32, "r", "", "r")
496
Guillaume Thouvenind1752262008-12-04 14:29:00 +0100497/* Instruction has three operands and one operand is stored in ECX register */
498#define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
499 do { \
500 unsigned long _tmp; \
501 _type _clv = (_cl).val; \
502 _type _srcv = (_src).val; \
503 _type _dstv = (_dst).val; \
504 \
505 __asm__ __volatile__ ( \
506 _PRE_EFLAGS("0", "5", "2") \
507 _op _suffix " %4,%1 \n" \
508 _POST_EFLAGS("0", "5", "2") \
509 : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
510 : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
511 ); \
512 \
513 (_cl).val = (unsigned long) _clv; \
514 (_src).val = (unsigned long) _srcv; \
515 (_dst).val = (unsigned long) _dstv; \
516 } while (0)
517
518#define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
519 do { \
520 switch ((_dst).bytes) { \
521 case 2: \
522 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
523 "w", unsigned short); \
524 break; \
525 case 4: \
526 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
527 "l", unsigned int); \
528 break; \
529 case 8: \
530 ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
531 "q", unsigned long)); \
532 break; \
533 } \
534 } while (0)
535
Avi Kivitydda96d82008-11-26 15:14:10 +0200536#define __emulate_1op(_op, _dst, _eflags, _suffix) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800537 do { \
538 unsigned long _tmp; \
539 \
Avi Kivitydda96d82008-11-26 15:14:10 +0200540 __asm__ __volatile__ ( \
541 _PRE_EFLAGS("0", "3", "2") \
542 _op _suffix " %1; " \
543 _POST_EFLAGS("0", "3", "2") \
544 : "=m" (_eflags), "+m" ((_dst).val), \
545 "=&r" (_tmp) \
546 : "i" (EFLAGS_MASK)); \
547 } while (0)
548
549/* Instruction has only one explicit operand (no source operand). */
550#define emulate_1op(_op, _dst, _eflags) \
551 do { \
Mike Dayd77c26f2007-10-08 09:02:08 -0400552 switch ((_dst).bytes) { \
Avi Kivitydda96d82008-11-26 15:14:10 +0200553 case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
554 case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
555 case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
556 case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800557 } \
558 } while (0)
559
Avi Kivity6aa8b732006-12-10 02:21:36 -0800560/* Fetch next part of the instruction being emulated. */
561#define insn_fetch(_type, _size, _eip) \
562({ unsigned long _x; \
Avi Kivity62266862007-11-20 13:15:52 +0200563 rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
Gleb Natapovaf5b4f72010-03-15 16:38:30 +0200564 if (rc != X86EMUL_CONTINUE) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800565 goto done; \
566 (_eip) += (_size); \
567 (_type)_x; \
568})
569
Gleb Natapov414e6272010-04-28 19:15:26 +0300570#define insn_fetch_arr(_arr, _size, _eip) \
571({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
572 if (rc != X86EMUL_CONTINUE) \
573 goto done; \
574 (_eip) += (_size); \
575})
576
Harvey Harrisonddcb2882008-02-18 11:12:48 -0800577static inline unsigned long ad_mask(struct decode_cache *c)
578{
579 return (1UL << (c->ad_bytes << 3)) - 1;
580}
581
Avi Kivity6aa8b732006-12-10 02:21:36 -0800582/* Access/update address held in a register, based on addressing mode. */
Harvey Harrisone4706772008-02-19 07:40:38 -0800583static inline unsigned long
584address_mask(struct decode_cache *c, unsigned long reg)
585{
586 if (c->ad_bytes == sizeof(unsigned long))
587 return reg;
588 else
589 return reg & ad_mask(c);
590}
591
592static inline unsigned long
593register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
594{
595 return base + address_mask(c, reg);
596}
597
Harvey Harrison7a9572752008-02-19 07:40:41 -0800598static inline void
599register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
600{
601 if (c->ad_bytes == sizeof(unsigned long))
602 *reg += inc;
603 else
604 *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
605}
Avi Kivity6aa8b732006-12-10 02:21:36 -0800606
Harvey Harrison7a9572752008-02-19 07:40:41 -0800607static inline void jmp_rel(struct decode_cache *c, int rel)
608{
609 register_address_increment(c, &c->eip, rel);
610}
Nitin A Kamble098c9372007-08-19 11:00:36 +0300611
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300612static void set_seg_override(struct decode_cache *c, int seg)
613{
614 c->has_seg_override = true;
615 c->seg_override = seg;
616}
617
Gleb Natapov79168fd2010-04-28 19:15:30 +0300618static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
619 struct x86_emulate_ops *ops, int seg)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300620{
621 if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
622 return 0;
623
Gleb Natapov79168fd2010-04-28 19:15:30 +0300624 return ops->get_cached_segment_base(seg, ctxt->vcpu);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300625}
626
627static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +0300628 struct x86_emulate_ops *ops,
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300629 struct decode_cache *c)
630{
631 if (!c->has_seg_override)
632 return 0;
633
Gleb Natapov79168fd2010-04-28 19:15:30 +0300634 return seg_base(ctxt, ops, c->seg_override);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300635}
636
Gleb Natapov79168fd2010-04-28 19:15:30 +0300637static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
638 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300639{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300640 return seg_base(ctxt, ops, VCPU_SREG_ES);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300641}
642
Gleb Natapov79168fd2010-04-28 19:15:30 +0300643static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
644 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300645{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300646 return seg_base(ctxt, ops, VCPU_SREG_SS);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300647}
648
Gleb Natapov54b84862010-04-28 19:15:44 +0300649static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
650 u32 error, bool valid)
651{
652 ctxt->exception = vec;
653 ctxt->error_code = error;
654 ctxt->error_code_valid = valid;
655 ctxt->restart = false;
656}
657
658static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
659{
660 emulate_exception(ctxt, GP_VECTOR, err, true);
661}
662
663static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
664 int err)
665{
666 ctxt->cr2 = addr;
667 emulate_exception(ctxt, PF_VECTOR, err, true);
668}
669
670static void emulate_ud(struct x86_emulate_ctxt *ctxt)
671{
672 emulate_exception(ctxt, UD_VECTOR, 0, false);
673}
674
675static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
676{
677 emulate_exception(ctxt, TS_VECTOR, err, true);
678}
679
Avi Kivity62266862007-11-20 13:15:52 +0200680static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
681 struct x86_emulate_ops *ops,
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300682 unsigned long eip, u8 *dest)
Avi Kivity62266862007-11-20 13:15:52 +0200683{
684 struct fetch_cache *fc = &ctxt->decode.fetch;
685 int rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300686 int size, cur_size;
Avi Kivity62266862007-11-20 13:15:52 +0200687
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300688 if (eip == fc->end) {
689 cur_size = fc->end - fc->start;
690 size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
691 rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
692 size, ctxt->vcpu, NULL);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900693 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200694 return rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300695 fc->end += size;
Avi Kivity62266862007-11-20 13:15:52 +0200696 }
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300697 *dest = fc->data[eip - fc->start];
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900698 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200699}
700
701static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
702 struct x86_emulate_ops *ops,
703 unsigned long eip, void *dest, unsigned size)
704{
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900705 int rc;
Avi Kivity62266862007-11-20 13:15:52 +0200706
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200707 /* x86 instructions are limited to 15 bytes. */
Gleb Natapov063db062010-03-18 15:20:06 +0200708 if (eip + size - ctxt->eip > 15)
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200709 return X86EMUL_UNHANDLEABLE;
Avi Kivity62266862007-11-20 13:15:52 +0200710 while (size--) {
711 rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900712 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200713 return rc;
714 }
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900715 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200716}
717
Rusty Russell1e3c5cb2007-07-17 23:16:11 +1000718/*
719 * Given the 'reg' portion of a ModRM byte, and a register block, return a
720 * pointer into the block that addresses the relevant register.
721 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
722 */
723static void *decode_register(u8 modrm_reg, unsigned long *regs,
724 int highbyte_regs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800725{
726 void *p;
727
728 p = &regs[modrm_reg];
729 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
730 p = (unsigned char *)&regs[modrm_reg & 3] + 1;
731 return p;
732}
733
734static int read_descriptor(struct x86_emulate_ctxt *ctxt,
735 struct x86_emulate_ops *ops,
736 void *ptr,
737 u16 *size, unsigned long *address, int op_bytes)
738{
739 int rc;
740
741 if (op_bytes == 2)
742 op_bytes = 3;
743 *address = 0;
Laurent Viviercebff022007-07-30 13:35:24 +0300744 rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
Gleb Natapov1871c602010-02-10 14:21:32 +0200745 ctxt->vcpu, NULL);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +0900746 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800747 return rc;
Laurent Viviercebff022007-07-30 13:35:24 +0300748 rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
Gleb Natapov1871c602010-02-10 14:21:32 +0200749 ctxt->vcpu, NULL);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800750 return rc;
751}
752
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300753static int test_cc(unsigned int condition, unsigned int flags)
754{
755 int rc = 0;
756
757 switch ((condition & 15) >> 1) {
758 case 0: /* o */
759 rc |= (flags & EFLG_OF);
760 break;
761 case 1: /* b/c/nae */
762 rc |= (flags & EFLG_CF);
763 break;
764 case 2: /* z/e */
765 rc |= (flags & EFLG_ZF);
766 break;
767 case 3: /* be/na */
768 rc |= (flags & (EFLG_CF|EFLG_ZF));
769 break;
770 case 4: /* s */
771 rc |= (flags & EFLG_SF);
772 break;
773 case 5: /* p/pe */
774 rc |= (flags & EFLG_PF);
775 break;
776 case 7: /* le/ng */
777 rc |= (flags & EFLG_ZF);
778 /* fall through */
779 case 6: /* l/nge */
780 rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
781 break;
782 }
783
784 /* Odd condition identifiers (lsb == 1) have inverted sense. */
785 return (!!rc ^ (condition & 1));
786}
787
Avi Kivity3c118e22007-10-31 10:27:04 +0200788static void decode_register_operand(struct operand *op,
789 struct decode_cache *c,
Avi Kivity3c118e22007-10-31 10:27:04 +0200790 int inhibit_bytereg)
791{
Avi Kivity33615aa2007-10-31 11:15:56 +0200792 unsigned reg = c->modrm_reg;
Avi Kivity9f1ef3f2007-10-31 11:21:06 +0200793 int highbyte_regs = c->rex_prefix == 0;
Avi Kivity33615aa2007-10-31 11:15:56 +0200794
795 if (!(c->d & ModRM))
796 reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
Avi Kivity3c118e22007-10-31 10:27:04 +0200797 op->type = OP_REG;
798 if ((c->d & ByteOp) && !inhibit_bytereg) {
Avi Kivity33615aa2007-10-31 11:15:56 +0200799 op->ptr = decode_register(reg, c->regs, highbyte_regs);
Avi Kivity3c118e22007-10-31 10:27:04 +0200800 op->val = *(u8 *)op->ptr;
801 op->bytes = 1;
802 } else {
Avi Kivity33615aa2007-10-31 11:15:56 +0200803 op->ptr = decode_register(reg, c->regs, 0);
Avi Kivity3c118e22007-10-31 10:27:04 +0200804 op->bytes = c->op_bytes;
805 switch (op->bytes) {
806 case 2:
807 op->val = *(u16 *)op->ptr;
808 break;
809 case 4:
810 op->val = *(u32 *)op->ptr;
811 break;
812 case 8:
813 op->val = *(u64 *) op->ptr;
814 break;
815 }
816 }
817 op->orig_val = op->val;
818}
819
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200820static int decode_modrm(struct x86_emulate_ctxt *ctxt,
821 struct x86_emulate_ops *ops)
822{
823 struct decode_cache *c = &ctxt->decode;
824 u8 sib;
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700825 int index_reg = 0, base_reg = 0, scale;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900826 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200827
828 if (c->rex_prefix) {
829 c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
830 index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
831 c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
832 }
833
834 c->modrm = insn_fetch(u8, 1, c->eip);
835 c->modrm_mod |= (c->modrm & 0xc0) >> 6;
836 c->modrm_reg |= (c->modrm & 0x38) >> 3;
837 c->modrm_rm |= (c->modrm & 0x07);
838 c->modrm_ea = 0;
839 c->use_modrm_ea = 1;
840
841 if (c->modrm_mod == 3) {
Avi Kivity107d6d22008-05-05 14:58:26 +0300842 c->modrm_ptr = decode_register(c->modrm_rm,
843 c->regs, c->d & ByteOp);
844 c->modrm_val = *(unsigned long *)c->modrm_ptr;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200845 return rc;
846 }
847
848 if (c->ad_bytes == 2) {
849 unsigned bx = c->regs[VCPU_REGS_RBX];
850 unsigned bp = c->regs[VCPU_REGS_RBP];
851 unsigned si = c->regs[VCPU_REGS_RSI];
852 unsigned di = c->regs[VCPU_REGS_RDI];
853
854 /* 16-bit ModR/M decode. */
855 switch (c->modrm_mod) {
856 case 0:
857 if (c->modrm_rm == 6)
858 c->modrm_ea += insn_fetch(u16, 2, c->eip);
859 break;
860 case 1:
861 c->modrm_ea += insn_fetch(s8, 1, c->eip);
862 break;
863 case 2:
864 c->modrm_ea += insn_fetch(u16, 2, c->eip);
865 break;
866 }
867 switch (c->modrm_rm) {
868 case 0:
869 c->modrm_ea += bx + si;
870 break;
871 case 1:
872 c->modrm_ea += bx + di;
873 break;
874 case 2:
875 c->modrm_ea += bp + si;
876 break;
877 case 3:
878 c->modrm_ea += bp + di;
879 break;
880 case 4:
881 c->modrm_ea += si;
882 break;
883 case 5:
884 c->modrm_ea += di;
885 break;
886 case 6:
887 if (c->modrm_mod != 0)
888 c->modrm_ea += bp;
889 break;
890 case 7:
891 c->modrm_ea += bx;
892 break;
893 }
894 if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
895 (c->modrm_rm == 6 && c->modrm_mod != 0))
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300896 if (!c->has_seg_override)
897 set_seg_override(c, VCPU_SREG_SS);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200898 c->modrm_ea = (u16)c->modrm_ea;
899 } else {
900 /* 32/64-bit ModR/M decode. */
Avi Kivity84411d82008-06-15 21:53:26 -0700901 if ((c->modrm_rm & 7) == 4) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200902 sib = insn_fetch(u8, 1, c->eip);
903 index_reg |= (sib >> 3) & 7;
904 base_reg |= sib & 7;
905 scale = sib >> 6;
906
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700907 if ((base_reg & 7) == 5 && c->modrm_mod == 0)
908 c->modrm_ea += insn_fetch(s32, 4, c->eip);
909 else
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200910 c->modrm_ea += c->regs[base_reg];
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700911 if (index_reg != 4)
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200912 c->modrm_ea += c->regs[index_reg] << scale;
Avi Kivity84411d82008-06-15 21:53:26 -0700913 } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
914 if (ctxt->mode == X86EMUL_MODE_PROT64)
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700915 c->rip_relative = 1;
Avi Kivity84411d82008-06-15 21:53:26 -0700916 } else
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200917 c->modrm_ea += c->regs[c->modrm_rm];
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200918 switch (c->modrm_mod) {
919 case 0:
920 if (c->modrm_rm == 5)
921 c->modrm_ea += insn_fetch(s32, 4, c->eip);
922 break;
923 case 1:
924 c->modrm_ea += insn_fetch(s8, 1, c->eip);
925 break;
926 case 2:
927 c->modrm_ea += insn_fetch(s32, 4, c->eip);
928 break;
929 }
930 }
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200931done:
932 return rc;
933}
934
935static int decode_abs(struct x86_emulate_ctxt *ctxt,
936 struct x86_emulate_ops *ops)
937{
938 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900939 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200940
941 switch (c->ad_bytes) {
942 case 2:
943 c->modrm_ea = insn_fetch(u16, 2, c->eip);
944 break;
945 case 4:
946 c->modrm_ea = insn_fetch(u32, 4, c->eip);
947 break;
948 case 8:
949 c->modrm_ea = insn_fetch(u64, 8, c->eip);
950 break;
951 }
952done:
953 return rc;
954}
955
Avi Kivity6aa8b732006-12-10 02:21:36 -0800956int
Laurent Vivier8b4caf62007-09-18 11:27:19 +0200957x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800958{
Laurent Viviere4e03de2007-09-18 11:52:50 +0200959 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900960 int rc = X86EMUL_CONTINUE;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800961 int mode = ctxt->mode;
Avi Kivity120df892010-07-29 15:11:39 +0300962 int def_op_bytes, def_ad_bytes, group, dual, goffset;
963 struct opcode opcode, *g_mod012, *g_mod3;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800964
Gleb Natapov5cd21912010-03-18 15:20:26 +0200965 /* we cannot decode insn before we complete previous rep insn */
966 WARN_ON(ctxt->restart);
967
Gleb Natapov063db062010-03-18 15:20:06 +0200968 c->eip = ctxt->eip;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300969 c->fetch.start = c->fetch.end = c->eip;
Gleb Natapov79168fd2010-04-28 19:15:30 +0300970 ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800971
972 switch (mode) {
973 case X86EMUL_MODE_REAL:
Gleb Natapova0044752010-02-10 14:21:31 +0200974 case X86EMUL_MODE_VM86:
Avi Kivity6aa8b732006-12-10 02:21:36 -0800975 case X86EMUL_MODE_PROT16:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200976 def_op_bytes = def_ad_bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800977 break;
978 case X86EMUL_MODE_PROT32:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200979 def_op_bytes = def_ad_bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800980 break;
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800981#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -0800982 case X86EMUL_MODE_PROT64:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200983 def_op_bytes = 4;
984 def_ad_bytes = 8;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800985 break;
986#endif
987 default:
988 return -1;
989 }
990
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200991 c->op_bytes = def_op_bytes;
992 c->ad_bytes = def_ad_bytes;
993
Avi Kivity6aa8b732006-12-10 02:21:36 -0800994 /* Legacy prefixes. */
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200995 for (;;) {
Laurent Viviere4e03de2007-09-18 11:52:50 +0200996 switch (c->b = insn_fetch(u8, 1, c->eip)) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800997 case 0x66: /* operand-size override */
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200998 /* switch between 2/4 bytes */
999 c->op_bytes = def_op_bytes ^ 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001000 break;
1001 case 0x67: /* address-size override */
1002 if (mode == X86EMUL_MODE_PROT64)
Laurent Viviere4e03de2007-09-18 11:52:50 +02001003 /* switch between 4/8 bytes */
Avi Kivityf21b8bf2007-11-22 14:16:12 +02001004 c->ad_bytes = def_ad_bytes ^ 12;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001005 else
Laurent Viviere4e03de2007-09-18 11:52:50 +02001006 /* switch between 2/4 bytes */
Avi Kivityf21b8bf2007-11-22 14:16:12 +02001007 c->ad_bytes = def_ad_bytes ^ 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001008 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001009 case 0x26: /* ES override */
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001010 case 0x2e: /* CS override */
1011 case 0x36: /* SS override */
1012 case 0x3e: /* DS override */
1013 set_seg_override(c, (c->b >> 3) & 3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001014 break;
1015 case 0x64: /* FS override */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001016 case 0x65: /* GS override */
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001017 set_seg_override(c, c->b & 7);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001018 break;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +02001019 case 0x40 ... 0x4f: /* REX */
1020 if (mode != X86EMUL_MODE_PROT64)
1021 goto done_prefixes;
Avi Kivity33615aa2007-10-31 11:15:56 +02001022 c->rex_prefix = c->b;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +02001023 continue;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001024 case 0xf0: /* LOCK */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001025 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001026 break;
Laurent Vivierae6200b2007-09-20 11:17:24 +02001027 case 0xf2: /* REPNE/REPNZ */
Guillaume Thouvenin90e0a282007-11-22 11:32:09 +01001028 c->rep_prefix = REPNE_PREFIX;
1029 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001030 case 0xf3: /* REP/REPE/REPZ */
Guillaume Thouvenin90e0a282007-11-22 11:32:09 +01001031 c->rep_prefix = REPE_PREFIX;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001032 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001033 default:
1034 goto done_prefixes;
1035 }
Laurent Vivierb4c6abf2007-09-25 13:36:40 +02001036
1037 /* Any legacy prefix after a REX prefix nullifies its effect. */
1038
Avi Kivity33615aa2007-10-31 11:15:56 +02001039 c->rex_prefix = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001040 }
1041
1042done_prefixes:
1043
1044 /* REX prefix. */
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001045 if (c->rex_prefix)
Avi Kivity33615aa2007-10-31 11:15:56 +02001046 if (c->rex_prefix & 8)
Laurent Viviere4e03de2007-09-18 11:52:50 +02001047 c->op_bytes = 8; /* REX.W */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001048
1049 /* Opcode byte(s). */
Avi Kivity120df892010-07-29 15:11:39 +03001050 opcode = opcode_table[c->b];
1051 if (opcode.flags == 0) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001052 /* Two-byte opcode? */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001053 if (c->b == 0x0f) {
1054 c->twobyte = 1;
1055 c->b = insn_fetch(u8, 1, c->eip);
Avi Kivity120df892010-07-29 15:11:39 +03001056 opcode = twobyte_table[c->b];
Avi Kivity6aa8b732006-12-10 02:21:36 -08001057 }
Avi Kivitye09d0822008-01-18 12:38:59 +02001058 }
Avi Kivity120df892010-07-29 15:11:39 +03001059 c->d = opcode.flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001060
Avi Kivitye09d0822008-01-18 12:38:59 +02001061 if (c->d & Group) {
1062 group = c->d & GroupMask;
Avi Kivity52811d72010-07-26 14:37:48 +03001063 dual = c->d & GroupDual;
Avi Kivitye09d0822008-01-18 12:38:59 +02001064 c->modrm = insn_fetch(u8, 1, c->eip);
1065 --c->eip;
1066
Avi Kivity120df892010-07-29 15:11:39 +03001067 if (group) {
1068 g_mod012 = g_mod3 = &group_table[group * 8];
1069 if (c->d & GroupDual)
1070 g_mod3 = &group2_table[group * 8];
1071 } else {
1072 if (c->d & GroupDual) {
1073 g_mod012 = opcode.u.gdual->mod012;
1074 g_mod3 = opcode.u.gdual->mod3;
1075 } else
1076 g_mod012 = g_mod3 = opcode.u.group;
1077 }
1078
Avi Kivity52811d72010-07-26 14:37:48 +03001079 c->d &= ~(Group | GroupDual | GroupMask);
Avi Kivity120df892010-07-29 15:11:39 +03001080
1081 goffset = (c->modrm >> 3) & 7;
1082
1083 if ((c->modrm >> 6) == 3)
1084 opcode = g_mod3[goffset];
Avi Kivitye09d0822008-01-18 12:38:59 +02001085 else
Avi Kivity120df892010-07-29 15:11:39 +03001086 opcode = g_mod012[goffset];
1087 c->d |= opcode.flags;
Avi Kivitye09d0822008-01-18 12:38:59 +02001088 }
1089
1090 /* Unrecognised? */
Avi Kivity047a4812010-07-26 14:37:47 +03001091 if (c->d == 0 || (c->d & Undefined)) {
Avi Kivitye09d0822008-01-18 12:38:59 +02001092 DPRINTF("Cannot emulate %02x\n", c->b);
1093 return -1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001094 }
1095
Avi Kivity6e3d5df2007-12-06 18:14:14 +02001096 if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
1097 c->op_bytes = 8;
1098
Avi Kivity6aa8b732006-12-10 02:21:36 -08001099 /* ModRM and SIB bytes. */
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001100 if (c->d & ModRM)
1101 rc = decode_modrm(ctxt, ops);
1102 else if (c->d & MemAbs)
1103 rc = decode_abs(ctxt, ops);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +09001104 if (rc != X86EMUL_CONTINUE)
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001105 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001106
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001107 if (!c->has_seg_override)
1108 set_seg_override(c, VCPU_SREG_DS);
Avi Kivityc7e75a32007-10-28 16:34:25 +02001109
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001110 if (!(!c->twobyte && c->b == 0x8d))
Gleb Natapov79168fd2010-04-28 19:15:30 +03001111 c->modrm_ea += seg_override_base(ctxt, ops, c);
Avi Kivityc7e75a32007-10-28 16:34:25 +02001112
1113 if (c->ad_bytes != 8)
1114 c->modrm_ea = (u32)c->modrm_ea;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001115
1116 if (c->rip_relative)
1117 c->modrm_ea += c->eip;
1118
Avi Kivity6aa8b732006-12-10 02:21:36 -08001119 /*
1120 * Decode and fetch the source operand: register, memory
1121 * or immediate.
1122 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001123 switch (c->d & SrcMask) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001124 case SrcNone:
1125 break;
1126 case SrcReg:
Avi Kivity9f1ef3f2007-10-31 11:21:06 +02001127 decode_register_operand(&c->src, c, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001128 break;
1129 case SrcMem16:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001130 c->src.bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001131 goto srcmem_common;
1132 case SrcMem32:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001133 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001134 goto srcmem_common;
1135 case SrcMem:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001136 c->src.bytes = (c->d & ByteOp) ? 1 :
1137 c->op_bytes;
Rusty Russellb85b9ee92007-09-09 14:12:54 +03001138 /* Don't fetch the address for invlpg: it could be unmapped. */
Mike Dayd77c26f2007-10-08 09:02:08 -04001139 if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
Rusty Russellb85b9ee92007-09-09 14:12:54 +03001140 break;
Mike Dayd77c26f2007-10-08 09:02:08 -04001141 srcmem_common:
Aurelien Jarno4e624172007-10-17 19:30:41 +02001142 /*
1143 * For instructions with a ModR/M byte, switch to register
1144 * access if Mod = 3.
1145 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001146 if ((c->d & ModRM) && c->modrm_mod == 3) {
1147 c->src.type = OP_REG;
Avi Kivity66b85502008-04-14 23:27:07 +03001148 c->src.val = c->modrm_val;
Avi Kivity107d6d22008-05-05 14:58:26 +03001149 c->src.ptr = c->modrm_ptr;
Aurelien Jarno4e624172007-10-17 19:30:41 +02001150 break;
1151 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001152 c->src.type = OP_MEM;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001153 c->src.ptr = (unsigned long *)c->modrm_ea;
1154 c->src.val = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001155 break;
1156 case SrcImm:
Avi Kivityc9eaf20f2009-05-18 16:13:45 +03001157 case SrcImmU:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001158 c->src.type = OP_IMM;
1159 c->src.ptr = (unsigned long *)c->eip;
1160 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1161 if (c->src.bytes == 8)
1162 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001163 /* NB. Immediates are sign-extended as necessary. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001164 switch (c->src.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001165 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001166 c->src.val = insn_fetch(s8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001167 break;
1168 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001169 c->src.val = insn_fetch(s16, 2, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001170 break;
1171 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001172 c->src.val = insn_fetch(s32, 4, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001173 break;
1174 }
Avi Kivityc9eaf20f2009-05-18 16:13:45 +03001175 if ((c->d & SrcMask) == SrcImmU) {
1176 switch (c->src.bytes) {
1177 case 1:
1178 c->src.val &= 0xff;
1179 break;
1180 case 2:
1181 c->src.val &= 0xffff;
1182 break;
1183 case 4:
1184 c->src.val &= 0xffffffff;
1185 break;
1186 }
1187 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001188 break;
1189 case SrcImmByte:
Gleb Natapov341de7e2009-04-12 13:36:41 +03001190 case SrcImmUByte:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001191 c->src.type = OP_IMM;
1192 c->src.ptr = (unsigned long *)c->eip;
1193 c->src.bytes = 1;
Gleb Natapov341de7e2009-04-12 13:36:41 +03001194 if ((c->d & SrcMask) == SrcImmByte)
1195 c->src.val = insn_fetch(s8, 1, c->eip);
1196 else
1197 c->src.val = insn_fetch(u8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001198 break;
Wei Yongjun5d55f292010-07-07 17:43:35 +08001199 case SrcAcc:
1200 c->src.type = OP_REG;
1201 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1202 c->src.ptr = &c->regs[VCPU_REGS_RAX];
1203 switch (c->src.bytes) {
1204 case 1:
1205 c->src.val = *(u8 *)c->src.ptr;
1206 break;
1207 case 2:
1208 c->src.val = *(u16 *)c->src.ptr;
1209 break;
1210 case 4:
1211 c->src.val = *(u32 *)c->src.ptr;
1212 break;
1213 case 8:
1214 c->src.val = *(u64 *)c->src.ptr;
1215 break;
1216 }
1217 break;
Guillaume Thouveninbfcadf82008-12-04 14:27:38 +01001218 case SrcOne:
1219 c->src.bytes = 1;
1220 c->src.val = 1;
1221 break;
Gleb Natapova682e352010-03-18 15:20:21 +02001222 case SrcSI:
1223 c->src.type = OP_MEM;
1224 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1225 c->src.ptr = (unsigned long *)
Gleb Natapov79168fd2010-04-28 19:15:30 +03001226 register_address(c, seg_override_base(ctxt, ops, c),
Gleb Natapova682e352010-03-18 15:20:21 +02001227 c->regs[VCPU_REGS_RSI]);
1228 c->src.val = 0;
1229 break;
Gleb Natapov414e6272010-04-28 19:15:26 +03001230 case SrcImmFAddr:
1231 c->src.type = OP_IMM;
1232 c->src.ptr = (unsigned long *)c->eip;
1233 c->src.bytes = c->op_bytes + 2;
1234 insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
1235 break;
1236 case SrcMemFAddr:
1237 c->src.type = OP_MEM;
1238 c->src.ptr = (unsigned long *)c->modrm_ea;
1239 c->src.bytes = c->op_bytes + 2;
1240 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001241 }
1242
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +01001243 /*
1244 * Decode and fetch the second source operand: register, memory
1245 * or immediate.
1246 */
1247 switch (c->d & Src2Mask) {
1248 case Src2None:
1249 break;
1250 case Src2CL:
1251 c->src2.bytes = 1;
1252 c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
1253 break;
1254 case Src2ImmByte:
1255 c->src2.type = OP_IMM;
1256 c->src2.ptr = (unsigned long *)c->eip;
1257 c->src2.bytes = 1;
1258 c->src2.val = insn_fetch(u8, 1, c->eip);
1259 break;
1260 case Src2One:
1261 c->src2.bytes = 1;
1262 c->src2.val = 1;
1263 break;
1264 }
1265
Avi Kivity038e51d2007-01-22 20:40:40 -08001266 /* Decode and fetch the destination operand: register or memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001267 switch (c->d & DstMask) {
Avi Kivity038e51d2007-01-22 20:40:40 -08001268 case ImplicitOps:
1269 /* Special instructions do their own operand decoding. */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001270 return 0;
Avi Kivity038e51d2007-01-22 20:40:40 -08001271 case DstReg:
Avi Kivity9f1ef3f2007-10-31 11:21:06 +02001272 decode_register_operand(&c->dst, c,
Avi Kivity3c118e22007-10-31 10:27:04 +02001273 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
Avi Kivity038e51d2007-01-22 20:40:40 -08001274 break;
1275 case DstMem:
Gleb Natapov6550e1f2010-03-21 13:08:21 +02001276 case DstMem64:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001277 if ((c->d & ModRM) && c->modrm_mod == 3) {
Guillaume Thouvenin89c69632008-05-27 10:22:20 +02001278 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001279 c->dst.type = OP_REG;
Avi Kivity66b85502008-04-14 23:27:07 +03001280 c->dst.val = c->dst.orig_val = c->modrm_val;
Avi Kivity107d6d22008-05-05 14:58:26 +03001281 c->dst.ptr = c->modrm_ptr;
Aurelien Jarno4e624172007-10-17 19:30:41 +02001282 break;
1283 }
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001284 c->dst.type = OP_MEM;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001285 c->dst.ptr = (unsigned long *)c->modrm_ea;
Gleb Natapov6550e1f2010-03-21 13:08:21 +02001286 if ((c->d & DstMask) == DstMem64)
1287 c->dst.bytes = 8;
1288 else
1289 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001290 c->dst.val = 0;
1291 if (c->d & BitOp) {
1292 unsigned long mask = ~(c->dst.bytes * 8 - 1);
1293
1294 c->dst.ptr = (void *)c->dst.ptr +
1295 (c->src.val & mask) / 8;
1296 }
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001297 break;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001298 case DstAcc:
1299 c->dst.type = OP_REG;
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001300 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001301 c->dst.ptr = &c->regs[VCPU_REGS_RAX];
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001302 switch (c->dst.bytes) {
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001303 case 1:
1304 c->dst.val = *(u8 *)c->dst.ptr;
1305 break;
1306 case 2:
1307 c->dst.val = *(u16 *)c->dst.ptr;
1308 break;
1309 case 4:
1310 c->dst.val = *(u32 *)c->dst.ptr;
1311 break;
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001312 case 8:
1313 c->dst.val = *(u64 *)c->dst.ptr;
1314 break;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001315 }
1316 c->dst.orig_val = c->dst.val;
1317 break;
Gleb Natapova682e352010-03-18 15:20:21 +02001318 case DstDI:
1319 c->dst.type = OP_MEM;
1320 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1321 c->dst.ptr = (unsigned long *)
Gleb Natapov79168fd2010-04-28 19:15:30 +03001322 register_address(c, es_base(ctxt, ops),
Gleb Natapova682e352010-03-18 15:20:21 +02001323 c->regs[VCPU_REGS_RDI]);
1324 c->dst.val = 0;
1325 break;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001326 }
1327
1328done:
1329 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
1330}
1331
Gleb Natapov9de41572010-04-28 19:15:22 +03001332static int read_emulated(struct x86_emulate_ctxt *ctxt,
1333 struct x86_emulate_ops *ops,
1334 unsigned long addr, void *dest, unsigned size)
1335{
1336 int rc;
1337 struct read_cache *mc = &ctxt->decode.mem_read;
Gleb Natapov8fe681e2010-04-28 19:15:37 +03001338 u32 err;
Gleb Natapov9de41572010-04-28 19:15:22 +03001339
1340 while (size) {
1341 int n = min(size, 8u);
1342 size -= n;
1343 if (mc->pos < mc->end)
1344 goto read_cached;
1345
Gleb Natapov8fe681e2010-04-28 19:15:37 +03001346 rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
1347 ctxt->vcpu);
1348 if (rc == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +03001349 emulate_pf(ctxt, addr, err);
Gleb Natapov9de41572010-04-28 19:15:22 +03001350 if (rc != X86EMUL_CONTINUE)
1351 return rc;
1352 mc->end += n;
1353
1354 read_cached:
1355 memcpy(dest, mc->data + mc->pos, n);
1356 mc->pos += n;
1357 dest += n;
1358 addr += n;
1359 }
1360 return X86EMUL_CONTINUE;
1361}
1362
Gleb Natapov7b262e92010-03-18 15:20:27 +02001363static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
1364 struct x86_emulate_ops *ops,
1365 unsigned int size, unsigned short port,
1366 void *dest)
1367{
1368 struct read_cache *rc = &ctxt->decode.io_read;
1369
1370 if (rc->pos == rc->end) { /* refill pio read ahead */
1371 struct decode_cache *c = &ctxt->decode;
1372 unsigned int in_page, n;
1373 unsigned int count = c->rep_prefix ?
1374 address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
1375 in_page = (ctxt->eflags & EFLG_DF) ?
1376 offset_in_page(c->regs[VCPU_REGS_RDI]) :
1377 PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
1378 n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
1379 count);
1380 if (n == 0)
1381 n = 1;
1382 rc->pos = rc->end = 0;
1383 if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
1384 return 0;
1385 rc->end = n * size;
1386 }
1387
1388 memcpy(dest, rc->data + rc->pos, size);
1389 rc->pos += size;
1390 return 1;
1391}
1392
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001393static u32 desc_limit_scaled(struct desc_struct *desc)
1394{
1395 u32 limit = get_desc_limit(desc);
1396
1397 return desc->g ? (limit << 12) | 0xfff : limit;
1398}
1399
1400static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
1401 struct x86_emulate_ops *ops,
1402 u16 selector, struct desc_ptr *dt)
1403{
1404 if (selector & 1 << 2) {
1405 struct desc_struct desc;
1406 memset (dt, 0, sizeof *dt);
1407 if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
1408 return;
1409
1410 dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1411 dt->address = get_desc_base(&desc);
1412 } else
1413 ops->get_gdt(dt, ctxt->vcpu);
1414}
1415
1416/* allowed just for 8 bytes segments */
1417static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1418 struct x86_emulate_ops *ops,
1419 u16 selector, struct desc_struct *desc)
1420{
1421 struct desc_ptr dt;
1422 u16 index = selector >> 3;
1423 int ret;
1424 u32 err;
1425 ulong addr;
1426
1427 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1428
1429 if (dt.size < index * 8 + 7) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001430 emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001431 return X86EMUL_PROPAGATE_FAULT;
1432 }
1433 addr = dt.address + index * 8;
1434 ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
1435 if (ret == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +03001436 emulate_pf(ctxt, addr, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001437
1438 return ret;
1439}
1440
1441/* allowed just for 8 bytes segments */
1442static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1443 struct x86_emulate_ops *ops,
1444 u16 selector, struct desc_struct *desc)
1445{
1446 struct desc_ptr dt;
1447 u16 index = selector >> 3;
1448 u32 err;
1449 ulong addr;
1450 int ret;
1451
1452 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1453
1454 if (dt.size < index * 8 + 7) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001455 emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001456 return X86EMUL_PROPAGATE_FAULT;
1457 }
1458
1459 addr = dt.address + index * 8;
1460 ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
1461 if (ret == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +03001462 emulate_pf(ctxt, addr, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001463
1464 return ret;
1465}
1466
1467static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1468 struct x86_emulate_ops *ops,
1469 u16 selector, int seg)
1470{
1471 struct desc_struct seg_desc;
1472 u8 dpl, rpl, cpl;
1473 unsigned err_vec = GP_VECTOR;
1474 u32 err_code = 0;
1475 bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1476 int ret;
1477
1478 memset(&seg_desc, 0, sizeof seg_desc);
1479
1480 if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
1481 || ctxt->mode == X86EMUL_MODE_REAL) {
1482 /* set real mode segment descriptor */
1483 set_desc_base(&seg_desc, selector << 4);
1484 set_desc_limit(&seg_desc, 0xffff);
1485 seg_desc.type = 3;
1486 seg_desc.p = 1;
1487 seg_desc.s = 1;
1488 goto load;
1489 }
1490
1491 /* NULL selector is not valid for TR, CS and SS */
1492 if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
1493 && null_selector)
1494 goto exception;
1495
1496 /* TR should be in GDT only */
1497 if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
1498 goto exception;
1499
1500 if (null_selector) /* for NULL selector skip all following checks */
1501 goto load;
1502
1503 ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
1504 if (ret != X86EMUL_CONTINUE)
1505 return ret;
1506
1507 err_code = selector & 0xfffc;
1508 err_vec = GP_VECTOR;
1509
1510 /* can't load system descriptor into segment selecor */
1511 if (seg <= VCPU_SREG_GS && !seg_desc.s)
1512 goto exception;
1513
1514 if (!seg_desc.p) {
1515 err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
1516 goto exception;
1517 }
1518
1519 rpl = selector & 3;
1520 dpl = seg_desc.dpl;
1521 cpl = ops->cpl(ctxt->vcpu);
1522
1523 switch (seg) {
1524 case VCPU_SREG_SS:
1525 /*
1526 * segment is not a writable data segment or segment
1527 * selector's RPL != CPL or segment selector's RPL != CPL
1528 */
1529 if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
1530 goto exception;
1531 break;
1532 case VCPU_SREG_CS:
1533 if (!(seg_desc.type & 8))
1534 goto exception;
1535
1536 if (seg_desc.type & 4) {
1537 /* conforming */
1538 if (dpl > cpl)
1539 goto exception;
1540 } else {
1541 /* nonconforming */
1542 if (rpl > cpl || dpl != cpl)
1543 goto exception;
1544 }
1545 /* CS(RPL) <- CPL */
1546 selector = (selector & 0xfffc) | cpl;
1547 break;
1548 case VCPU_SREG_TR:
1549 if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
1550 goto exception;
1551 break;
1552 case VCPU_SREG_LDTR:
1553 if (seg_desc.s || seg_desc.type != 2)
1554 goto exception;
1555 break;
1556 default: /* DS, ES, FS, or GS */
1557 /*
1558 * segment is not a data or readable code segment or
1559 * ((segment is a data or nonconforming code segment)
1560 * and (both RPL and CPL > DPL))
1561 */
1562 if ((seg_desc.type & 0xa) == 0x8 ||
1563 (((seg_desc.type & 0xc) != 0xc) &&
1564 (rpl > dpl && cpl > dpl)))
1565 goto exception;
1566 break;
1567 }
1568
1569 if (seg_desc.s) {
1570 /* mark segment as accessed */
1571 seg_desc.type |= 1;
1572 ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
1573 if (ret != X86EMUL_CONTINUE)
1574 return ret;
1575 }
1576load:
1577 ops->set_segment_selector(selector, seg, ctxt->vcpu);
1578 ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
1579 return X86EMUL_CONTINUE;
1580exception:
Gleb Natapov54b84862010-04-28 19:15:44 +03001581 emulate_exception(ctxt, err_vec, err_code, true);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001582 return X86EMUL_PROPAGATE_FAULT;
1583}
1584
Wei Yongjunc37eda12010-06-15 09:03:33 +08001585static inline int writeback(struct x86_emulate_ctxt *ctxt,
1586 struct x86_emulate_ops *ops)
1587{
1588 int rc;
1589 struct decode_cache *c = &ctxt->decode;
1590 u32 err;
1591
1592 switch (c->dst.type) {
1593 case OP_REG:
1594 /* The 4-byte case *is* correct:
1595 * in 64-bit mode we zero-extend.
1596 */
1597 switch (c->dst.bytes) {
1598 case 1:
1599 *(u8 *)c->dst.ptr = (u8)c->dst.val;
1600 break;
1601 case 2:
1602 *(u16 *)c->dst.ptr = (u16)c->dst.val;
1603 break;
1604 case 4:
1605 *c->dst.ptr = (u32)c->dst.val;
1606 break; /* 64b: zero-ext */
1607 case 8:
1608 *c->dst.ptr = c->dst.val;
1609 break;
1610 }
1611 break;
1612 case OP_MEM:
1613 if (c->lock_prefix)
1614 rc = ops->cmpxchg_emulated(
1615 (unsigned long)c->dst.ptr,
1616 &c->dst.orig_val,
1617 &c->dst.val,
1618 c->dst.bytes,
1619 &err,
1620 ctxt->vcpu);
1621 else
1622 rc = ops->write_emulated(
1623 (unsigned long)c->dst.ptr,
1624 &c->dst.val,
1625 c->dst.bytes,
1626 &err,
1627 ctxt->vcpu);
1628 if (rc == X86EMUL_PROPAGATE_FAULT)
1629 emulate_pf(ctxt,
1630 (unsigned long)c->dst.ptr, err);
1631 if (rc != X86EMUL_CONTINUE)
1632 return rc;
1633 break;
1634 case OP_NONE:
1635 /* no writeback */
1636 break;
1637 default:
1638 break;
1639 }
1640 return X86EMUL_CONTINUE;
1641}
1642
Gleb Natapov79168fd2010-04-28 19:15:30 +03001643static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
1644 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001645{
1646 struct decode_cache *c = &ctxt->decode;
1647
1648 c->dst.type = OP_MEM;
1649 c->dst.bytes = c->op_bytes;
1650 c->dst.val = c->src.val;
Harvey Harrison7a9572752008-02-19 07:40:41 -08001651 register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001652 c->dst.ptr = (void *) register_address(c, ss_base(ctxt, ops),
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001653 c->regs[VCPU_REGS_RSP]);
1654}
1655
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001656static int emulate_pop(struct x86_emulate_ctxt *ctxt,
Avi Kivity350f69d2009-01-05 11:12:40 +02001657 struct x86_emulate_ops *ops,
1658 void *dest, int len)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001659{
1660 struct decode_cache *c = &ctxt->decode;
1661 int rc;
1662
Gleb Natapov79168fd2010-04-28 19:15:30 +03001663 rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
Gleb Natapov9de41572010-04-28 19:15:22 +03001664 c->regs[VCPU_REGS_RSP]),
1665 dest, len);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09001666 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001667 return rc;
1668
Avi Kivity350f69d2009-01-05 11:12:40 +02001669 register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001670 return rc;
1671}
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001672
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001673static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1674 struct x86_emulate_ops *ops,
1675 void *dest, int len)
1676{
1677 int rc;
1678 unsigned long val, change_mask;
1679 int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02001680 int cpl = ops->cpl(ctxt->vcpu);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001681
1682 rc = emulate_pop(ctxt, ops, &val, len);
1683 if (rc != X86EMUL_CONTINUE)
1684 return rc;
1685
1686 change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1687 | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1688
1689 switch(ctxt->mode) {
1690 case X86EMUL_MODE_PROT64:
1691 case X86EMUL_MODE_PROT32:
1692 case X86EMUL_MODE_PROT16:
1693 if (cpl == 0)
1694 change_mask |= EFLG_IOPL;
1695 if (cpl <= iopl)
1696 change_mask |= EFLG_IF;
1697 break;
1698 case X86EMUL_MODE_VM86:
1699 if (iopl < 3) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001700 emulate_gp(ctxt, 0);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001701 return X86EMUL_PROPAGATE_FAULT;
1702 }
1703 change_mask |= EFLG_IF;
1704 break;
1705 default: /* real mode */
1706 change_mask |= (EFLG_IOPL | EFLG_IF);
1707 break;
1708 }
1709
1710 *(unsigned long *)dest =
1711 (ctxt->eflags & ~change_mask) | (val & change_mask);
1712
1713 return rc;
1714}
1715
Gleb Natapov79168fd2010-04-28 19:15:30 +03001716static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
1717 struct x86_emulate_ops *ops, int seg)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001718{
1719 struct decode_cache *c = &ctxt->decode;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001720
Gleb Natapov79168fd2010-04-28 19:15:30 +03001721 c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001722
Gleb Natapov79168fd2010-04-28 19:15:30 +03001723 emulate_push(ctxt, ops);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001724}
1725
1726static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
1727 struct x86_emulate_ops *ops, int seg)
1728{
1729 struct decode_cache *c = &ctxt->decode;
1730 unsigned long selector;
1731 int rc;
1732
1733 rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001734 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001735 return rc;
1736
Gleb Natapov2e873022010-03-18 15:20:18 +02001737 rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001738 return rc;
1739}
1740
Wei Yongjunc37eda12010-06-15 09:03:33 +08001741static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001742 struct x86_emulate_ops *ops)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001743{
1744 struct decode_cache *c = &ctxt->decode;
1745 unsigned long old_esp = c->regs[VCPU_REGS_RSP];
Wei Yongjunc37eda12010-06-15 09:03:33 +08001746 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001747 int reg = VCPU_REGS_RAX;
1748
1749 while (reg <= VCPU_REGS_RDI) {
1750 (reg == VCPU_REGS_RSP) ?
1751 (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
1752
Gleb Natapov79168fd2010-04-28 19:15:30 +03001753 emulate_push(ctxt, ops);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001754
1755 rc = writeback(ctxt, ops);
1756 if (rc != X86EMUL_CONTINUE)
1757 return rc;
1758
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001759 ++reg;
1760 }
Wei Yongjunc37eda12010-06-15 09:03:33 +08001761
1762 /* Disable writeback. */
1763 c->dst.type = OP_NONE;
1764
1765 return rc;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001766}
1767
1768static int emulate_popa(struct x86_emulate_ctxt *ctxt,
1769 struct x86_emulate_ops *ops)
1770{
1771 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001772 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001773 int reg = VCPU_REGS_RDI;
1774
1775 while (reg >= VCPU_REGS_RAX) {
1776 if (reg == VCPU_REGS_RSP) {
1777 register_address_increment(c, &c->regs[VCPU_REGS_RSP],
1778 c->op_bytes);
1779 --reg;
1780 }
1781
1782 rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001783 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001784 break;
1785 --reg;
1786 }
1787 return rc;
1788}
1789
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001790static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
1791 struct x86_emulate_ops *ops)
1792{
1793 struct decode_cache *c = &ctxt->decode;
1794 int rc = X86EMUL_CONTINUE;
1795 unsigned long temp_eip = 0;
1796 unsigned long temp_eflags = 0;
1797 unsigned long cs = 0;
1798 unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
1799 EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
1800 EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
1801 unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1802
1803 /* TODO: Add stack limit check */
1804
1805 rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
1806
1807 if (rc != X86EMUL_CONTINUE)
1808 return rc;
1809
1810 if (temp_eip & ~0xffff) {
1811 emulate_gp(ctxt, 0);
1812 return X86EMUL_PROPAGATE_FAULT;
1813 }
1814
1815 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
1816
1817 if (rc != X86EMUL_CONTINUE)
1818 return rc;
1819
1820 rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
1821
1822 if (rc != X86EMUL_CONTINUE)
1823 return rc;
1824
1825 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
1826
1827 if (rc != X86EMUL_CONTINUE)
1828 return rc;
1829
1830 c->eip = temp_eip;
1831
1832
1833 if (c->op_bytes == 4)
1834 ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1835 else if (c->op_bytes == 2) {
1836 ctxt->eflags &= ~0xffff;
1837 ctxt->eflags |= temp_eflags;
1838 }
1839
1840 ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
1841 ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
1842
1843 return rc;
1844}
1845
1846static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
1847 struct x86_emulate_ops* ops)
1848{
1849 switch(ctxt->mode) {
1850 case X86EMUL_MODE_REAL:
1851 return emulate_iret_real(ctxt, ops);
1852 case X86EMUL_MODE_VM86:
1853 case X86EMUL_MODE_PROT16:
1854 case X86EMUL_MODE_PROT32:
1855 case X86EMUL_MODE_PROT64:
1856 default:
1857 /* iret from protected mode unimplemented yet */
1858 return X86EMUL_UNHANDLEABLE;
1859 }
1860}
1861
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001862static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1863 struct x86_emulate_ops *ops)
1864{
1865 struct decode_cache *c = &ctxt->decode;
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001866
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001867 return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001868}
1869
Laurent Vivier05f086f2007-09-24 11:10:55 +02001870static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001871{
Laurent Vivier05f086f2007-09-24 11:10:55 +02001872 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001873 switch (c->modrm_reg) {
1874 case 0: /* rol */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001875 emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001876 break;
1877 case 1: /* ror */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001878 emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001879 break;
1880 case 2: /* rcl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001881 emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001882 break;
1883 case 3: /* rcr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001884 emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001885 break;
1886 case 4: /* sal/shl */
1887 case 6: /* sal/shl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001888 emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001889 break;
1890 case 5: /* shr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001891 emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001892 break;
1893 case 7: /* sar */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001894 emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001895 break;
1896 }
1897}
1898
1899static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
Laurent Vivier05f086f2007-09-24 11:10:55 +02001900 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001901{
1902 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001903
1904 switch (c->modrm_reg) {
1905 case 0 ... 1: /* test */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001906 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001907 break;
1908 case 2: /* not */
1909 c->dst.val = ~c->dst.val;
1910 break;
1911 case 3: /* neg */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001912 emulate_1op("neg", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001913 break;
1914 default:
Gleb Natapovaca06a82010-03-18 15:20:15 +02001915 return 0;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001916 }
Gleb Natapovaca06a82010-03-18 15:20:15 +02001917 return 1;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001918}
1919
1920static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
Laurent Viviera01af5e2007-09-24 11:10:56 +02001921 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001922{
1923 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001924
1925 switch (c->modrm_reg) {
1926 case 0: /* inc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001927 emulate_1op("inc", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001928 break;
1929 case 1: /* dec */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001930 emulate_1op("dec", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001931 break;
Mohammed Gamald19292e2008-09-08 21:47:19 +03001932 case 2: /* call near abs */ {
1933 long int old_eip;
1934 old_eip = c->eip;
1935 c->eip = c->src.val;
1936 c->src.val = old_eip;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001937 emulate_push(ctxt, ops);
Mohammed Gamald19292e2008-09-08 21:47:19 +03001938 break;
1939 }
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001940 case 4: /* jmp abs */
Avi Kivityfd607542008-01-18 13:12:26 +02001941 c->eip = c->src.val;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001942 break;
1943 case 6: /* push */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001944 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001945 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001946 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001947 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001948}
1949
1950static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001951 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001952{
1953 struct decode_cache *c = &ctxt->decode;
Avi Kivity16518d52010-08-26 14:31:30 +03001954 u64 old = c->dst.orig_val64;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001955
1956 if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
1957 ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001958 c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1959 c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
Laurent Vivier05f086f2007-09-24 11:10:55 +02001960 ctxt->eflags &= ~EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001961 } else {
Avi Kivity16518d52010-08-26 14:31:30 +03001962 c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
1963 (u32) c->regs[VCPU_REGS_RBX];
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001964
Laurent Vivier05f086f2007-09-24 11:10:55 +02001965 ctxt->eflags |= EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001966 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001967 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001968}
1969
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001970static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
1971 struct x86_emulate_ops *ops)
1972{
1973 struct decode_cache *c = &ctxt->decode;
1974 int rc;
1975 unsigned long cs;
1976
1977 rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001978 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001979 return rc;
1980 if (c->op_bytes == 4)
1981 c->eip = (u32)c->eip;
1982 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001983 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001984 return rc;
Gleb Natapov2e873022010-03-18 15:20:18 +02001985 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001986 return rc;
1987}
1988
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001989static inline void
1990setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001991 struct x86_emulate_ops *ops, struct desc_struct *cs,
1992 struct desc_struct *ss)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001993{
Gleb Natapov79168fd2010-04-28 19:15:30 +03001994 memset(cs, 0, sizeof(struct desc_struct));
1995 ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
1996 memset(ss, 0, sizeof(struct desc_struct));
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001997
1998 cs->l = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001999 set_desc_base(cs, 0); /* flat segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002000 cs->g = 1; /* 4kb granularity */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002001 set_desc_limit(cs, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002002 cs->type = 0x0b; /* Read, Execute, Accessed */
2003 cs->s = 1;
2004 cs->dpl = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002005 cs->p = 1;
2006 cs->d = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002007
Gleb Natapov79168fd2010-04-28 19:15:30 +03002008 set_desc_base(ss, 0); /* flat segment */
2009 set_desc_limit(ss, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002010 ss->g = 1; /* 4kb granularity */
2011 ss->s = 1;
2012 ss->type = 0x03; /* Read/Write, Accessed */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002013 ss->d = 1; /* 32bit stack segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002014 ss->dpl = 0;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002015 ss->p = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002016}
2017
2018static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002019emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002020{
2021 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002022 struct desc_struct cs, ss;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002023 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002024 u16 cs_sel, ss_sel;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002025
2026 /* syscall is not available in real mode */
Gleb Natapov2e901c42010-03-18 15:20:12 +02002027 if (ctxt->mode == X86EMUL_MODE_REAL ||
2028 ctxt->mode == X86EMUL_MODE_VM86) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002029 emulate_ud(ctxt);
Gleb Natapov2e901c42010-03-18 15:20:12 +02002030 return X86EMUL_PROPAGATE_FAULT;
2031 }
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002032
Gleb Natapov79168fd2010-04-28 19:15:30 +03002033 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002034
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002035 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002036 msr_data >>= 32;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002037 cs_sel = (u16)(msr_data & 0xfffc);
2038 ss_sel = (u16)(msr_data + 8);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002039
2040 if (is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03002041 cs.d = 0;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002042 cs.l = 1;
2043 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002044 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
2045 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
2046 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
2047 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002048
2049 c->regs[VCPU_REGS_RCX] = c->eip;
2050 if (is_long_mode(ctxt->vcpu)) {
2051#ifdef CONFIG_X86_64
2052 c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
2053
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002054 ops->get_msr(ctxt->vcpu,
2055 ctxt->mode == X86EMUL_MODE_PROT64 ?
2056 MSR_LSTAR : MSR_CSTAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002057 c->eip = msr_data;
2058
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002059 ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002060 ctxt->eflags &= ~(msr_data | EFLG_RF);
2061#endif
2062 } else {
2063 /* legacy mode */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002064 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002065 c->eip = (u32)msr_data;
2066
2067 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
2068 }
2069
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002070 return X86EMUL_CONTINUE;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002071}
2072
Andre Przywara8c604352009-06-18 12:56:01 +02002073static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002074emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara8c604352009-06-18 12:56:01 +02002075{
2076 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002077 struct desc_struct cs, ss;
Andre Przywara8c604352009-06-18 12:56:01 +02002078 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002079 u16 cs_sel, ss_sel;
Andre Przywara8c604352009-06-18 12:56:01 +02002080
Gleb Natapova0044752010-02-10 14:21:31 +02002081 /* inject #GP if in real mode */
2082 if (ctxt->mode == X86EMUL_MODE_REAL) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002083 emulate_gp(ctxt, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02002084 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02002085 }
2086
2087 /* XXX sysenter/sysexit have not been tested in 64bit mode.
2088 * Therefore, we inject an #UD.
2089 */
Gleb Natapov2e901c42010-03-18 15:20:12 +02002090 if (ctxt->mode == X86EMUL_MODE_PROT64) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002091 emulate_ud(ctxt);
Gleb Natapov2e901c42010-03-18 15:20:12 +02002092 return X86EMUL_PROPAGATE_FAULT;
2093 }
Andre Przywara8c604352009-06-18 12:56:01 +02002094
Gleb Natapov79168fd2010-04-28 19:15:30 +03002095 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara8c604352009-06-18 12:56:01 +02002096
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002097 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002098 switch (ctxt->mode) {
2099 case X86EMUL_MODE_PROT32:
2100 if ((msr_data & 0xfffc) == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002101 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002102 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02002103 }
2104 break;
2105 case X86EMUL_MODE_PROT64:
2106 if (msr_data == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002107 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002108 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02002109 }
2110 break;
2111 }
2112
2113 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
Gleb Natapov79168fd2010-04-28 19:15:30 +03002114 cs_sel = (u16)msr_data;
2115 cs_sel &= ~SELECTOR_RPL_MASK;
2116 ss_sel = cs_sel + 8;
2117 ss_sel &= ~SELECTOR_RPL_MASK;
Andre Przywara8c604352009-06-18 12:56:01 +02002118 if (ctxt->mode == X86EMUL_MODE_PROT64
2119 || is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03002120 cs.d = 0;
Andre Przywara8c604352009-06-18 12:56:01 +02002121 cs.l = 1;
2122 }
2123
Gleb Natapov79168fd2010-04-28 19:15:30 +03002124 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
2125 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
2126 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
2127 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara8c604352009-06-18 12:56:01 +02002128
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002129 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002130 c->eip = msr_data;
2131
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002132 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002133 c->regs[VCPU_REGS_RSP] = msr_data;
2134
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002135 return X86EMUL_CONTINUE;
Andre Przywara8c604352009-06-18 12:56:01 +02002136}
2137
Andre Przywara4668f052009-06-18 12:56:02 +02002138static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002139emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara4668f052009-06-18 12:56:02 +02002140{
2141 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002142 struct desc_struct cs, ss;
Andre Przywara4668f052009-06-18 12:56:02 +02002143 u64 msr_data;
2144 int usermode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002145 u16 cs_sel, ss_sel;
Andre Przywara4668f052009-06-18 12:56:02 +02002146
Gleb Natapova0044752010-02-10 14:21:31 +02002147 /* inject #GP if in real mode or Virtual 8086 mode */
2148 if (ctxt->mode == X86EMUL_MODE_REAL ||
2149 ctxt->mode == X86EMUL_MODE_VM86) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002150 emulate_gp(ctxt, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02002151 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002152 }
2153
Gleb Natapov79168fd2010-04-28 19:15:30 +03002154 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara4668f052009-06-18 12:56:02 +02002155
2156 if ((c->rex_prefix & 0x8) != 0x0)
2157 usermode = X86EMUL_MODE_PROT64;
2158 else
2159 usermode = X86EMUL_MODE_PROT32;
2160
2161 cs.dpl = 3;
2162 ss.dpl = 3;
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002163 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara4668f052009-06-18 12:56:02 +02002164 switch (usermode) {
2165 case X86EMUL_MODE_PROT32:
Gleb Natapov79168fd2010-04-28 19:15:30 +03002166 cs_sel = (u16)(msr_data + 16);
Andre Przywara4668f052009-06-18 12:56:02 +02002167 if ((msr_data & 0xfffc) == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002168 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002169 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002170 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002171 ss_sel = (u16)(msr_data + 24);
Andre Przywara4668f052009-06-18 12:56:02 +02002172 break;
2173 case X86EMUL_MODE_PROT64:
Gleb Natapov79168fd2010-04-28 19:15:30 +03002174 cs_sel = (u16)(msr_data + 32);
Andre Przywara4668f052009-06-18 12:56:02 +02002175 if (msr_data == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002176 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002177 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002178 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002179 ss_sel = cs_sel + 8;
2180 cs.d = 0;
Andre Przywara4668f052009-06-18 12:56:02 +02002181 cs.l = 1;
2182 break;
2183 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002184 cs_sel |= SELECTOR_RPL_MASK;
2185 ss_sel |= SELECTOR_RPL_MASK;
Andre Przywara4668f052009-06-18 12:56:02 +02002186
Gleb Natapov79168fd2010-04-28 19:15:30 +03002187 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
2188 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
2189 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
2190 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara4668f052009-06-18 12:56:02 +02002191
Gleb Natapovbdb475a2010-04-28 19:15:41 +03002192 c->eip = c->regs[VCPU_REGS_RDX];
2193 c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
Andre Przywara4668f052009-06-18 12:56:02 +02002194
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002195 return X86EMUL_CONTINUE;
Andre Przywara4668f052009-06-18 12:56:02 +02002196}
2197
Gleb Natapov9c537242010-03-18 15:20:05 +02002198static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
2199 struct x86_emulate_ops *ops)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002200{
2201 int iopl;
2202 if (ctxt->mode == X86EMUL_MODE_REAL)
2203 return false;
2204 if (ctxt->mode == X86EMUL_MODE_VM86)
2205 return true;
2206 iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02002207 return ops->cpl(ctxt->vcpu) > iopl;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002208}
2209
2210static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
2211 struct x86_emulate_ops *ops,
2212 u16 port, u16 len)
2213{
Gleb Natapov79168fd2010-04-28 19:15:30 +03002214 struct desc_struct tr_seg;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002215 int r;
2216 u16 io_bitmap_ptr;
2217 u8 perm, bit_idx = port & 0x7;
2218 unsigned mask = (1 << len) - 1;
2219
Gleb Natapov79168fd2010-04-28 19:15:30 +03002220 ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
2221 if (!tr_seg.p)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002222 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002223 if (desc_limit_scaled(&tr_seg) < 103)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002224 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002225 r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
2226 ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002227 if (r != X86EMUL_CONTINUE)
2228 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002229 if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002230 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002231 r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
2232 &perm, 1, ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002233 if (r != X86EMUL_CONTINUE)
2234 return false;
2235 if ((perm >> bit_idx) & mask)
2236 return false;
2237 return true;
2238}
2239
2240static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
2241 struct x86_emulate_ops *ops,
2242 u16 port, u16 len)
2243{
Gleb Natapov9c537242010-03-18 15:20:05 +02002244 if (emulator_bad_iopl(ctxt, ops))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002245 if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
2246 return false;
2247 return true;
2248}
2249
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002250static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
2251 struct x86_emulate_ops *ops,
2252 struct tss_segment_16 *tss)
2253{
2254 struct decode_cache *c = &ctxt->decode;
2255
2256 tss->ip = c->eip;
2257 tss->flag = ctxt->eflags;
2258 tss->ax = c->regs[VCPU_REGS_RAX];
2259 tss->cx = c->regs[VCPU_REGS_RCX];
2260 tss->dx = c->regs[VCPU_REGS_RDX];
2261 tss->bx = c->regs[VCPU_REGS_RBX];
2262 tss->sp = c->regs[VCPU_REGS_RSP];
2263 tss->bp = c->regs[VCPU_REGS_RBP];
2264 tss->si = c->regs[VCPU_REGS_RSI];
2265 tss->di = c->regs[VCPU_REGS_RDI];
2266
2267 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
2268 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2269 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
2270 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
2271 tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
2272}
2273
2274static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
2275 struct x86_emulate_ops *ops,
2276 struct tss_segment_16 *tss)
2277{
2278 struct decode_cache *c = &ctxt->decode;
2279 int ret;
2280
2281 c->eip = tss->ip;
2282 ctxt->eflags = tss->flag | 2;
2283 c->regs[VCPU_REGS_RAX] = tss->ax;
2284 c->regs[VCPU_REGS_RCX] = tss->cx;
2285 c->regs[VCPU_REGS_RDX] = tss->dx;
2286 c->regs[VCPU_REGS_RBX] = tss->bx;
2287 c->regs[VCPU_REGS_RSP] = tss->sp;
2288 c->regs[VCPU_REGS_RBP] = tss->bp;
2289 c->regs[VCPU_REGS_RSI] = tss->si;
2290 c->regs[VCPU_REGS_RDI] = tss->di;
2291
2292 /*
2293 * SDM says that segment selectors are loaded before segment
2294 * descriptors
2295 */
2296 ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
2297 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
2298 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
2299 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
2300 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
2301
2302 /*
2303 * Now load segment descriptors. If fault happenes at this stage
2304 * it is handled in a context of new task
2305 */
2306 ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
2307 if (ret != X86EMUL_CONTINUE)
2308 return ret;
2309 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
2310 if (ret != X86EMUL_CONTINUE)
2311 return ret;
2312 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
2313 if (ret != X86EMUL_CONTINUE)
2314 return ret;
2315 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
2316 if (ret != X86EMUL_CONTINUE)
2317 return ret;
2318 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
2319 if (ret != X86EMUL_CONTINUE)
2320 return ret;
2321
2322 return X86EMUL_CONTINUE;
2323}
2324
2325static int task_switch_16(struct x86_emulate_ctxt *ctxt,
2326 struct x86_emulate_ops *ops,
2327 u16 tss_selector, u16 old_tss_sel,
2328 ulong old_tss_base, struct desc_struct *new_desc)
2329{
2330 struct tss_segment_16 tss_seg;
2331 int ret;
2332 u32 err, new_tss_base = get_desc_base(new_desc);
2333
2334 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2335 &err);
2336 if (ret == X86EMUL_PROPAGATE_FAULT) {
2337 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002338 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002339 return ret;
2340 }
2341
2342 save_state_to_tss16(ctxt, ops, &tss_seg);
2343
2344 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2345 &err);
2346 if (ret == X86EMUL_PROPAGATE_FAULT) {
2347 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002348 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002349 return ret;
2350 }
2351
2352 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2353 &err);
2354 if (ret == X86EMUL_PROPAGATE_FAULT) {
2355 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002356 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002357 return ret;
2358 }
2359
2360 if (old_tss_sel != 0xffff) {
2361 tss_seg.prev_task_link = old_tss_sel;
2362
2363 ret = ops->write_std(new_tss_base,
2364 &tss_seg.prev_task_link,
2365 sizeof tss_seg.prev_task_link,
2366 ctxt->vcpu, &err);
2367 if (ret == X86EMUL_PROPAGATE_FAULT) {
2368 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002369 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002370 return ret;
2371 }
2372 }
2373
2374 return load_state_from_tss16(ctxt, ops, &tss_seg);
2375}
2376
2377static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
2378 struct x86_emulate_ops *ops,
2379 struct tss_segment_32 *tss)
2380{
2381 struct decode_cache *c = &ctxt->decode;
2382
2383 tss->cr3 = ops->get_cr(3, ctxt->vcpu);
2384 tss->eip = c->eip;
2385 tss->eflags = ctxt->eflags;
2386 tss->eax = c->regs[VCPU_REGS_RAX];
2387 tss->ecx = c->regs[VCPU_REGS_RCX];
2388 tss->edx = c->regs[VCPU_REGS_RDX];
2389 tss->ebx = c->regs[VCPU_REGS_RBX];
2390 tss->esp = c->regs[VCPU_REGS_RSP];
2391 tss->ebp = c->regs[VCPU_REGS_RBP];
2392 tss->esi = c->regs[VCPU_REGS_RSI];
2393 tss->edi = c->regs[VCPU_REGS_RDI];
2394
2395 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
2396 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2397 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
2398 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
2399 tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
2400 tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
2401 tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
2402}
2403
2404static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
2405 struct x86_emulate_ops *ops,
2406 struct tss_segment_32 *tss)
2407{
2408 struct decode_cache *c = &ctxt->decode;
2409 int ret;
2410
Gleb Natapov0f122442010-04-28 19:15:31 +03002411 if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002412 emulate_gp(ctxt, 0);
Gleb Natapov0f122442010-04-28 19:15:31 +03002413 return X86EMUL_PROPAGATE_FAULT;
2414 }
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002415 c->eip = tss->eip;
2416 ctxt->eflags = tss->eflags | 2;
2417 c->regs[VCPU_REGS_RAX] = tss->eax;
2418 c->regs[VCPU_REGS_RCX] = tss->ecx;
2419 c->regs[VCPU_REGS_RDX] = tss->edx;
2420 c->regs[VCPU_REGS_RBX] = tss->ebx;
2421 c->regs[VCPU_REGS_RSP] = tss->esp;
2422 c->regs[VCPU_REGS_RBP] = tss->ebp;
2423 c->regs[VCPU_REGS_RSI] = tss->esi;
2424 c->regs[VCPU_REGS_RDI] = tss->edi;
2425
2426 /*
2427 * SDM says that segment selectors are loaded before segment
2428 * descriptors
2429 */
2430 ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
2431 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
2432 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
2433 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
2434 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
2435 ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
2436 ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
2437
2438 /*
2439 * Now load segment descriptors. If fault happenes at this stage
2440 * it is handled in a context of new task
2441 */
2442 ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
2443 if (ret != X86EMUL_CONTINUE)
2444 return ret;
2445 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
2446 if (ret != X86EMUL_CONTINUE)
2447 return ret;
2448 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
2449 if (ret != X86EMUL_CONTINUE)
2450 return ret;
2451 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
2452 if (ret != X86EMUL_CONTINUE)
2453 return ret;
2454 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
2455 if (ret != X86EMUL_CONTINUE)
2456 return ret;
2457 ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
2458 if (ret != X86EMUL_CONTINUE)
2459 return ret;
2460 ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
2461 if (ret != X86EMUL_CONTINUE)
2462 return ret;
2463
2464 return X86EMUL_CONTINUE;
2465}
2466
2467static int task_switch_32(struct x86_emulate_ctxt *ctxt,
2468 struct x86_emulate_ops *ops,
2469 u16 tss_selector, u16 old_tss_sel,
2470 ulong old_tss_base, struct desc_struct *new_desc)
2471{
2472 struct tss_segment_32 tss_seg;
2473 int ret;
2474 u32 err, new_tss_base = get_desc_base(new_desc);
2475
2476 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2477 &err);
2478 if (ret == X86EMUL_PROPAGATE_FAULT) {
2479 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002480 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002481 return ret;
2482 }
2483
2484 save_state_to_tss32(ctxt, ops, &tss_seg);
2485
2486 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2487 &err);
2488 if (ret == X86EMUL_PROPAGATE_FAULT) {
2489 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002490 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002491 return ret;
2492 }
2493
2494 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2495 &err);
2496 if (ret == X86EMUL_PROPAGATE_FAULT) {
2497 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002498 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002499 return ret;
2500 }
2501
2502 if (old_tss_sel != 0xffff) {
2503 tss_seg.prev_task_link = old_tss_sel;
2504
2505 ret = ops->write_std(new_tss_base,
2506 &tss_seg.prev_task_link,
2507 sizeof tss_seg.prev_task_link,
2508 ctxt->vcpu, &err);
2509 if (ret == X86EMUL_PROPAGATE_FAULT) {
2510 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002511 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002512 return ret;
2513 }
2514 }
2515
2516 return load_state_from_tss32(ctxt, ops, &tss_seg);
2517}
2518
2519static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002520 struct x86_emulate_ops *ops,
2521 u16 tss_selector, int reason,
2522 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002523{
2524 struct desc_struct curr_tss_desc, next_tss_desc;
2525 int ret;
2526 u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
2527 ulong old_tss_base =
Gleb Natapov5951c442010-04-28 19:15:29 +03002528 ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
Gleb Natapovceffb452010-03-18 15:20:19 +02002529 u32 desc_limit;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002530
2531 /* FIXME: old_tss_base == ~0 ? */
2532
2533 ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
2534 if (ret != X86EMUL_CONTINUE)
2535 return ret;
2536 ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
2537 if (ret != X86EMUL_CONTINUE)
2538 return ret;
2539
2540 /* FIXME: check that next_tss_desc is tss */
2541
2542 if (reason != TASK_SWITCH_IRET) {
2543 if ((tss_selector & 3) > next_tss_desc.dpl ||
2544 ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002545 emulate_gp(ctxt, 0);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002546 return X86EMUL_PROPAGATE_FAULT;
2547 }
2548 }
2549
Gleb Natapovceffb452010-03-18 15:20:19 +02002550 desc_limit = desc_limit_scaled(&next_tss_desc);
2551 if (!next_tss_desc.p ||
2552 ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
2553 desc_limit < 0x2b)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002554 emulate_ts(ctxt, tss_selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002555 return X86EMUL_PROPAGATE_FAULT;
2556 }
2557
2558 if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
2559 curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2560 write_segment_descriptor(ctxt, ops, old_tss_sel,
2561 &curr_tss_desc);
2562 }
2563
2564 if (reason == TASK_SWITCH_IRET)
2565 ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
2566
2567 /* set back link to prev task only if NT bit is set in eflags
2568 note that old_tss_sel is not used afetr this point */
2569 if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
2570 old_tss_sel = 0xffff;
2571
2572 if (next_tss_desc.type & 8)
2573 ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
2574 old_tss_base, &next_tss_desc);
2575 else
2576 ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
2577 old_tss_base, &next_tss_desc);
Jan Kiszka0760d442010-04-14 15:50:57 +02002578 if (ret != X86EMUL_CONTINUE)
2579 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002580
2581 if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
2582 ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
2583
2584 if (reason != TASK_SWITCH_IRET) {
2585 next_tss_desc.type |= (1 << 1); /* set busy flag */
2586 write_segment_descriptor(ctxt, ops, tss_selector,
2587 &next_tss_desc);
2588 }
2589
2590 ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
2591 ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
2592 ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
2593
Jan Kiszkae269fb22010-04-14 15:51:09 +02002594 if (has_error_code) {
2595 struct decode_cache *c = &ctxt->decode;
2596
2597 c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
2598 c->lock_prefix = 0;
2599 c->src.val = (unsigned long) error_code;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002600 emulate_push(ctxt, ops);
Jan Kiszkae269fb22010-04-14 15:51:09 +02002601 }
2602
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002603 return ret;
2604}
2605
2606int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2607 struct x86_emulate_ops *ops,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002608 u16 tss_selector, int reason,
2609 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002610{
2611 struct decode_cache *c = &ctxt->decode;
2612 int rc;
2613
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002614 c->eip = ctxt->eip;
Jan Kiszkae269fb22010-04-14 15:51:09 +02002615 c->dst.type = OP_NONE;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002616
Jan Kiszkae269fb22010-04-14 15:51:09 +02002617 rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
2618 has_error_code, error_code);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002619
2620 if (rc == X86EMUL_CONTINUE) {
Jan Kiszkae269fb22010-04-14 15:51:09 +02002621 rc = writeback(ctxt, ops);
Gleb Natapov95c55882010-04-28 19:15:39 +03002622 if (rc == X86EMUL_CONTINUE)
2623 ctxt->eip = c->eip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002624 }
2625
Gleb Natapov19d04432010-04-15 12:29:50 +03002626 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002627}
2628
Gleb Natapova682e352010-03-18 15:20:21 +02002629static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
Gleb Natapovd9271122010-03-18 15:20:22 +02002630 int reg, struct operand *op)
Gleb Natapova682e352010-03-18 15:20:21 +02002631{
2632 struct decode_cache *c = &ctxt->decode;
2633 int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
2634
Gleb Natapovd9271122010-03-18 15:20:22 +02002635 register_address_increment(c, &c->regs[reg], df * op->bytes);
2636 op->ptr = (unsigned long *)register_address(c, base, c->regs[reg]);
Gleb Natapova682e352010-03-18 15:20:21 +02002637}
2638
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002639int
Laurent Vivier1be3aa42007-09-18 11:27:27 +02002640x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002641{
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002642 u64 msr_data;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002643 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002644 int rc = X86EMUL_CONTINUE;
Gleb Natapov5cd21912010-03-18 15:20:26 +02002645 int saved_dst_type = c->dst.type;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002646
Gleb Natapov9de41572010-04-28 19:15:22 +03002647 ctxt->decode.mem_read.pos = 0;
Glauber Costa310b5d32009-05-12 16:21:06 -04002648
Gleb Natapov1161624f12010-02-11 14:43:14 +02002649 if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002650 emulate_ud(ctxt);
Gleb Natapov1161624f12010-02-11 14:43:14 +02002651 goto done;
2652 }
2653
Gleb Natapovd380a5e2010-02-10 14:21:36 +02002654 /* LOCK prefix is allowed only with some instructions */
Gleb Natapova41ffb752010-03-18 15:20:14 +02002655 if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002656 emulate_ud(ctxt);
Gleb Natapovd380a5e2010-02-10 14:21:36 +02002657 goto done;
2658 }
2659
Gleb Natapove92805a2010-02-10 14:21:35 +02002660 /* Privileged instruction can be executed only in CPL=0 */
Gleb Natapov9c537242010-03-18 15:20:05 +02002661 if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002662 emulate_gp(ctxt, 0);
Gleb Natapove92805a2010-02-10 14:21:35 +02002663 goto done;
2664 }
2665
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002666 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02002667 ctxt->restart = true;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002668 /* All REP prefixes have the same first termination condition */
Gleb Natapovc73e1972010-03-15 16:38:29 +02002669 if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02002670 string_done:
2671 ctxt->restart = false;
Gleb Natapov95c55882010-04-28 19:15:39 +03002672 ctxt->eip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002673 goto done;
2674 }
2675 /* The second termination condition only applies for REPE
2676 * and REPNE. Test if the repeat string operation prefix is
2677 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
2678 * corresponding termination condition according to:
2679 * - if REPE/REPZ and ZF = 0 then done
2680 * - if REPNE/REPNZ and ZF = 1 then done
2681 */
2682 if ((c->b == 0xa6) || (c->b == 0xa7) ||
Gleb Natapov5cd21912010-03-18 15:20:26 +02002683 (c->b == 0xae) || (c->b == 0xaf)) {
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002684 if ((c->rep_prefix == REPE_PREFIX) &&
Gleb Natapov5cd21912010-03-18 15:20:26 +02002685 ((ctxt->eflags & EFLG_ZF) == 0))
2686 goto string_done;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002687 if ((c->rep_prefix == REPNE_PREFIX) &&
Gleb Natapov5cd21912010-03-18 15:20:26 +02002688 ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
2689 goto string_done;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002690 }
Gleb Natapov063db062010-03-18 15:20:06 +02002691 c->eip = ctxt->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002692 }
2693
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002694 if (c->src.type == OP_MEM) {
Gleb Natapov9de41572010-04-28 19:15:22 +03002695 rc = read_emulated(ctxt, ops, (unsigned long)c->src.ptr,
Gleb Natapov414e6272010-04-28 19:15:26 +03002696 c->src.valptr, c->src.bytes);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09002697 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002698 goto done;
Avi Kivity16518d52010-08-26 14:31:30 +03002699 c->src.orig_val64 = c->src.val64;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002700 }
2701
Gleb Natapove35b7b92010-02-25 16:36:42 +02002702 if (c->src2.type == OP_MEM) {
Gleb Natapov9de41572010-04-28 19:15:22 +03002703 rc = read_emulated(ctxt, ops, (unsigned long)c->src2.ptr,
2704 &c->src2.val, c->src2.bytes);
Gleb Natapove35b7b92010-02-25 16:36:42 +02002705 if (rc != X86EMUL_CONTINUE)
2706 goto done;
2707 }
2708
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002709 if ((c->d & DstMask) == ImplicitOps)
2710 goto special_insn;
2711
2712
Gleb Natapov69f55cb2010-03-18 15:20:20 +02002713 if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
2714 /* optimisation - avoid slow emulated read if Mov */
Gleb Natapov9de41572010-04-28 19:15:22 +03002715 rc = read_emulated(ctxt, ops, (unsigned long)c->dst.ptr,
2716 &c->dst.val, c->dst.bytes);
Gleb Natapov69f55cb2010-03-18 15:20:20 +02002717 if (rc != X86EMUL_CONTINUE)
2718 goto done;
Avi Kivity038e51d2007-01-22 20:40:40 -08002719 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02002720 c->dst.orig_val = c->dst.val;
Avi Kivity038e51d2007-01-22 20:40:40 -08002721
Avi Kivity018a98d2007-11-27 19:30:56 +02002722special_insn:
2723
Laurent Viviere4e03de2007-09-18 11:52:50 +02002724 if (c->twobyte)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002725 goto twobyte_insn;
2726
Laurent Viviere4e03de2007-09-18 11:52:50 +02002727 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002728 case 0x00 ... 0x05:
2729 add: /* add */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002730 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002731 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002732 case 0x06: /* push es */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002733 emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002734 break;
2735 case 0x07: /* pop es */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002736 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002737 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002738 goto done;
2739 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002740 case 0x08 ... 0x0d:
2741 or: /* or */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002742 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002743 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002744 case 0x0e: /* push cs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002745 emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002746 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002747 case 0x10 ... 0x15:
2748 adc: /* adc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002749 emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002750 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002751 case 0x16: /* push ss */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002752 emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002753 break;
2754 case 0x17: /* pop ss */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002755 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002756 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002757 goto done;
2758 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002759 case 0x18 ... 0x1d:
2760 sbb: /* sbb */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002761 emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002762 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002763 case 0x1e: /* push ds */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002764 emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002765 break;
2766 case 0x1f: /* pop ds */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002767 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002768 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002769 goto done;
2770 break;
Guillaume Thouveninaa3a8162008-09-12 13:52:18 +02002771 case 0x20 ... 0x25:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002772 and: /* and */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002773 emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002774 break;
2775 case 0x28 ... 0x2d:
2776 sub: /* sub */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002777 emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002778 break;
2779 case 0x30 ... 0x35:
2780 xor: /* xor */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002781 emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002782 break;
2783 case 0x38 ... 0x3d:
2784 cmp: /* cmp */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002785 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002786 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02002787 case 0x40 ... 0x47: /* inc r16/r32 */
2788 emulate_1op("inc", c->dst, ctxt->eflags);
2789 break;
2790 case 0x48 ... 0x4f: /* dec r16/r32 */
2791 emulate_1op("dec", c->dst, ctxt->eflags);
2792 break;
2793 case 0x50 ... 0x57: /* push reg */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002794 emulate_push(ctxt, ops);
Avi Kivity33615aa2007-10-31 11:15:56 +02002795 break;
2796 case 0x58 ... 0x5f: /* pop reg */
2797 pop_instruction:
Avi Kivity350f69d2009-01-05 11:12:40 +02002798 rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002799 if (rc != X86EMUL_CONTINUE)
Avi Kivity33615aa2007-10-31 11:15:56 +02002800 goto done;
Avi Kivity33615aa2007-10-31 11:15:56 +02002801 break;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002802 case 0x60: /* pusha */
Wei Yongjunc37eda12010-06-15 09:03:33 +08002803 rc = emulate_pusha(ctxt, ops);
2804 if (rc != X86EMUL_CONTINUE)
2805 goto done;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002806 break;
2807 case 0x61: /* popa */
2808 rc = emulate_popa(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002809 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002810 goto done;
2811 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002812 case 0x63: /* movsxd */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002813 if (ctxt->mode != X86EMUL_MODE_PROT64)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002814 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02002815 c->dst.val = (s32) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002816 break;
Avi Kivity91ed7a02008-05-29 14:38:38 +03002817 case 0x68: /* push imm */
Avi Kivity018a98d2007-11-27 19:30:56 +02002818 case 0x6a: /* push imm8 */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002819 emulate_push(ctxt, ops);
Avi Kivity018a98d2007-11-27 19:30:56 +02002820 break;
2821 case 0x6c: /* insb */
2822 case 0x6d: /* insw/insd */
Gleb Natapov79729952010-03-18 15:20:24 +02002823 c->dst.bytes = min(c->dst.bytes, 4u);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002824 if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
Gleb Natapov79729952010-03-18 15:20:24 +02002825 c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002826 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002827 goto done;
2828 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02002829 if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
2830 c->regs[VCPU_REGS_RDX], &c->dst.val))
Gleb Natapov79729952010-03-18 15:20:24 +02002831 goto done; /* IO is needed, skip writeback */
2832 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002833 case 0x6e: /* outsb */
2834 case 0x6f: /* outsw/outsd */
Gleb Natapov79729952010-03-18 15:20:24 +02002835 c->src.bytes = min(c->src.bytes, 4u);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002836 if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
Gleb Natapov79729952010-03-18 15:20:24 +02002837 c->src.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002838 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002839 goto done;
2840 }
Gleb Natapov79729952010-03-18 15:20:24 +02002841 ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
2842 &c->src.val, 1, ctxt->vcpu);
2843
2844 c->dst.type = OP_NONE; /* nothing to writeback */
2845 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03002846 case 0x70 ... 0x7f: /* jcc (short) */
Avi Kivity018a98d2007-11-27 19:30:56 +02002847 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03002848 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02002849 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002850 case 0x80 ... 0x83: /* Grp1 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002851 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002852 case 0:
2853 goto add;
2854 case 1:
2855 goto or;
2856 case 2:
2857 goto adc;
2858 case 3:
2859 goto sbb;
2860 case 4:
2861 goto and;
2862 case 5:
2863 goto sub;
2864 case 6:
2865 goto xor;
2866 case 7:
2867 goto cmp;
2868 }
2869 break;
2870 case 0x84 ... 0x85:
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03002871 test:
Laurent Vivier05f086f2007-09-24 11:10:55 +02002872 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002873 break;
2874 case 0x86 ... 0x87: /* xchg */
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002875 xchg:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002876 /* Write back the register source. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002877 switch (c->dst.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002878 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002879 *(u8 *) c->src.ptr = (u8) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002880 break;
2881 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002882 *(u16 *) c->src.ptr = (u16) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002883 break;
2884 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002885 *c->src.ptr = (u32) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002886 break; /* 64b reg: zero-extend */
2887 case 8:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002888 *c->src.ptr = c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002889 break;
2890 }
2891 /*
2892 * Write back the memory destination with implicit LOCK
2893 * prefix.
2894 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002895 c->dst.val = c->src.val;
2896 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002897 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002898 case 0x88 ... 0x8b: /* mov */
Nitin A Kamble7de75242007-09-15 10:13:07 +03002899 goto mov;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002900 case 0x8c: /* mov r/m, sreg */
2901 if (c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002902 emulate_ud(ctxt);
Gleb Natapov5e3ae6c2010-03-18 15:20:07 +02002903 goto done;
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02002904 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002905 c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02002906 break;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03002907 case 0x8d: /* lea r16/r32, m */
Avi Kivityf9b7aab2008-04-14 23:46:37 +03002908 c->dst.val = c->modrm_ea;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03002909 break;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002910 case 0x8e: { /* mov seg, r/m16 */
2911 uint16_t sel;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002912
2913 sel = c->src.val;
Gleb Natapov8b9f4412010-02-18 12:14:59 +02002914
Gleb Natapovc6975182010-02-18 12:15:01 +02002915 if (c->modrm_reg == VCPU_SREG_CS ||
2916 c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002917 emulate_ud(ctxt);
Gleb Natapov8b9f4412010-02-18 12:14:59 +02002918 goto done;
2919 }
2920
Glauber Costa310b5d32009-05-12 16:21:06 -04002921 if (c->modrm_reg == VCPU_SREG_SS)
Gleb Natapov95cb2292010-04-28 19:15:43 +03002922 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa310b5d32009-05-12 16:21:06 -04002923
Gleb Natapov2e873022010-03-18 15:20:18 +02002924 rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002925
2926 c->dst.type = OP_NONE; /* Disable writeback. */
2927 break;
2928 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002929 case 0x8f: /* pop (sole member of Grp1a) */
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002930 rc = emulate_grp1a(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002931 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002932 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002933 break;
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002934 case 0x90: /* nop / xchg r8,rax */
Gleb Natapovb8a98942010-04-28 19:15:25 +03002935 if (c->dst.ptr == (unsigned long *)&c->regs[VCPU_REGS_RAX]) {
2936 c->dst.type = OP_NONE; /* nop */
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002937 break;
2938 }
2939 case 0x91 ... 0x97: /* xchg reg,rax */
Gleb Natapovf0c13ef2010-04-28 19:15:24 +03002940 c->src.type = OP_REG;
2941 c->src.bytes = c->op_bytes;
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002942 c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
2943 c->src.val = *(c->src.ptr);
2944 goto xchg;
Nitin A Kamblefd2a7602007-08-28 18:22:47 -07002945 case 0x9c: /* pushf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002946 c->src.val = (unsigned long) ctxt->eflags;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002947 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002948 break;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03002949 case 0x9d: /* popf */
Avi Kivity2b48cc72008-11-29 20:36:13 +02002950 c->dst.type = OP_REG;
Laurent Vivier05f086f2007-09-24 11:10:55 +02002951 c->dst.ptr = (unsigned long *) &ctxt->eflags;
Avi Kivity2b48cc72008-11-29 20:36:13 +02002952 c->dst.bytes = c->op_bytes;
Gleb Natapovd4c6a152010-02-10 14:21:34 +02002953 rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
2954 if (rc != X86EMUL_CONTINUE)
2955 goto done;
2956 break;
Wei Yongjun5d55f292010-07-07 17:43:35 +08002957 case 0xa0 ... 0xa3: /* mov */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002958 case 0xa4 ... 0xa5: /* movs */
Gleb Natapova682e352010-03-18 15:20:21 +02002959 goto mov;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002960 case 0xa6 ... 0xa7: /* cmps */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01002961 c->dst.type = OP_NONE; /* Disable writeback. */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01002962 DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
Gleb Natapova682e352010-03-18 15:20:21 +02002963 goto cmp;
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03002964 case 0xa8 ... 0xa9: /* test ax, imm */
2965 goto test;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002966 case 0xaa ... 0xab: /* stos */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002967 c->dst.val = c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08002968 break;
2969 case 0xac ... 0xad: /* lods */
Gleb Natapova682e352010-03-18 15:20:21 +02002970 goto mov;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002971 case 0xae ... 0xaf: /* scas */
2972 DPRINTF("Urk! I don't handle SCAS.\n");
2973 goto cannot_emulate;
Mohammed Gamala5e2e822008-08-27 05:02:56 +03002974 case 0xb0 ... 0xbf: /* mov r, imm */
Guillaume Thouvenin615ac122008-05-27 10:19:16 +02002975 goto mov;
Avi Kivity018a98d2007-11-27 19:30:56 +02002976 case 0xc0 ... 0xc1:
2977 emulate_grp2(ctxt);
2978 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002979 case 0xc3: /* ret */
Avi Kivitycf5de4f2008-11-28 00:14:07 +02002980 c->dst.type = OP_REG;
Avi Kivity111de5d2007-11-27 19:14:21 +02002981 c->dst.ptr = &c->eip;
Avi Kivitycf5de4f2008-11-28 00:14:07 +02002982 c->dst.bytes = c->op_bytes;
Avi Kivity111de5d2007-11-27 19:14:21 +02002983 goto pop_instruction;
Avi Kivity018a98d2007-11-27 19:30:56 +02002984 case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
2985 mov:
2986 c->dst.val = c->src.val;
2987 break;
Avi Kivitya77ab5e2009-01-05 13:27:34 +02002988 case 0xcb: /* ret far */
2989 rc = emulate_ret_far(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002990 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02002991 goto done;
2992 break;
Mohammed Gamal62bd4302010-07-28 12:38:40 +03002993 case 0xcf: /* iret */
2994 rc = emulate_iret(ctxt, ops);
2995
2996 if (rc != X86EMUL_CONTINUE)
2997 goto done;
2998 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002999 case 0xd0 ... 0xd1: /* Grp2 */
3000 c->src.val = 1;
3001 emulate_grp2(ctxt);
3002 break;
3003 case 0xd2 ... 0xd3: /* Grp2 */
3004 c->src.val = c->regs[VCPU_REGS_RCX];
3005 emulate_grp2(ctxt);
3006 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003007 case 0xe4: /* inb */
3008 case 0xe5: /* in */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003009 goto do_io_in;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003010 case 0xe6: /* outb */
3011 case 0xe7: /* out */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003012 goto do_io_out;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003013 case 0xe8: /* call (near) */ {
Gleb Natapovd53c4772009-04-12 13:36:36 +03003014 long int rel = c->src.val;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003015 c->src.val = (unsigned long) c->eip;
Harvey Harrison7a9572752008-02-19 07:40:41 -08003016 jmp_rel(c, rel);
Gleb Natapov79168fd2010-04-28 19:15:30 +03003017 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003018 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003019 }
3020 case 0xe9: /* jmp rel */
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003021 goto jmp;
Gleb Natapov414e6272010-04-28 19:15:26 +03003022 case 0xea: { /* jmp far */
3023 unsigned short sel;
Gleb Natapovea798492010-02-25 16:36:43 +02003024 jump_far:
Gleb Natapov414e6272010-04-28 19:15:26 +03003025 memcpy(&sel, c->src.valptr + c->op_bytes, 2);
3026
3027 if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
Gleb Natapovc6975182010-02-18 12:15:01 +02003028 goto done;
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003029
Gleb Natapov414e6272010-04-28 19:15:26 +03003030 c->eip = 0;
3031 memcpy(&c->eip, c->src.valptr, c->op_bytes);
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003032 break;
Gleb Natapov414e6272010-04-28 19:15:26 +03003033 }
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003034 case 0xeb:
3035 jmp: /* jmp rel short */
Harvey Harrison7a9572752008-02-19 07:40:41 -08003036 jmp_rel(c, c->src.val);
Laurent Viviera01af5e2007-09-24 11:10:56 +02003037 c->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003038 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003039 case 0xec: /* in al,dx */
3040 case 0xed: /* in (e/r)ax,dx */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003041 c->src.val = c->regs[VCPU_REGS_RDX];
3042 do_io_in:
3043 c->dst.bytes = min(c->dst.bytes, 4u);
3044 if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003045 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003046 goto done;
3047 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02003048 if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
3049 &c->dst.val))
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003050 goto done; /* IO is needed */
3051 break;
Wei Yongjunce7a0ad2010-07-06 16:50:21 +08003052 case 0xee: /* out dx,al */
3053 case 0xef: /* out dx,(e/r)ax */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003054 c->src.val = c->regs[VCPU_REGS_RDX];
3055 do_io_out:
3056 c->dst.bytes = min(c->dst.bytes, 4u);
3057 if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003058 emulate_gp(ctxt, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003059 goto done;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003060 }
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003061 ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
3062 ctxt->vcpu);
3063 c->dst.type = OP_NONE; /* Disable writeback. */
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01003064 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003065 case 0xf4: /* hlt */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003066 ctxt->vcpu->arch.halt_request = 1;
Mohammed Gamal19fdfa02008-07-06 16:51:26 +03003067 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003068 case 0xf5: /* cmc */
3069 /* complement carry flag from eflags reg */
3070 ctxt->eflags ^= EFLG_CF;
3071 c->dst.type = OP_NONE; /* Disable writeback. */
3072 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003073 case 0xf6 ... 0xf7: /* Grp3 */
Gleb Natapovaca06a82010-03-18 15:20:15 +02003074 if (!emulate_grp3(ctxt, ops))
3075 goto cannot_emulate;
Avi Kivity018a98d2007-11-27 19:30:56 +02003076 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003077 case 0xf8: /* clc */
3078 ctxt->eflags &= ~EFLG_CF;
3079 c->dst.type = OP_NONE; /* Disable writeback. */
3080 break;
3081 case 0xfa: /* cli */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003082 if (emulator_bad_iopl(ctxt, ops)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003083 emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003084 goto done;
3085 } else {
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003086 ctxt->eflags &= ~X86_EFLAGS_IF;
3087 c->dst.type = OP_NONE; /* Disable writeback. */
3088 }
Avi Kivity111de5d2007-11-27 19:14:21 +02003089 break;
3090 case 0xfb: /* sti */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003091 if (emulator_bad_iopl(ctxt, ops)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003092 emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003093 goto done;
3094 } else {
Gleb Natapov95cb2292010-04-28 19:15:43 +03003095 ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003096 ctxt->eflags |= X86_EFLAGS_IF;
3097 c->dst.type = OP_NONE; /* Disable writeback. */
3098 }
Avi Kivity111de5d2007-11-27 19:14:21 +02003099 break;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03003100 case 0xfc: /* cld */
3101 ctxt->eflags &= ~EFLG_DF;
3102 c->dst.type = OP_NONE; /* Disable writeback. */
3103 break;
3104 case 0xfd: /* std */
3105 ctxt->eflags |= EFLG_DF;
3106 c->dst.type = OP_NONE; /* Disable writeback. */
3107 break;
Gleb Natapovea798492010-02-25 16:36:43 +02003108 case 0xfe: /* Grp4 */
3109 grp45:
Avi Kivity018a98d2007-11-27 19:30:56 +02003110 rc = emulate_grp45(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003111 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003112 goto done;
3113 break;
Gleb Natapovea798492010-02-25 16:36:43 +02003114 case 0xff: /* Grp5 */
3115 if (c->modrm_reg == 5)
3116 goto jump_far;
3117 goto grp45;
Avi Kivity91269b82010-07-25 14:51:16 +03003118 default:
3119 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003120 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003121
3122writeback:
3123 rc = writeback(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003124 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003125 goto done;
3126
Gleb Natapov5cd21912010-03-18 15:20:26 +02003127 /*
3128 * restore dst type in case the decoding will be reused
3129 * (happens for string instruction )
3130 */
3131 c->dst.type = saved_dst_type;
3132
Gleb Natapova682e352010-03-18 15:20:21 +02003133 if ((c->d & SrcMask) == SrcSI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003134 string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
3135 VCPU_REGS_RSI, &c->src);
Gleb Natapova682e352010-03-18 15:20:21 +02003136
3137 if ((c->d & DstMask) == DstDI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003138 string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
3139 &c->dst);
Gleb Natapovd9271122010-03-18 15:20:22 +02003140
Gleb Natapov5cd21912010-03-18 15:20:26 +02003141 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov7b262e92010-03-18 15:20:27 +02003142 struct read_cache *rc = &ctxt->decode.io_read;
Gleb Natapovd9271122010-03-18 15:20:22 +02003143 register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
Gleb Natapov7b262e92010-03-18 15:20:27 +02003144 /*
3145 * Re-enter guest when pio read ahead buffer is empty or,
3146 * if it is not used, after each 1024 iteration.
3147 */
3148 if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
3149 (rc->end != 0 && rc->end == rc->pos))
Gleb Natapov5cd21912010-03-18 15:20:26 +02003150 ctxt->restart = false;
3151 }
Gleb Natapov9de41572010-04-28 19:15:22 +03003152 /*
3153 * reset read cache here in case string instruction is restared
3154 * without decoding
3155 */
3156 ctxt->decode.mem_read.end = 0;
Gleb Natapov95c55882010-04-28 19:15:39 +03003157 ctxt->eip = c->eip;
Avi Kivity018a98d2007-11-27 19:30:56 +02003158
3159done:
Gleb Natapovcb404fe2010-03-18 15:20:25 +02003160 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003161
3162twobyte_insn:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003163 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003164 case 0x01: /* lgdt, lidt, lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003165 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003166 u16 size;
3167 unsigned long address;
3168
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003169 case 0: /* vmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003170 if (c->modrm_mod != 3 || c->modrm_rm != 1)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003171 goto cannot_emulate;
3172
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003173 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003174 if (rc != X86EMUL_CONTINUE)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003175 goto done;
3176
Avi Kivity33e38852008-05-21 15:34:25 +03003177 /* Let the processor re-execute the fixed hypercall */
Gleb Natapov063db062010-03-18 15:20:06 +02003178 c->eip = ctxt->eip;
Avi Kivity16286d02008-04-14 14:40:50 +03003179 /* Disable writeback. */
3180 c->dst.type = OP_NONE;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003181 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003182 case 2: /* lgdt */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003183 rc = read_descriptor(ctxt, ops, c->src.ptr,
3184 &size, &address, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003185 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003186 goto done;
3187 realmode_lgdt(ctxt->vcpu, size, address);
Avi Kivity16286d02008-04-14 14:40:50 +03003188 /* Disable writeback. */
3189 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003190 break;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003191 case 3: /* lidt/vmmcall */
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003192 if (c->modrm_mod == 3) {
3193 switch (c->modrm_rm) {
3194 case 1:
3195 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003196 if (rc != X86EMUL_CONTINUE)
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003197 goto done;
3198 break;
3199 default:
3200 goto cannot_emulate;
3201 }
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003202 } else {
Laurent Viviere4e03de2007-09-18 11:52:50 +02003203 rc = read_descriptor(ctxt, ops, c->src.ptr,
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003204 &size, &address,
Laurent Viviere4e03de2007-09-18 11:52:50 +02003205 c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003206 if (rc != X86EMUL_CONTINUE)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003207 goto done;
3208 realmode_lidt(ctxt->vcpu, size, address);
3209 }
Avi Kivity16286d02008-04-14 14:40:50 +03003210 /* Disable writeback. */
3211 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003212 break;
3213 case 4: /* smsw */
Avi Kivity16286d02008-04-14 14:40:50 +03003214 c->dst.bytes = 2;
Gleb Natapov52a46612010-03-18 15:20:03 +02003215 c->dst.val = ops->get_cr(0, ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003216 break;
3217 case 6: /* lmsw */
Gleb Natapov93a152b2010-03-18 15:20:04 +02003218 ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
3219 (c->src.val & 0x0f), ctxt->vcpu);
Avi Kivitydc7457e2008-04-30 16:13:36 +03003220 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003221 break;
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003222 case 5: /* not defined */
Gleb Natapov54b84862010-04-28 19:15:44 +03003223 emulate_ud(ctxt);
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003224 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003225 case 7: /* invlpg*/
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003226 emulate_invlpg(ctxt->vcpu, c->modrm_ea);
Avi Kivity16286d02008-04-14 14:40:50 +03003227 /* Disable writeback. */
3228 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003229 break;
3230 default:
3231 goto cannot_emulate;
3232 }
3233 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003234 case 0x05: /* syscall */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003235 rc = emulate_syscall(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003236 if (rc != X86EMUL_CONTINUE)
3237 goto done;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02003238 else
3239 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003240 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003241 case 0x06:
3242 emulate_clts(ctxt->vcpu);
3243 c->dst.type = OP_NONE;
3244 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003245 case 0x09: /* wbinvd */
Sheng Yangf5f48ee2010-06-30 12:25:15 +08003246 kvm_emulate_wbinvd(ctxt->vcpu);
3247 c->dst.type = OP_NONE;
3248 break;
3249 case 0x08: /* invd */
Avi Kivity018a98d2007-11-27 19:30:56 +02003250 case 0x0d: /* GrpP (prefetch) */
3251 case 0x18: /* Grp16 (prefetch/nop) */
3252 c->dst.type = OP_NONE;
3253 break;
3254 case 0x20: /* mov cr, reg */
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003255 switch (c->modrm_reg) {
3256 case 1:
3257 case 5 ... 7:
3258 case 9 ... 15:
Gleb Natapov54b84862010-04-28 19:15:44 +03003259 emulate_ud(ctxt);
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003260 goto done;
3261 }
Gleb Natapov52a46612010-03-18 15:20:03 +02003262 c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
Avi Kivity018a98d2007-11-27 19:30:56 +02003263 c->dst.type = OP_NONE; /* no writeback */
3264 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003265 case 0x21: /* mov from dr to reg */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003266 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3267 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003268 emulate_ud(ctxt);
Gleb Natapov1e470be2010-03-18 15:20:11 +02003269 goto done;
3270 }
Gleb Natapov35aa5372010-04-28 19:15:27 +03003271 ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
Laurent Viviera01af5e2007-09-24 11:10:56 +02003272 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003273 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003274 case 0x22: /* mov reg, cr */
Gleb Natapov0f122442010-04-28 19:15:31 +03003275 if (ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003276 emulate_gp(ctxt, 0);
Gleb Natapov0f122442010-04-28 19:15:31 +03003277 goto done;
3278 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003279 c->dst.type = OP_NONE;
3280 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003281 case 0x23: /* mov from reg to dr */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003282 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3283 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003284 emulate_ud(ctxt);
Gleb Natapov1e470be2010-03-18 15:20:11 +02003285 goto done;
3286 }
Gleb Natapov35aa5372010-04-28 19:15:27 +03003287
Gleb Natapov338dbc92010-04-28 19:15:32 +03003288 if (ops->set_dr(c->modrm_reg, c->regs[c->modrm_rm] &
3289 ((ctxt->mode == X86EMUL_MODE_PROT64) ?
3290 ~0ULL : ~0U), ctxt->vcpu) < 0) {
3291 /* #UD condition is already handled by the code above */
Gleb Natapov54b84862010-04-28 19:15:44 +03003292 emulate_gp(ctxt, 0);
Gleb Natapov338dbc92010-04-28 19:15:32 +03003293 goto done;
3294 }
3295
Laurent Viviera01af5e2007-09-24 11:10:56 +02003296 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003297 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003298 case 0x30:
3299 /* wrmsr */
3300 msr_data = (u32)c->regs[VCPU_REGS_RAX]
3301 | ((u64)c->regs[VCPU_REGS_RDX] << 32);
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003302 if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003303 emulate_gp(ctxt, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003304 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003305 }
3306 rc = X86EMUL_CONTINUE;
3307 c->dst.type = OP_NONE;
3308 break;
3309 case 0x32:
3310 /* rdmsr */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003311 if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003312 emulate_gp(ctxt, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003313 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003314 } else {
3315 c->regs[VCPU_REGS_RAX] = (u32)msr_data;
3316 c->regs[VCPU_REGS_RDX] = msr_data >> 32;
3317 }
3318 rc = X86EMUL_CONTINUE;
3319 c->dst.type = OP_NONE;
3320 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003321 case 0x34: /* sysenter */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003322 rc = emulate_sysenter(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003323 if (rc != X86EMUL_CONTINUE)
3324 goto done;
Andre Przywara8c604352009-06-18 12:56:01 +02003325 else
3326 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003327 break;
3328 case 0x35: /* sysexit */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003329 rc = emulate_sysexit(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003330 if (rc != X86EMUL_CONTINUE)
3331 goto done;
Andre Przywara4668f052009-06-18 12:56:02 +02003332 else
3333 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003334 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003335 case 0x40 ... 0x4f: /* cmov */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003336 c->dst.val = c->dst.orig_val = c->src.val;
Laurent Viviera01af5e2007-09-24 11:10:56 +02003337 if (!test_cc(c->b, ctxt->eflags))
3338 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003339 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03003340 case 0x80 ... 0x8f: /* jnz rel, etc*/
Avi Kivity018a98d2007-11-27 19:30:56 +02003341 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03003342 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02003343 c->dst.type = OP_NONE;
3344 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003345 case 0xa0: /* push fs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003346 emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003347 break;
3348 case 0xa1: /* pop fs */
3349 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003350 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003351 goto done;
3352 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003353 case 0xa3:
3354 bt: /* bt */
Qing Hee4f8e032007-09-24 17:22:13 +08003355 c->dst.type = OP_NONE;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003356 /* only subword offset */
3357 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003358 emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003359 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003360 case 0xa4: /* shld imm8, r, r/m */
3361 case 0xa5: /* shld cl, r, r/m */
3362 emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
3363 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003364 case 0xa8: /* push gs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003365 emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003366 break;
3367 case 0xa9: /* pop gs */
3368 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003369 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003370 goto done;
3371 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003372 case 0xab:
3373 bts: /* bts */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003374 /* only subword offset */
3375 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003376 emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003377 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003378 case 0xac: /* shrd imm8, r, r/m */
3379 case 0xad: /* shrd cl, r, r/m */
3380 emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
3381 break;
Glauber Costa2a7c5b82008-07-10 17:08:15 -03003382 case 0xae: /* clflush */
3383 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003384 case 0xb0 ... 0xb1: /* cmpxchg */
3385 /*
3386 * Save real source value, then compare EAX against
3387 * destination.
3388 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003389 c->src.orig_val = c->src.val;
3390 c->src.val = c->regs[VCPU_REGS_RAX];
Laurent Vivier05f086f2007-09-24 11:10:55 +02003391 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
3392 if (ctxt->eflags & EFLG_ZF) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003393 /* Success: write back to memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003394 c->dst.val = c->src.orig_val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003395 } else {
3396 /* Failure: write the value we saw to EAX. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003397 c->dst.type = OP_REG;
3398 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08003399 }
3400 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003401 case 0xb3:
3402 btr: /* btr */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003403 /* only subword offset */
3404 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003405 emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003406 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003407 case 0xb6 ... 0xb7: /* movzx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003408 c->dst.bytes = c->op_bytes;
3409 c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
3410 : (u16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003411 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003412 case 0xba: /* Grp8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003413 switch (c->modrm_reg & 3) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003414 case 0:
3415 goto bt;
3416 case 1:
3417 goto bts;
3418 case 2:
3419 goto btr;
3420 case 3:
3421 goto btc;
3422 }
3423 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003424 case 0xbb:
3425 btc: /* btc */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003426 /* only subword offset */
3427 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003428 emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003429 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003430 case 0xbe ... 0xbf: /* movsx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003431 c->dst.bytes = c->op_bytes;
3432 c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
3433 (s16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003434 break;
Sheng Yanga012e652007-10-15 14:24:20 +08003435 case 0xc3: /* movnti */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003436 c->dst.bytes = c->op_bytes;
3437 c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
3438 (u64) c->src.val;
Sheng Yanga012e652007-10-15 14:24:20 +08003439 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003440 case 0xc7: /* Grp9 (cmpxchg8b) */
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003441 rc = emulate_grp9(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003442 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003443 goto done;
3444 break;
Avi Kivity91269b82010-07-25 14:51:16 +03003445 default:
3446 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003447 }
3448 goto writeback;
3449
3450cannot_emulate:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003451 DPRINTF("Cannot emulate %02x\n", c->b);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003452 return -1;
3453}