blob: d069a19112e8b2e90bc59092bf05abe631df028d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Processor capabilities determination functions.
3 *
4 * Copyright (C) xxxx the Anonymous
Ralf Baechle010b8532006-01-29 18:42:08 +00005 * Copyright (C) 1994 - 2006 Ralf Baechle
Ralf Baechle41943182005-05-05 16:45:59 +00006 * Copyright (C) 2003, 2004 Maciej W. Rozycki
Ralf Baechle70342282013-01-22 12:59:30 +01007 * Copyright (C) 2001, 2004, 2011, 2012 MIPS Technologies, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version
12 * 2 of the License, or (at your option) any later version.
13 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/init.h>
15#include <linux/kernel.h>
16#include <linux/ptrace.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010017#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/stddef.h>
Paul Gortmaker73bc2562011-07-23 16:30:40 -040019#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Ralf Baechle57599062007-02-18 19:07:31 +000021#include <asm/bugs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/cpu.h>
23#include <asm/fpu.h>
24#include <asm/mipsregs.h>
David Daney654f57b2008-09-23 00:07:16 -070025#include <asm/watch.h>
Paul Gortmaker06372a62011-07-23 16:26:41 -040026#include <asm/elf.h>
Chris Dearmana074f0e2009-07-10 01:51:27 -070027#include <asm/spram.h>
David Daney949e51b2010-10-14 11:32:33 -070028#include <asm/uaccess.h>
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030/*
31 * Not all of the MIPS CPUs have the "wait" instruction available. Moreover,
32 * the implementation of the "wait" feature differs between CPU families. This
33 * points to the function that implements CPU specific wait.
34 * The wait instruction stops the pipeline and reduces the power consumption of
35 * the CPU very much.
36 */
Ralf Baechle982f6ff2009-09-17 02:25:07 +020037void (*cpu_wait)(void);
Wu Zhangjinf8ede0f2009-11-17 01:32:59 +080038EXPORT_SYMBOL(cpu_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
40static void r3081_wait(void)
41{
42 unsigned long cfg = read_c0_conf();
43 write_c0_conf(cfg | R30XX_CONF_HALT);
44}
45
46static void r39xx_wait(void)
47{
Atsushi Nemoto60a6c372006-06-08 01:09:01 +090048 local_irq_disable();
49 if (!need_resched())
50 write_c0_conf(read_c0_conf() | TX39_CONF_HALT);
51 local_irq_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -070052}
53
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090054extern void r4k_wait(void);
Atsushi Nemoto60a6c372006-06-08 01:09:01 +090055
56/*
57 * This variant is preferable as it allows testing need_resched and going to
58 * sleep depending on the outcome atomically. Unfortunately the "It is
59 * implementation-dependent whether the pipeline restarts when a non-enabled
60 * interrupt is requested" restriction in the MIPS32/MIPS64 architecture makes
61 * using this version a gamble.
62 */
Kevin D. Kissell8531a352008-09-09 21:48:52 +020063void r4k_wait_irqoff(void)
Atsushi Nemoto60a6c372006-06-08 01:09:01 +090064{
65 local_irq_disable();
66 if (!need_resched())
Kevin D. Kissell8531a352008-09-09 21:48:52 +020067 __asm__(" .set push \n"
68 " .set mips3 \n"
Atsushi Nemoto60a6c372006-06-08 01:09:01 +090069 " wait \n"
Kevin D. Kissell8531a352008-09-09 21:48:52 +020070 " .set pop \n");
Atsushi Nemoto60a6c372006-06-08 01:09:01 +090071 local_irq_enable();
Ralf Baechle70342282013-01-22 12:59:30 +010072 __asm__(" .globl __pastwait \n"
Kevin D. Kissell8531a352008-09-09 21:48:52 +020073 "__pastwait: \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070074}
75
Ralf Baechle5a812992007-07-17 18:49:48 +010076/*
Ralf Baechle70342282013-01-22 12:59:30 +010077 * The RM7000 variant has to handle erratum 38. The workaround is to not
Ralf Baechle5a812992007-07-17 18:49:48 +010078 * have any pending stores when the WAIT instruction is executed.
79 */
80static void rm7k_wait_irqoff(void)
81{
82 local_irq_disable();
83 if (!need_resched())
84 __asm__(
85 " .set push \n"
86 " .set mips3 \n"
87 " .set noat \n"
88 " mfc0 $1, $12 \n"
89 " sync \n"
90 " mtc0 $1, $12 # stalls until W stage \n"
91 " wait \n"
92 " mtc0 $1, $12 # stalls until W stage \n"
93 " .set pop \n");
94 local_irq_enable();
95}
96
Manuel Lauss2882b0c2009-08-22 18:09:27 +020097/*
98 * The Au1xxx wait is available only if using 32khz counter or
99 * external timer source, but specifically not CP0 Counter.
100 * alchemy/common/time.c may override cpu_wait!
101 */
Pete Popov494900a2005-04-07 00:42:10 +0000102static void au1k_wait(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103{
Atsushi Nemoto60a6c372006-06-08 01:09:01 +0900104 __asm__(" .set mips3 \n"
105 " cache 0x14, 0(%0) \n"
106 " cache 0x14, 32(%0) \n"
107 " sync \n"
108 " nop \n"
109 " wait \n"
110 " nop \n"
111 " nop \n"
112 " nop \n"
113 " nop \n"
114 " .set mips0 \n"
Ralf Baechle10f650d2005-05-25 13:32:49 +0000115 : : "r" (au1k_wait));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116}
117
Ralf Baechle982f6ff2009-09-17 02:25:07 +0200118static int __initdata nowait;
Ralf Baechle55d04df2005-07-13 19:22:45 +0000119
Atsushi Nemotof49a7472007-02-18 01:02:14 +0900120static int __init wait_disable(char *s)
Ralf Baechle55d04df2005-07-13 19:22:45 +0000121{
122 nowait = 1;
123
124 return 1;
125}
126
127__setup("nowait", wait_disable);
128
Kevin Cernekee0103d232010-05-02 14:43:52 -0700129static int __cpuinitdata mips_fpu_disabled;
130
131static int __init fpu_disable(char *s)
132{
133 cpu_data[0].options &= ~MIPS_CPU_FPU;
134 mips_fpu_disabled = 1;
135
136 return 1;
137}
138
139__setup("nofpu", fpu_disable);
140
141int __cpuinitdata mips_dsp_disabled;
142
143static int __init dsp_disable(char *s)
144{
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500145 cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
Kevin Cernekee0103d232010-05-02 14:43:52 -0700146 mips_dsp_disabled = 1;
147
148 return 1;
149}
150
151__setup("nodsp", dsp_disable);
152
Atsushi Nemotoc65a5482007-11-12 02:05:18 +0900153void __init check_wait(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154{
155 struct cpuinfo_mips *c = &current_cpu_data;
156
Ralf Baechle55d04df2005-07-13 19:22:45 +0000157 if (nowait) {
Ralf Baechlec2379232006-11-30 01:14:44 +0000158 printk("Wait instruction disabled.\n");
Ralf Baechle55d04df2005-07-13 19:22:45 +0000159 return;
160 }
161
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162 switch (c->cputype) {
163 case CPU_R3081:
164 case CPU_R3081E:
165 cpu_wait = r3081_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 break;
167 case CPU_TX3927:
168 cpu_wait = r39xx_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 break;
170 case CPU_R4200:
171/* case CPU_R4300: */
172 case CPU_R4600:
173 case CPU_R4640:
174 case CPU_R4650:
175 case CPU_R4700:
176 case CPU_R5000:
Shinya Kuribayashia644b272009-03-03 18:05:51 +0900177 case CPU_R5500:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 case CPU_NEVADA:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 case CPU_4KC:
180 case CPU_4KEC:
181 case CPU_4KSC:
182 case CPU_5KC:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 case CPU_25KF:
Ralf Baechle4b3e9752007-06-21 00:22:34 +0100184 case CPU_PR4450:
Kevin Cernekee602977b2010-10-16 14:22:30 -0700185 case CPU_BMIPS3300:
186 case CPU_BMIPS4350:
187 case CPU_BMIPS4380:
188 case CPU_BMIPS5000:
David Daney0dd47812008-12-11 15:33:26 -0800189 case CPU_CAVIUM_OCTEON:
David Daney6f329462010-02-10 15:12:48 -0800190 case CPU_CAVIUM_OCTEON_PLUS:
David Daney0e56b382010-10-07 16:03:45 -0700191 case CPU_CAVIUM_OCTEON2:
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +0000192 case CPU_JZRISC:
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100193 case CPU_LOONGSON1:
Jayachandran C11d48aa2011-08-23 13:35:30 +0530194 case CPU_XLR:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +0000195 case CPU_XLP:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196 cpu_wait = r4k_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 break;
Ralf Baechle4b3e9752007-06-21 00:22:34 +0100198
Ralf Baechle5a812992007-07-17 18:49:48 +0100199 case CPU_RM7000:
200 cpu_wait = rm7k_wait_irqoff;
201 break;
202
Steven J. Hill113c62d2012-07-06 23:56:00 +0200203 case CPU_M14KC:
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000204 case CPU_M14KEC:
Ralf Baechle4b3e9752007-06-21 00:22:34 +0100205 case CPU_24K:
206 case CPU_34K:
Ralf Baechle39b8d522008-04-28 17:14:26 +0100207 case CPU_1004K:
Ralf Baechle4b3e9752007-06-21 00:22:34 +0100208 cpu_wait = r4k_wait;
209 if (read_c0_config7() & MIPS_CONF7_WII)
210 cpu_wait = r4k_wait_irqoff;
211 break;
212
213 case CPU_74K:
214 cpu_wait = r4k_wait;
215 if ((c->processor_id & 0xff) >= PRID_REV_ENCODE_332(2, 1, 0))
216 cpu_wait = r4k_wait_irqoff;
217 break;
218
Atsushi Nemoto60a6c372006-06-08 01:09:01 +0900219 case CPU_TX49XX:
220 cpu_wait = r4k_wait_irqoff;
Atsushi Nemoto60a6c372006-06-08 01:09:01 +0900221 break;
Manuel Lauss270717a2009-03-25 17:49:28 +0100222 case CPU_ALCHEMY:
Manuel Lauss0c694de2008-12-21 09:26:23 +0100223 cpu_wait = au1k_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 break;
Ralf Baechlec8eae712007-06-12 13:04:09 +0100225 case CPU_20KC:
226 /*
227 * WAIT on Rev1.0 has E1, E2, E3 and E16.
228 * WAIT on Rev2.0 and Rev3.0 has E16.
229 * Rev3.1 WAIT is nop, why bother
230 */
231 if ((c->processor_id & 0xff) <= 0x64)
232 break;
233
Ralf Baechle50da4692007-09-14 19:08:43 +0100234 /*
235 * Another rev is incremeting c0_count at a reduced clock
236 * rate while in WAIT mode. So we basically have the choice
237 * between using the cp0 timer as clocksource or avoiding
238 * the WAIT instruction. Until more details are known,
239 * disable the use of WAIT for 20Kc entirely.
240 cpu_wait = r4k_wait;
241 */
Ralf Baechlec8eae712007-06-12 13:04:09 +0100242 break;
Ralf Baechle441ee342006-06-02 11:48:11 +0100243 case CPU_RM9000:
Ralf Baechlec2379232006-11-30 01:14:44 +0000244 if ((c->processor_id & 0x00ff) >= 0x40)
Ralf Baechle441ee342006-06-02 11:48:11 +0100245 cpu_wait = r4k_wait;
Ralf Baechle441ee342006-06-02 11:48:11 +0100246 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247 default:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 break;
249 }
250}
251
Marc St-Jean9267a302007-06-14 15:55:31 -0600252static inline void check_errata(void)
253{
254 struct cpuinfo_mips *c = &current_cpu_data;
255
256 switch (c->cputype) {
257 case CPU_34K:
258 /*
259 * Erratum "RPS May Cause Incorrect Instruction Execution"
260 * This code only handles VPE0, any SMP/SMTC/RTOS code
261 * making use of VPE1 will be responsable for that VPE.
262 */
263 if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
264 write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
265 break;
266 default:
267 break;
268 }
269}
270
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271void __init check_bugs32(void)
272{
Marc St-Jean9267a302007-06-14 15:55:31 -0600273 check_errata();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274}
275
276/*
277 * Probe whether cpu has config register by trying to play with
278 * alternate cache bit and see whether it matters.
279 * It's used by cpu_probe to distinguish between R3000A and R3081.
280 */
281static inline int cpu_has_confreg(void)
282{
283#ifdef CONFIG_CPU_R3000
284 extern unsigned long r3k_cache_size(unsigned long);
285 unsigned long size1, size2;
286 unsigned long cfg = read_c0_conf();
287
288 size1 = r3k_cache_size(ST0_ISC);
289 write_c0_conf(cfg ^ R30XX_CONF_AC);
290 size2 = r3k_cache_size(ST0_ISC);
291 write_c0_conf(cfg);
292 return size1 != size2;
293#else
294 return 0;
295#endif
296}
297
Robert Millanc094c992011-04-18 11:37:55 -0700298static inline void set_elf_platform(int cpu, const char *plat)
299{
300 if (cpu == 0)
301 __elf_platform = plat;
302}
303
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304/*
305 * Get the FPU Implementation/Revision.
306 */
307static inline unsigned long cpu_get_fpu_id(void)
308{
309 unsigned long tmp, fpu_id;
310
311 tmp = read_c0_status();
312 __enable_fpu();
313 fpu_id = read_32bit_cp1_register(CP1_REVISION);
314 write_c0_status(tmp);
315 return fpu_id;
316}
317
318/*
319 * Check the CPU has an FPU the official way.
320 */
321static inline int __cpu_has_fpu(void)
322{
323 return ((cpu_get_fpu_id() & 0xff00) != FPIR_IMP_NONE);
324}
325
Guenter Roeck91dfc422010-02-02 08:52:20 -0800326static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
327{
328#ifdef __NEED_VMBITS_PROBE
David Daney5b7efa82010-02-08 12:27:00 -0800329 write_c0_entryhi(0x3fffffffffffe000ULL);
Guenter Roeck91dfc422010-02-02 08:52:20 -0800330 back_to_back_c0_hazard();
David Daney5b7efa82010-02-08 12:27:00 -0800331 c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
Guenter Roeck91dfc422010-02-02 08:52:20 -0800332#endif
333}
334
Steven J. Hilla96102b2012-12-07 04:31:36 +0000335static void __cpuinit set_isa(struct cpuinfo_mips *c, unsigned int isa)
336{
337 switch (isa) {
338 case MIPS_CPU_ISA_M64R2:
339 c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
340 case MIPS_CPU_ISA_M64R1:
341 c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
342 case MIPS_CPU_ISA_V:
343 c->isa_level |= MIPS_CPU_ISA_V;
344 case MIPS_CPU_ISA_IV:
345 c->isa_level |= MIPS_CPU_ISA_IV;
346 case MIPS_CPU_ISA_III:
347 c->isa_level |= MIPS_CPU_ISA_I | MIPS_CPU_ISA_II |
348 MIPS_CPU_ISA_III;
349 break;
350
351 case MIPS_CPU_ISA_M32R2:
352 c->isa_level |= MIPS_CPU_ISA_M32R2;
353 case MIPS_CPU_ISA_M32R1:
354 c->isa_level |= MIPS_CPU_ISA_M32R1;
355 case MIPS_CPU_ISA_II:
356 c->isa_level |= MIPS_CPU_ISA_II;
357 case MIPS_CPU_ISA_I:
358 c->isa_level |= MIPS_CPU_ISA_I;
359 break;
360 }
361}
362
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100363static char unknown_isa[] __cpuinitdata = KERN_ERR \
364 "Unsupported ISA type, c0.config0: %d.";
365
366static inline unsigned int decode_config0(struct cpuinfo_mips *c)
367{
368 unsigned int config0;
369 int isa;
370
371 config0 = read_c0_config();
372
373 if (((config0 & MIPS_CONF_MT) >> 7) == 1)
374 c->options |= MIPS_CPU_TLB;
375 isa = (config0 & MIPS_CONF_AT) >> 13;
376 switch (isa) {
377 case 0:
378 switch ((config0 & MIPS_CONF_AR) >> 10) {
379 case 0:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000380 set_isa(c, MIPS_CPU_ISA_M32R1);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100381 break;
382 case 1:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000383 set_isa(c, MIPS_CPU_ISA_M32R2);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100384 break;
385 default:
386 goto unknown;
387 }
388 break;
389 case 2:
390 switch ((config0 & MIPS_CONF_AR) >> 10) {
391 case 0:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000392 set_isa(c, MIPS_CPU_ISA_M64R1);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100393 break;
394 case 1:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000395 set_isa(c, MIPS_CPU_ISA_M64R2);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100396 break;
397 default:
398 goto unknown;
399 }
400 break;
401 default:
402 goto unknown;
403 }
404
405 return config0 & MIPS_CONF_M;
406
407unknown:
408 panic(unknown_isa, config0);
409}
410
411static inline unsigned int decode_config1(struct cpuinfo_mips *c)
412{
413 unsigned int config1;
414
415 config1 = read_c0_config1();
416
417 if (config1 & MIPS_CONF1_MD)
418 c->ases |= MIPS_ASE_MDMX;
419 if (config1 & MIPS_CONF1_WR)
420 c->options |= MIPS_CPU_WATCH;
421 if (config1 & MIPS_CONF1_CA)
422 c->ases |= MIPS_ASE_MIPS16;
423 if (config1 & MIPS_CONF1_EP)
424 c->options |= MIPS_CPU_EJTAG;
425 if (config1 & MIPS_CONF1_FP) {
426 c->options |= MIPS_CPU_FPU;
427 c->options |= MIPS_CPU_32FPR;
428 }
429 if (cpu_has_tlb)
430 c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;
431
432 return config1 & MIPS_CONF_M;
433}
434
435static inline unsigned int decode_config2(struct cpuinfo_mips *c)
436{
437 unsigned int config2;
438
439 config2 = read_c0_config2();
440
441 if (config2 & MIPS_CONF2_SL)
442 c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;
443
444 return config2 & MIPS_CONF_M;
445}
446
447static inline unsigned int decode_config3(struct cpuinfo_mips *c)
448{
449 unsigned int config3;
450
451 config3 = read_c0_config3();
452
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500453 if (config3 & MIPS_CONF3_SM) {
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100454 c->ases |= MIPS_ASE_SMARTMIPS;
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500455 c->options |= MIPS_CPU_RIXI;
456 }
457 if (config3 & MIPS_CONF3_RXI)
458 c->options |= MIPS_CPU_RIXI;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100459 if (config3 & MIPS_CONF3_DSP)
460 c->ases |= MIPS_ASE_DSP;
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500461 if (config3 & MIPS_CONF3_DSP2P)
462 c->ases |= MIPS_ASE_DSP2P;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100463 if (config3 & MIPS_CONF3_VINT)
464 c->options |= MIPS_CPU_VINT;
465 if (config3 & MIPS_CONF3_VEIC)
466 c->options |= MIPS_CPU_VEIC;
467 if (config3 & MIPS_CONF3_MT)
468 c->ases |= MIPS_ASE_MIPSMT;
469 if (config3 & MIPS_CONF3_ULRI)
470 c->options |= MIPS_CPU_ULRI;
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000471 if (config3 & MIPS_CONF3_ISA)
472 c->options |= MIPS_CPU_MICROMIPS;
David Daney1e7decd2013-02-16 23:42:43 +0100473 if (config3 & MIPS_CONF3_VZ)
474 c->ases |= MIPS_ASE_VZ;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100475
476 return config3 & MIPS_CONF_M;
477}
478
479static inline unsigned int decode_config4(struct cpuinfo_mips *c)
480{
481 unsigned int config4;
482
483 config4 = read_c0_config4();
484
485 if ((config4 & MIPS_CONF4_MMUEXTDEF) == MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT
486 && cpu_has_tlb)
487 c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;
488
489 c->kscratch_mask = (config4 >> 16) & 0xff;
490
491 return config4 & MIPS_CONF_M;
492}
493
494static void __cpuinit decode_configs(struct cpuinfo_mips *c)
495{
496 int ok;
497
498 /* MIPS32 or MIPS64 compliant CPU. */
499 c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
500 MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;
501
502 c->scache.flags = MIPS_CACHE_NOT_PRESENT;
503
504 ok = decode_config0(c); /* Read Config registers. */
Ralf Baechle70342282013-01-22 12:59:30 +0100505 BUG_ON(!ok); /* Arch spec violation! */
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100506 if (ok)
507 ok = decode_config1(c);
508 if (ok)
509 ok = decode_config2(c);
510 if (ok)
511 ok = decode_config3(c);
512 if (ok)
513 ok = decode_config4(c);
514
515 mips_probe_watch_registers(c);
516
517 if (cpu_has_mips_r2)
518 c->core = read_c0_ebase() & 0x3ff;
519}
520
Ralf Baechle02cf2112005-10-01 13:06:32 +0100521#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 | MIPS_CPU_COUNTER)
523
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000524static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525{
526 switch (c->processor_id & 0xff00) {
527 case PRID_IMP_R2000:
528 c->cputype = CPU_R2000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000529 __cpu_name[cpu] = "R2000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000530 set_isa(c, MIPS_CPU_ISA_I);
Ralf Baechle02cf2112005-10-01 13:06:32 +0100531 c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
Steven J. Hill03751e72012-05-10 23:21:18 -0500532 MIPS_CPU_NOFPUEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 if (__cpu_has_fpu())
534 c->options |= MIPS_CPU_FPU;
535 c->tlbsize = 64;
536 break;
537 case PRID_IMP_R3000:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000538 if ((c->processor_id & 0xff) == PRID_REV_R3000A) {
539 if (cpu_has_confreg()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 c->cputype = CPU_R3081E;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000541 __cpu_name[cpu] = "R3081";
542 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 c->cputype = CPU_R3000A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000544 __cpu_name[cpu] = "R3000A";
545 }
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000546 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 c->cputype = CPU_R3000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000548 __cpu_name[cpu] = "R3000";
549 }
Steven J. Hilla96102b2012-12-07 04:31:36 +0000550 set_isa(c, MIPS_CPU_ISA_I);
Ralf Baechle02cf2112005-10-01 13:06:32 +0100551 c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
Steven J. Hill03751e72012-05-10 23:21:18 -0500552 MIPS_CPU_NOFPUEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 if (__cpu_has_fpu())
554 c->options |= MIPS_CPU_FPU;
555 c->tlbsize = 64;
556 break;
557 case PRID_IMP_R4000:
558 if (read_c0_config() & CONF_SC) {
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000559 if ((c->processor_id & 0xff) >= PRID_REV_R4400) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 c->cputype = CPU_R4400PC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000561 __cpu_name[cpu] = "R4400PC";
562 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 c->cputype = CPU_R4000PC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000564 __cpu_name[cpu] = "R4000PC";
565 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 } else {
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000567 if ((c->processor_id & 0xff) >= PRID_REV_R4400) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 c->cputype = CPU_R4400SC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000569 __cpu_name[cpu] = "R4400SC";
570 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 c->cputype = CPU_R4000SC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000572 __cpu_name[cpu] = "R4000SC";
573 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 }
575
Steven J. Hilla96102b2012-12-07 04:31:36 +0000576 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500578 MIPS_CPU_WATCH | MIPS_CPU_VCE |
579 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 c->tlbsize = 48;
581 break;
582 case PRID_IMP_VR41XX:
Yoichi Yuasa9f91e502013-02-21 15:38:19 +0900583 set_isa(c, MIPS_CPU_ISA_III);
584 c->options = R4K_OPTS;
585 c->tlbsize = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 switch (c->processor_id & 0xf0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 case PRID_REV_VR4111:
588 c->cputype = CPU_VR4111;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000589 __cpu_name[cpu] = "NEC VR4111";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 case PRID_REV_VR4121:
592 c->cputype = CPU_VR4121;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000593 __cpu_name[cpu] = "NEC VR4121";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 break;
595 case PRID_REV_VR4122:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000596 if ((c->processor_id & 0xf) < 0x3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 c->cputype = CPU_VR4122;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000598 __cpu_name[cpu] = "NEC VR4122";
599 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 c->cputype = CPU_VR4181A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000601 __cpu_name[cpu] = "NEC VR4181A";
602 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603 break;
604 case PRID_REV_VR4130:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000605 if ((c->processor_id & 0xf) < 0x4) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606 c->cputype = CPU_VR4131;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000607 __cpu_name[cpu] = "NEC VR4131";
608 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 c->cputype = CPU_VR4133;
Yoichi Yuasa9f91e502013-02-21 15:38:19 +0900610 c->options |= MIPS_CPU_LLSC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000611 __cpu_name[cpu] = "NEC VR4133";
612 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613 break;
614 default:
615 printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
616 c->cputype = CPU_VR41XX;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000617 __cpu_name[cpu] = "NEC Vr41xx";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 break;
619 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620 break;
621 case PRID_IMP_R4300:
622 c->cputype = CPU_R4300;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000623 __cpu_name[cpu] = "R4300";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000624 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500626 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 c->tlbsize = 32;
628 break;
629 case PRID_IMP_R4600:
630 c->cputype = CPU_R4600;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000631 __cpu_name[cpu] = "R4600";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000632 set_isa(c, MIPS_CPU_ISA_III);
Thiemo Seufer075e7502005-07-27 21:48:12 +0000633 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
634 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 c->tlbsize = 48;
636 break;
637 #if 0
Steven J. Hill03751e72012-05-10 23:21:18 -0500638 case PRID_IMP_R4650:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 /*
640 * This processor doesn't have an MMU, so it's not
641 * "real easy" to run Linux on it. It is left purely
642 * for documentation. Commented out because it shares
643 * it's c0_prid id number with the TX3900.
644 */
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000645 c->cputype = CPU_R4650;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000646 __cpu_name[cpu] = "R4650";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000647 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
Steven J. Hill03751e72012-05-10 23:21:18 -0500649 c->tlbsize = 48;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 break;
651 #endif
652 case PRID_IMP_TX39:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000653 set_isa(c, MIPS_CPU_ISA_I);
Ralf Baechle02cf2112005-10-01 13:06:32 +0100654 c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655
656 if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
657 c->cputype = CPU_TX3927;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000658 __cpu_name[cpu] = "TX3927";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 c->tlbsize = 64;
660 } else {
661 switch (c->processor_id & 0xff) {
662 case PRID_REV_TX3912:
663 c->cputype = CPU_TX3912;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000664 __cpu_name[cpu] = "TX3912";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 c->tlbsize = 32;
666 break;
667 case PRID_REV_TX3922:
668 c->cputype = CPU_TX3922;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000669 __cpu_name[cpu] = "TX3922";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 c->tlbsize = 64;
671 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 }
673 }
674 break;
675 case PRID_IMP_R4700:
676 c->cputype = CPU_R4700;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000677 __cpu_name[cpu] = "R4700";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000678 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500680 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 c->tlbsize = 48;
682 break;
683 case PRID_IMP_TX49:
684 c->cputype = CPU_TX49XX;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000685 __cpu_name[cpu] = "R49XX";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000686 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 c->options = R4K_OPTS | MIPS_CPU_LLSC;
688 if (!(c->processor_id & 0x08))
689 c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
690 c->tlbsize = 48;
691 break;
692 case PRID_IMP_R5000:
693 c->cputype = CPU_R5000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000694 __cpu_name[cpu] = "R5000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000695 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500697 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 c->tlbsize = 48;
699 break;
700 case PRID_IMP_R5432:
701 c->cputype = CPU_R5432;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000702 __cpu_name[cpu] = "R5432";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000703 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500705 MIPS_CPU_WATCH | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 c->tlbsize = 48;
707 break;
708 case PRID_IMP_R5500:
709 c->cputype = CPU_R5500;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000710 __cpu_name[cpu] = "R5500";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000711 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500713 MIPS_CPU_WATCH | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 c->tlbsize = 48;
715 break;
716 case PRID_IMP_NEVADA:
717 c->cputype = CPU_NEVADA;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000718 __cpu_name[cpu] = "Nevada";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000719 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500721 MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 c->tlbsize = 48;
723 break;
724 case PRID_IMP_R6000:
725 c->cputype = CPU_R6000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000726 __cpu_name[cpu] = "R6000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000727 set_isa(c, MIPS_CPU_ISA_II);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
Steven J. Hill03751e72012-05-10 23:21:18 -0500729 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 c->tlbsize = 32;
731 break;
732 case PRID_IMP_R6000A:
733 c->cputype = CPU_R6000A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000734 __cpu_name[cpu] = "R6000A";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000735 set_isa(c, MIPS_CPU_ISA_II);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
Steven J. Hill03751e72012-05-10 23:21:18 -0500737 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 c->tlbsize = 32;
739 break;
740 case PRID_IMP_RM7000:
741 c->cputype = CPU_RM7000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000742 __cpu_name[cpu] = "RM7000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000743 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500745 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 /*
Ralf Baechle70342282013-01-22 12:59:30 +0100747 * Undocumented RM7000: Bit 29 in the info register of
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 * the RM7000 v2.0 indicates if the TLB has 48 or 64
749 * entries.
750 *
Ralf Baechle70342282013-01-22 12:59:30 +0100751 * 29 1 => 64 entry JTLB
752 * 0 => 48 entry JTLB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 */
754 c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
755 break;
756 case PRID_IMP_RM9000:
757 c->cputype = CPU_RM9000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000758 __cpu_name[cpu] = "RM9000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000759 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500761 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 /*
763 * Bit 29 in the info register of the RM9000
764 * indicates if the TLB has 48 or 64 entries.
765 *
Ralf Baechle70342282013-01-22 12:59:30 +0100766 * 29 1 => 64 entry JTLB
767 * 0 => 48 entry JTLB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 */
769 c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
770 break;
771 case PRID_IMP_R8000:
772 c->cputype = CPU_R8000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000773 __cpu_name[cpu] = "RM8000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000774 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500776 MIPS_CPU_FPU | MIPS_CPU_32FPR |
777 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 c->tlbsize = 384; /* has weird TLB: 3-way x 128 */
779 break;
780 case PRID_IMP_R10000:
781 c->cputype = CPU_R10000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000782 __cpu_name[cpu] = "R10000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000783 set_isa(c, MIPS_CPU_ISA_IV);
Ralf Baechle8b366122005-11-22 17:53:59 +0000784 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500785 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500787 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 c->tlbsize = 64;
789 break;
790 case PRID_IMP_R12000:
791 c->cputype = CPU_R12000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000792 __cpu_name[cpu] = "R12000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000793 set_isa(c, MIPS_CPU_ISA_IV);
Ralf Baechle8b366122005-11-22 17:53:59 +0000794 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500795 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500797 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 c->tlbsize = 64;
799 break;
Kumba44d921b2006-05-16 22:23:59 -0400800 case PRID_IMP_R14000:
801 c->cputype = CPU_R14000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000802 __cpu_name[cpu] = "R14000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000803 set_isa(c, MIPS_CPU_ISA_IV);
Kumba44d921b2006-05-16 22:23:59 -0400804 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500805 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Kumba44d921b2006-05-16 22:23:59 -0400806 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500807 MIPS_CPU_LLSC;
Kumba44d921b2006-05-16 22:23:59 -0400808 c->tlbsize = 64;
809 break;
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800810 case PRID_IMP_LOONGSON2:
811 c->cputype = CPU_LOONGSON2;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000812 __cpu_name[cpu] = "ICT Loongson-2";
Robert Millan5aac1e82011-04-16 11:29:29 -0700813
814 switch (c->processor_id & PRID_REV_MASK) {
815 case PRID_REV_LOONGSON2E:
816 set_elf_platform(cpu, "loongson2e");
817 break;
818 case PRID_REV_LOONGSON2F:
819 set_elf_platform(cpu, "loongson2f");
820 break;
821 }
822
Steven J. Hilla96102b2012-12-07 04:31:36 +0000823 set_isa(c, MIPS_CPU_ISA_III);
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800824 c->options = R4K_OPTS |
825 MIPS_CPU_FPU | MIPS_CPU_LLSC |
826 MIPS_CPU_32FPR;
827 c->tlbsize = 64;
828 break;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100829 case PRID_IMP_LOONGSON1:
830 decode_configs(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100832 c->cputype = CPU_LOONGSON1;
Ralf Baechleb4672d32005-12-08 14:04:24 +0000833
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100834 switch (c->processor_id & PRID_REV_MASK) {
835 case PRID_REV_LOONGSON1B:
836 __cpu_name[cpu] = "Loongson 1B";
Ralf Baechleb4672d32005-12-08 14:04:24 +0000837 break;
Ralf Baechleb4672d32005-12-08 14:04:24 +0000838 }
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100839
Ralf Baechle41943182005-05-05 16:45:59 +0000840 break;
Ralf Baechle41943182005-05-05 16:45:59 +0000841 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842}
843
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000844static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845{
Ralf Baechle41943182005-05-05 16:45:59 +0000846 decode_configs(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 switch (c->processor_id & 0xff00) {
848 case PRID_IMP_4KC:
849 c->cputype = CPU_4KC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000850 __cpu_name[cpu] = "MIPS 4Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 break;
852 case PRID_IMP_4KEC:
Ralf Baechle2b07bd02005-04-08 20:36:05 +0000853 case PRID_IMP_4KECR2:
854 c->cputype = CPU_4KEC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000855 __cpu_name[cpu] = "MIPS 4KEc";
Ralf Baechle2b07bd02005-04-08 20:36:05 +0000856 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 case PRID_IMP_4KSC:
Ralf Baechle8afcb5d2005-10-04 15:01:26 +0100858 case PRID_IMP_4KSD:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 c->cputype = CPU_4KSC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000860 __cpu_name[cpu] = "MIPS 4KSc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 break;
862 case PRID_IMP_5KC:
863 c->cputype = CPU_5KC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000864 __cpu_name[cpu] = "MIPS 5Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 break;
Leonid Yegoshin78d48032012-07-06 21:56:01 +0200866 case PRID_IMP_5KE:
867 c->cputype = CPU_5KE;
868 __cpu_name[cpu] = "MIPS 5KE";
869 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 case PRID_IMP_20KC:
871 c->cputype = CPU_20KC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000872 __cpu_name[cpu] = "MIPS 20Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 break;
874 case PRID_IMP_24K:
875 c->cputype = CPU_24K;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000876 __cpu_name[cpu] = "MIPS 24Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 break;
John Crispin42f3cae2013-01-11 22:44:10 +0100878 case PRID_IMP_24KE:
879 c->cputype = CPU_24K;
880 __cpu_name[cpu] = "MIPS 24KEc";
881 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882 case PRID_IMP_25KF:
883 c->cputype = CPU_25KF;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000884 __cpu_name[cpu] = "MIPS 25Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885 break;
Ralf Baechlebbc7f222005-07-12 16:12:05 +0000886 case PRID_IMP_34K:
887 c->cputype = CPU_34K;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000888 __cpu_name[cpu] = "MIPS 34Kc";
Ralf Baechlebbc7f222005-07-12 16:12:05 +0000889 break;
Chris Dearmanc6209532006-05-02 14:08:46 +0100890 case PRID_IMP_74K:
891 c->cputype = CPU_74K;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000892 __cpu_name[cpu] = "MIPS 74Kc";
Chris Dearmanc6209532006-05-02 14:08:46 +0100893 break;
Steven J. Hill113c62d2012-07-06 23:56:00 +0200894 case PRID_IMP_M14KC:
895 c->cputype = CPU_M14KC;
896 __cpu_name[cpu] = "MIPS M14Kc";
897 break;
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000898 case PRID_IMP_M14KEC:
899 c->cputype = CPU_M14KEC;
900 __cpu_name[cpu] = "MIPS M14KEc";
901 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100902 case PRID_IMP_1004K:
903 c->cputype = CPU_1004K;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000904 __cpu_name[cpu] = "MIPS 1004Kc";
Ralf Baechle39b8d522008-04-28 17:14:26 +0100905 break;
Steven J. Hill006a8512012-06-26 04:11:03 +0000906 case PRID_IMP_1074K:
907 c->cputype = CPU_74K;
908 __cpu_name[cpu] = "MIPS 1074Kc";
909 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 }
Chris Dearman0b6d4972007-09-13 12:32:02 +0100911
912 spram_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913}
914
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000915static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916{
Ralf Baechle41943182005-05-05 16:45:59 +0000917 decode_configs(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 switch (c->processor_id & 0xff00) {
919 case PRID_IMP_AU1_REV1:
920 case PRID_IMP_AU1_REV2:
Manuel Lauss270717a2009-03-25 17:49:28 +0100921 c->cputype = CPU_ALCHEMY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 switch ((c->processor_id >> 24) & 0xff) {
923 case 0:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000924 __cpu_name[cpu] = "Au1000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 break;
926 case 1:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000927 __cpu_name[cpu] = "Au1500";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 break;
929 case 2:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000930 __cpu_name[cpu] = "Au1100";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 break;
932 case 3:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000933 __cpu_name[cpu] = "Au1550";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 break;
Pete Popove3ad1c22005-03-01 06:33:16 +0000935 case 4:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000936 __cpu_name[cpu] = "Au1200";
Manuel Lauss270717a2009-03-25 17:49:28 +0100937 if ((c->processor_id & 0xff) == 2)
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000938 __cpu_name[cpu] = "Au1250";
Manuel Lauss237cfee2007-12-06 09:07:55 +0100939 break;
940 case 5:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000941 __cpu_name[cpu] = "Au1210";
Pete Popove3ad1c22005-03-01 06:33:16 +0000942 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 default:
Manuel Lauss270717a2009-03-25 17:49:28 +0100944 __cpu_name[cpu] = "Au1xxx";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 break;
946 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 break;
948 }
949}
950
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000951static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952{
Ralf Baechle41943182005-05-05 16:45:59 +0000953 decode_configs(c);
Ralf Baechle02cf2112005-10-01 13:06:32 +0100954
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 switch (c->processor_id & 0xff00) {
956 case PRID_IMP_SB1:
957 c->cputype = CPU_SB1;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000958 __cpu_name[cpu] = "SiByte SB1";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 /* FPU in pass1 is known to have issues. */
Ralf Baechleaa323742006-05-29 00:02:12 +0100960 if ((c->processor_id & 0xff) < 0x02)
Ralf Baechle010b8532006-01-29 18:42:08 +0000961 c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962 break;
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700963 case PRID_IMP_SB1A:
964 c->cputype = CPU_SB1A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000965 __cpu_name[cpu] = "SiByte SB1A";
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700966 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967 }
968}
969
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000970static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971{
Ralf Baechle41943182005-05-05 16:45:59 +0000972 decode_configs(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973 switch (c->processor_id & 0xff00) {
974 case PRID_IMP_SR71000:
975 c->cputype = CPU_SR71000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000976 __cpu_name[cpu] = "Sandcraft SR71000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 c->scache.ways = 8;
978 c->tlbsize = 64;
979 break;
980 }
981}
982
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000983static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
Pete Popovbdf21b12005-07-14 17:47:57 +0000984{
985 decode_configs(c);
986 switch (c->processor_id & 0xff00) {
987 case PRID_IMP_PR4450:
988 c->cputype = CPU_PR4450;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000989 __cpu_name[cpu] = "Philips PR4450";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000990 set_isa(c, MIPS_CPU_ISA_M32R1);
Pete Popovbdf21b12005-07-14 17:47:57 +0000991 break;
Pete Popovbdf21b12005-07-14 17:47:57 +0000992 }
993}
994
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000995static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200996{
997 decode_configs(c);
998 switch (c->processor_id & 0xff00) {
Kevin Cernekee190fca32010-11-23 10:26:45 -0800999 case PRID_IMP_BMIPS32_REV4:
1000 case PRID_IMP_BMIPS32_REV8:
Kevin Cernekee602977b2010-10-16 14:22:30 -07001001 c->cputype = CPU_BMIPS32;
1002 __cpu_name[cpu] = "Broadcom BMIPS32";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001003 set_elf_platform(cpu, "bmips32");
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001004 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001005 case PRID_IMP_BMIPS3300:
1006 case PRID_IMP_BMIPS3300_ALT:
1007 case PRID_IMP_BMIPS3300_BUG:
1008 c->cputype = CPU_BMIPS3300;
1009 __cpu_name[cpu] = "Broadcom BMIPS3300";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001010 set_elf_platform(cpu, "bmips3300");
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001011 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001012 case PRID_IMP_BMIPS43XX: {
1013 int rev = c->processor_id & 0xff;
1014
1015 if (rev >= PRID_REV_BMIPS4380_LO &&
1016 rev <= PRID_REV_BMIPS4380_HI) {
1017 c->cputype = CPU_BMIPS4380;
1018 __cpu_name[cpu] = "Broadcom BMIPS4380";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001019 set_elf_platform(cpu, "bmips4380");
Kevin Cernekee602977b2010-10-16 14:22:30 -07001020 } else {
1021 c->cputype = CPU_BMIPS4350;
1022 __cpu_name[cpu] = "Broadcom BMIPS4350";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001023 set_elf_platform(cpu, "bmips4350");
Maxime Bizon0de663e2009-08-18 13:23:37 +01001024 }
1025 break;
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001026 }
Kevin Cernekee602977b2010-10-16 14:22:30 -07001027 case PRID_IMP_BMIPS5000:
1028 c->cputype = CPU_BMIPS5000;
1029 __cpu_name[cpu] = "Broadcom BMIPS5000";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001030 set_elf_platform(cpu, "bmips5000");
Kevin Cernekee602977b2010-10-16 14:22:30 -07001031 c->options |= MIPS_CPU_ULRI;
1032 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001033 }
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001034}
1035
David Daney0dd47812008-12-11 15:33:26 -08001036static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
1037{
1038 decode_configs(c);
1039 switch (c->processor_id & 0xff00) {
1040 case PRID_IMP_CAVIUM_CN38XX:
1041 case PRID_IMP_CAVIUM_CN31XX:
1042 case PRID_IMP_CAVIUM_CN30XX:
David Daney6f329462010-02-10 15:12:48 -08001043 c->cputype = CPU_CAVIUM_OCTEON;
1044 __cpu_name[cpu] = "Cavium Octeon";
1045 goto platform;
David Daney0dd47812008-12-11 15:33:26 -08001046 case PRID_IMP_CAVIUM_CN58XX:
1047 case PRID_IMP_CAVIUM_CN56XX:
1048 case PRID_IMP_CAVIUM_CN50XX:
1049 case PRID_IMP_CAVIUM_CN52XX:
David Daney6f329462010-02-10 15:12:48 -08001050 c->cputype = CPU_CAVIUM_OCTEON_PLUS;
1051 __cpu_name[cpu] = "Cavium Octeon+";
1052platform:
Robert Millanc094c992011-04-18 11:37:55 -07001053 set_elf_platform(cpu, "octeon");
David Daney0dd47812008-12-11 15:33:26 -08001054 break;
David Daneya1431b62011-09-24 02:29:54 +02001055 case PRID_IMP_CAVIUM_CN61XX:
David Daney0e56b382010-10-07 16:03:45 -07001056 case PRID_IMP_CAVIUM_CN63XX:
David Daneya1431b62011-09-24 02:29:54 +02001057 case PRID_IMP_CAVIUM_CN66XX:
1058 case PRID_IMP_CAVIUM_CN68XX:
David Daney0e56b382010-10-07 16:03:45 -07001059 c->cputype = CPU_CAVIUM_OCTEON2;
1060 __cpu_name[cpu] = "Cavium Octeon II";
Robert Millanc094c992011-04-18 11:37:55 -07001061 set_elf_platform(cpu, "octeon2");
David Daney0e56b382010-10-07 16:03:45 -07001062 break;
David Daney0dd47812008-12-11 15:33:26 -08001063 default:
1064 printk(KERN_INFO "Unknown Octeon chip!\n");
1065 c->cputype = CPU_UNKNOWN;
1066 break;
1067 }
1068}
1069
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001070static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
1071{
1072 decode_configs(c);
1073 /* JZRISC does not implement the CP0 counter. */
1074 c->options &= ~MIPS_CPU_COUNTER;
1075 switch (c->processor_id & 0xff00) {
1076 case PRID_IMP_JZRISC:
1077 c->cputype = CPU_JZRISC;
1078 __cpu_name[cpu] = "Ingenic JZRISC";
1079 break;
1080 default:
1081 panic("Unknown Ingenic Processor ID!");
1082 break;
1083 }
1084}
1085
Jayachandran Ca7117c62011-05-11 12:04:58 +05301086static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
1087{
1088 decode_configs(c);
1089
Manuel Lauss809f36c2011-11-01 20:03:30 +01001090 if ((c->processor_id & 0xff00) == PRID_IMP_NETLOGIC_AU13XX) {
1091 c->cputype = CPU_ALCHEMY;
1092 __cpu_name[cpu] = "Au1300";
1093 /* following stuff is not for Alchemy */
1094 return;
1095 }
1096
Ralf Baechle70342282013-01-22 12:59:30 +01001097 c->options = (MIPS_CPU_TLB |
1098 MIPS_CPU_4KEX |
Jayachandran Ca7117c62011-05-11 12:04:58 +05301099 MIPS_CPU_COUNTER |
Ralf Baechle70342282013-01-22 12:59:30 +01001100 MIPS_CPU_DIVEC |
1101 MIPS_CPU_WATCH |
1102 MIPS_CPU_EJTAG |
Jayachandran Ca7117c62011-05-11 12:04:58 +05301103 MIPS_CPU_LLSC);
1104
1105 switch (c->processor_id & 0xff00) {
Jayachandran C2aa54b22011-11-16 00:21:29 +00001106 case PRID_IMP_NETLOGIC_XLP8XX:
1107 case PRID_IMP_NETLOGIC_XLP3XX:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001108 c->cputype = CPU_XLP;
1109 __cpu_name[cpu] = "Netlogic XLP";
1110 break;
1111
Jayachandran Ca7117c62011-05-11 12:04:58 +05301112 case PRID_IMP_NETLOGIC_XLR732:
1113 case PRID_IMP_NETLOGIC_XLR716:
1114 case PRID_IMP_NETLOGIC_XLR532:
1115 case PRID_IMP_NETLOGIC_XLR308:
1116 case PRID_IMP_NETLOGIC_XLR532C:
1117 case PRID_IMP_NETLOGIC_XLR516C:
1118 case PRID_IMP_NETLOGIC_XLR508C:
1119 case PRID_IMP_NETLOGIC_XLR308C:
1120 c->cputype = CPU_XLR;
1121 __cpu_name[cpu] = "Netlogic XLR";
1122 break;
1123
1124 case PRID_IMP_NETLOGIC_XLS608:
1125 case PRID_IMP_NETLOGIC_XLS408:
1126 case PRID_IMP_NETLOGIC_XLS404:
1127 case PRID_IMP_NETLOGIC_XLS208:
1128 case PRID_IMP_NETLOGIC_XLS204:
1129 case PRID_IMP_NETLOGIC_XLS108:
1130 case PRID_IMP_NETLOGIC_XLS104:
1131 case PRID_IMP_NETLOGIC_XLS616B:
1132 case PRID_IMP_NETLOGIC_XLS608B:
1133 case PRID_IMP_NETLOGIC_XLS416B:
1134 case PRID_IMP_NETLOGIC_XLS412B:
1135 case PRID_IMP_NETLOGIC_XLS408B:
1136 case PRID_IMP_NETLOGIC_XLS404B:
1137 c->cputype = CPU_XLR;
1138 __cpu_name[cpu] = "Netlogic XLS";
1139 break;
1140
1141 default:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001142 pr_info("Unknown Netlogic chip id [%02x]!\n",
Jayachandran Ca7117c62011-05-11 12:04:58 +05301143 c->processor_id);
1144 c->cputype = CPU_XLR;
1145 break;
1146 }
1147
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001148 if (c->cputype == CPU_XLP) {
Steven J. Hilla96102b2012-12-07 04:31:36 +00001149 set_isa(c, MIPS_CPU_ISA_M64R2);
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001150 c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
1151 /* This will be updated again after all threads are woken up */
1152 c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
1153 } else {
Steven J. Hilla96102b2012-12-07 04:31:36 +00001154 set_isa(c, MIPS_CPU_ISA_M64R1);
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001155 c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
1156 }
Jayachandran Ca7117c62011-05-11 12:04:58 +05301157}
1158
David Daney949e51b2010-10-14 11:32:33 -07001159#ifdef CONFIG_64BIT
1160/* For use by uaccess.h */
1161u64 __ua_limit;
1162EXPORT_SYMBOL(__ua_limit);
1163#endif
1164
Ralf Baechle9966db252007-10-11 23:46:17 +01001165const char *__cpu_name[NR_CPUS];
David Daney874fd3b2010-01-28 16:52:12 -08001166const char *__elf_platform;
Ralf Baechle9966db252007-10-11 23:46:17 +01001167
Ralf Baechle234fcd12008-03-08 09:56:28 +00001168__cpuinit void cpu_probe(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169{
1170 struct cpuinfo_mips *c = &current_cpu_data;
Ralf Baechle9966db252007-10-11 23:46:17 +01001171 unsigned int cpu = smp_processor_id();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172
Ralf Baechle70342282013-01-22 12:59:30 +01001173 c->processor_id = PRID_IMP_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 c->fpu_id = FPIR_IMP_NONE;
1175 c->cputype = CPU_UNKNOWN;
1176
1177 c->processor_id = read_c0_prid();
1178 switch (c->processor_id & 0xff0000) {
1179 case PRID_COMP_LEGACY:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001180 cpu_probe_legacy(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181 break;
1182 case PRID_COMP_MIPS:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001183 cpu_probe_mips(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 break;
1185 case PRID_COMP_ALCHEMY:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001186 cpu_probe_alchemy(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187 break;
1188 case PRID_COMP_SIBYTE:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001189 cpu_probe_sibyte(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190 break;
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001191 case PRID_COMP_BROADCOM:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001192 cpu_probe_broadcom(c, cpu);
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001193 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194 case PRID_COMP_SANDCRAFT:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001195 cpu_probe_sandcraft(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 break;
Daniel Lairda92b0582008-03-06 09:07:18 +00001197 case PRID_COMP_NXP:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001198 cpu_probe_nxp(c, cpu);
Ralf Baechlea3dddd52006-03-11 08:18:41 +00001199 break;
David Daney0dd47812008-12-11 15:33:26 -08001200 case PRID_COMP_CAVIUM:
1201 cpu_probe_cavium(c, cpu);
1202 break;
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001203 case PRID_COMP_INGENIC:
1204 cpu_probe_ingenic(c, cpu);
1205 break;
Jayachandran Ca7117c62011-05-11 12:04:58 +05301206 case PRID_COMP_NETLOGIC:
1207 cpu_probe_netlogic(c, cpu);
1208 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209 }
Franck Bui-Huudec8b1c2007-10-08 16:11:51 +02001210
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001211 BUG_ON(!__cpu_name[cpu]);
1212 BUG_ON(c->cputype == CPU_UNKNOWN);
1213
Franck Bui-Huudec8b1c2007-10-08 16:11:51 +02001214 /*
1215 * Platform code can force the cpu type to optimize code
1216 * generation. In that case be sure the cpu type is correctly
1217 * manually setup otherwise it could trigger some nasty bugs.
1218 */
1219 BUG_ON(current_cpu_type() != c->cputype);
1220
Kevin Cernekee0103d232010-05-02 14:43:52 -07001221 if (mips_fpu_disabled)
1222 c->options &= ~MIPS_CPU_FPU;
1223
1224 if (mips_dsp_disabled)
Steven J. Hillee80f7c72012-08-03 10:26:04 -05001225 c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
Kevin Cernekee0103d232010-05-02 14:43:52 -07001226
Ralf Baechle41943182005-05-05 16:45:59 +00001227 if (c->options & MIPS_CPU_FPU) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228 c->fpu_id = cpu_get_fpu_id();
Ralf Baechle41943182005-05-05 16:45:59 +00001229
Ralf Baechlee7958bb2005-12-08 13:00:20 +00001230 if (c->isa_level == MIPS_CPU_ISA_M32R1 ||
Ralf Baechleb4672d32005-12-08 14:04:24 +00001231 c->isa_level == MIPS_CPU_ISA_M32R2 ||
1232 c->isa_level == MIPS_CPU_ISA_M64R1 ||
1233 c->isa_level == MIPS_CPU_ISA_M64R2) {
Ralf Baechle41943182005-05-05 16:45:59 +00001234 if (c->fpu_id & MIPS_FPIR_3D)
1235 c->ases |= MIPS_ASE_MIPS3D;
1236 }
1237 }
Ralf Baechle9966db252007-10-11 23:46:17 +01001238
Al Cooperda4b62c2012-07-13 16:44:51 -04001239 if (cpu_has_mips_r2) {
Ralf Baechlef6771db2007-11-08 18:02:29 +00001240 c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
Al Cooperda4b62c2012-07-13 16:44:51 -04001241 /* R2 has Performance Counter Interrupt indicator */
1242 c->options |= MIPS_CPU_PCI;
1243 }
Ralf Baechlef6771db2007-11-08 18:02:29 +00001244 else
1245 c->srsets = 1;
Guenter Roeck91dfc422010-02-02 08:52:20 -08001246
1247 cpu_probe_vmbits(c);
David Daney949e51b2010-10-14 11:32:33 -07001248
1249#ifdef CONFIG_64BIT
1250 if (cpu == 0)
1251 __ua_limit = ~((1ull << cpu_vmbits) - 1);
1252#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253}
1254
Ralf Baechle234fcd12008-03-08 09:56:28 +00001255__cpuinit void cpu_report(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256{
1257 struct cpuinfo_mips *c = &current_cpu_data;
1258
Ralf Baechle9966db252007-10-11 23:46:17 +01001259 printk(KERN_INFO "CPU revision is: %08x (%s)\n",
1260 c->processor_id, cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261 if (c->options & MIPS_CPU_FPU)
Ralf Baechle9966db252007-10-11 23:46:17 +01001262 printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263}