blob: 3393ce755b15ac3c51c9fc0320317b7d24d19130 [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070069#include "xhci.h"
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +030070#include "xhci-trace.h"
Sarah Sharp7f84eef2009-04-27 19:53:56 -070071
Andiry Xube88fe42010-10-14 07:22:57 -070072static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
73 struct xhci_virt_device *virt_dev,
74 struct xhci_event_cmd *event);
75
Sarah Sharp7f84eef2009-04-27 19:53:56 -070076/*
77 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
78 * address of the TRB.
79 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070080dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070081 union xhci_trb *trb)
82{
Sarah Sharp6071d832009-05-14 11:44:14 -070083 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070084
Sarah Sharp6071d832009-05-14 11:44:14 -070085 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070086 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070087 /* offset in TRBs */
88 segment_offset = trb - seg->trbs;
89 if (segment_offset > TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070090 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070091 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070092}
93
94/* Does this link TRB point to the first segment in a ring,
95 * or was the previous TRB the last TRB on the last segment in the ERST?
96 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -070097static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070098 struct xhci_segment *seg, union xhci_trb *trb)
99{
100 if (ring == xhci->event_ring)
101 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
102 (seg->next == xhci->event_ring->first_seg);
103 else
Matt Evans28ccd292011-03-29 13:40:46 +1100104 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700105}
106
107/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
108 * segment? I.e. would the updated event TRB pointer step off the end of the
109 * event seg?
110 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700111static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700112 struct xhci_segment *seg, union xhci_trb *trb)
113{
114 if (ring == xhci->event_ring)
115 return trb == &seg->trbs[TRBS_PER_SEGMENT];
116 else
Matt Evansf5960b62011-06-01 10:22:55 +1000117 return TRB_TYPE_LINK_LE32(trb->link.control);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700118}
119
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700120static int enqueue_is_link_trb(struct xhci_ring *ring)
John Youn6c12db92010-05-10 15:33:00 -0700121{
122 struct xhci_link_trb *link = &ring->enqueue->link;
Matt Evansf5960b62011-06-01 10:22:55 +1000123 return TRB_TYPE_LINK_LE32(link->control);
John Youn6c12db92010-05-10 15:33:00 -0700124}
125
Sarah Sharpae636742009-04-29 19:02:31 -0700126/* Updates trb to point to the next TRB in the ring, and updates seg if the next
127 * TRB is in a new segment. This does not skip over link TRBs, and it does not
128 * effect the ring dequeue or enqueue pointers.
129 */
130static void next_trb(struct xhci_hcd *xhci,
131 struct xhci_ring *ring,
132 struct xhci_segment **seg,
133 union xhci_trb **trb)
134{
135 if (last_trb(xhci, ring, *seg, *trb)) {
136 *seg = (*seg)->next;
137 *trb = ((*seg)->trbs);
138 } else {
John Youna1669b22010-08-09 13:56:11 -0700139 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700140 }
141}
142
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700143/*
144 * See Cycle bit rules. SW is the consumer for the event ring only.
145 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
146 */
Andiry Xu3b72fca2012-03-05 17:49:32 +0800147static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700148{
Sarah Sharp66e49d82009-07-27 12:03:46 -0700149 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700150
151 ring->deq_updates++;
Andiry Xub008df62012-03-05 17:49:34 +0800152
Sarah Sharp50d02062012-07-26 12:03:59 -0700153 /*
154 * If this is not event ring, and the dequeue pointer
155 * is not on a link TRB, there is one more usable TRB
156 */
Andiry Xub008df62012-03-05 17:49:34 +0800157 if (ring->type != TYPE_EVENT &&
158 !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
159 ring->num_trbs_free++;
Andiry Xub008df62012-03-05 17:49:34 +0800160
Sarah Sharp50d02062012-07-26 12:03:59 -0700161 do {
162 /*
163 * Update the dequeue pointer further if that was a link TRB or
164 * we're at the end of an event ring segment (which doesn't have
165 * link TRBS)
166 */
167 if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
168 if (ring->type == TYPE_EVENT &&
169 last_trb_on_last_seg(xhci, ring,
170 ring->deq_seg, ring->dequeue)) {
171 ring->cycle_state = (ring->cycle_state ? 0 : 1);
172 }
173 ring->deq_seg = ring->deq_seg->next;
174 ring->dequeue = ring->deq_seg->trbs;
175 } else {
176 ring->dequeue++;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700177 }
Sarah Sharp50d02062012-07-26 12:03:59 -0700178 } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
179
Sarah Sharp66e49d82009-07-27 12:03:46 -0700180 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700181}
182
183/*
184 * See Cycle bit rules. SW is the consumer for the event ring only.
185 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
186 *
187 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
188 * chain bit is set), then set the chain bit in all the following link TRBs.
189 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
190 * have their chain bit cleared (so that each Link TRB is a separate TD).
191 *
192 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700193 * set, but other sections talk about dealing with the chain bit set. This was
194 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
195 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700196 *
197 * @more_trbs_coming: Will you enqueue more TRBs before calling
198 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700199 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700200static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +0800201 bool more_trbs_coming)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700202{
203 u32 chain;
204 union xhci_trb *next;
Sarah Sharp66e49d82009-07-27 12:03:46 -0700205 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700206
Matt Evans28ccd292011-03-29 13:40:46 +1100207 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Andiry Xub008df62012-03-05 17:49:34 +0800208 /* If this is not event ring, there is one less usable TRB */
209 if (ring->type != TYPE_EVENT &&
210 !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
211 ring->num_trbs_free--;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700212 next = ++(ring->enqueue);
213
214 ring->enq_updates++;
215 /* Update the dequeue pointer further if that was a link TRB or we're at
216 * the end of an event ring segment (which doesn't have link TRBS)
217 */
218 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800219 if (ring->type != TYPE_EVENT) {
220 /*
221 * If the caller doesn't plan on enqueueing more
222 * TDs before ringing the doorbell, then we
223 * don't want to give the link TRB to the
224 * hardware just yet. We'll give the link TRB
225 * back in prepare_ring() just before we enqueue
226 * the TD at the top of the ring.
227 */
228 if (!chain && !more_trbs_coming)
229 break;
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700230
Andiry Xu3b72fca2012-03-05 17:49:32 +0800231 /* If we're not dealing with 0.95 hardware or
232 * isoc rings on AMD 0.96 host,
233 * carry over the chain bit of the previous TRB
234 * (which may mean the chain bit is cleared).
235 */
236 if (!(ring->type == TYPE_ISOC &&
237 (xhci->quirks & XHCI_AMD_0x96_HOST))
Andiry Xu7e393a82011-09-23 14:19:54 -0700238 && !xhci_link_trb_quirk(xhci)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800239 next->link.control &=
240 cpu_to_le32(~TRB_CHAIN);
241 next->link.control |=
242 cpu_to_le32(chain);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700243 }
Andiry Xu3b72fca2012-03-05 17:49:32 +0800244 /* Give this link TRB to the hardware */
245 wmb();
246 next->link.control ^= cpu_to_le32(TRB_CYCLE);
247
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700248 /* Toggle the cycle bit after the last ring segment. */
249 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
250 ring->cycle_state = (ring->cycle_state ? 0 : 1);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700251 }
252 }
253 ring->enq_seg = ring->enq_seg->next;
254 ring->enqueue = ring->enq_seg->trbs;
255 next = ring->enqueue;
256 }
Sarah Sharp66e49d82009-07-27 12:03:46 -0700257 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700258}
259
260/*
Andiry Xu085deb12012-03-05 17:49:40 +0800261 * Check to see if there's room to enqueue num_trbs on the ring and make sure
262 * enqueue pointer will not advance into dequeue segment. See rules above.
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700263 */
Andiry Xub008df62012-03-05 17:49:34 +0800264static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700265 unsigned int num_trbs)
266{
Andiry Xu085deb12012-03-05 17:49:40 +0800267 int num_trbs_in_deq_seg;
Andiry Xub008df62012-03-05 17:49:34 +0800268
Andiry Xu085deb12012-03-05 17:49:40 +0800269 if (ring->num_trbs_free < num_trbs)
270 return 0;
271
272 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
273 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
274 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
275 return 0;
276 }
277
278 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700279}
280
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700281/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700282void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700283{
Elric Fuc181bc52012-06-27 16:30:57 +0800284 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
285 return;
286
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700287 xhci_dbg(xhci, "// Ding dong!\n");
Matthew Wilcox50d64672010-12-15 14:18:11 -0500288 xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700289 /* Flush PCI posted writes */
290 xhci_readl(xhci, &xhci->dba->doorbell[0]);
291}
292
Elric Fub92cc662012-06-27 16:31:12 +0800293static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
294{
295 u64 temp_64;
296 int ret;
297
298 xhci_dbg(xhci, "Abort command ring\n");
299
300 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) {
301 xhci_dbg(xhci, "The command ring isn't running, "
302 "Have the command ring been stopped?\n");
303 return 0;
304 }
305
306 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
307 if (!(temp_64 & CMD_RING_RUNNING)) {
308 xhci_dbg(xhci, "Command ring had been stopped\n");
309 return 0;
310 }
311 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
312 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
313 &xhci->op_regs->cmd_ring);
314
315 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
316 * time the completion od all xHCI commands, including
317 * the Command Abort operation. If software doesn't see
318 * CRR negated in a timely manner (e.g. longer than 5
319 * seconds), then it should assume that the there are
320 * larger problems with the xHC and assert HCRST.
321 */
Sarah Sharp2611bd12012-10-25 13:27:51 -0700322 ret = xhci_handshake(xhci, &xhci->op_regs->cmd_ring,
Elric Fub92cc662012-06-27 16:31:12 +0800323 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
324 if (ret < 0) {
325 xhci_err(xhci, "Stopped the command ring failed, "
326 "maybe the host is dead\n");
327 xhci->xhc_state |= XHCI_STATE_DYING;
328 xhci_quiesce(xhci);
329 xhci_halt(xhci);
330 return -ESHUTDOWN;
331 }
332
333 return 0;
334}
335
336static int xhci_queue_cd(struct xhci_hcd *xhci,
337 struct xhci_command *command,
338 union xhci_trb *cmd_trb)
339{
340 struct xhci_cd *cd;
341 cd = kzalloc(sizeof(struct xhci_cd), GFP_ATOMIC);
342 if (!cd)
343 return -ENOMEM;
344 INIT_LIST_HEAD(&cd->cancel_cmd_list);
345
346 cd->command = command;
347 cd->cmd_trb = cmd_trb;
348 list_add_tail(&cd->cancel_cmd_list, &xhci->cancel_cmd_list);
349
350 return 0;
351}
352
353/*
354 * Cancel the command which has issue.
355 *
356 * Some commands may hang due to waiting for acknowledgement from
357 * usb device. It is outside of the xHC's ability to control and
358 * will cause the command ring is blocked. When it occurs software
359 * should intervene to recover the command ring.
360 * See Section 4.6.1.1 and 4.6.1.2
361 */
362int xhci_cancel_cmd(struct xhci_hcd *xhci, struct xhci_command *command,
363 union xhci_trb *cmd_trb)
364{
365 int retval = 0;
366 unsigned long flags;
367
368 spin_lock_irqsave(&xhci->lock, flags);
369
370 if (xhci->xhc_state & XHCI_STATE_DYING) {
371 xhci_warn(xhci, "Abort the command ring,"
372 " but the xHCI is dead.\n");
373 retval = -ESHUTDOWN;
374 goto fail;
375 }
376
377 /* queue the cmd desriptor to cancel_cmd_list */
378 retval = xhci_queue_cd(xhci, command, cmd_trb);
379 if (retval) {
380 xhci_warn(xhci, "Queuing command descriptor failed.\n");
381 goto fail;
382 }
383
384 /* abort command ring */
385 retval = xhci_abort_cmd_ring(xhci);
386 if (retval) {
387 xhci_err(xhci, "Abort command ring failed\n");
388 if (unlikely(retval == -ESHUTDOWN)) {
389 spin_unlock_irqrestore(&xhci->lock, flags);
390 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
391 xhci_dbg(xhci, "xHCI host controller is dead.\n");
392 return retval;
393 }
394 }
395
396fail:
397 spin_unlock_irqrestore(&xhci->lock, flags);
398 return retval;
399}
400
Andiry Xube88fe42010-10-14 07:22:57 -0700401void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700402 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700403 unsigned int ep_index,
404 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700405{
Matt Evans28ccd292011-03-29 13:40:46 +1100406 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d64672010-12-15 14:18:11 -0500407 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
408 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700409
Sarah Sharpae636742009-04-29 19:02:31 -0700410 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d64672010-12-15 14:18:11 -0500411 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700412 * We don't want to restart any stream rings if there's a set dequeue
413 * pointer command pending because the device can choose to start any
414 * stream once the endpoint is on the HW schedule.
415 * FIXME - check all the stream rings for pending cancellations.
Sarah Sharpae636742009-04-29 19:02:31 -0700416 */
Matthew Wilcox50d64672010-12-15 14:18:11 -0500417 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
418 (ep_state & EP_HALTED))
419 return;
420 xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
421 /* The CPU has better things to do at this point than wait for a
422 * write-posting flush. It'll get there soon enough.
423 */
Sarah Sharpae636742009-04-29 19:02:31 -0700424}
425
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700426/* Ring the doorbell for any rings with pending URBs */
427static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
428 unsigned int slot_id,
429 unsigned int ep_index)
430{
431 unsigned int stream_id;
432 struct xhci_virt_ep *ep;
433
434 ep = &xhci->devs[slot_id]->eps[ep_index];
435
436 /* A ring has pending URBs if its TD list is not empty */
437 if (!(ep->ep_state & EP_HAS_STREAMS)) {
Oleksij Rempeld66eaf92013-07-21 15:36:19 +0200438 if (ep->ring && !(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700439 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700440 return;
441 }
442
443 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
444 stream_id++) {
445 struct xhci_stream_info *stream_info = ep->stream_info;
446 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700447 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
448 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700449 }
450}
451
Sarah Sharpae636742009-04-29 19:02:31 -0700452/*
453 * Find the segment that trb is in. Start searching in start_seg.
454 * If we must move past a segment that has a link TRB with a toggle cycle state
455 * bit set, then we will toggle the value pointed at by cycle_state.
456 */
457static struct xhci_segment *find_trb_seg(
458 struct xhci_segment *start_seg,
459 union xhci_trb *trb, int *cycle_state)
460{
461 struct xhci_segment *cur_seg = start_seg;
462 struct xhci_generic_trb *generic_trb;
463
464 while (cur_seg->trbs > trb ||
465 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
466 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000467 if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800468 *cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700469 cur_seg = cur_seg->next;
470 if (cur_seg == start_seg)
471 /* Looped over the entire list. Oops! */
Randy Dunlap326b4812010-04-19 08:53:50 -0700472 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700473 }
474 return cur_seg;
475}
476
Sarah Sharp021bff92010-07-29 22:12:20 -0700477
478static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
479 unsigned int slot_id, unsigned int ep_index,
480 unsigned int stream_id)
481{
482 struct xhci_virt_ep *ep;
483
484 ep = &xhci->devs[slot_id]->eps[ep_index];
485 /* Common case: no streams */
486 if (!(ep->ep_state & EP_HAS_STREAMS))
487 return ep->ring;
488
489 if (stream_id == 0) {
490 xhci_warn(xhci,
491 "WARN: Slot ID %u, ep index %u has streams, "
492 "but URB has no stream ID.\n",
493 slot_id, ep_index);
494 return NULL;
495 }
496
497 if (stream_id < ep->stream_info->num_streams)
498 return ep->stream_info->stream_rings[stream_id];
499
500 xhci_warn(xhci,
501 "WARN: Slot ID %u, ep index %u has "
502 "stream IDs 1 to %u allocated, "
503 "but stream ID %u is requested.\n",
504 slot_id, ep_index,
505 ep->stream_info->num_streams - 1,
506 stream_id);
507 return NULL;
508}
509
510/* Get the right ring for the given URB.
511 * If the endpoint supports streams, boundary check the URB's stream ID.
512 * If the endpoint doesn't support streams, return the singular endpoint ring.
513 */
514static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
515 struct urb *urb)
516{
517 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
518 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
519}
520
Sarah Sharpae636742009-04-29 19:02:31 -0700521/*
522 * Move the xHC's endpoint ring dequeue pointer past cur_td.
523 * Record the new state of the xHC's endpoint ring dequeue segment,
524 * dequeue pointer, and new consumer cycle state in state.
525 * Update our internal representation of the ring's dequeue pointer.
526 *
527 * We do this in three jumps:
528 * - First we update our new ring state to be the same as when the xHC stopped.
529 * - Then we traverse the ring to find the segment that contains
530 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
531 * any link TRBs with the toggle cycle bit set.
532 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
533 * if we've moved it past a link TRB with the toggle cycle bit set.
Matt Evans28ccd292011-03-29 13:40:46 +1100534 *
535 * Some of the uses of xhci_generic_trb are grotty, but if they're done
536 * with correct __le32 accesses they should work fine. Only users of this are
537 * in here.
Sarah Sharpae636742009-04-29 19:02:31 -0700538 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700539void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700540 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700541 unsigned int stream_id, struct xhci_td *cur_td,
542 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700543{
544 struct xhci_virt_device *dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700545 struct xhci_ring *ep_ring;
Sarah Sharpae636742009-04-29 19:02:31 -0700546 struct xhci_generic_trb *trb;
John Yound115b042009-07-27 12:05:15 -0700547 struct xhci_ep_ctx *ep_ctx;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700548 dma_addr_t addr;
Sarah Sharpae636742009-04-29 19:02:31 -0700549
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700550 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
551 ep_index, stream_id);
552 if (!ep_ring) {
553 xhci_warn(xhci, "WARN can't find new dequeue state "
554 "for invalid stream ID %u.\n",
555 stream_id);
556 return;
557 }
Sarah Sharpae636742009-04-29 19:02:31 -0700558 state->new_cycle_state = 0;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700559 xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700560 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700561 dev->eps[ep_index].stopped_trb,
Sarah Sharpae636742009-04-29 19:02:31 -0700562 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800563 if (!state->new_deq_seg) {
564 WARN_ON(1);
565 return;
566 }
567
Sarah Sharpae636742009-04-29 19:02:31 -0700568 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700569 xhci_dbg(xhci, "Finding endpoint context\n");
John Yound115b042009-07-27 12:05:15 -0700570 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +1100571 state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
Sarah Sharpae636742009-04-29 19:02:31 -0700572
573 state->new_deq_ptr = cur_td->last_trb;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700574 xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700575 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
576 state->new_deq_ptr,
577 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800578 if (!state->new_deq_seg) {
579 WARN_ON(1);
580 return;
581 }
Sarah Sharpae636742009-04-29 19:02:31 -0700582
583 trb = &state->new_deq_ptr->generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000584 if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
585 (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800586 state->new_cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700587 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
588
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800589 /*
590 * If there is only one segment in a ring, find_trb_seg()'s while loop
591 * will not run, and it will return before it has a chance to see if it
592 * needs to toggle the cycle bit. It can't tell if the stalled transfer
593 * ended just before the link TRB on a one-segment ring, or if the TD
594 * wrapped around the top of the ring, because it doesn't have the TD in
595 * question. Look for the one-segment case where stalled TRB's address
596 * is greater than the new dequeue pointer address.
597 */
598 if (ep_ring->first_seg == ep_ring->first_seg->next &&
599 state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
600 state->new_cycle_state ^= 0x1;
601 xhci_dbg(xhci, "Cycle state = 0x%x\n", state->new_cycle_state);
602
Sarah Sharpae636742009-04-29 19:02:31 -0700603 /* Don't update the ring cycle state for the producer (us). */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700604 xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
605 state->new_deq_seg);
606 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
607 xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
608 (unsigned long long) addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700609}
610
Sarah Sharp522989a2011-07-29 12:44:32 -0700611/* flip_cycle means flip the cycle bit of all but the first and last TRB.
612 * (The last TRB actually points to the ring enqueue pointer, which is not part
613 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
614 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700615static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Sarah Sharp522989a2011-07-29 12:44:32 -0700616 struct xhci_td *cur_td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700617{
618 struct xhci_segment *cur_seg;
619 union xhci_trb *cur_trb;
620
621 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
622 true;
623 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +1000624 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
Sarah Sharpae636742009-04-29 19:02:31 -0700625 /* Unchain any chained Link TRBs, but
626 * leave the pointers intact.
627 */
Matt Evans28ccd292011-03-29 13:40:46 +1100628 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
Sarah Sharp522989a2011-07-29 12:44:32 -0700629 /* Flip the cycle bit (link TRBs can't be the first
630 * or last TRB).
631 */
632 if (flip_cycle)
633 cur_trb->generic.field[3] ^=
634 cpu_to_le32(TRB_CYCLE);
Sarah Sharpae636742009-04-29 19:02:31 -0700635 xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700636 xhci_dbg(xhci, "Address = %p (0x%llx dma); "
637 "in seg %p (0x%llx dma)\n",
638 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700639 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700640 cur_seg,
641 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700642 } else {
643 cur_trb->generic.field[0] = 0;
644 cur_trb->generic.field[1] = 0;
645 cur_trb->generic.field[2] = 0;
646 /* Preserve only the cycle bit of this TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100647 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
Sarah Sharp522989a2011-07-29 12:44:32 -0700648 /* Flip the cycle bit except on the first or last TRB */
649 if (flip_cycle && cur_trb != cur_td->first_trb &&
650 cur_trb != cur_td->last_trb)
651 cur_trb->generic.field[3] ^=
652 cpu_to_le32(TRB_CYCLE);
Matt Evans28ccd292011-03-29 13:40:46 +1100653 cur_trb->generic.field[3] |= cpu_to_le32(
654 TRB_TYPE(TRB_TR_NOOP));
Sarah Sharp79688ac2011-12-19 16:56:04 -0800655 xhci_dbg(xhci, "TRB to noop at offset 0x%llx\n",
656 (unsigned long long)
657 xhci_trb_virt_to_dma(cur_seg, cur_trb));
Sarah Sharpae636742009-04-29 19:02:31 -0700658 }
659 if (cur_trb == cur_td->last_trb)
660 break;
661 }
662}
663
664static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700665 unsigned int ep_index, unsigned int stream_id,
666 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -0700667 union xhci_trb *deq_ptr, u32 cycle_state);
668
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700669void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700670 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700671 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700672 struct xhci_dequeue_state *deq_state)
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700673{
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700674 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
675
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700676 xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
677 "new deq ptr = %p (0x%llx dma), new cycle = %u\n",
678 deq_state->new_deq_seg,
679 (unsigned long long)deq_state->new_deq_seg->dma,
680 deq_state->new_deq_ptr,
681 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
682 deq_state->new_cycle_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700683 queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700684 deq_state->new_deq_seg,
685 deq_state->new_deq_ptr,
686 (u32) deq_state->new_cycle_state);
687 /* Stop the TD queueing code from ringing the doorbell until
688 * this command completes. The HC won't set the dequeue pointer
689 * if the ring is running, and ringing the doorbell starts the
690 * ring running.
691 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700692 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700693}
694
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700695static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700696 struct xhci_virt_ep *ep)
697{
698 ep->ep_state &= ~EP_HALT_PENDING;
699 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
700 * timer is running on another CPU, we don't decrement stop_cmds_pending
701 * (since we didn't successfully stop the watchdog timer).
702 */
703 if (del_timer(&ep->stop_cmd_timer))
704 ep->stop_cmds_pending--;
705}
706
707/* Must be called with xhci->lock held in interrupt context */
708static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
709 struct xhci_td *cur_td, int status, char *adjective)
710{
Sarah Sharp214f76f2010-10-26 11:22:02 -0700711 struct usb_hcd *hcd;
Andiry Xu8e51adc2010-07-22 15:23:31 -0700712 struct urb *urb;
713 struct urb_priv *urb_priv;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700714
Andiry Xu8e51adc2010-07-22 15:23:31 -0700715 urb = cur_td->urb;
716 urb_priv = urb->hcpriv;
717 urb_priv->td_cnt++;
Sarah Sharp214f76f2010-10-26 11:22:02 -0700718 hcd = bus_to_hcd(urb->dev->bus);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700719
Andiry Xu8e51adc2010-07-22 15:23:31 -0700720 /* Only giveback urb when this is the last td in urb */
721 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xuc41136b2011-03-22 17:08:14 +0800722 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
723 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
724 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
725 if (xhci->quirks & XHCI_AMD_PLL_FIX)
726 usb_amd_quirk_pll_enable();
727 }
728 }
Andiry Xu8e51adc2010-07-22 15:23:31 -0700729 usb_hcd_unlink_urb_from_ep(hcd, urb);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700730
731 spin_unlock(&xhci->lock);
732 usb_hcd_giveback_urb(hcd, urb, status);
733 xhci_urb_free_priv(xhci, urb_priv);
734 spin_lock(&xhci->lock);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700735 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700736}
737
Sarah Sharpae636742009-04-29 19:02:31 -0700738/*
739 * When we get a command completion for a Stop Endpoint Command, we need to
740 * unlink any cancelled TDs from the ring. There are two ways to do that:
741 *
742 * 1. If the HW was in the middle of processing the TD that needs to be
743 * cancelled, then we must move the ring's dequeue pointer past the last TRB
744 * in the TD with a Set Dequeue Pointer Command.
745 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
746 * bit cleared) so that the HW will skip over them.
747 */
748static void handle_stopped_endpoint(struct xhci_hcd *xhci,
Andiry Xube88fe42010-10-14 07:22:57 -0700749 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700750{
751 unsigned int slot_id;
752 unsigned int ep_index;
Andiry Xube88fe42010-10-14 07:22:57 -0700753 struct xhci_virt_device *virt_dev;
Sarah Sharpae636742009-04-29 19:02:31 -0700754 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700755 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -0700756 struct list_head *entry;
Randy Dunlap326b4812010-04-19 08:53:50 -0700757 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700758 struct xhci_td *last_unlinked_td;
759
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700760 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700761
Andiry Xube88fe42010-10-14 07:22:57 -0700762 if (unlikely(TRB_TO_SUSPEND_PORT(
Matt Evans28ccd292011-03-29 13:40:46 +1100763 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])))) {
Andiry Xube88fe42010-10-14 07:22:57 -0700764 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +1100765 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Andiry Xube88fe42010-10-14 07:22:57 -0700766 virt_dev = xhci->devs[slot_id];
767 if (virt_dev)
768 handle_cmd_in_cmd_wait_list(xhci, virt_dev,
769 event);
770 else
771 xhci_warn(xhci, "Stop endpoint command "
772 "completion for disabled slot %u\n",
773 slot_id);
774 return;
775 }
776
Sarah Sharpae636742009-04-29 19:02:31 -0700777 memset(&deq_state, 0, sizeof(deq_state));
Matt Evans28ccd292011-03-29 13:40:46 +1100778 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
779 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700780 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharpae636742009-04-29 19:02:31 -0700781
Sarah Sharp678539c2009-10-27 10:55:52 -0700782 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700783 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharp0714a572011-05-24 11:53:29 -0700784 ep->stopped_td = NULL;
785 ep->stopped_trb = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700786 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700787 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700788 }
Sarah Sharpae636742009-04-29 19:02:31 -0700789
790 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
791 * We have the xHCI lock, so nothing can modify this list until we drop
792 * it. We're also in the event handler, so we can't get re-interrupted
793 * if another Stop Endpoint command completes
794 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700795 list_for_each(entry, &ep->cancelled_td_list) {
Sarah Sharpae636742009-04-29 19:02:31 -0700796 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
Sarah Sharp79688ac2011-12-19 16:56:04 -0800797 xhci_dbg(xhci, "Removing canceled TD starting at 0x%llx (dma).\n",
798 (unsigned long long)xhci_trb_virt_to_dma(
799 cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700800 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
801 if (!ep_ring) {
802 /* This shouldn't happen unless a driver is mucking
803 * with the stream ID after submission. This will
804 * leave the TD on the hardware ring, and the hardware
805 * will try to execute it, and may access a buffer
806 * that has already been freed. In the best case, the
807 * hardware will execute it, and the event handler will
808 * ignore the completion event for that TD, since it was
809 * removed from the td_list for that endpoint. In
810 * short, don't muck with the stream ID after
811 * submission.
812 */
813 xhci_warn(xhci, "WARN Cancelled URB %p "
814 "has invalid stream ID %u.\n",
815 cur_td->urb,
816 cur_td->urb->stream_id);
817 goto remove_finished_td;
818 }
Sarah Sharpae636742009-04-29 19:02:31 -0700819 /*
820 * If we stopped on the TD we need to cancel, then we have to
821 * move the xHC endpoint ring dequeue pointer past this TD.
822 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700823 if (cur_td == ep->stopped_td)
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700824 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
825 cur_td->urb->stream_id,
826 cur_td, &deq_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700827 else
Sarah Sharp522989a2011-07-29 12:44:32 -0700828 td_to_noop(xhci, ep_ring, cur_td, false);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700829remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700830 /*
831 * The event handler won't see a completion for this TD anymore,
832 * so remove it from the endpoint ring's TD list. Keep it in
833 * the cancelled TD list for URB completion later.
834 */
Sarah Sharp585df1d2011-08-02 15:43:40 -0700835 list_del_init(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700836 }
837 last_unlinked_td = cur_td;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700838 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700839
840 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
841 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700842 xhci_queue_new_dequeue_state(xhci,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700843 slot_id, ep_index,
844 ep->stopped_td->urb->stream_id,
845 &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700846 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700847 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700848 /* Otherwise ring the doorbell(s) to restart queued transfers */
849 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700850 }
Sarah Sharp1624ae12010-05-06 13:40:08 -0700851 ep->stopped_td = NULL;
852 ep->stopped_trb = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700853
854 /*
855 * Drop the lock and complete the URBs in the cancelled TD list.
856 * New TDs to be cancelled might be added to the end of the list before
857 * we can complete all the URBs for the TDs we already unlinked.
858 * So stop when we've completed the URB for the last TD we unlinked.
859 */
860 do {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700861 cur_td = list_entry(ep->cancelled_td_list.next,
Sarah Sharpae636742009-04-29 19:02:31 -0700862 struct xhci_td, cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700863 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700864
865 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700866 /* Doesn't matter what we pass for status, since the core will
867 * just overwrite it (because the URB has been unlinked).
868 */
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700869 xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled");
Sarah Sharpae636742009-04-29 19:02:31 -0700870
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700871 /* Stop processing the cancelled list if the watchdog timer is
872 * running.
873 */
874 if (xhci->xhc_state & XHCI_STATE_DYING)
875 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700876 } while (cur_td != last_unlinked_td);
877
878 /* Return to the event handler with xhci->lock re-acquired */
879}
880
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700881/* Watchdog timer function for when a stop endpoint command fails to complete.
882 * In this case, we assume the host controller is broken or dying or dead. The
883 * host may still be completing some other events, so we have to be careful to
884 * let the event ring handler and the URB dequeueing/enqueueing functions know
885 * through xhci->state.
886 *
887 * The timer may also fire if the host takes a very long time to respond to the
888 * command, and the stop endpoint command completion handler cannot delete the
889 * timer before the timer function is called. Another endpoint cancellation may
890 * sneak in before the timer function can grab the lock, and that may queue
891 * another stop endpoint command and add the timer back. So we cannot use a
892 * simple flag to say whether there is a pending stop endpoint command for a
893 * particular endpoint.
894 *
895 * Instead we use a combination of that flag and a counter for the number of
896 * pending stop endpoint commands. If the timer is the tail end of the last
897 * stop endpoint command, and the endpoint's command is still pending, we assume
898 * the host is dying.
899 */
900void xhci_stop_endpoint_command_watchdog(unsigned long arg)
901{
902 struct xhci_hcd *xhci;
903 struct xhci_virt_ep *ep;
904 struct xhci_virt_ep *temp_ep;
905 struct xhci_ring *ring;
906 struct xhci_td *cur_td;
907 int ret, i, j;
Don Zickusf43d6232011-10-20 23:52:14 -0400908 unsigned long flags;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700909
910 ep = (struct xhci_virt_ep *) arg;
911 xhci = ep->xhci;
912
Don Zickusf43d6232011-10-20 23:52:14 -0400913 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700914
915 ep->stop_cmds_pending--;
916 if (xhci->xhc_state & XHCI_STATE_DYING) {
917 xhci_dbg(xhci, "Stop EP timer ran, but another timer marked "
918 "xHCI as DYING, exiting.\n");
Don Zickusf43d6232011-10-20 23:52:14 -0400919 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700920 return;
921 }
922 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
923 xhci_dbg(xhci, "Stop EP timer ran, but no command pending, "
924 "exiting.\n");
Don Zickusf43d6232011-10-20 23:52:14 -0400925 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700926 return;
927 }
928
929 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
930 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
931 /* Oops, HC is dead or dying or at least not responding to the stop
932 * endpoint command.
933 */
934 xhci->xhc_state |= XHCI_STATE_DYING;
935 /* Disable interrupts from the host controller and start halting it */
936 xhci_quiesce(xhci);
Don Zickusf43d6232011-10-20 23:52:14 -0400937 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700938
939 ret = xhci_halt(xhci);
940
Don Zickusf43d6232011-10-20 23:52:14 -0400941 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700942 if (ret < 0) {
943 /* This is bad; the host is not responding to commands and it's
944 * not allowing itself to be halted. At least interrupts are
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800945 * disabled. If we call usb_hc_died(), it will attempt to
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700946 * disconnect all device drivers under this host. Those
947 * disconnect() methods will wait for all URBs to be unlinked,
948 * so we must complete them.
949 */
950 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
951 xhci_warn(xhci, "Completing active URBs anyway.\n");
952 /* We could turn all TDs on the rings to no-ops. This won't
953 * help if the host has cached part of the ring, and is slow if
954 * we want to preserve the cycle bit. Skip it and hope the host
955 * doesn't touch the memory.
956 */
957 }
958 for (i = 0; i < MAX_HC_SLOTS; i++) {
959 if (!xhci->devs[i])
960 continue;
961 for (j = 0; j < 31; j++) {
962 temp_ep = &xhci->devs[i]->eps[j];
963 ring = temp_ep->ring;
964 if (!ring)
965 continue;
966 xhci_dbg(xhci, "Killing URBs for slot ID %u, "
967 "ep index %u\n", i, j);
968 while (!list_empty(&ring->td_list)) {
969 cur_td = list_first_entry(&ring->td_list,
970 struct xhci_td,
971 td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700972 list_del_init(&cur_td->td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700973 if (!list_empty(&cur_td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -0700974 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700975 xhci_giveback_urb_in_irq(xhci, cur_td,
976 -ESHUTDOWN, "killed");
977 }
978 while (!list_empty(&temp_ep->cancelled_td_list)) {
979 cur_td = list_first_entry(
980 &temp_ep->cancelled_td_list,
981 struct xhci_td,
982 cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700983 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700984 xhci_giveback_urb_in_irq(xhci, cur_td,
985 -ESHUTDOWN, "killed");
986 }
987 }
988 }
Don Zickusf43d6232011-10-20 23:52:14 -0400989 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700990 xhci_dbg(xhci, "Calling usb_hc_died()\n");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800991 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700992 xhci_dbg(xhci, "xHCI host controller is dead.\n");
993}
994
Andiry Xub008df62012-03-05 17:49:34 +0800995
996static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
997 struct xhci_virt_device *dev,
998 struct xhci_ring *ep_ring,
999 unsigned int ep_index)
1000{
1001 union xhci_trb *dequeue_temp;
1002 int num_trbs_free_temp;
1003 bool revert = false;
1004
1005 num_trbs_free_temp = ep_ring->num_trbs_free;
1006 dequeue_temp = ep_ring->dequeue;
1007
Sarah Sharp0d9f78a2012-06-21 16:28:30 -07001008 /* If we get two back-to-back stalls, and the first stalled transfer
1009 * ends just before a link TRB, the dequeue pointer will be left on
1010 * the link TRB by the code in the while loop. So we have to update
1011 * the dequeue pointer one segment further, or we'll jump off
1012 * the segment into la-la-land.
1013 */
1014 if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
1015 ep_ring->deq_seg = ep_ring->deq_seg->next;
1016 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1017 }
1018
Andiry Xub008df62012-03-05 17:49:34 +08001019 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1020 /* We have more usable TRBs */
1021 ep_ring->num_trbs_free++;
1022 ep_ring->dequeue++;
1023 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
1024 ep_ring->dequeue)) {
1025 if (ep_ring->dequeue ==
1026 dev->eps[ep_index].queued_deq_ptr)
1027 break;
1028 ep_ring->deq_seg = ep_ring->deq_seg->next;
1029 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1030 }
1031 if (ep_ring->dequeue == dequeue_temp) {
1032 revert = true;
1033 break;
1034 }
1035 }
1036
1037 if (revert) {
1038 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1039 ep_ring->num_trbs_free = num_trbs_free_temp;
1040 }
1041}
1042
Sarah Sharpae636742009-04-29 19:02:31 -07001043/*
1044 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1045 * we need to clear the set deq pending flag in the endpoint ring state, so that
1046 * the TD queueing code can ring the doorbell again. We also need to ring the
1047 * endpoint doorbell to restart the ring, but only if there aren't more
1048 * cancellations pending.
1049 */
1050static void handle_set_deq_completion(struct xhci_hcd *xhci,
1051 struct xhci_event_cmd *event,
1052 union xhci_trb *trb)
1053{
1054 unsigned int slot_id;
1055 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001056 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -07001057 struct xhci_ring *ep_ring;
1058 struct xhci_virt_device *dev;
John Yound115b042009-07-27 12:05:15 -07001059 struct xhci_ep_ctx *ep_ctx;
1060 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -07001061
Matt Evans28ccd292011-03-29 13:40:46 +11001062 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1063 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1064 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Sarah Sharpae636742009-04-29 19:02:31 -07001065 dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001066
1067 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1068 if (!ep_ring) {
1069 xhci_warn(xhci, "WARN Set TR deq ptr command for "
1070 "freed stream ID %u\n",
1071 stream_id);
1072 /* XXX: Harmless??? */
1073 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1074 return;
1075 }
1076
John Yound115b042009-07-27 12:05:15 -07001077 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1078 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -07001079
Matt Evans28ccd292011-03-29 13:40:46 +11001080 if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -07001081 unsigned int ep_state;
1082 unsigned int slot_state;
1083
Matt Evans28ccd292011-03-29 13:40:46 +11001084 switch (GET_COMP_CODE(le32_to_cpu(event->status))) {
Sarah Sharpae636742009-04-29 19:02:31 -07001085 case COMP_TRB_ERR:
1086 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
1087 "of stream ID configuration\n");
1088 break;
1089 case COMP_CTX_STATE:
1090 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
1091 "to incorrect slot or ep state.\n");
Matt Evans28ccd292011-03-29 13:40:46 +11001092 ep_state = le32_to_cpu(ep_ctx->ep_info);
Sarah Sharpae636742009-04-29 19:02:31 -07001093 ep_state &= EP_STATE_MASK;
Matt Evans28ccd292011-03-29 13:40:46 +11001094 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -07001095 slot_state = GET_SLOT_STATE(slot_state);
1096 xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
1097 slot_state, ep_state);
1098 break;
1099 case COMP_EBADSLT:
1100 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
1101 "slot %u was not enabled.\n", slot_id);
1102 break;
1103 default:
1104 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
1105 "completion code of %u.\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001106 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpae636742009-04-29 19:02:31 -07001107 break;
1108 }
1109 /* OK what do we do now? The endpoint state is hosed, and we
1110 * should never get to this point if the synchronization between
1111 * queueing, and endpoint state are correct. This might happen
1112 * if the device gets disconnected after we've finished
1113 * cancelling URBs, which might not be an error...
1114 */
1115 } else {
Sarah Sharp8e595a52009-07-27 12:03:31 -07001116 xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001117 le64_to_cpu(ep_ctx->deq));
Sarah Sharpbf161e82011-02-23 15:46:42 -08001118 if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
Matt Evans28ccd292011-03-29 13:40:46 +11001119 dev->eps[ep_index].queued_deq_ptr) ==
1120 (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
Sarah Sharpbf161e82011-02-23 15:46:42 -08001121 /* Update the ring's dequeue segment and dequeue pointer
1122 * to reflect the new position.
1123 */
Andiry Xub008df62012-03-05 17:49:34 +08001124 update_ring_for_set_deq_completion(xhci, dev,
1125 ep_ring, ep_index);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001126 } else {
1127 xhci_warn(xhci, "Mismatch between completed Set TR Deq "
1128 "Ptr command & xHCI internal state.\n");
1129 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1130 dev->eps[ep_index].queued_deq_seg,
1131 dev->eps[ep_index].queued_deq_ptr);
1132 }
Sarah Sharpae636742009-04-29 19:02:31 -07001133 }
1134
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001135 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpbf161e82011-02-23 15:46:42 -08001136 dev->eps[ep_index].queued_deq_seg = NULL;
1137 dev->eps[ep_index].queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001138 /* Restart any rings with pending URBs */
1139 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07001140}
1141
Sarah Sharpa1587d92009-07-27 12:03:15 -07001142static void handle_reset_ep_completion(struct xhci_hcd *xhci,
1143 struct xhci_event_cmd *event,
1144 union xhci_trb *trb)
1145{
1146 int slot_id;
1147 unsigned int ep_index;
1148
Matt Evans28ccd292011-03-29 13:40:46 +11001149 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1150 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001151 /* This command will only fail if the endpoint wasn't halted,
1152 * but we don't care.
1153 */
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03001154 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
1155 "Ignoring reset ep completion code of %u",
Matt Evansf5960b62011-06-01 10:22:55 +10001156 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001157
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001158 /* HW with the reset endpoint quirk needs to have a configure endpoint
1159 * command complete before the endpoint can be used. Queue that here
1160 * because the HW can't handle two commands being queued in a row.
1161 */
1162 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001163 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1164 "Queueing configure endpoint command");
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001165 xhci_queue_configure_endpoint(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001166 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1167 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001168 xhci_ring_cmd_db(xhci);
1169 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001170 /* Clear our internal halted state and restart the ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001171 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001172 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001173 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07001174}
Sarah Sharpae636742009-04-29 19:02:31 -07001175
Elric Fub63f4052012-06-27 16:55:43 +08001176/* Complete the command and detele it from the devcie's command queue.
1177 */
1178static void xhci_complete_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1179 struct xhci_command *command, u32 status)
1180{
1181 command->status = status;
1182 list_del(&command->cmd_list);
1183 if (command->completion)
1184 complete(command->completion);
1185 else
1186 xhci_free_command(xhci, command);
1187}
1188
1189
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001190/* Check to see if a command in the device's command queue matches this one.
1191 * Signal the completion or free the command, and return 1. Return 0 if the
1192 * completed command isn't at the head of the command list.
1193 */
1194static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1195 struct xhci_virt_device *virt_dev,
1196 struct xhci_event_cmd *event)
1197{
1198 struct xhci_command *command;
1199
1200 if (list_empty(&virt_dev->cmd_list))
1201 return 0;
1202
1203 command = list_entry(virt_dev->cmd_list.next,
1204 struct xhci_command, cmd_list);
1205 if (xhci->cmd_ring->dequeue != command->command_trb)
1206 return 0;
1207
Elric Fub63f4052012-06-27 16:55:43 +08001208 xhci_complete_cmd_in_cmd_wait_list(xhci, command,
1209 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001210 return 1;
1211}
1212
Elric Fub63f4052012-06-27 16:55:43 +08001213/*
1214 * Finding the command trb need to be cancelled and modifying it to
1215 * NO OP command. And if the command is in device's command wait
1216 * list, finishing and freeing it.
1217 *
1218 * If we can't find the command trb, we think it had already been
1219 * executed.
1220 */
1221static void xhci_cmd_to_noop(struct xhci_hcd *xhci, struct xhci_cd *cur_cd)
1222{
1223 struct xhci_segment *cur_seg;
1224 union xhci_trb *cmd_trb;
1225 u32 cycle_state;
1226
1227 if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1228 return;
1229
1230 /* find the current segment of command ring */
1231 cur_seg = find_trb_seg(xhci->cmd_ring->first_seg,
1232 xhci->cmd_ring->dequeue, &cycle_state);
1233
Sarah Sharp43a09f72012-10-16 13:17:43 -07001234 if (!cur_seg) {
1235 xhci_warn(xhci, "Command ring mismatch, dequeue = %p %llx (dma)\n",
1236 xhci->cmd_ring->dequeue,
1237 (unsigned long long)
1238 xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1239 xhci->cmd_ring->dequeue));
1240 xhci_debug_ring(xhci, xhci->cmd_ring);
1241 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
1242 return;
1243 }
1244
Elric Fub63f4052012-06-27 16:55:43 +08001245 /* find the command trb matched by cd from command ring */
1246 for (cmd_trb = xhci->cmd_ring->dequeue;
1247 cmd_trb != xhci->cmd_ring->enqueue;
1248 next_trb(xhci, xhci->cmd_ring, &cur_seg, &cmd_trb)) {
1249 /* If the trb is link trb, continue */
1250 if (TRB_TYPE_LINK_LE32(cmd_trb->generic.field[3]))
1251 continue;
1252
1253 if (cur_cd->cmd_trb == cmd_trb) {
1254
1255 /* If the command in device's command list, we should
1256 * finish it and free the command structure.
1257 */
1258 if (cur_cd->command)
1259 xhci_complete_cmd_in_cmd_wait_list(xhci,
1260 cur_cd->command, COMP_CMD_STOP);
1261
1262 /* get cycle state from the origin command trb */
1263 cycle_state = le32_to_cpu(cmd_trb->generic.field[3])
1264 & TRB_CYCLE;
1265
1266 /* modify the command trb to NO OP command */
1267 cmd_trb->generic.field[0] = 0;
1268 cmd_trb->generic.field[1] = 0;
1269 cmd_trb->generic.field[2] = 0;
1270 cmd_trb->generic.field[3] = cpu_to_le32(
1271 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
1272 break;
1273 }
1274 }
1275}
1276
1277static void xhci_cancel_cmd_in_cd_list(struct xhci_hcd *xhci)
1278{
1279 struct xhci_cd *cur_cd, *next_cd;
1280
1281 if (list_empty(&xhci->cancel_cmd_list))
1282 return;
1283
1284 list_for_each_entry_safe(cur_cd, next_cd,
1285 &xhci->cancel_cmd_list, cancel_cmd_list) {
1286 xhci_cmd_to_noop(xhci, cur_cd);
1287 list_del(&cur_cd->cancel_cmd_list);
1288 kfree(cur_cd);
1289 }
1290}
1291
1292/*
1293 * traversing the cancel_cmd_list. If the command descriptor according
1294 * to cmd_trb is found, the function free it and return 1, otherwise
1295 * return 0.
1296 */
1297static int xhci_search_cmd_trb_in_cd_list(struct xhci_hcd *xhci,
1298 union xhci_trb *cmd_trb)
1299{
1300 struct xhci_cd *cur_cd, *next_cd;
1301
1302 if (list_empty(&xhci->cancel_cmd_list))
1303 return 0;
1304
1305 list_for_each_entry_safe(cur_cd, next_cd,
1306 &xhci->cancel_cmd_list, cancel_cmd_list) {
1307 if (cur_cd->cmd_trb == cmd_trb) {
1308 if (cur_cd->command)
1309 xhci_complete_cmd_in_cmd_wait_list(xhci,
1310 cur_cd->command, COMP_CMD_STOP);
1311 list_del(&cur_cd->cancel_cmd_list);
1312 kfree(cur_cd);
1313 return 1;
1314 }
1315 }
1316
1317 return 0;
1318}
1319
1320/*
1321 * If the cmd_trb_comp_code is COMP_CMD_ABORT, we just check whether the
1322 * trb pointed by the command ring dequeue pointer is the trb we want to
1323 * cancel or not. And if the cmd_trb_comp_code is COMP_CMD_STOP, we will
1324 * traverse the cancel_cmd_list to trun the all of the commands according
1325 * to command descriptor to NO-OP trb.
1326 */
1327static int handle_stopped_cmd_ring(struct xhci_hcd *xhci,
1328 int cmd_trb_comp_code)
1329{
1330 int cur_trb_is_good = 0;
1331
1332 /* Searching the cmd trb pointed by the command ring dequeue
1333 * pointer in command descriptor list. If it is found, free it.
1334 */
1335 cur_trb_is_good = xhci_search_cmd_trb_in_cd_list(xhci,
1336 xhci->cmd_ring->dequeue);
1337
1338 if (cmd_trb_comp_code == COMP_CMD_ABORT)
1339 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1340 else if (cmd_trb_comp_code == COMP_CMD_STOP) {
1341 /* traversing the cancel_cmd_list and canceling
1342 * the command according to command descriptor
1343 */
1344 xhci_cancel_cmd_in_cd_list(xhci);
1345
1346 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
1347 /*
1348 * ring command ring doorbell again to restart the
1349 * command ring
1350 */
1351 if (xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue)
1352 xhci_ring_cmd_db(xhci);
1353 }
1354 return cur_trb_is_good;
1355}
1356
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001357static void handle_cmd_completion(struct xhci_hcd *xhci,
1358 struct xhci_event_cmd *event)
1359{
Matt Evans28ccd292011-03-29 13:40:46 +11001360 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001361 u64 cmd_dma;
1362 dma_addr_t cmd_dequeue_dma;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001363 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001364 struct xhci_virt_device *virt_dev;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001365 unsigned int ep_index;
1366 struct xhci_ring *ep_ring;
1367 unsigned int ep_state;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001368
Matt Evans28ccd292011-03-29 13:40:46 +11001369 cmd_dma = le64_to_cpu(event->cmd_trb);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001370 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001371 xhci->cmd_ring->dequeue);
1372 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1373 if (cmd_dequeue_dma == 0) {
1374 xhci->error_bitmask |= 1 << 4;
1375 return;
1376 }
1377 /* Does the DMA address match our internal dequeue pointer address? */
1378 if (cmd_dma != (u64) cmd_dequeue_dma) {
1379 xhci->error_bitmask |= 1 << 5;
1380 return;
1381 }
Elric Fub63f4052012-06-27 16:55:43 +08001382
1383 if ((GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_CMD_ABORT) ||
1384 (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_CMD_STOP)) {
1385 /* If the return value is 0, we think the trb pointed by
1386 * command ring dequeue pointer is a good trb. The good
1387 * trb means we don't want to cancel the trb, but it have
1388 * been stopped by host. So we should handle it normally.
1389 * Otherwise, driver should invoke inc_deq() and return.
1390 */
1391 if (handle_stopped_cmd_ring(xhci,
1392 GET_COMP_CODE(le32_to_cpu(event->status)))) {
1393 inc_deq(xhci, xhci->cmd_ring);
1394 return;
1395 }
1396 }
1397
Matt Evans28ccd292011-03-29 13:40:46 +11001398 switch (le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])
1399 & TRB_TYPE_BITMASK) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001400 case TRB_TYPE(TRB_ENABLE_SLOT):
Matt Evans28ccd292011-03-29 13:40:46 +11001401 if (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_SUCCESS)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001402 xhci->slot_id = slot_id;
1403 else
1404 xhci->slot_id = 0;
1405 complete(&xhci->addr_dev);
1406 break;
1407 case TRB_TYPE(TRB_DISABLE_SLOT):
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001408 if (xhci->devs[slot_id]) {
1409 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1410 /* Delete default control endpoint resources */
1411 xhci_free_device_endpoint_resources(xhci,
1412 xhci->devs[slot_id], true);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001413 xhci_free_virt_device(xhci, slot_id);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001414 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001415 break;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001416 case TRB_TYPE(TRB_CONFIG_EP):
Sarah Sharp913a8a32009-09-04 10:53:13 -07001417 virt_dev = xhci->devs[slot_id];
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001418 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
Sarah Sharp913a8a32009-09-04 10:53:13 -07001419 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001420 /*
1421 * Configure endpoint commands can come from the USB core
1422 * configuration or alt setting changes, or because the HW
1423 * needed an extra configure endpoint command after a reset
Sarah Sharp8df75f42010-04-02 15:34:16 -07001424 * endpoint command or streams were being configured.
1425 * If the command was for a halted endpoint, the xHCI driver
1426 * is not waiting on the configure endpoint command.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001427 */
1428 ctrl_ctx = xhci_get_input_control_ctx(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001429 virt_dev->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001430 if (!ctrl_ctx) {
1431 xhci_warn(xhci, "Could not get input context, bad type.\n");
1432 break;
1433 }
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001434 /* Input ctx add_flags are the endpoint index plus one */
Matt Evans28ccd292011-03-29 13:40:46 +11001435 ep_index = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags)) - 1;
Sarah Sharp06df5722009-12-03 09:44:31 -08001436 /* A usb_set_interface() call directly after clearing a halted
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001437 * condition may race on this quirky hardware. Not worth
1438 * worrying about, since this is prototype hardware. Not sure
1439 * if this will work for streams, but streams support was
1440 * untested on this prototype.
Sarah Sharp06df5722009-12-03 09:44:31 -08001441 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001442 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
Sarah Sharp06df5722009-12-03 09:44:31 -08001443 ep_index != (unsigned int) -1 &&
Matt Evans28ccd292011-03-29 13:40:46 +11001444 le32_to_cpu(ctrl_ctx->add_flags) - SLOT_FLAG ==
1445 le32_to_cpu(ctrl_ctx->drop_flags)) {
Sarah Sharp06df5722009-12-03 09:44:31 -08001446 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
1447 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
1448 if (!(ep_state & EP_HALTED))
1449 goto bandwidth_change;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001450 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1451 "Completed config ep cmd - "
1452 "last ep index = %d, state = %d",
Sarah Sharp06df5722009-12-03 09:44:31 -08001453 ep_index, ep_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001454 /* Clear internal halted state and restart ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001455 xhci->devs[slot_id]->eps[ep_index].ep_state &=
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001456 ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001457 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharp06df5722009-12-03 09:44:31 -08001458 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001459 }
Sarah Sharp06df5722009-12-03 09:44:31 -08001460bandwidth_change:
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001461 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1462 "Completed config ep cmd");
Sarah Sharp06df5722009-12-03 09:44:31 -08001463 xhci->devs[slot_id]->cmd_status =
Matt Evans28ccd292011-03-29 13:40:46 +11001464 GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp06df5722009-12-03 09:44:31 -08001465 complete(&xhci->devs[slot_id]->cmd_completion);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001466 break;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001467 case TRB_TYPE(TRB_EVAL_CONTEXT):
Sarah Sharpac1c1b72009-09-04 10:53:20 -07001468 virt_dev = xhci->devs[slot_id];
1469 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1470 break;
Matt Evans28ccd292011-03-29 13:40:46 +11001471 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001472 complete(&xhci->devs[slot_id]->cmd_completion);
1473 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001474 case TRB_TYPE(TRB_ADDR_DEV):
Matt Evans28ccd292011-03-29 13:40:46 +11001475 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001476 complete(&xhci->addr_dev);
1477 break;
Sarah Sharpae636742009-04-29 19:02:31 -07001478 case TRB_TYPE(TRB_STOP_RING):
Andiry Xube88fe42010-10-14 07:22:57 -07001479 handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001480 break;
1481 case TRB_TYPE(TRB_SET_DEQ):
1482 handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
1483 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001484 case TRB_TYPE(TRB_CMD_NOOP):
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001485 break;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001486 case TRB_TYPE(TRB_RESET_EP):
1487 handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
1488 break;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001489 case TRB_TYPE(TRB_RESET_DEV):
1490 xhci_dbg(xhci, "Completed reset device command.\n");
1491 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +11001492 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001493 virt_dev = xhci->devs[slot_id];
1494 if (virt_dev)
1495 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1496 else
1497 xhci_warn(xhci, "Reset device command completion "
1498 "for disabled slot %u\n", slot_id);
1499 break;
Sarah Sharp02386342010-05-24 13:25:28 -07001500 case TRB_TYPE(TRB_NEC_GET_FW):
1501 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1502 xhci->error_bitmask |= 1 << 6;
1503 break;
1504 }
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001505 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1506 "NEC firmware version %2x.%02x",
Matt Evans28ccd292011-03-29 13:40:46 +11001507 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1508 NEC_FW_MINOR(le32_to_cpu(event->status)));
Sarah Sharp02386342010-05-24 13:25:28 -07001509 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001510 default:
1511 /* Skip over unknown commands on the event ring */
1512 xhci->error_bitmask |= 1 << 6;
1513 break;
1514 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08001515 inc_deq(xhci, xhci->cmd_ring);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001516}
1517
Sarah Sharp02386342010-05-24 13:25:28 -07001518static void handle_vendor_event(struct xhci_hcd *xhci,
1519 union xhci_trb *event)
1520{
1521 u32 trb_type;
1522
Matt Evans28ccd292011-03-29 13:40:46 +11001523 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
Sarah Sharp02386342010-05-24 13:25:28 -07001524 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1525 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1526 handle_cmd_completion(xhci, &event->event_cmd);
1527}
1528
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001529/* @port_id: the one-based port ID from the hardware (indexed from array of all
1530 * port registers -- USB 3.0 and USB 2.0).
1531 *
1532 * Returns a zero-based port number, which is suitable for indexing into each of
1533 * the split roothubs' port arrays and bus state arrays.
Sarah Sharpd0cd5d42011-11-14 17:51:39 -08001534 * Add one to it in order to call xhci_find_slot_id_by_port.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001535 */
1536static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1537 struct xhci_hcd *xhci, u32 port_id)
1538{
1539 unsigned int i;
1540 unsigned int num_similar_speed_ports = 0;
1541
1542 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1543 * and usb2_ports are 0-based indexes. Count the number of similar
1544 * speed ports, up to 1 port before this port.
1545 */
1546 for (i = 0; i < (port_id - 1); i++) {
1547 u8 port_speed = xhci->port_array[i];
1548
1549 /*
1550 * Skip ports that don't have known speeds, or have duplicate
1551 * Extended Capabilities port speed entries.
1552 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001553 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001554 continue;
1555
1556 /*
1557 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1558 * 1.1 ports are under the USB 2.0 hub. If the port speed
1559 * matches the device speed, it's a similar speed port.
1560 */
1561 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1562 num_similar_speed_ports++;
1563 }
1564 return num_similar_speed_ports;
1565}
1566
Sarah Sharp623bef92011-11-11 14:57:33 -08001567static void handle_device_notification(struct xhci_hcd *xhci,
1568 union xhci_trb *event)
1569{
1570 u32 slot_id;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001571 struct usb_device *udev;
Sarah Sharp623bef92011-11-11 14:57:33 -08001572
1573 slot_id = TRB_TO_SLOT_ID(event->generic.field[3]);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001574 if (!xhci->devs[slot_id]) {
Sarah Sharp623bef92011-11-11 14:57:33 -08001575 xhci_warn(xhci, "Device Notification event for "
1576 "unused slot %u\n", slot_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001577 return;
1578 }
1579
1580 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1581 slot_id);
1582 udev = xhci->devs[slot_id]->udev;
1583 if (udev && udev->parent)
1584 usb_wakeup_notification(udev->parent, udev->portnum);
Sarah Sharp623bef92011-11-11 14:57:33 -08001585}
1586
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001587static void handle_port_status(struct xhci_hcd *xhci,
1588 union xhci_trb *event)
1589{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001590 struct usb_hcd *hcd;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001591 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001592 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001593 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001594 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001595 unsigned int faked_port_index;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001596 u8 major_revision;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001597 struct xhci_bus_state *bus_state;
Matt Evans28ccd292011-03-29 13:40:46 +11001598 __le32 __iomem **port_array;
Sarah Sharp386139d2011-03-24 08:02:58 -07001599 bool bogus_port_status = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001600
1601 /* Port status change events always have a successful completion code */
Matt Evans28ccd292011-03-29 13:40:46 +11001602 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001603 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1604 xhci->error_bitmask |= 1 << 8;
1605 }
Matt Evans28ccd292011-03-29 13:40:46 +11001606 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001607 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1608
Sarah Sharp518e8482010-12-15 11:56:29 -08001609 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1610 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001611 xhci_warn(xhci, "Invalid port id %d\n", port_id);
Peter Chen09ce0c02013-03-20 09:30:00 +08001612 inc_deq(xhci, xhci->event_ring);
1613 return;
Andiry Xu56192532010-10-14 07:23:00 -07001614 }
1615
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001616 /* Figure out which usb_hcd this port is attached to:
1617 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1618 */
1619 major_revision = xhci->port_array[port_id - 1];
Peter Chen09ce0c02013-03-20 09:30:00 +08001620
1621 /* Find the right roothub. */
1622 hcd = xhci_to_hcd(xhci);
1623 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1624 hcd = xhci->shared_hcd;
1625
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001626 if (major_revision == 0) {
1627 xhci_warn(xhci, "Event for port %u not in "
1628 "Extended Capabilities, ignoring.\n",
1629 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001630 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001631 goto cleanup;
1632 }
Dan Carpenter22e04872011-03-17 22:39:49 +03001633 if (major_revision == DUPLICATE_ENTRY) {
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001634 xhci_warn(xhci, "Event for port %u duplicated in"
1635 "Extended Capabilities, ignoring.\n",
1636 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001637 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001638 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001639 }
1640
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001641 /*
1642 * Hardware port IDs reported by a Port Status Change Event include USB
1643 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1644 * resume event, but we first need to translate the hardware port ID
1645 * into the index into the ports on the correct split roothub, and the
1646 * correct bus_state structure.
1647 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001648 bus_state = &xhci->bus_state[hcd_index(hcd)];
1649 if (hcd->speed == HCD_USB3)
1650 port_array = xhci->usb3_ports;
1651 else
1652 port_array = xhci->usb2_ports;
1653 /* Find the faked port hub number */
1654 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1655 port_id);
1656
Sarah Sharp5308a912010-12-01 11:34:59 -08001657 temp = xhci_readl(xhci, port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001658 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001659 xhci_dbg(xhci, "resume root hub\n");
1660 usb_hcd_resume_root_hub(hcd);
1661 }
1662
1663 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1664 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1665
1666 temp1 = xhci_readl(xhci, &xhci->op_regs->command);
1667 if (!(temp1 & CMD_RUN)) {
1668 xhci_warn(xhci, "xHC is not running.\n");
1669 goto cleanup;
1670 }
1671
1672 if (DEV_SUPERSPEED(temp)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001673 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001674 /* Set a flag to say the port signaled remote wakeup,
1675 * so we can tell the difference between the end of
1676 * device and host initiated resume.
1677 */
1678 bus_state->port_remote_wakeup |= 1 << faked_port_index;
Sarah Sharpd93814c2012-01-24 16:39:02 -08001679 xhci_test_and_clear_bit(xhci, port_array,
1680 faked_port_index, PORT_PLC);
Andiry Xuc9682df2011-09-23 14:19:48 -07001681 xhci_set_link_state(xhci, port_array, faked_port_index,
1682 XDEV_U0);
Sarah Sharpd93814c2012-01-24 16:39:02 -08001683 /* Need to wait until the next link state change
1684 * indicates the device is actually in U0.
1685 */
1686 bogus_port_status = true;
1687 goto cleanup;
Andiry Xu56192532010-10-14 07:23:00 -07001688 } else {
1689 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001690 bus_state->resume_done[faked_port_index] = jiffies +
Andiry Xu56192532010-10-14 07:23:00 -07001691 msecs_to_jiffies(20);
Andiry Xuf370b992012-04-14 02:54:30 +08001692 set_bit(faked_port_index, &bus_state->resuming_ports);
Andiry Xu56192532010-10-14 07:23:00 -07001693 mod_timer(&hcd->rh_timer,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001694 bus_state->resume_done[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001695 /* Do the rest in GetPortStatus */
1696 }
1697 }
1698
Sarah Sharpd93814c2012-01-24 16:39:02 -08001699 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1700 DEV_SUPERSPEED(temp)) {
1701 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001702 /* We've just brought the device into U0 through either the
1703 * Resume state after a device remote wakeup, or through the
1704 * U3Exit state after a host-initiated resume. If it's a device
1705 * initiated remote wake, don't pass up the link state change,
1706 * so the roothub behavior is consistent with external
1707 * USB 3.0 hub behavior.
1708 */
Sarah Sharpd93814c2012-01-24 16:39:02 -08001709 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1710 faked_port_index + 1);
1711 if (slot_id && xhci->devs[slot_id])
1712 xhci_ring_device(xhci, slot_id);
Nickolai Zeldovichba7b5c22013-01-07 22:39:31 -05001713 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001714 bus_state->port_remote_wakeup &=
1715 ~(1 << faked_port_index);
1716 xhci_test_and_clear_bit(xhci, port_array,
1717 faked_port_index, PORT_PLC);
1718 usb_wakeup_notification(hcd->self.root_hub,
1719 faked_port_index + 1);
1720 bogus_port_status = true;
1721 goto cleanup;
1722 }
Sarah Sharpd93814c2012-01-24 16:39:02 -08001723 }
1724
Andiry Xu6fd45622011-09-23 14:19:50 -07001725 if (hcd->speed != HCD_USB3)
1726 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1727 PORT_PLC);
1728
Andiry Xu56192532010-10-14 07:23:00 -07001729cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001730 /* Update event ring dequeue pointer before dropping the lock */
Andiry Xu3b72fca2012-03-05 17:49:32 +08001731 inc_deq(xhci, xhci->event_ring);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001732
Sarah Sharp386139d2011-03-24 08:02:58 -07001733 /* Don't make the USB core poll the roothub if we got a bad port status
1734 * change event. Besides, at that point we can't tell which roothub
1735 * (USB 2.0 or USB 3.0) to kick.
1736 */
1737 if (bogus_port_status)
1738 return;
1739
Sarah Sharpc52804a2012-11-27 12:30:23 -08001740 /*
1741 * xHCI port-status-change events occur when the "or" of all the
1742 * status-change bits in the portsc register changes from 0 to 1.
1743 * New status changes won't cause an event if any other change
1744 * bits are still set. When an event occurs, switch over to
1745 * polling to avoid losing status changes.
1746 */
1747 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1748 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001749 spin_unlock(&xhci->lock);
1750 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001751 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001752 spin_lock(&xhci->lock);
1753}
1754
1755/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001756 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1757 * at end_trb, which may be in another segment. If the suspect DMA address is a
1758 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1759 * returns 0.
1760 */
Sarah Sharp6648f292009-11-09 13:35:23 -08001761struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001762 union xhci_trb *start_trb,
1763 union xhci_trb *end_trb,
1764 dma_addr_t suspect_dma)
1765{
1766 dma_addr_t start_dma;
1767 dma_addr_t end_seg_dma;
1768 dma_addr_t end_trb_dma;
1769 struct xhci_segment *cur_seg;
1770
Sarah Sharp23e3be12009-04-29 19:05:20 -07001771 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001772 cur_seg = start_seg;
1773
1774 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001775 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001776 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001777 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001778 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001779 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001780 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001781 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001782
1783 if (end_trb_dma > 0) {
1784 /* The end TRB is in this segment, so suspect should be here */
1785 if (start_dma <= end_trb_dma) {
1786 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1787 return cur_seg;
1788 } else {
1789 /* Case for one segment with
1790 * a TD wrapped around to the top
1791 */
1792 if ((suspect_dma >= start_dma &&
1793 suspect_dma <= end_seg_dma) ||
1794 (suspect_dma >= cur_seg->dma &&
1795 suspect_dma <= end_trb_dma))
1796 return cur_seg;
1797 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001798 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001799 } else {
1800 /* Might still be somewhere in this segment */
1801 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1802 return cur_seg;
1803 }
1804 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001805 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001806 } while (cur_seg != start_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001807
Randy Dunlap326b4812010-04-19 08:53:50 -07001808 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001809}
1810
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001811static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1812 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001813 unsigned int stream_id,
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001814 struct xhci_td *td, union xhci_trb *event_trb)
1815{
1816 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1817 ep->ep_state |= EP_HALTED;
1818 ep->stopped_td = td;
1819 ep->stopped_trb = event_trb;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001820 ep->stopped_stream = stream_id;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001821
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001822 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1823 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001824
1825 ep->stopped_td = NULL;
1826 ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07001827 ep->stopped_stream = 0;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001828
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001829 xhci_ring_cmd_db(xhci);
1830}
1831
1832/* Check if an error has halted the endpoint ring. The class driver will
1833 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1834 * However, a babble and other errors also halt the endpoint ring, and the class
1835 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1836 * Ring Dequeue Pointer command manually.
1837 */
1838static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1839 struct xhci_ep_ctx *ep_ctx,
1840 unsigned int trb_comp_code)
1841{
1842 /* TRB completion codes that may require a manual halt cleanup */
1843 if (trb_comp_code == COMP_TX_ERR ||
1844 trb_comp_code == COMP_BABBLE ||
1845 trb_comp_code == COMP_SPLIT_ERR)
1846 /* The 0.96 spec says a babbling control endpoint
1847 * is not halted. The 0.96 spec says it is. Some HW
1848 * claims to be 0.95 compliant, but it halts the control
1849 * endpoint anyway. Check if a babble halted the
1850 * endpoint.
1851 */
Matt Evansf5960b62011-06-01 10:22:55 +10001852 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1853 cpu_to_le32(EP_STATE_HALTED))
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001854 return 1;
1855
1856 return 0;
1857}
1858
Sarah Sharpb45b5062009-12-09 15:59:06 -08001859int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1860{
1861 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1862 /* Vendor defined "informational" completion code,
1863 * treat as not-an-error.
1864 */
1865 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1866 trb_comp_code);
1867 xhci_dbg(xhci, "Treating code as success.\n");
1868 return 1;
1869 }
1870 return 0;
1871}
1872
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001873/*
Andiry Xu4422da62010-07-22 15:22:55 -07001874 * Finish the td processing, remove the td from td list;
1875 * Return 1 if the urb can be given back.
1876 */
1877static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1878 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1879 struct xhci_virt_ep *ep, int *status, bool skip)
1880{
1881 struct xhci_virt_device *xdev;
1882 struct xhci_ring *ep_ring;
1883 unsigned int slot_id;
1884 int ep_index;
1885 struct urb *urb = NULL;
1886 struct xhci_ep_ctx *ep_ctx;
1887 int ret = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001888 struct urb_priv *urb_priv;
Andiry Xu4422da62010-07-22 15:22:55 -07001889 u32 trb_comp_code;
1890
Matt Evans28ccd292011-03-29 13:40:46 +11001891 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu4422da62010-07-22 15:22:55 -07001892 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001893 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1894 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu4422da62010-07-22 15:22:55 -07001895 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001896 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu4422da62010-07-22 15:22:55 -07001897
1898 if (skip)
1899 goto td_cleanup;
1900
1901 if (trb_comp_code == COMP_STOP_INVAL ||
1902 trb_comp_code == COMP_STOP) {
1903 /* The Endpoint Stop Command completion will take care of any
1904 * stopped TDs. A stopped TD may be restarted, so don't update
1905 * the ring dequeue pointer or take this TD off any lists yet.
1906 */
1907 ep->stopped_td = td;
1908 ep->stopped_trb = event_trb;
1909 return 0;
1910 } else {
1911 if (trb_comp_code == COMP_STALL) {
1912 /* The transfer is completed from the driver's
1913 * perspective, but we need to issue a set dequeue
1914 * command for this stalled endpoint to move the dequeue
1915 * pointer past the TD. We can't do that here because
1916 * the halt condition must be cleared first. Let the
1917 * USB class driver clear the stall later.
1918 */
1919 ep->stopped_td = td;
1920 ep->stopped_trb = event_trb;
1921 ep->stopped_stream = ep_ring->stream_id;
1922 } else if (xhci_requires_manual_halt_cleanup(xhci,
1923 ep_ctx, trb_comp_code)) {
1924 /* Other types of errors halt the endpoint, but the
1925 * class driver doesn't call usb_reset_endpoint() unless
1926 * the error is -EPIPE. Clear the halted status in the
1927 * xHCI hardware manually.
1928 */
1929 xhci_cleanup_halted_endpoint(xhci,
1930 slot_id, ep_index, ep_ring->stream_id,
1931 td, event_trb);
1932 } else {
1933 /* Update ring dequeue pointer */
1934 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08001935 inc_deq(xhci, ep_ring);
1936 inc_deq(xhci, ep_ring);
Andiry Xu4422da62010-07-22 15:22:55 -07001937 }
1938
1939td_cleanup:
1940 /* Clean up the endpoint's TD list */
1941 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001942 urb_priv = urb->hcpriv;
Andiry Xu4422da62010-07-22 15:22:55 -07001943
1944 /* Do one last check of the actual transfer length.
1945 * If the host controller said we transferred more data than
1946 * the buffer length, urb->actual_length will be a very big
1947 * number (since it's unsigned). Play it safe and say we didn't
1948 * transfer anything.
1949 */
1950 if (urb->actual_length > urb->transfer_buffer_length) {
1951 xhci_warn(xhci, "URB transfer length is wrong, "
1952 "xHC issue? req. len = %u, "
1953 "act. len = %u\n",
1954 urb->transfer_buffer_length,
1955 urb->actual_length);
1956 urb->actual_length = 0;
1957 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1958 *status = -EREMOTEIO;
1959 else
1960 *status = 0;
1961 }
Sarah Sharp585df1d2011-08-02 15:43:40 -07001962 list_del_init(&td->td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001963 /* Was this TD slated to be cancelled but completed anyway? */
1964 if (!list_empty(&td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -07001965 list_del_init(&td->cancelled_td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001966
Andiry Xu8e51adc2010-07-22 15:23:31 -07001967 urb_priv->td_cnt++;
1968 /* Giveback the urb when all the tds are completed */
Andiry Xuc41136b2011-03-22 17:08:14 +08001969 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001970 ret = 1;
Andiry Xuc41136b2011-03-22 17:08:14 +08001971 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
1972 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
1973 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
1974 == 0) {
1975 if (xhci->quirks & XHCI_AMD_PLL_FIX)
1976 usb_amd_quirk_pll_enable();
1977 }
1978 }
1979 }
Andiry Xu4422da62010-07-22 15:22:55 -07001980 }
1981
1982 return ret;
1983}
1984
1985/*
Andiry Xu8af56be2010-07-22 15:23:03 -07001986 * Process control tds, update urb status and actual_length.
1987 */
1988static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1989 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1990 struct xhci_virt_ep *ep, int *status)
1991{
1992 struct xhci_virt_device *xdev;
1993 struct xhci_ring *ep_ring;
1994 unsigned int slot_id;
1995 int ep_index;
1996 struct xhci_ep_ctx *ep_ctx;
1997 u32 trb_comp_code;
1998
Matt Evans28ccd292011-03-29 13:40:46 +11001999 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu8af56be2010-07-22 15:23:03 -07002000 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11002001 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2002 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu8af56be2010-07-22 15:23:03 -07002003 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11002004 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07002005
Andiry Xu8af56be2010-07-22 15:23:03 -07002006 switch (trb_comp_code) {
2007 case COMP_SUCCESS:
2008 if (event_trb == ep_ring->dequeue) {
2009 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
2010 "without IOC set??\n");
2011 *status = -ESHUTDOWN;
2012 } else if (event_trb != td->last_trb) {
2013 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
2014 "without IOC set??\n");
2015 *status = -ESHUTDOWN;
2016 } else {
Andiry Xu8af56be2010-07-22 15:23:03 -07002017 *status = 0;
2018 }
2019 break;
2020 case COMP_SHORT_TX:
Andiry Xu8af56be2010-07-22 15:23:03 -07002021 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2022 *status = -EREMOTEIO;
2023 else
2024 *status = 0;
2025 break;
Sarah Sharp3abeca92011-05-05 19:08:09 -07002026 case COMP_STOP_INVAL:
2027 case COMP_STOP:
2028 return finish_td(xhci, td, event_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07002029 default:
2030 if (!xhci_requires_manual_halt_cleanup(xhci,
2031 ep_ctx, trb_comp_code))
2032 break;
2033 xhci_dbg(xhci, "TRB error code %u, "
2034 "halted endpoint index = %u\n",
2035 trb_comp_code, ep_index);
2036 /* else fall through */
2037 case COMP_STALL:
2038 /* Did we transfer part of the data (middle) phase? */
2039 if (event_trb != ep_ring->dequeue &&
2040 event_trb != td->last_trb)
2041 td->urb->actual_length =
Vivek Gautam1c11a172013-03-21 12:06:48 +05302042 td->urb->transfer_buffer_length -
2043 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07002044 else
2045 td->urb->actual_length = 0;
2046
2047 xhci_cleanup_halted_endpoint(xhci,
2048 slot_id, ep_index, 0, td, event_trb);
2049 return finish_td(xhci, td, event_trb, event, ep, status, true);
2050 }
2051 /*
2052 * Did we transfer any data, despite the errors that might have
2053 * happened? I.e. did we get past the setup stage?
2054 */
2055 if (event_trb != ep_ring->dequeue) {
2056 /* The event was for the status stage */
2057 if (event_trb == td->last_trb) {
2058 if (td->urb->actual_length != 0) {
2059 /* Don't overwrite a previously set error code
2060 */
2061 if ((*status == -EINPROGRESS || *status == 0) &&
2062 (td->urb->transfer_flags
2063 & URB_SHORT_NOT_OK))
2064 /* Did we already see a short data
2065 * stage? */
2066 *status = -EREMOTEIO;
2067 } else {
2068 td->urb->actual_length =
2069 td->urb->transfer_buffer_length;
2070 }
2071 } else {
2072 /* Maybe the event was for the data stage? */
Sarah Sharp3abeca92011-05-05 19:08:09 -07002073 td->urb->actual_length =
2074 td->urb->transfer_buffer_length -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302075 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Sarah Sharp3abeca92011-05-05 19:08:09 -07002076 xhci_dbg(xhci, "Waiting for status "
2077 "stage event\n");
2078 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07002079 }
2080 }
2081
2082 return finish_td(xhci, td, event_trb, event, ep, status, false);
2083}
2084
2085/*
Andiry Xu04e51902010-07-22 15:23:39 -07002086 * Process isochronous tds, update urb packet status and actual_length.
2087 */
2088static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2089 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2090 struct xhci_virt_ep *ep, int *status)
2091{
2092 struct xhci_ring *ep_ring;
2093 struct urb_priv *urb_priv;
2094 int idx;
2095 int len = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07002096 union xhci_trb *cur_trb;
2097 struct xhci_segment *cur_seg;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002098 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07002099 u32 trb_comp_code;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002100 bool skip_td = false;
Andiry Xu04e51902010-07-22 15:23:39 -07002101
Matt Evans28ccd292011-03-29 13:40:46 +11002102 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2103 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002104 urb_priv = td->urb->hcpriv;
2105 idx = urb_priv->td_cnt;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002106 frame = &td->urb->iso_frame_desc[idx];
Andiry Xu04e51902010-07-22 15:23:39 -07002107
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002108 /* handle completion code */
2109 switch (trb_comp_code) {
2110 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302111 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002112 frame->status = 0;
2113 break;
2114 }
2115 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2116 trb_comp_code = COMP_SHORT_TX;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002117 case COMP_SHORT_TX:
2118 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2119 -EREMOTEIO : 0;
2120 break;
2121 case COMP_BW_OVER:
2122 frame->status = -ECOMM;
2123 skip_td = true;
2124 break;
2125 case COMP_BUFF_OVER:
2126 case COMP_BABBLE:
2127 frame->status = -EOVERFLOW;
2128 skip_td = true;
2129 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002130 case COMP_DEV_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002131 case COMP_STALL:
Hans de Goede9c745992012-04-23 15:06:09 +02002132 case COMP_TX_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002133 frame->status = -EPROTO;
2134 skip_td = true;
2135 break;
2136 case COMP_STOP:
2137 case COMP_STOP_INVAL:
2138 break;
2139 default:
2140 frame->status = -1;
2141 break;
Andiry Xu04e51902010-07-22 15:23:39 -07002142 }
2143
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002144 if (trb_comp_code == COMP_SUCCESS || skip_td) {
2145 frame->actual_length = frame->length;
2146 td->urb->actual_length += frame->length;
Andiry Xu04e51902010-07-22 15:23:39 -07002147 } else {
2148 for (cur_trb = ep_ring->dequeue,
2149 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
2150 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002151 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2152 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Matt Evans28ccd292011-03-29 13:40:46 +11002153 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu04e51902010-07-22 15:23:39 -07002154 }
Matt Evans28ccd292011-03-29 13:40:46 +11002155 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302156 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002157
2158 if (trb_comp_code != COMP_STOP_INVAL) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002159 frame->actual_length = len;
Andiry Xu04e51902010-07-22 15:23:39 -07002160 td->urb->actual_length += len;
2161 }
2162 }
2163
Andiry Xu04e51902010-07-22 15:23:39 -07002164 return finish_td(xhci, td, event_trb, event, ep, status, false);
2165}
2166
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002167static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2168 struct xhci_transfer_event *event,
2169 struct xhci_virt_ep *ep, int *status)
2170{
2171 struct xhci_ring *ep_ring;
2172 struct urb_priv *urb_priv;
2173 struct usb_iso_packet_descriptor *frame;
2174 int idx;
2175
Matt Evansf6975312011-06-01 13:01:01 +10002176 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002177 urb_priv = td->urb->hcpriv;
2178 idx = urb_priv->td_cnt;
2179 frame = &td->urb->iso_frame_desc[idx];
2180
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002181 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002182 frame->status = -EXDEV;
2183
2184 /* calc actual length */
2185 frame->actual_length = 0;
2186
2187 /* Update ring dequeue pointer */
2188 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002189 inc_deq(xhci, ep_ring);
2190 inc_deq(xhci, ep_ring);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002191
2192 return finish_td(xhci, td, NULL, event, ep, status, true);
2193}
2194
Andiry Xu04e51902010-07-22 15:23:39 -07002195/*
Andiry Xu22405ed2010-07-22 15:23:08 -07002196 * Process bulk and interrupt tds, update urb status and actual_length.
2197 */
2198static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2199 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2200 struct xhci_virt_ep *ep, int *status)
2201{
2202 struct xhci_ring *ep_ring;
2203 union xhci_trb *cur_trb;
2204 struct xhci_segment *cur_seg;
2205 u32 trb_comp_code;
2206
Matt Evans28ccd292011-03-29 13:40:46 +11002207 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2208 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002209
2210 switch (trb_comp_code) {
2211 case COMP_SUCCESS:
2212 /* Double check that the HW transferred everything. */
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002213 if (event_trb != td->last_trb ||
Vivek Gautam1c11a172013-03-21 12:06:48 +05302214 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002215 xhci_warn(xhci, "WARN Successful completion "
2216 "on short TX\n");
2217 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2218 *status = -EREMOTEIO;
2219 else
2220 *status = 0;
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002221 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2222 trb_comp_code = COMP_SHORT_TX;
Andiry Xu22405ed2010-07-22 15:23:08 -07002223 } else {
Andiry Xu22405ed2010-07-22 15:23:08 -07002224 *status = 0;
2225 }
2226 break;
2227 case COMP_SHORT_TX:
2228 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2229 *status = -EREMOTEIO;
2230 else
2231 *status = 0;
2232 break;
2233 default:
2234 /* Others already handled above */
2235 break;
2236 }
Sarah Sharpf444ff22011-04-05 15:53:47 -07002237 if (trb_comp_code == COMP_SHORT_TX)
2238 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2239 "%d bytes untransferred\n",
2240 td->urb->ep->desc.bEndpointAddress,
2241 td->urb->transfer_buffer_length,
Vivek Gautam1c11a172013-03-21 12:06:48 +05302242 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002243 /* Fast path - was this the last TRB in the TD for this URB? */
2244 if (event_trb == td->last_trb) {
Vivek Gautam1c11a172013-03-21 12:06:48 +05302245 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002246 td->urb->actual_length =
2247 td->urb->transfer_buffer_length -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302248 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002249 if (td->urb->transfer_buffer_length <
2250 td->urb->actual_length) {
2251 xhci_warn(xhci, "HC gave bad length "
2252 "of %d bytes left\n",
Vivek Gautam1c11a172013-03-21 12:06:48 +05302253 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002254 td->urb->actual_length = 0;
2255 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2256 *status = -EREMOTEIO;
2257 else
2258 *status = 0;
2259 }
2260 /* Don't overwrite a previously set error code */
2261 if (*status == -EINPROGRESS) {
2262 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2263 *status = -EREMOTEIO;
2264 else
2265 *status = 0;
2266 }
2267 } else {
2268 td->urb->actual_length =
2269 td->urb->transfer_buffer_length;
2270 /* Ignore a short packet completion if the
2271 * untransferred length was zero.
2272 */
2273 if (*status == -EREMOTEIO)
2274 *status = 0;
2275 }
2276 } else {
2277 /* Slow path - walk the list, starting from the dequeue
2278 * pointer, to get the actual length transferred.
2279 */
2280 td->urb->actual_length = 0;
2281 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2282 cur_trb != event_trb;
2283 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002284 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2285 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Andiry Xu22405ed2010-07-22 15:23:08 -07002286 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002287 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu22405ed2010-07-22 15:23:08 -07002288 }
2289 /* If the ring didn't stop on a Link or No-op TRB, add
2290 * in the actual bytes transferred from the Normal TRB
2291 */
2292 if (trb_comp_code != COMP_STOP_INVAL)
2293 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002294 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302295 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002296 }
2297
2298 return finish_td(xhci, td, event_trb, event, ep, status, false);
2299}
2300
2301/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002302 * If this function returns an error condition, it means it got a Transfer
2303 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2304 * At this point, the host controller is probably hosed and should be reset.
2305 */
2306static int handle_tx_event(struct xhci_hcd *xhci,
2307 struct xhci_transfer_event *event)
Felipe Balbied384bd2012-08-07 14:10:03 +03002308 __releases(&xhci->lock)
2309 __acquires(&xhci->lock)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002310{
2311 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002312 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002313 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07002314 unsigned int slot_id;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002315 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07002316 struct xhci_td *td = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002317 dma_addr_t event_dma;
2318 struct xhci_segment *event_seg;
2319 union xhci_trb *event_trb;
Randy Dunlap326b4812010-04-19 08:53:50 -07002320 struct urb *urb = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002321 int status = -EINPROGRESS;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002322 struct urb_priv *urb_priv;
John Yound115b042009-07-27 12:05:15 -07002323 struct xhci_ep_ctx *ep_ctx;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002324 struct list_head *tmp;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002325 u32 trb_comp_code;
Andiry Xu4422da62010-07-22 15:22:55 -07002326 int ret = 0;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002327 int td_num = 0;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002328
Matt Evans28ccd292011-03-29 13:40:46 +11002329 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp82d10092009-08-07 14:04:52 -07002330 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002331 if (!xdev) {
2332 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002333 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002334 (unsigned long long) xhci_trb_virt_to_dma(
2335 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002336 xhci->event_ring->dequeue),
2337 lower_32_bits(le64_to_cpu(event->buffer)),
2338 upper_32_bits(le64_to_cpu(event->buffer)),
2339 le32_to_cpu(event->transfer_len),
2340 le32_to_cpu(event->flags));
2341 xhci_dbg(xhci, "Event ring:\n");
2342 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002343 return -ENODEV;
2344 }
2345
2346 /* Endpoint ID is 1 based, our index is zero based */
Matt Evans28ccd292011-03-29 13:40:46 +11002347 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002348 ep = &xdev->eps[ep_index];
Matt Evans28ccd292011-03-29 13:40:46 +11002349 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
John Yound115b042009-07-27 12:05:15 -07002350 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002351 if (!ep_ring ||
Matt Evans28ccd292011-03-29 13:40:46 +11002352 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2353 EP_STATE_DISABLED) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002354 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2355 "or incorrect stream ring\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002356 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002357 (unsigned long long) xhci_trb_virt_to_dma(
2358 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002359 xhci->event_ring->dequeue),
2360 lower_32_bits(le64_to_cpu(event->buffer)),
2361 upper_32_bits(le64_to_cpu(event->buffer)),
2362 le32_to_cpu(event->transfer_len),
2363 le32_to_cpu(event->flags));
2364 xhci_dbg(xhci, "Event ring:\n");
2365 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002366 return -ENODEV;
2367 }
2368
Andiry Xuc2d7b492011-09-19 16:05:12 -07002369 /* Count current td numbers if ep->skip is set */
2370 if (ep->skip) {
2371 list_for_each(tmp, &ep_ring->td_list)
2372 td_num++;
2373 }
2374
Matt Evans28ccd292011-03-29 13:40:46 +11002375 event_dma = le64_to_cpu(event->buffer);
2376 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu986a92d2010-07-22 15:23:20 -07002377 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002378 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002379 /* Skip codes that require special handling depending on
2380 * transfer type
2381 */
2382 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302383 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002384 break;
2385 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2386 trb_comp_code = COMP_SHORT_TX;
2387 else
Sarah Sharp8202ce22012-07-25 10:52:45 -07002388 xhci_warn_ratelimited(xhci,
2389 "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002390 case COMP_SHORT_TX:
2391 break;
Sarah Sharpae636742009-04-29 19:02:31 -07002392 case COMP_STOP:
2393 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2394 break;
2395 case COMP_STOP_INVAL:
2396 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2397 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002398 case COMP_STALL:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002399 xhci_dbg(xhci, "Stalled endpoint\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002400 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07002401 status = -EPIPE;
2402 break;
2403 case COMP_TRB_ERR:
2404 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2405 status = -EILSEQ;
2406 break;
Sarah Sharpec74e402009-11-11 10:28:36 -08002407 case COMP_SPLIT_ERR:
Sarah Sharpb10de142009-04-27 19:58:50 -07002408 case COMP_TX_ERR:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002409 xhci_dbg(xhci, "Transfer error on endpoint\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002410 status = -EPROTO;
2411 break;
Sarah Sharp4a731432009-07-27 12:04:32 -07002412 case COMP_BABBLE:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002413 xhci_dbg(xhci, "Babble error on endpoint\n");
Sarah Sharp4a731432009-07-27 12:04:32 -07002414 status = -EOVERFLOW;
2415 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002416 case COMP_DB_ERR:
2417 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2418 status = -ENOSR;
2419 break;
Andiry Xu986a92d2010-07-22 15:23:20 -07002420 case COMP_BW_OVER:
2421 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2422 break;
2423 case COMP_BUFF_OVER:
2424 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2425 break;
2426 case COMP_UNDERRUN:
2427 /*
2428 * When the Isoch ring is empty, the xHC will generate
2429 * a Ring Overrun Event for IN Isoch endpoint or Ring
2430 * Underrun Event for OUT Isoch endpoint.
2431 */
2432 xhci_dbg(xhci, "underrun event on endpoint\n");
2433 if (!list_empty(&ep_ring->td_list))
2434 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2435 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002436 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2437 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002438 goto cleanup;
2439 case COMP_OVERRUN:
2440 xhci_dbg(xhci, "overrun event on endpoint\n");
2441 if (!list_empty(&ep_ring->td_list))
2442 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2443 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002444 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2445 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002446 goto cleanup;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002447 case COMP_DEV_ERR:
2448 xhci_warn(xhci, "WARN: detect an incompatible device");
2449 status = -EPROTO;
2450 break;
Andiry Xud18240d2010-07-22 15:23:25 -07002451 case COMP_MISSED_INT:
2452 /*
2453 * When encounter missed service error, one or more isoc tds
2454 * may be missed by xHC.
2455 * Set skip flag of the ep_ring; Complete the missed tds as
2456 * short transfer when process the ep_ring next time.
2457 */
2458 ep->skip = true;
2459 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2460 goto cleanup;
Sarah Sharpb10de142009-04-27 19:58:50 -07002461 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002462 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002463 status = 0;
2464 break;
2465 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002466 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2467 "busted\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002468 goto cleanup;
2469 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002470
Andiry Xud18240d2010-07-22 15:23:25 -07002471 do {
2472 /* This TRB should be in the TD at the head of this ring's
2473 * TD list.
2474 */
2475 if (list_empty(&ep_ring->td_list)) {
Sarah Sharpa83d67552013-03-18 10:19:51 -07002476 /*
2477 * A stopped endpoint may generate an extra completion
2478 * event if the device was suspended. Don't print
2479 * warnings.
2480 */
2481 if (!(trb_comp_code == COMP_STOP ||
2482 trb_comp_code == COMP_STOP_INVAL)) {
2483 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2484 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2485 ep_index);
2486 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2487 (le32_to_cpu(event->flags) &
2488 TRB_TYPE_BITMASK)>>10);
2489 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2490 }
Andiry Xud18240d2010-07-22 15:23:25 -07002491 if (ep->skip) {
2492 ep->skip = false;
2493 xhci_dbg(xhci, "td_list is empty while skip "
2494 "flag set. Clear skip flag.\n");
2495 }
2496 ret = 0;
2497 goto cleanup;
2498 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002499
Andiry Xuc2d7b492011-09-19 16:05:12 -07002500 /* We've skipped all the TDs on the ep ring when ep->skip set */
2501 if (ep->skip && td_num == 0) {
2502 ep->skip = false;
2503 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2504 "Clear skip flag.\n");
2505 ret = 0;
2506 goto cleanup;
2507 }
2508
Andiry Xud18240d2010-07-22 15:23:25 -07002509 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002510 if (ep->skip)
2511 td_num--;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002512
Andiry Xud18240d2010-07-22 15:23:25 -07002513 /* Is this a TRB in the currently executing TD? */
2514 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2515 td->last_trb, event_dma);
Alex Hee1cf4862011-06-03 15:58:25 +08002516
2517 /*
2518 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2519 * is not in the current TD pointed by ep_ring->dequeue because
2520 * that the hardware dequeue pointer still at the previous TRB
2521 * of the current TD. The previous TRB maybe a Link TD or the
2522 * last TRB of the previous TD. The command completion handle
2523 * will take care the rest.
2524 */
2525 if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2526 ret = 0;
2527 goto cleanup;
2528 }
2529
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002530 if (!event_seg) {
2531 if (!ep->skip ||
2532 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002533 /* Some host controllers give a spurious
2534 * successful event after a short transfer.
2535 * Ignore it.
2536 */
2537 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2538 ep_ring->last_td_was_short) {
2539 ep_ring->last_td_was_short = false;
2540 ret = 0;
2541 goto cleanup;
2542 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002543 /* HC is busted, give up! */
2544 xhci_err(xhci,
2545 "ERROR Transfer event TRB DMA ptr not "
2546 "part of current TD\n");
2547 return -ESHUTDOWN;
2548 }
2549
2550 ret = skip_isoc_td(xhci, td, event, ep, &status);
2551 goto cleanup;
2552 }
Sarah Sharpad808332011-05-25 10:43:56 -07002553 if (trb_comp_code == COMP_SHORT_TX)
2554 ep_ring->last_td_was_short = true;
2555 else
2556 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002557
2558 if (ep->skip) {
Andiry Xud18240d2010-07-22 15:23:25 -07002559 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2560 ep->skip = false;
2561 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002562
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002563 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2564 sizeof(*event_trb)];
2565 /*
2566 * No-op TRB should not trigger interrupts.
2567 * If event_trb is a no-op TRB, it means the
2568 * corresponding TD has been cancelled. Just ignore
2569 * the TD.
2570 */
Matt Evansf5960b62011-06-01 10:22:55 +10002571 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002572 xhci_dbg(xhci,
2573 "event_trb is a no-op TRB. Skip it\n");
2574 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002575 }
2576
2577 /* Now update the urb's actual_length and give back to
2578 * the core
2579 */
2580 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2581 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2582 &status);
Andiry Xu04e51902010-07-22 15:23:39 -07002583 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2584 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2585 &status);
Andiry Xud18240d2010-07-22 15:23:25 -07002586 else
2587 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2588 ep, &status);
Andiry Xu4422da62010-07-22 15:22:55 -07002589
2590cleanup:
Andiry Xud18240d2010-07-22 15:23:25 -07002591 /*
2592 * Do not update event ring dequeue pointer if ep->skip is set.
2593 * Will roll back to continue process missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002594 */
Andiry Xud18240d2010-07-22 15:23:25 -07002595 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
Andiry Xu3b72fca2012-03-05 17:49:32 +08002596 inc_deq(xhci, xhci->event_ring);
Andiry Xud18240d2010-07-22 15:23:25 -07002597 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002598
Andiry Xud18240d2010-07-22 15:23:25 -07002599 if (ret) {
2600 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002601 urb_priv = urb->hcpriv;
Andiry Xud18240d2010-07-22 15:23:25 -07002602 /* Leave the TD around for the reset endpoint function
2603 * to use(but only if it's not a control endpoint,
2604 * since we already queued the Set TR dequeue pointer
2605 * command for stalled control endpoints).
2606 */
2607 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2608 (trb_comp_code != COMP_STALL &&
2609 trb_comp_code != COMP_BABBLE))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002610 xhci_urb_free_priv(xhci, urb_priv);
Alan Stern48c33752013-01-17 10:32:16 -05002611 else
2612 kfree(urb_priv);
Andiry Xud18240d2010-07-22 15:23:25 -07002613
Sarah Sharp214f76f2010-10-26 11:22:02 -07002614 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpf444ff22011-04-05 15:53:47 -07002615 if ((urb->actual_length != urb->transfer_buffer_length &&
2616 (urb->transfer_flags &
2617 URB_SHORT_NOT_OK)) ||
Sarah Sharpfd984d22011-09-02 11:05:56 -07002618 (status != 0 &&
2619 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
Sarah Sharpf444ff22011-04-05 15:53:47 -07002620 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
Alan Stern1949f9e2012-05-07 13:22:52 -04002621 "expected = %d, status = %d\n",
Sarah Sharpf444ff22011-04-05 15:53:47 -07002622 urb, urb->actual_length,
2623 urb->transfer_buffer_length,
2624 status);
Andiry Xud18240d2010-07-22 15:23:25 -07002625 spin_unlock(&xhci->lock);
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002626 /* EHCI, UHCI, and OHCI always unconditionally set the
2627 * urb->status of an isochronous endpoint to 0.
2628 */
2629 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2630 status = 0;
Sarah Sharp214f76f2010-10-26 11:22:02 -07002631 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
Andiry Xud18240d2010-07-22 15:23:25 -07002632 spin_lock(&xhci->lock);
2633 }
2634
2635 /*
2636 * If ep->skip is set, it means there are missed tds on the
2637 * endpoint ring need to take care of.
2638 * Process them as short transfer until reach the td pointed by
2639 * the event.
2640 */
2641 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2642
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002643 return 0;
2644}
2645
2646/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002647 * This function handles all OS-owned events on the event ring. It may drop
2648 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002649 * Returns >0 for "possibly more events to process" (caller should call again),
2650 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002651 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002652static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002653{
2654 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002655 int update_ptrs = 1;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002656 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002657
2658 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2659 xhci->error_bitmask |= 1 << 1;
Matt Evans9dee9a22011-03-29 13:41:02 +11002660 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002661 }
2662
2663 event = xhci->event_ring->dequeue;
2664 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002665 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2666 xhci->event_ring->cycle_state) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002667 xhci->error_bitmask |= 1 << 2;
Matt Evans9dee9a22011-03-29 13:41:02 +11002668 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002669 }
2670
Matt Evans92a3da42011-03-29 13:40:51 +11002671 /*
2672 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2673 * speculative reads of the event's flags/data below.
2674 */
2675 rmb();
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002676 /* FIXME: Handle more event types. */
Matt Evans28ccd292011-03-29 13:40:46 +11002677 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002678 case TRB_TYPE(TRB_COMPLETION):
2679 handle_cmd_completion(xhci, &event->event_cmd);
2680 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002681 case TRB_TYPE(TRB_PORT_STATUS):
2682 handle_port_status(xhci, event);
2683 update_ptrs = 0;
2684 break;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002685 case TRB_TYPE(TRB_TRANSFER):
2686 ret = handle_tx_event(xhci, &event->trans_event);
2687 if (ret < 0)
2688 xhci->error_bitmask |= 1 << 9;
2689 else
2690 update_ptrs = 0;
2691 break;
Sarah Sharp623bef92011-11-11 14:57:33 -08002692 case TRB_TYPE(TRB_DEV_NOTE):
2693 handle_device_notification(xhci, event);
2694 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002695 default:
Matt Evans28ccd292011-03-29 13:40:46 +11002696 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2697 TRB_TYPE(48))
Sarah Sharp02386342010-05-24 13:25:28 -07002698 handle_vendor_event(xhci, event);
2699 else
2700 xhci->error_bitmask |= 1 << 3;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002701 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002702 /* Any of the above functions may drop and re-acquire the lock, so check
2703 * to make sure a watchdog timer didn't mark the host as non-responsive.
2704 */
2705 if (xhci->xhc_state & XHCI_STATE_DYING) {
2706 xhci_dbg(xhci, "xHCI host dying, returning from "
2707 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002708 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002709 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002710
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002711 if (update_ptrs)
2712 /* Update SW event ring dequeue pointer */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002713 inc_deq(xhci, xhci->event_ring);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002714
Matt Evans9dee9a22011-03-29 13:41:02 +11002715 /* Are there more items on the event ring? Caller will call us again to
2716 * check.
2717 */
2718 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002719}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002720
2721/*
2722 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2723 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2724 * indicators of an event TRB error, but we check the status *first* to be safe.
2725 */
2726irqreturn_t xhci_irq(struct usb_hcd *hcd)
2727{
2728 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002729 u32 status;
Sarah Sharpbda53142010-07-29 22:12:38 -07002730 u64 temp_64;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002731 union xhci_trb *event_ring_deq;
2732 dma_addr_t deq;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002733
2734 spin_lock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002735 /* Check if the xHC generated the interrupt, or the irq is shared */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002736 status = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002737 if (status == 0xffffffff)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002738 goto hw_died;
2739
Sarah Sharpc21599a2010-07-29 22:13:00 -07002740 if (!(status & STS_EINT)) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002741 spin_unlock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002742 return IRQ_NONE;
2743 }
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002744 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002745 xhci_warn(xhci, "WARNING: Host System Error\n");
2746 xhci_halt(xhci);
2747hw_died:
Sarah Sharp9032cd52010-07-29 22:12:29 -07002748 spin_unlock(&xhci->lock);
2749 return -ESHUTDOWN;
2750 }
2751
Sarah Sharpbda53142010-07-29 22:12:38 -07002752 /*
2753 * Clear the op reg interrupt status first,
2754 * so we can receive interrupts from other MSI-X interrupters.
2755 * Write 1 to clear the interrupt status.
2756 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002757 status |= STS_EINT;
2758 xhci_writel(xhci, status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002759 /* FIXME when MSI-X is supported and there are multiple vectors */
2760 /* Clear the MSI-X event interrupt status */
2761
Felipe Balbicd704692012-02-29 16:46:23 +02002762 if (hcd->irq) {
Sarah Sharpc21599a2010-07-29 22:13:00 -07002763 u32 irq_pending;
2764 /* Acknowledge the PCI interrupt */
2765 irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
Felipe Balbi4e833c02012-03-15 16:37:08 +02002766 irq_pending |= IMAN_IP;
Sarah Sharpc21599a2010-07-29 22:13:00 -07002767 xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
2768 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002769
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002770 if (xhci->xhc_state & XHCI_STATE_DYING) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002771 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2772 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002773 /* Clear the event handler busy flag (RW1C);
2774 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002775 */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002776 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2777 xhci_write_64(xhci, temp_64 | ERST_EHB,
2778 &xhci->ir_set->erst_dequeue);
2779 spin_unlock(&xhci->lock);
2780
2781 return IRQ_HANDLED;
2782 }
2783
2784 event_ring_deq = xhci->event_ring->dequeue;
2785 /* FIXME this should be a delayed service routine
2786 * that clears the EHB.
2787 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002788 while (xhci_handle_event(xhci) > 0) {}
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002789
2790 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2791 /* If necessary, update the HW's version of the event ring deq ptr. */
2792 if (event_ring_deq != xhci->event_ring->dequeue) {
2793 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2794 xhci->event_ring->dequeue);
2795 if (deq == 0)
2796 xhci_warn(xhci, "WARN something wrong with SW event "
2797 "ring dequeue ptr.\n");
2798 /* Update HC event ring dequeue pointer */
2799 temp_64 &= ERST_PTR_MASK;
2800 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2801 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002802
2803 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002804 temp_64 |= ERST_EHB;
2805 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2806
Sarah Sharp9032cd52010-07-29 22:12:29 -07002807 spin_unlock(&xhci->lock);
2808
2809 return IRQ_HANDLED;
2810}
2811
Alex Shi851ec162013-05-24 10:54:19 +08002812irqreturn_t xhci_msi_irq(int irq, void *hcd)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002813{
Alan Stern968b8222011-11-03 12:03:38 -04002814 return xhci_irq(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002815}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002816
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002817/**** Endpoint Ring Operations ****/
2818
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002819/*
2820 * Generic function for queueing a TRB on a ring.
2821 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002822 *
2823 * @more_trbs_coming: Will you enqueue more TRBs before calling
2824 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002825 */
2826static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002827 bool more_trbs_coming,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002828 u32 field1, u32 field2, u32 field3, u32 field4)
2829{
2830 struct xhci_generic_trb *trb;
2831
2832 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11002833 trb->field[0] = cpu_to_le32(field1);
2834 trb->field[1] = cpu_to_le32(field2);
2835 trb->field[2] = cpu_to_le32(field3);
2836 trb->field[3] = cpu_to_le32(field4);
Andiry Xu3b72fca2012-03-05 17:49:32 +08002837 inc_enq(xhci, ring, more_trbs_coming);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002838}
2839
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002840/*
2841 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2842 * FIXME allocate segments if the ring is full.
2843 */
2844static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002845 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002846{
Andiry Xu8dfec612012-03-05 17:49:37 +08002847 unsigned int num_trbs_needed;
2848
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002849 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002850 switch (ep_state) {
2851 case EP_STATE_DISABLED:
2852 /*
2853 * USB core changed config/interfaces without notifying us,
2854 * or hardware is reporting the wrong state.
2855 */
2856 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2857 return -ENOENT;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002858 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002859 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002860 /* FIXME event handling code for error needs to clear it */
2861 /* XXX not sure if this should be -ENOENT or not */
2862 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002863 case EP_STATE_HALTED:
2864 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002865 case EP_STATE_STOPPED:
2866 case EP_STATE_RUNNING:
2867 break;
2868 default:
2869 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2870 /*
2871 * FIXME issue Configure Endpoint command to try to get the HC
2872 * back into a known state.
2873 */
2874 return -EINVAL;
2875 }
Andiry Xu8dfec612012-03-05 17:49:37 +08002876
2877 while (1) {
2878 if (room_on_ring(xhci, ep_ring, num_trbs))
2879 break;
2880
2881 if (ep_ring == xhci->cmd_ring) {
2882 xhci_err(xhci, "Do not support expand command ring\n");
2883 return -ENOMEM;
2884 }
2885
Andiry Xu8dfec612012-03-05 17:49:37 +08002886 xhci_dbg(xhci, "ERROR no room on ep ring, "
2887 "try ring expansion\n");
2888 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2889 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2890 mem_flags)) {
2891 xhci_err(xhci, "Ring expansion failed\n");
2892 return -ENOMEM;
2893 }
Peter Senna Tschudin261fa122012-09-12 19:03:17 +02002894 }
John Youn6c12db92010-05-10 15:33:00 -07002895
2896 if (enqueue_is_link_trb(ep_ring)) {
2897 struct xhci_ring *ring = ep_ring;
2898 union xhci_trb *next;
John Youn6c12db92010-05-10 15:33:00 -07002899
John Youn6c12db92010-05-10 15:33:00 -07002900 next = ring->enqueue;
2901
2902 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu7e393a82011-09-23 14:19:54 -07002903 /* If we're not dealing with 0.95 hardware or isoc rings
2904 * on AMD 0.96 host, clear the chain bit.
John Youn6c12db92010-05-10 15:33:00 -07002905 */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002906 if (!xhci_link_trb_quirk(xhci) &&
2907 !(ring->type == TYPE_ISOC &&
2908 (xhci->quirks & XHCI_AMD_0x96_HOST)))
Matt Evans28ccd292011-03-29 13:40:46 +11002909 next->link.control &= cpu_to_le32(~TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002910 else
Matt Evans28ccd292011-03-29 13:40:46 +11002911 next->link.control |= cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002912
2913 wmb();
Matt Evansf5960b62011-06-01 10:22:55 +10002914 next->link.control ^= cpu_to_le32(TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07002915
2916 /* Toggle the cycle bit after the last ring segment. */
2917 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
2918 ring->cycle_state = (ring->cycle_state ? 0 : 1);
John Youn6c12db92010-05-10 15:33:00 -07002919 }
2920 ring->enq_seg = ring->enq_seg->next;
2921 ring->enqueue = ring->enq_seg->trbs;
2922 next = ring->enqueue;
2923 }
2924 }
2925
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002926 return 0;
2927}
2928
Sarah Sharp23e3be12009-04-29 19:05:20 -07002929static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002930 struct xhci_virt_device *xdev,
2931 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002932 unsigned int stream_id,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002933 unsigned int num_trbs,
2934 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07002935 unsigned int td_index,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002936 gfp_t mem_flags)
2937{
2938 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002939 struct urb_priv *urb_priv;
2940 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002941 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07002942 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002943
2944 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2945 if (!ep_ring) {
2946 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2947 stream_id);
2948 return -EINVAL;
2949 }
2950
2951 ret = prepare_ring(xhci, ep_ring,
Matt Evans28ccd292011-03-29 13:40:46 +11002952 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002953 num_trbs, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002954 if (ret)
2955 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002956
Andiry Xu8e51adc2010-07-22 15:23:31 -07002957 urb_priv = urb->hcpriv;
2958 td = urb_priv->td[td_index];
2959
2960 INIT_LIST_HEAD(&td->td_list);
2961 INIT_LIST_HEAD(&td->cancelled_td_list);
2962
2963 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07002964 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07002965 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002966 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002967 }
2968
Andiry Xu8e51adc2010-07-22 15:23:31 -07002969 td->urb = urb;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002970 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07002971 list_add_tail(&td->td_list, &ep_ring->td_list);
2972 td->start_seg = ep_ring->enq_seg;
2973 td->first_trb = ep_ring->enqueue;
2974
2975 urb_priv->td[td_index] = td;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002976
2977 return 0;
2978}
2979
Sarah Sharp23e3be12009-04-29 19:05:20 -07002980static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002981{
2982 int num_sgs, num_trbs, running_total, temp, i;
2983 struct scatterlist *sg;
2984
2985 sg = NULL;
Clemens Ladischbc677d52011-12-03 23:41:31 +01002986 num_sgs = urb->num_mapped_sgs;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002987 temp = urb->transfer_buffer_length;
2988
Sarah Sharp8a96c052009-04-27 19:59:19 -07002989 num_trbs = 0;
Matthew Wilcox910f8d02010-05-01 12:20:01 -06002990 for_each_sg(urb->sg, sg, num_sgs, i) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002991 unsigned int len = sg_dma_len(sg);
2992
2993 /* Scatter gather list entries may cross 64KB boundaries */
2994 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002995 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08002996 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002997 if (running_total != 0)
2998 num_trbs++;
2999
3000 /* How many more 64KB chunks to transfer, how many more TRBs? */
Paul Zimmermanbcd2fde2011-02-12 14:07:57 -08003001 while (running_total < sg_dma_len(sg) && running_total < temp) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003002 num_trbs++;
3003 running_total += TRB_MAX_BUFF_SIZE;
3004 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07003005 len = min_t(int, len, temp);
3006 temp -= len;
3007 if (temp == 0)
3008 break;
3009 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07003010 return num_trbs;
3011}
3012
Sarah Sharp23e3be12009-04-29 19:05:20 -07003013static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003014{
3015 if (num_trbs != 0)
Paul Zimmermana2490182011-02-12 14:06:44 -08003016 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003017 "TRBs, %d left\n", __func__,
3018 urb->ep->desc.bEndpointAddress, num_trbs);
3019 if (running_total != urb->transfer_buffer_length)
Paul Zimmermana2490182011-02-12 14:06:44 -08003020 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003021 "queued %#x (%d), asked for %#x (%d)\n",
3022 __func__,
3023 urb->ep->desc.bEndpointAddress,
3024 running_total, running_total,
3025 urb->transfer_buffer_length,
3026 urb->transfer_buffer_length);
3027}
3028
Sarah Sharp23e3be12009-04-29 19:05:20 -07003029static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003030 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003031 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003032{
Sarah Sharp8a96c052009-04-27 19:59:19 -07003033 /*
3034 * Pass all the TRBs to the hardware at once and make sure this write
3035 * isn't reordered.
3036 */
3037 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08003038 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11003039 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08003040 else
Matt Evans28ccd292011-03-29 13:40:46 +11003041 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07003042 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003043}
3044
Sarah Sharp624defa2009-09-02 12:14:28 -07003045/*
3046 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3047 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3048 * (comprised of sg list entries) can take several service intervals to
3049 * transmit.
3050 */
3051int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3052 struct urb *urb, int slot_id, unsigned int ep_index)
3053{
3054 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
3055 xhci->devs[slot_id]->out_ctx, ep_index);
3056 int xhci_interval;
3057 int ep_interval;
3058
Matt Evans28ccd292011-03-29 13:40:46 +11003059 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07003060 ep_interval = urb->interval;
3061 /* Convert to microframes */
3062 if (urb->dev->speed == USB_SPEED_LOW ||
3063 urb->dev->speed == USB_SPEED_FULL)
3064 ep_interval *= 8;
3065 /* FIXME change this to a warning and a suggestion to use the new API
3066 * to set the polling interval (once the API is added).
3067 */
3068 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08003069 if (printk_ratelimit())
Sarah Sharp624defa2009-09-02 12:14:28 -07003070 dev_dbg(&urb->dev->dev, "Driver uses different interval"
3071 " (%d microframe%s) than xHCI "
3072 "(%d microframe%s)\n",
3073 ep_interval,
3074 ep_interval == 1 ? "" : "s",
3075 xhci_interval,
3076 xhci_interval == 1 ? "" : "s");
3077 urb->interval = xhci_interval;
3078 /* Convert back to frames for LS/FS devices */
3079 if (urb->dev->speed == USB_SPEED_LOW ||
3080 urb->dev->speed == USB_SPEED_FULL)
3081 urb->interval /= 8;
3082 }
Dan Carpenter3fc82062012-03-28 10:30:26 +03003083 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07003084}
3085
Sarah Sharp04dd9502009-11-11 10:28:30 -08003086/*
3087 * The TD size is the number of bytes remaining in the TD (including this TRB),
3088 * right shifted by 10.
3089 * It must fit in bits 21:17, so it can't be bigger than 31.
3090 */
3091static u32 xhci_td_remainder(unsigned int remainder)
3092{
3093 u32 max = (1 << (21 - 17 + 1)) - 1;
3094
3095 if ((remainder >> 10) >= max)
3096 return max << 17;
3097 else
3098 return (remainder >> 10) << 17;
3099}
3100
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003101/*
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003102 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3103 * packets remaining in the TD (*not* including this TRB).
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003104 *
3105 * Total TD packet count = total_packet_count =
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003106 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003107 *
3108 * Packets transferred up to and including this TRB = packets_transferred =
3109 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3110 *
3111 * TD size = total_packet_count - packets_transferred
3112 *
3113 * It must fit in bits 21:17, so it can't be bigger than 31.
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003114 * The last TRB in a TD must have the TD size set to zero.
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003115 */
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003116static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003117 unsigned int total_packet_count, struct urb *urb,
3118 unsigned int num_trbs_left)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003119{
3120 int packets_transferred;
3121
Sarah Sharp48df4a62011-08-12 10:23:01 -07003122 /* One TRB with a zero-length data packet. */
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003123 if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0))
Sarah Sharp48df4a62011-08-12 10:23:01 -07003124 return 0;
3125
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003126 /* All the TRB queueing functions don't count the current TRB in
3127 * running_total.
3128 */
3129 packets_transferred = (running_total + trb_buff_len) /
Sarah Sharpf18f8ed2013-01-11 13:36:35 -08003130 GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003131
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003132 if ((total_packet_count - packets_transferred) > 31)
3133 return 31 << 17;
3134 return (total_packet_count - packets_transferred) << 17;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003135}
3136
Sarah Sharp23e3be12009-04-29 19:05:20 -07003137static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharp8a96c052009-04-27 19:59:19 -07003138 struct urb *urb, int slot_id, unsigned int ep_index)
3139{
3140 struct xhci_ring *ep_ring;
3141 unsigned int num_trbs;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003142 struct urb_priv *urb_priv;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003143 struct xhci_td *td;
3144 struct scatterlist *sg;
3145 int num_sgs;
3146 int trb_buff_len, this_sg_len, running_total;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003147 unsigned int total_packet_count;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003148 bool first_trb;
3149 u64 addr;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003150 bool more_trbs_coming;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003151
3152 struct xhci_generic_trb *start_trb;
3153 int start_cycle;
3154
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003155 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3156 if (!ep_ring)
3157 return -EINVAL;
3158
Sarah Sharp8a96c052009-04-27 19:59:19 -07003159 num_trbs = count_sg_trbs_needed(xhci, urb);
Clemens Ladischbc677d52011-12-03 23:41:31 +01003160 num_sgs = urb->num_mapped_sgs;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003161 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003162 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003163
Sarah Sharp23e3be12009-04-29 19:05:20 -07003164 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003165 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003166 num_trbs, urb, 0, mem_flags);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003167 if (trb_buff_len < 0)
3168 return trb_buff_len;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003169
3170 urb_priv = urb->hcpriv;
3171 td = urb_priv->td[0];
3172
Sarah Sharp8a96c052009-04-27 19:59:19 -07003173 /*
3174 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3175 * until we've finished creating all the other TRBs. The ring's cycle
3176 * state may change as we enqueue the other TRBs, so save it too.
3177 */
3178 start_trb = &ep_ring->enqueue->generic;
3179 start_cycle = ep_ring->cycle_state;
3180
3181 running_total = 0;
3182 /*
3183 * How much data is in the first TRB?
3184 *
3185 * There are three forces at work for TRB buffer pointers and lengths:
3186 * 1. We don't want to walk off the end of this sg-list entry buffer.
3187 * 2. The transfer length that the driver requested may be smaller than
3188 * the amount of memory allocated for this scatter-gather list.
3189 * 3. TRBs buffers can't cross 64KB boundaries.
3190 */
Matthew Wilcox910f8d02010-05-01 12:20:01 -06003191 sg = urb->sg;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003192 addr = (u64) sg_dma_address(sg);
3193 this_sg_len = sg_dma_len(sg);
Paul Zimmermana2490182011-02-12 14:06:44 -08003194 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003195 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3196 if (trb_buff_len > urb->transfer_buffer_length)
3197 trb_buff_len = urb->transfer_buffer_length;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003198
3199 first_trb = true;
3200 /* Queue the first TRB, even if it's zero-length */
3201 do {
3202 u32 field = 0;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003203 u32 length_field = 0;
Sarah Sharp04dd9502009-11-11 10:28:30 -08003204 u32 remainder = 0;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003205
3206 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003207 if (first_trb) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003208 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003209 if (start_cycle == 0)
3210 field |= 0x1;
3211 } else
Sarah Sharp8a96c052009-04-27 19:59:19 -07003212 field |= ep_ring->cycle_state;
3213
3214 /* Chain all the TRBs together; clear the chain bit in the last
3215 * TRB to indicate it's the last TRB in the chain.
3216 */
3217 if (num_trbs > 1) {
3218 field |= TRB_CHAIN;
3219 } else {
3220 /* FIXME - add check for ZERO_PACKET flag before this */
3221 td->last_trb = ep_ring->enqueue;
3222 field |= TRB_IOC;
3223 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003224
3225 /* Only set interrupt on short packet for IN endpoints */
3226 if (usb_urb_dir_in(urb))
3227 field |= TRB_ISP;
3228
Sarah Sharp8a96c052009-04-27 19:59:19 -07003229 if (TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003230 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003231 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
3232 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
3233 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
3234 (unsigned int) addr + trb_buff_len);
3235 }
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003236
3237 /* Set the TRB length, TD size, and interrupter fields. */
3238 if (xhci->hci_version < 0x100) {
3239 remainder = xhci_td_remainder(
3240 urb->transfer_buffer_length -
3241 running_total);
3242 } else {
3243 remainder = xhci_v1_0_td_remainder(running_total,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003244 trb_buff_len, total_packet_count, urb,
3245 num_trbs - 1);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003246 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003247 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003248 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003249 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003250
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003251 if (num_trbs > 1)
3252 more_trbs_coming = true;
3253 else
3254 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003255 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003256 lower_32_bits(addr),
3257 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003258 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003259 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003260 --num_trbs;
3261 running_total += trb_buff_len;
3262
3263 /* Calculate length for next transfer --
3264 * Are we done queueing all the TRBs for this sg entry?
3265 */
3266 this_sg_len -= trb_buff_len;
3267 if (this_sg_len == 0) {
3268 --num_sgs;
3269 if (num_sgs == 0)
3270 break;
3271 sg = sg_next(sg);
3272 addr = (u64) sg_dma_address(sg);
3273 this_sg_len = sg_dma_len(sg);
3274 } else {
3275 addr += trb_buff_len;
3276 }
3277
3278 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003279 (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003280 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3281 if (running_total + trb_buff_len > urb->transfer_buffer_length)
3282 trb_buff_len =
3283 urb->transfer_buffer_length - running_total;
3284 } while (running_total < urb->transfer_buffer_length);
3285
3286 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003287 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003288 start_cycle, start_trb);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003289 return 0;
3290}
3291
Sarah Sharpb10de142009-04-27 19:58:50 -07003292/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003293int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07003294 struct urb *urb, int slot_id, unsigned int ep_index)
3295{
3296 struct xhci_ring *ep_ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003297 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07003298 struct xhci_td *td;
3299 int num_trbs;
3300 struct xhci_generic_trb *start_trb;
3301 bool first_trb;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003302 bool more_trbs_coming;
Sarah Sharpb10de142009-04-27 19:58:50 -07003303 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003304 u32 field, length_field;
Sarah Sharpb10de142009-04-27 19:58:50 -07003305
3306 int running_total, trb_buff_len, ret;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003307 unsigned int total_packet_count;
Sarah Sharpb10de142009-04-27 19:58:50 -07003308 u64 addr;
3309
Alan Sternff9c8952010-04-02 13:27:28 -04003310 if (urb->num_sgs)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003311 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
3312
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003313 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3314 if (!ep_ring)
3315 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07003316
3317 num_trbs = 0;
3318 /* How much data is (potentially) left before the 64KB boundary? */
3319 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003320 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08003321 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharpb10de142009-04-27 19:58:50 -07003322
3323 /* If there's some data on this 64KB chunk, or we have to send a
3324 * zero-length transfer, we need at least one TRB
3325 */
3326 if (running_total != 0 || urb->transfer_buffer_length == 0)
3327 num_trbs++;
3328 /* How many more 64KB chunks to transfer, how many more TRBs? */
3329 while (running_total < urb->transfer_buffer_length) {
3330 num_trbs++;
3331 running_total += TRB_MAX_BUFF_SIZE;
3332 }
3333 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
3334
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003335 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3336 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003337 num_trbs, urb, 0, mem_flags);
Sarah Sharpb10de142009-04-27 19:58:50 -07003338 if (ret < 0)
3339 return ret;
3340
Andiry Xu8e51adc2010-07-22 15:23:31 -07003341 urb_priv = urb->hcpriv;
3342 td = urb_priv->td[0];
3343
Sarah Sharpb10de142009-04-27 19:58:50 -07003344 /*
3345 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3346 * until we've finished creating all the other TRBs. The ring's cycle
3347 * state may change as we enqueue the other TRBs, so save it too.
3348 */
3349 start_trb = &ep_ring->enqueue->generic;
3350 start_cycle = ep_ring->cycle_state;
3351
3352 running_total = 0;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003353 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003354 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharpb10de142009-04-27 19:58:50 -07003355 /* How much data is in the first TRB? */
3356 addr = (u64) urb->transfer_dma;
3357 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003358 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3359 if (trb_buff_len > urb->transfer_buffer_length)
Sarah Sharpb10de142009-04-27 19:58:50 -07003360 trb_buff_len = urb->transfer_buffer_length;
3361
3362 first_trb = true;
3363
3364 /* Queue the first TRB, even if it's zero-length */
3365 do {
Sarah Sharp04dd9502009-11-11 10:28:30 -08003366 u32 remainder = 0;
Sarah Sharpb10de142009-04-27 19:58:50 -07003367 field = 0;
3368
3369 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003370 if (first_trb) {
Sarah Sharpb10de142009-04-27 19:58:50 -07003371 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003372 if (start_cycle == 0)
3373 field |= 0x1;
3374 } else
Sarah Sharpb10de142009-04-27 19:58:50 -07003375 field |= ep_ring->cycle_state;
3376
3377 /* Chain all the TRBs together; clear the chain bit in the last
3378 * TRB to indicate it's the last TRB in the chain.
3379 */
3380 if (num_trbs > 1) {
3381 field |= TRB_CHAIN;
3382 } else {
3383 /* FIXME - add check for ZERO_PACKET flag before this */
3384 td->last_trb = ep_ring->enqueue;
3385 field |= TRB_IOC;
3386 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003387
3388 /* Only set interrupt on short packet for IN endpoints */
3389 if (usb_urb_dir_in(urb))
3390 field |= TRB_ISP;
3391
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003392 /* Set the TRB length, TD size, and interrupter fields. */
3393 if (xhci->hci_version < 0x100) {
3394 remainder = xhci_td_remainder(
3395 urb->transfer_buffer_length -
3396 running_total);
3397 } else {
3398 remainder = xhci_v1_0_td_remainder(running_total,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003399 trb_buff_len, total_packet_count, urb,
3400 num_trbs - 1);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003401 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003402 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003403 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003404 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003405
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003406 if (num_trbs > 1)
3407 more_trbs_coming = true;
3408 else
3409 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003410 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003411 lower_32_bits(addr),
3412 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003413 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003414 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharpb10de142009-04-27 19:58:50 -07003415 --num_trbs;
3416 running_total += trb_buff_len;
3417
3418 /* Calculate length for next transfer */
3419 addr += trb_buff_len;
3420 trb_buff_len = urb->transfer_buffer_length - running_total;
3421 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3422 trb_buff_len = TRB_MAX_BUFF_SIZE;
3423 } while (running_total < urb->transfer_buffer_length);
3424
Sarah Sharp8a96c052009-04-27 19:59:19 -07003425 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003426 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003427 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07003428 return 0;
3429}
3430
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003431/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003432int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003433 struct urb *urb, int slot_id, unsigned int ep_index)
3434{
3435 struct xhci_ring *ep_ring;
3436 int num_trbs;
3437 int ret;
3438 struct usb_ctrlrequest *setup;
3439 struct xhci_generic_trb *start_trb;
3440 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003441 u32 field, length_field;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003442 struct urb_priv *urb_priv;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003443 struct xhci_td *td;
3444
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003445 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3446 if (!ep_ring)
3447 return -EINVAL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003448
3449 /*
3450 * Need to copy setup packet into setup TRB, so we can't use the setup
3451 * DMA address.
3452 */
3453 if (!urb->setup_packet)
3454 return -EINVAL;
3455
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003456 /* 1 TRB for setup, 1 for status */
3457 num_trbs = 2;
3458 /*
3459 * Don't need to check if we need additional event data and normal TRBs,
3460 * since data in control transfers will never get bigger than 16MB
3461 * XXX: can we get a buffer that crosses 64KB boundaries?
3462 */
3463 if (urb->transfer_buffer_length > 0)
3464 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003465 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3466 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003467 num_trbs, urb, 0, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003468 if (ret < 0)
3469 return ret;
3470
Andiry Xu8e51adc2010-07-22 15:23:31 -07003471 urb_priv = urb->hcpriv;
3472 td = urb_priv->td[0];
3473
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003474 /*
3475 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3476 * until we've finished creating all the other TRBs. The ring's cycle
3477 * state may change as we enqueue the other TRBs, so save it too.
3478 */
3479 start_trb = &ep_ring->enqueue->generic;
3480 start_cycle = ep_ring->cycle_state;
3481
3482 /* Queue setup TRB - see section 6.4.1.2.1 */
3483 /* FIXME better way to translate setup_packet into two u32 fields? */
3484 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003485 field = 0;
3486 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3487 if (start_cycle == 0)
3488 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003489
3490 /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3491 if (xhci->hci_version == 0x100) {
3492 if (urb->transfer_buffer_length > 0) {
3493 if (setup->bRequestType & USB_DIR_IN)
3494 field |= TRB_TX_TYPE(TRB_DATA_IN);
3495 else
3496 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3497 }
3498 }
3499
Andiry Xu3b72fca2012-03-05 17:49:32 +08003500 queue_trb(xhci, ep_ring, true,
Matt Evans28ccd292011-03-29 13:40:46 +11003501 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3502 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3503 TRB_LEN(8) | TRB_INTR_TARGET(0),
3504 /* Immediate data in pointer */
3505 field);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003506
3507 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003508 /* Only set interrupt on short packet for IN endpoints */
3509 if (usb_urb_dir_in(urb))
3510 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3511 else
3512 field = TRB_TYPE(TRB_DATA);
3513
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003514 length_field = TRB_LEN(urb->transfer_buffer_length) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003515 xhci_td_remainder(urb->transfer_buffer_length) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003516 TRB_INTR_TARGET(0);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003517 if (urb->transfer_buffer_length > 0) {
3518 if (setup->bRequestType & USB_DIR_IN)
3519 field |= TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003520 queue_trb(xhci, ep_ring, true,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003521 lower_32_bits(urb->transfer_dma),
3522 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003523 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003524 field | ep_ring->cycle_state);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003525 }
3526
3527 /* Save the DMA address of the last TRB in the TD */
3528 td->last_trb = ep_ring->enqueue;
3529
3530 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3531 /* If the device sent data, the status stage is an OUT transfer */
3532 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3533 field = 0;
3534 else
3535 field = TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003536 queue_trb(xhci, ep_ring, false,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003537 0,
3538 0,
3539 TRB_INTR_TARGET(0),
3540 /* Event on completion */
3541 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3542
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003543 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003544 start_cycle, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003545 return 0;
3546}
3547
Andiry Xu04e51902010-07-22 15:23:39 -07003548static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3549 struct urb *urb, int i)
3550{
3551 int num_trbs = 0;
Sarah Sharp48df4a62011-08-12 10:23:01 -07003552 u64 addr, td_len;
Andiry Xu04e51902010-07-22 15:23:39 -07003553
3554 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3555 td_len = urb->iso_frame_desc[i].length;
3556
Sarah Sharp48df4a62011-08-12 10:23:01 -07003557 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3558 TRB_MAX_BUFF_SIZE);
3559 if (num_trbs == 0)
Andiry Xu04e51902010-07-22 15:23:39 -07003560 num_trbs++;
3561
Andiry Xu04e51902010-07-22 15:23:39 -07003562 return num_trbs;
3563}
3564
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003565/*
3566 * The transfer burst count field of the isochronous TRB defines the number of
3567 * bursts that are required to move all packets in this TD. Only SuperSpeed
3568 * devices can burst up to bMaxBurst number of packets per service interval.
3569 * This field is zero based, meaning a value of zero in the field means one
3570 * burst. Basically, for everything but SuperSpeed devices, this field will be
3571 * zero. Only xHCI 1.0 host controllers support this field.
3572 */
3573static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3574 struct usb_device *udev,
3575 struct urb *urb, unsigned int total_packet_count)
3576{
3577 unsigned int max_burst;
3578
3579 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3580 return 0;
3581
3582 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3583 return roundup(total_packet_count, max_burst + 1) - 1;
3584}
3585
Sarah Sharpb61d3782011-04-19 17:43:33 -07003586/*
3587 * Returns the number of packets in the last "burst" of packets. This field is
3588 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3589 * the last burst packet count is equal to the total number of packets in the
3590 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3591 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3592 * contain 1 to (bMaxBurst + 1) packets.
3593 */
3594static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3595 struct usb_device *udev,
3596 struct urb *urb, unsigned int total_packet_count)
3597{
3598 unsigned int max_burst;
3599 unsigned int residue;
3600
3601 if (xhci->hci_version < 0x100)
3602 return 0;
3603
3604 switch (udev->speed) {
3605 case USB_SPEED_SUPER:
3606 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3607 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3608 residue = total_packet_count % (max_burst + 1);
3609 /* If residue is zero, the last burst contains (max_burst + 1)
3610 * number of packets, but the TLBPC field is zero-based.
3611 */
3612 if (residue == 0)
3613 return max_burst;
3614 return residue - 1;
3615 default:
3616 if (total_packet_count == 0)
3617 return 0;
3618 return total_packet_count - 1;
3619 }
3620}
3621
Andiry Xu04e51902010-07-22 15:23:39 -07003622/* This is for isoc transfer */
3623static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3624 struct urb *urb, int slot_id, unsigned int ep_index)
3625{
3626 struct xhci_ring *ep_ring;
3627 struct urb_priv *urb_priv;
3628 struct xhci_td *td;
3629 int num_tds, trbs_per_td;
3630 struct xhci_generic_trb *start_trb;
3631 bool first_trb;
3632 int start_cycle;
3633 u32 field, length_field;
3634 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3635 u64 start_addr, addr;
3636 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003637 bool more_trbs_coming;
Andiry Xu04e51902010-07-22 15:23:39 -07003638
3639 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3640
3641 num_tds = urb->number_of_packets;
3642 if (num_tds < 1) {
3643 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3644 return -EINVAL;
3645 }
3646
Andiry Xu04e51902010-07-22 15:23:39 -07003647 start_addr = (u64) urb->transfer_dma;
3648 start_trb = &ep_ring->enqueue->generic;
3649 start_cycle = ep_ring->cycle_state;
3650
Sarah Sharp522989a2011-07-29 12:44:32 -07003651 urb_priv = urb->hcpriv;
Andiry Xu04e51902010-07-22 15:23:39 -07003652 /* Queue the first TRB, even if it's zero-length */
3653 for (i = 0; i < num_tds; i++) {
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003654 unsigned int total_packet_count;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003655 unsigned int burst_count;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003656 unsigned int residue;
Andiry Xu04e51902010-07-22 15:23:39 -07003657
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003658 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003659 running_total = 0;
3660 addr = start_addr + urb->iso_frame_desc[i].offset;
3661 td_len = urb->iso_frame_desc[i].length;
3662 td_remain_len = td_len;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003663 total_packet_count = DIV_ROUND_UP(td_len,
Sarah Sharpf18f8ed2013-01-11 13:36:35 -08003664 GET_MAX_PACKET(
3665 usb_endpoint_maxp(&urb->ep->desc)));
Sarah Sharp48df4a62011-08-12 10:23:01 -07003666 /* A zero-length transfer still involves at least one packet. */
3667 if (total_packet_count == 0)
3668 total_packet_count++;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003669 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3670 total_packet_count);
Sarah Sharpb61d3782011-04-19 17:43:33 -07003671 residue = xhci_get_last_burst_packet_count(xhci,
3672 urb->dev, urb, total_packet_count);
Andiry Xu04e51902010-07-22 15:23:39 -07003673
3674 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3675
3676 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003677 urb->stream_id, trbs_per_td, urb, i, mem_flags);
Sarah Sharp522989a2011-07-29 12:44:32 -07003678 if (ret < 0) {
3679 if (i == 0)
3680 return ret;
3681 goto cleanup;
3682 }
Andiry Xu04e51902010-07-22 15:23:39 -07003683
Andiry Xu04e51902010-07-22 15:23:39 -07003684 td = urb_priv->td[i];
Andiry Xu04e51902010-07-22 15:23:39 -07003685 for (j = 0; j < trbs_per_td; j++) {
3686 u32 remainder = 0;
Sarah Sharp760973d2013-01-11 11:19:07 -08003687 field = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07003688
3689 if (first_trb) {
Sarah Sharp760973d2013-01-11 11:19:07 -08003690 field = TRB_TBC(burst_count) |
3691 TRB_TLBPC(residue);
Andiry Xu04e51902010-07-22 15:23:39 -07003692 /* Queue the isoc TRB */
3693 field |= TRB_TYPE(TRB_ISOC);
3694 /* Assume URB_ISO_ASAP is set */
3695 field |= TRB_SIA;
Andiry Xu50f7b522010-12-20 15:09:34 +08003696 if (i == 0) {
3697 if (start_cycle == 0)
3698 field |= 0x1;
3699 } else
Andiry Xu04e51902010-07-22 15:23:39 -07003700 field |= ep_ring->cycle_state;
3701 first_trb = false;
3702 } else {
3703 /* Queue other normal TRBs */
3704 field |= TRB_TYPE(TRB_NORMAL);
3705 field |= ep_ring->cycle_state;
3706 }
3707
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003708 /* Only set interrupt on short packet for IN EPs */
3709 if (usb_urb_dir_in(urb))
3710 field |= TRB_ISP;
3711
Andiry Xu04e51902010-07-22 15:23:39 -07003712 /* Chain all the TRBs together; clear the chain bit in
3713 * the last TRB to indicate it's the last TRB in the
3714 * chain.
3715 */
3716 if (j < trbs_per_td - 1) {
3717 field |= TRB_CHAIN;
Andiry Xu47cbf692010-12-20 14:49:48 +08003718 more_trbs_coming = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003719 } else {
3720 td->last_trb = ep_ring->enqueue;
3721 field |= TRB_IOC;
Sarah Sharp80fab3b2012-09-19 16:27:26 -07003722 if (xhci->hci_version == 0x100 &&
3723 !(xhci->quirks &
3724 XHCI_AVOID_BEI)) {
Andiry Xuad106f22011-05-05 18:14:02 +08003725 /* Set BEI bit except for the last td */
3726 if (i < num_tds - 1)
3727 field |= TRB_BEI;
3728 }
Andiry Xu47cbf692010-12-20 14:49:48 +08003729 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07003730 }
3731
3732 /* Calculate TRB length */
3733 trb_buff_len = TRB_MAX_BUFF_SIZE -
3734 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3735 if (trb_buff_len > td_remain_len)
3736 trb_buff_len = td_remain_len;
3737
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003738 /* Set the TRB length, TD size, & interrupter fields. */
3739 if (xhci->hci_version < 0x100) {
3740 remainder = xhci_td_remainder(
3741 td_len - running_total);
3742 } else {
3743 remainder = xhci_v1_0_td_remainder(
3744 running_total, trb_buff_len,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003745 total_packet_count, urb,
3746 (trbs_per_td - j - 1));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003747 }
Andiry Xu04e51902010-07-22 15:23:39 -07003748 length_field = TRB_LEN(trb_buff_len) |
3749 remainder |
3750 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003751
Andiry Xu3b72fca2012-03-05 17:49:32 +08003752 queue_trb(xhci, ep_ring, more_trbs_coming,
Andiry Xu04e51902010-07-22 15:23:39 -07003753 lower_32_bits(addr),
3754 upper_32_bits(addr),
3755 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003756 field);
Andiry Xu04e51902010-07-22 15:23:39 -07003757 running_total += trb_buff_len;
3758
3759 addr += trb_buff_len;
3760 td_remain_len -= trb_buff_len;
3761 }
3762
3763 /* Check TD length */
3764 if (running_total != td_len) {
3765 xhci_err(xhci, "ISOC TD length unmatch\n");
Andiry Xucf840552012-01-18 17:47:12 +08003766 ret = -EINVAL;
3767 goto cleanup;
Andiry Xu04e51902010-07-22 15:23:39 -07003768 }
3769 }
3770
Andiry Xuc41136b2011-03-22 17:08:14 +08003771 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3772 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3773 usb_amd_quirk_pll_disable();
3774 }
3775 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3776
Andiry Xue1eab2e2011-01-04 16:30:39 -08003777 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3778 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003779 return 0;
Sarah Sharp522989a2011-07-29 12:44:32 -07003780cleanup:
3781 /* Clean up a partially enqueued isoc transfer. */
3782
3783 for (i--; i >= 0; i--)
Sarah Sharp585df1d2011-08-02 15:43:40 -07003784 list_del_init(&urb_priv->td[i]->td_list);
Sarah Sharp522989a2011-07-29 12:44:32 -07003785
3786 /* Use the first TD as a temporary variable to turn the TDs we've queued
3787 * into No-ops with a software-owned cycle bit. That way the hardware
3788 * won't accidentally start executing bogus TDs when we partially
3789 * overwrite them. td->first_trb and td->start_seg are already set.
3790 */
3791 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3792 /* Every TRB except the first & last will have its cycle bit flipped. */
3793 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3794
3795 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3796 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3797 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3798 ep_ring->cycle_state = start_cycle;
Andiry Xub008df62012-03-05 17:49:34 +08003799 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
Sarah Sharp522989a2011-07-29 12:44:32 -07003800 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3801 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07003802}
3803
3804/*
3805 * Check transfer ring to guarantee there is enough room for the urb.
3806 * Update ISO URB start_frame and interval.
3807 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3808 * update the urb->start_frame by now.
3809 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3810 */
3811int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3812 struct urb *urb, int slot_id, unsigned int ep_index)
3813{
3814 struct xhci_virt_device *xdev;
3815 struct xhci_ring *ep_ring;
3816 struct xhci_ep_ctx *ep_ctx;
3817 int start_frame;
3818 int xhci_interval;
3819 int ep_interval;
3820 int num_tds, num_trbs, i;
3821 int ret;
3822
3823 xdev = xhci->devs[slot_id];
3824 ep_ring = xdev->eps[ep_index].ring;
3825 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3826
3827 num_trbs = 0;
3828 num_tds = urb->number_of_packets;
3829 for (i = 0; i < num_tds; i++)
3830 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3831
3832 /* Check the ring to guarantee there is enough room for the whole urb.
3833 * Do not insert any td of the urb to the ring if the check failed.
3834 */
Matt Evans28ccd292011-03-29 13:40:46 +11003835 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003836 num_trbs, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07003837 if (ret)
3838 return ret;
3839
3840 start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
3841 start_frame &= 0x3fff;
3842
3843 urb->start_frame = start_frame;
3844 if (urb->dev->speed == USB_SPEED_LOW ||
3845 urb->dev->speed == USB_SPEED_FULL)
3846 urb->start_frame >>= 3;
3847
Matt Evans28ccd292011-03-29 13:40:46 +11003848 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Andiry Xu04e51902010-07-22 15:23:39 -07003849 ep_interval = urb->interval;
3850 /* Convert to microframes */
3851 if (urb->dev->speed == USB_SPEED_LOW ||
3852 urb->dev->speed == USB_SPEED_FULL)
3853 ep_interval *= 8;
3854 /* FIXME change this to a warning and a suggestion to use the new API
3855 * to set the polling interval (once the API is added).
3856 */
3857 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08003858 if (printk_ratelimit())
Andiry Xu04e51902010-07-22 15:23:39 -07003859 dev_dbg(&urb->dev->dev, "Driver uses different interval"
3860 " (%d microframe%s) than xHCI "
3861 "(%d microframe%s)\n",
3862 ep_interval,
3863 ep_interval == 1 ? "" : "s",
3864 xhci_interval,
3865 xhci_interval == 1 ? "" : "s");
3866 urb->interval = xhci_interval;
3867 /* Convert back to frames for LS/FS devices */
3868 if (urb->dev->speed == USB_SPEED_LOW ||
3869 urb->dev->speed == USB_SPEED_FULL)
3870 urb->interval /= 8;
3871 }
Andiry Xub008df62012-03-05 17:49:34 +08003872 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3873
Dan Carpenter3fc82062012-03-28 10:30:26 +03003874 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003875}
3876
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003877/**** Command Ring Operations ****/
3878
Sarah Sharp913a8a32009-09-04 10:53:13 -07003879/* Generic function for queueing a command TRB on the command ring.
3880 * Check to make sure there's room on the command ring for one command TRB.
3881 * Also check that there's room reserved for commands that must not fail.
3882 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3883 * then only check for the number of reserved spots.
3884 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3885 * because the command event handler may want to resubmit a failed command.
3886 */
3887static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3888 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003889{
Sarah Sharp913a8a32009-09-04 10:53:13 -07003890 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003891 int ret;
3892
Sarah Sharp913a8a32009-09-04 10:53:13 -07003893 if (!command_must_succeed)
3894 reserved_trbs++;
3895
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003896 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003897 reserved_trbs, GFP_ATOMIC);
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003898 if (ret < 0) {
3899 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07003900 if (command_must_succeed)
3901 xhci_err(xhci, "ERR: Reserved TRB counting for "
3902 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003903 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003904 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08003905 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3906 field4 | xhci->cmd_ring->cycle_state);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003907 return 0;
3908}
3909
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003910/* Queue a slot enable or disable request on the command ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003911int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003912{
3913 return queue_command(xhci, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003914 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003915}
3916
3917/* Queue an address device command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003918int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3919 u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003920{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003921 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3922 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003923 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
3924 false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003925}
Sarah Sharpf94e01862009-04-27 19:58:38 -07003926
Sarah Sharp02386342010-05-24 13:25:28 -07003927int xhci_queue_vendor_command(struct xhci_hcd *xhci,
3928 u32 field1, u32 field2, u32 field3, u32 field4)
3929{
3930 return queue_command(xhci, field1, field2, field3, field4, false);
3931}
3932
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003933/* Queue a reset device command TRB */
3934int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
3935{
3936 return queue_command(xhci, 0, 0, 0,
3937 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3938 false);
3939}
3940
Sarah Sharpf94e01862009-04-27 19:58:38 -07003941/* Queue a configure endpoint command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003942int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003943 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07003944{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003945 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3946 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003947 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3948 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07003949}
Sarah Sharpae636742009-04-29 19:02:31 -07003950
Sarah Sharpf2217e82009-08-07 14:04:43 -07003951/* Queue an evaluate context command TRB */
3952int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp4b266542012-05-07 15:34:26 -07003953 u32 slot_id, bool command_must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07003954{
3955 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3956 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003957 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
Sarah Sharp4b266542012-05-07 15:34:26 -07003958 command_must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07003959}
3960
Andiry Xube88fe42010-10-14 07:22:57 -07003961/*
3962 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3963 * activity on an endpoint that is about to be suspended.
3964 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003965int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -07003966 unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07003967{
3968 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3969 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3970 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07003971 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07003972
3973 return queue_command(xhci, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07003974 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003975}
3976
3977/* Set Transfer Ring Dequeue Pointer command.
3978 * This should not be used for endpoints that have streams enabled.
3979 */
3980static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003981 unsigned int ep_index, unsigned int stream_id,
3982 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -07003983 union xhci_trb *deq_ptr, u32 cycle_state)
3984{
3985 dma_addr_t addr;
3986 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3987 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003988 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
Sarah Sharpae636742009-04-29 19:02:31 -07003989 u32 type = TRB_TYPE(TRB_SET_DEQ);
Sarah Sharpbf161e82011-02-23 15:46:42 -08003990 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07003991
Sarah Sharp23e3be12009-04-29 19:05:20 -07003992 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003993 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07003994 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07003995 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
3996 deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003997 return 0;
3998 }
Sarah Sharpbf161e82011-02-23 15:46:42 -08003999 ep = &xhci->devs[slot_id]->eps[ep_index];
4000 if ((ep->ep_state & SET_DEQ_PENDING)) {
4001 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4002 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
4003 return 0;
4004 }
4005 ep->queued_deq_seg = deq_seg;
4006 ep->queued_deq_ptr = deq_ptr;
Sarah Sharp8e595a52009-07-27 12:03:31 -07004007 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07004008 upper_32_bits(addr), trb_stream_id,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004009 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpae636742009-04-29 19:02:31 -07004010}
Sarah Sharpa1587d92009-07-27 12:03:15 -07004011
4012int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
4013 unsigned int ep_index)
4014{
4015 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4016 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4017 u32 type = TRB_TYPE(TRB_RESET_EP);
4018
Sarah Sharp913a8a32009-09-04 10:53:13 -07004019 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
4020 false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07004021}