blob: 4d0abb4930a1411521544407af481279bbafff40 [file] [log] [blame]
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +00001/*
2 * Boot code and exception vectors for Book3E processors
3 *
4 * Copyright (C) 2007 Ben. Herrenschmidt (benh@kernel.crashing.org), IBM Corp.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
12#include <linux/threads.h>
13#include <asm/reg.h>
14#include <asm/page.h>
15#include <asm/ppc_asm.h>
16#include <asm/asm-offsets.h>
17#include <asm/cputable.h>
18#include <asm/setup.h>
19#include <asm/thread_info.h>
Jack Millera0496d42011-04-14 22:32:08 +000020#include <asm/reg_a2.h>
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +000021#include <asm/exception-64e.h>
22#include <asm/bug.h>
23#include <asm/irqflags.h>
24#include <asm/ptrace.h>
25#include <asm/ppc-opcode.h>
26#include <asm/mmu.h>
27
28/* XXX This will ultimately add space for a special exception save
29 * structure used to save things like SRR0/SRR1, SPRGs, MAS, etc...
30 * when taking special interrupts. For now we don't support that,
31 * special interrupts from within a non-standard level will probably
32 * blow you up
33 */
34#define SPECIAL_EXC_FRAME_SIZE INT_FRAME_SIZE
35
36/* Exception prolog code for all exceptions */
37#define EXCEPTION_PROLOG(n, type, addition) \
38 mtspr SPRN_SPRG_##type##_SCRATCH,r13; /* get spare registers */ \
39 mfspr r13,SPRN_SPRG_PACA; /* get PACA */ \
40 std r10,PACA_EX##type+EX_R10(r13); \
41 std r11,PACA_EX##type+EX_R11(r13); \
42 mfcr r10; /* save CR */ \
43 addition; /* additional code for that exc. */ \
44 std r1,PACA_EX##type+EX_R1(r13); /* save old r1 in the PACA */ \
45 stw r10,PACA_EX##type+EX_CR(r13); /* save old CR in the PACA */ \
46 mfspr r11,SPRN_##type##_SRR1;/* what are we coming from */ \
47 type##_SET_KSTACK; /* get special stack if necessary */\
48 andi. r10,r11,MSR_PR; /* save stack pointer */ \
49 beq 1f; /* branch around if supervisor */ \
50 ld r1,PACAKSAVE(r13); /* get kernel stack coming from usr */\
511: cmpdi cr1,r1,0; /* check if SP makes sense */ \
52 bge- cr1,exc_##n##_bad_stack;/* bad stack (TODO: out of line) */ \
53 mfspr r10,SPRN_##type##_SRR0; /* read SRR0 before touching stack */
54
55/* Exception type-specific macros */
56#define GEN_SET_KSTACK \
57 subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */
58#define SPRN_GEN_SRR0 SPRN_SRR0
59#define SPRN_GEN_SRR1 SPRN_SRR1
60
61#define CRIT_SET_KSTACK \
62 ld r1,PACA_CRIT_STACK(r13); \
63 subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
64#define SPRN_CRIT_SRR0 SPRN_CSRR0
65#define SPRN_CRIT_SRR1 SPRN_CSRR1
66
67#define DBG_SET_KSTACK \
68 ld r1,PACA_DBG_STACK(r13); \
69 subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
70#define SPRN_DBG_SRR0 SPRN_DSRR0
71#define SPRN_DBG_SRR1 SPRN_DSRR1
72
73#define MC_SET_KSTACK \
74 ld r1,PACA_MC_STACK(r13); \
75 subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
76#define SPRN_MC_SRR0 SPRN_MCSRR0
77#define SPRN_MC_SRR1 SPRN_MCSRR1
78
79#define NORMAL_EXCEPTION_PROLOG(n, addition) \
80 EXCEPTION_PROLOG(n, GEN, addition##_GEN)
81
82#define CRIT_EXCEPTION_PROLOG(n, addition) \
83 EXCEPTION_PROLOG(n, CRIT, addition##_CRIT)
84
85#define DBG_EXCEPTION_PROLOG(n, addition) \
86 EXCEPTION_PROLOG(n, DBG, addition##_DBG)
87
88#define MC_EXCEPTION_PROLOG(n, addition) \
89 EXCEPTION_PROLOG(n, MC, addition##_MC)
90
91
92/* Variants of the "addition" argument for the prolog
93 */
94#define PROLOG_ADDITION_NONE_GEN
95#define PROLOG_ADDITION_NONE_CRIT
96#define PROLOG_ADDITION_NONE_DBG
97#define PROLOG_ADDITION_NONE_MC
98
99#define PROLOG_ADDITION_MASKABLE_GEN \
100 lbz r11,PACASOFTIRQEN(r13); /* are irqs soft-disabled ? */ \
101 cmpwi cr0,r11,0; /* yes -> go out of line */ \
102 beq masked_interrupt_book3e;
103
104#define PROLOG_ADDITION_2REGS_GEN \
105 std r14,PACA_EXGEN+EX_R14(r13); \
106 std r15,PACA_EXGEN+EX_R15(r13)
107
108#define PROLOG_ADDITION_1REG_GEN \
109 std r14,PACA_EXGEN+EX_R14(r13);
110
111#define PROLOG_ADDITION_2REGS_CRIT \
112 std r14,PACA_EXCRIT+EX_R14(r13); \
113 std r15,PACA_EXCRIT+EX_R15(r13)
114
115#define PROLOG_ADDITION_2REGS_DBG \
116 std r14,PACA_EXDBG+EX_R14(r13); \
117 std r15,PACA_EXDBG+EX_R15(r13)
118
119#define PROLOG_ADDITION_2REGS_MC \
120 std r14,PACA_EXMC+EX_R14(r13); \
121 std r15,PACA_EXMC+EX_R15(r13)
122
123/* Core exception code for all exceptions except TLB misses.
124 * XXX: Needs to make SPRN_SPRG_GEN depend on exception type
125 */
126#define EXCEPTION_COMMON(n, excf, ints) \
127 std r0,GPR0(r1); /* save r0 in stackframe */ \
128 std r2,GPR2(r1); /* save r2 in stackframe */ \
129 SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
130 SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
131 std r9,GPR9(r1); /* save r9 in stackframe */ \
132 std r10,_NIP(r1); /* save SRR0 to stackframe */ \
133 std r11,_MSR(r1); /* save SRR1 to stackframe */ \
134 ACCOUNT_CPU_USER_ENTRY(r10,r11);/* accounting (uses cr0+eq) */ \
135 ld r3,excf+EX_R10(r13); /* get back r10 */ \
136 ld r4,excf+EX_R11(r13); /* get back r11 */ \
137 mfspr r5,SPRN_SPRG_GEN_SCRATCH;/* get back r13 */ \
138 std r12,GPR12(r1); /* save r12 in stackframe */ \
139 ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
140 mflr r6; /* save LR in stackframe */ \
141 mfctr r7; /* save CTR in stackframe */ \
142 mfspr r8,SPRN_XER; /* save XER in stackframe */ \
143 ld r9,excf+EX_R1(r13); /* load orig r1 back from PACA */ \
144 lwz r10,excf+EX_CR(r13); /* load orig CR back from PACA */ \
145 lbz r11,PACASOFTIRQEN(r13); /* get current IRQ softe */ \
146 ld r12,exception_marker@toc(r2); \
147 li r0,0; \
148 std r3,GPR10(r1); /* save r10 to stackframe */ \
149 std r4,GPR11(r1); /* save r11 to stackframe */ \
150 std r5,GPR13(r1); /* save it to stackframe */ \
151 std r6,_LINK(r1); \
152 std r7,_CTR(r1); \
153 std r8,_XER(r1); \
154 li r3,(n)+1; /* indicate partial regs in trap */ \
155 std r9,0(r1); /* store stack frame back link */ \
156 std r10,_CCR(r1); /* store orig CR in stackframe */ \
157 std r9,GPR1(r1); /* store stack frame back link */ \
158 std r11,SOFTE(r1); /* and save it to stackframe */ \
159 std r12,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */ \
160 std r3,_TRAP(r1); /* set trap number */ \
161 std r0,RESULT(r1); /* clear regs->result */ \
162 ints;
163
164/* Variants for the "ints" argument */
165#define INTS_KEEP
166#define INTS_DISABLE_SOFT \
167 stb r0,PACASOFTIRQEN(r13); /* mark interrupts soft-disabled */ \
168 TRACE_DISABLE_INTS;
169#define INTS_DISABLE_HARD \
170 stb r0,PACAHARDIRQEN(r13); /* and hard disabled */
171#define INTS_DISABLE_ALL \
172 INTS_DISABLE_SOFT \
173 INTS_DISABLE_HARD
174
175/* This is called by exceptions that used INTS_KEEP (that is did not clear
176 * neither soft nor hard IRQ indicators in the PACA. This will restore MSR:EE
177 * to it's previous value
178 *
179 * XXX In the long run, we may want to open-code it in order to separate the
180 * load from the wrtee, thus limiting the latency caused by the dependency
181 * but at this point, I'll favor code clarity until we have a near to final
182 * implementation
183 */
184#define INTS_RESTORE_HARD \
185 ld r11,_MSR(r1); \
186 wrtee r11;
187
188/* XXX FIXME: Restore r14/r15 when necessary */
189#define BAD_STACK_TRAMPOLINE(n) \
190exc_##n##_bad_stack: \
191 li r1,(n); /* get exception number */ \
192 sth r1,PACA_TRAP_SAVE(r13); /* store trap */ \
193 b bad_stack_book3e; /* bad stack error */
194
Benjamin Herrenschmidtff82c312010-06-08 10:58:58 +1000195/* WARNING: If you change the layout of this stub, make sure you chcek
196 * the debug exception handler which handles single stepping
197 * into exceptions from userspace, and the MM code in
198 * arch/powerpc/mm/tlb_nohash.c which patches the branch here
199 * and would need to be updated if that branch is moved
200 */
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000201#define EXCEPTION_STUB(loc, label) \
202 . = interrupt_base_book3e + loc; \
203 nop; /* To make debug interrupts happy */ \
204 b exc_##label##_book3e;
205
206#define ACK_NONE(r)
207#define ACK_DEC(r) \
208 lis r,TSR_DIS@h; \
209 mtspr SPRN_TSR,r
210#define ACK_FIT(r) \
211 lis r,TSR_FIS@h; \
212 mtspr SPRN_TSR,r
213
Benjamin Herrenschmidt34d97e02010-07-14 14:12:16 +1000214/* Used by asynchronous interrupt that may happen in the idle loop.
215 *
216 * This check if the thread was in the idle loop, and if yes, returns
217 * to the caller rather than the PC. This is to avoid a race if
218 * interrupts happen before the wait instruction.
219 */
220#define CHECK_NAPPING() \
221 clrrdi r11,r1,THREAD_SHIFT; \
222 ld r10,TI_LOCAL_FLAGS(r11); \
223 andi. r9,r10,_TLF_NAPPING; \
224 beq+ 1f; \
225 ld r8,_LINK(r1); \
226 rlwinm r7,r10,0,~_TLF_NAPPING; \
227 std r8,_NIP(r1); \
228 std r7,TI_LOCAL_FLAGS(r11); \
2291:
230
231
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000232#define MASKABLE_EXCEPTION(trapnum, label, hdlr, ack) \
233 START_EXCEPTION(label); \
234 NORMAL_EXCEPTION_PROLOG(trapnum, PROLOG_ADDITION_MASKABLE) \
235 EXCEPTION_COMMON(trapnum, PACA_EXGEN, INTS_DISABLE_ALL) \
236 ack(r8); \
Benjamin Herrenschmidt34d97e02010-07-14 14:12:16 +1000237 CHECK_NAPPING(); \
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000238 addi r3,r1,STACK_FRAME_OVERHEAD; \
239 bl hdlr; \
240 b .ret_from_except_lite;
241
242/* This value is used to mark exception frames on the stack. */
243 .section ".toc","aw"
244exception_marker:
245 .tc ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER
246
247
248/*
249 * And here we have the exception vectors !
250 */
251
252 .text
253 .balign 0x1000
254 .globl interrupt_base_book3e
255interrupt_base_book3e: /* fake trap */
256 /* Note: If real debug exceptions are supported by the HW, the vector
257 * below will have to be patched up to point to an appropriate handler
258 */
259 EXCEPTION_STUB(0x000, machine_check) /* 0x0200 */
260 EXCEPTION_STUB(0x020, critical_input) /* 0x0580 */
261 EXCEPTION_STUB(0x040, debug_crit) /* 0x0d00 */
262 EXCEPTION_STUB(0x060, data_storage) /* 0x0300 */
263 EXCEPTION_STUB(0x080, instruction_storage) /* 0x0400 */
264 EXCEPTION_STUB(0x0a0, external_input) /* 0x0500 */
265 EXCEPTION_STUB(0x0c0, alignment) /* 0x0600 */
266 EXCEPTION_STUB(0x0e0, program) /* 0x0700 */
267 EXCEPTION_STUB(0x100, fp_unavailable) /* 0x0800 */
268 EXCEPTION_STUB(0x120, system_call) /* 0x0c00 */
269 EXCEPTION_STUB(0x140, ap_unavailable) /* 0x0f20 */
270 EXCEPTION_STUB(0x160, decrementer) /* 0x0900 */
271 EXCEPTION_STUB(0x180, fixed_interval) /* 0x0980 */
272 EXCEPTION_STUB(0x1a0, watchdog) /* 0x09f0 */
273 EXCEPTION_STUB(0x1c0, data_tlb_miss)
274 EXCEPTION_STUB(0x1e0, instruction_tlb_miss)
Benjamin Herrenschmidt89c81792010-07-09 15:31:28 +1000275 EXCEPTION_STUB(0x280, doorbell)
276 EXCEPTION_STUB(0x2a0, doorbell_crit)
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000277
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000278 .globl interrupt_end_book3e
279interrupt_end_book3e:
280
281/* Critical Input Interrupt */
282 START_EXCEPTION(critical_input);
283 CRIT_EXCEPTION_PROLOG(0x100, PROLOG_ADDITION_NONE)
284// EXCEPTION_COMMON(0x100, PACA_EXCRIT, INTS_DISABLE_ALL)
285// bl special_reg_save_crit
Benjamin Herrenschmidt34d97e02010-07-14 14:12:16 +1000286// CHECK_NAPPING();
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000287// addi r3,r1,STACK_FRAME_OVERHEAD
288// bl .critical_exception
289// b ret_from_crit_except
290 b .
291
292/* Machine Check Interrupt */
293 START_EXCEPTION(machine_check);
294 CRIT_EXCEPTION_PROLOG(0x200, PROLOG_ADDITION_NONE)
295// EXCEPTION_COMMON(0x200, PACA_EXMC, INTS_DISABLE_ALL)
296// bl special_reg_save_mc
297// addi r3,r1,STACK_FRAME_OVERHEAD
Benjamin Herrenschmidt34d97e02010-07-14 14:12:16 +1000298// CHECK_NAPPING();
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000299// bl .machine_check_exception
300// b ret_from_mc_except
301 b .
302
303/* Data Storage Interrupt */
304 START_EXCEPTION(data_storage)
305 NORMAL_EXCEPTION_PROLOG(0x300, PROLOG_ADDITION_2REGS)
306 mfspr r14,SPRN_DEAR
307 mfspr r15,SPRN_ESR
308 EXCEPTION_COMMON(0x300, PACA_EXGEN, INTS_KEEP)
309 b storage_fault_common
310
311/* Instruction Storage Interrupt */
312 START_EXCEPTION(instruction_storage);
313 NORMAL_EXCEPTION_PROLOG(0x400, PROLOG_ADDITION_2REGS)
314 li r15,0
315 mr r14,r10
316 EXCEPTION_COMMON(0x400, PACA_EXGEN, INTS_KEEP)
317 b storage_fault_common
318
319/* External Input Interrupt */
320 MASKABLE_EXCEPTION(0x500, external_input, .do_IRQ, ACK_NONE)
321
322/* Alignment */
323 START_EXCEPTION(alignment);
324 NORMAL_EXCEPTION_PROLOG(0x600, PROLOG_ADDITION_2REGS)
325 mfspr r14,SPRN_DEAR
326 mfspr r15,SPRN_ESR
327 EXCEPTION_COMMON(0x600, PACA_EXGEN, INTS_KEEP)
328 b alignment_more /* no room, go out of line */
329
330/* Program Interrupt */
331 START_EXCEPTION(program);
332 NORMAL_EXCEPTION_PROLOG(0x700, PROLOG_ADDITION_1REG)
333 mfspr r14,SPRN_ESR
334 EXCEPTION_COMMON(0x700, PACA_EXGEN, INTS_DISABLE_SOFT)
335 std r14,_DSISR(r1)
336 addi r3,r1,STACK_FRAME_OVERHEAD
337 ld r14,PACA_EXGEN+EX_R14(r13)
338 bl .save_nvgprs
339 INTS_RESTORE_HARD
340 bl .program_check_exception
341 b .ret_from_except
342
343/* Floating Point Unavailable Interrupt */
344 START_EXCEPTION(fp_unavailable);
345 NORMAL_EXCEPTION_PROLOG(0x800, PROLOG_ADDITION_NONE)
346 /* we can probably do a shorter exception entry for that one... */
347 EXCEPTION_COMMON(0x800, PACA_EXGEN, INTS_KEEP)
348 bne 1f /* if from user, just load it up */
349 bl .save_nvgprs
350 addi r3,r1,STACK_FRAME_OVERHEAD
351 INTS_RESTORE_HARD
352 bl .kernel_fp_unavailable_exception
353 BUG_OPCODE
3541: ld r12,_MSR(r1)
355 bl .load_up_fpu
356 b fast_exception_return
357
358/* Decrementer Interrupt */
359 MASKABLE_EXCEPTION(0x900, decrementer, .timer_interrupt, ACK_DEC)
360
361/* Fixed Interval Timer Interrupt */
362 MASKABLE_EXCEPTION(0x980, fixed_interval, .unknown_exception, ACK_FIT)
363
364/* Watchdog Timer Interrupt */
365 START_EXCEPTION(watchdog);
366 CRIT_EXCEPTION_PROLOG(0x9f0, PROLOG_ADDITION_NONE)
367// EXCEPTION_COMMON(0x9f0, PACA_EXCRIT, INTS_DISABLE_ALL)
368// bl special_reg_save_crit
Benjamin Herrenschmidt34d97e02010-07-14 14:12:16 +1000369// CHECK_NAPPING();
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000370// addi r3,r1,STACK_FRAME_OVERHEAD
371// bl .unknown_exception
372// b ret_from_crit_except
373 b .
374
375/* System Call Interrupt */
376 START_EXCEPTION(system_call)
377 mr r9,r13 /* keep a copy of userland r13 */
378 mfspr r11,SPRN_SRR0 /* get return address */
379 mfspr r12,SPRN_SRR1 /* get previous MSR */
380 mfspr r13,SPRN_SPRG_PACA /* get our PACA */
381 b system_call_common
382
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300383/* Auxiliary Processor Unavailable Interrupt */
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000384 START_EXCEPTION(ap_unavailable);
385 NORMAL_EXCEPTION_PROLOG(0xf20, PROLOG_ADDITION_NONE)
386 EXCEPTION_COMMON(0xf20, PACA_EXGEN, INTS_KEEP)
387 addi r3,r1,STACK_FRAME_OVERHEAD
388 bl .save_nvgprs
389 INTS_RESTORE_HARD
390 bl .unknown_exception
391 b .ret_from_except
392
393/* Debug exception as a critical interrupt*/
394 START_EXCEPTION(debug_crit);
395 CRIT_EXCEPTION_PROLOG(0xd00, PROLOG_ADDITION_2REGS)
396
397 /*
398 * If there is a single step or branch-taken exception in an
399 * exception entry sequence, it was probably meant to apply to
400 * the code where the exception occurred (since exception entry
401 * doesn't turn off DE automatically). We simulate the effect
402 * of turning off DE on entry to an exception handler by turning
403 * off DE in the CSRR1 value and clearing the debug status.
404 */
405
406 mfspr r14,SPRN_DBSR /* check single-step/branch taken */
407 andis. r15,r14,DBSR_IC@h
408 beq+ 1f
409
410 LOAD_REG_IMMEDIATE(r14,interrupt_base_book3e)
411 LOAD_REG_IMMEDIATE(r15,interrupt_end_book3e)
412 cmpld cr0,r10,r14
413 cmpld cr1,r10,r15
414 blt+ cr0,1f
415 bge+ cr1,1f
416
417 /* here it looks like we got an inappropriate debug exception. */
418 lis r14,DBSR_IC@h /* clear the IC event */
419 rlwinm r11,r11,0,~MSR_DE /* clear DE in the CSRR1 value */
420 mtspr SPRN_DBSR,r14
421 mtspr SPRN_CSRR1,r11
422 lwz r10,PACA_EXCRIT+EX_CR(r13) /* restore registers */
423 ld r1,PACA_EXCRIT+EX_R1(r13)
424 ld r14,PACA_EXCRIT+EX_R14(r13)
425 ld r15,PACA_EXCRIT+EX_R15(r13)
426 mtcr r10
427 ld r10,PACA_EXCRIT+EX_R10(r13) /* restore registers */
428 ld r11,PACA_EXCRIT+EX_R11(r13)
429 mfspr r13,SPRN_SPRG_CRIT_SCRATCH
430 rfci
431
432 /* Normal debug exception */
433 /* XXX We only handle coming from userspace for now since we can't
434 * quite save properly an interrupted kernel state yet
435 */
4361: andi. r14,r11,MSR_PR; /* check for userspace again */
437 beq kernel_dbg_exc; /* if from kernel mode */
438
439 /* Now we mash up things to make it look like we are coming on a
440 * normal exception
441 */
442 mfspr r15,SPRN_SPRG_CRIT_SCRATCH
443 mtspr SPRN_SPRG_GEN_SCRATCH,r15
444 mfspr r14,SPRN_DBSR
445 EXCEPTION_COMMON(0xd00, PACA_EXCRIT, INTS_DISABLE_ALL)
446 std r14,_DSISR(r1)
447 addi r3,r1,STACK_FRAME_OVERHEAD
448 mr r4,r14
449 ld r14,PACA_EXCRIT+EX_R14(r13)
450 ld r15,PACA_EXCRIT+EX_R15(r13)
451 bl .save_nvgprs
452 bl .DebugException
453 b .ret_from_except
454
455kernel_dbg_exc:
456 b . /* NYI */
457
Benjamin Herrenschmidt89c81792010-07-09 15:31:28 +1000458/* Doorbell interrupt */
459 MASKABLE_EXCEPTION(0x2070, doorbell, .doorbell_exception, ACK_NONE)
460
461/* Doorbell critical Interrupt */
462 START_EXCEPTION(doorbell_crit);
463 CRIT_EXCEPTION_PROLOG(0x2080, PROLOG_ADDITION_NONE)
464// EXCEPTION_COMMON(0x2080, PACA_EXCRIT, INTS_DISABLE_ALL)
465// bl special_reg_save_crit
Benjamin Herrenschmidt34d97e02010-07-14 14:12:16 +1000466// CHECK_NAPPING();
Benjamin Herrenschmidt89c81792010-07-09 15:31:28 +1000467// addi r3,r1,STACK_FRAME_OVERHEAD
468// bl .doorbell_critical_exception
469// b ret_from_crit_except
470 b .
471
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000472
473/*
474 * An interrupt came in while soft-disabled; clear EE in SRR1,
475 * clear paca->hard_enabled and return.
476 */
477masked_interrupt_book3e:
478 mtcr r10
479 stb r11,PACAHARDIRQEN(r13)
480 mfspr r10,SPRN_SRR1
481 rldicl r11,r10,48,1 /* clear MSR_EE */
482 rotldi r10,r11,16
483 mtspr SPRN_SRR1,r10
484 ld r10,PACA_EXGEN+EX_R10(r13); /* restore registers */
485 ld r11,PACA_EXGEN+EX_R11(r13);
486 mfspr r13,SPRN_SPRG_GEN_SCRATCH;
487 rfi
488 b .
489
490/*
491 * This is called from 0x300 and 0x400 handlers after the prologs with
492 * r14 and r15 containing the fault address and error code, with the
493 * original values stashed away in the PACA
494 */
495storage_fault_common:
496 std r14,_DAR(r1)
497 std r15,_DSISR(r1)
498 addi r3,r1,STACK_FRAME_OVERHEAD
499 mr r4,r14
500 mr r5,r15
501 ld r14,PACA_EXGEN+EX_R14(r13)
502 ld r15,PACA_EXGEN+EX_R15(r13)
503 INTS_RESTORE_HARD
504 bl .do_page_fault
505 cmpdi r3,0
506 bne- 1f
507 b .ret_from_except_lite
5081: bl .save_nvgprs
509 mr r5,r3
510 addi r3,r1,STACK_FRAME_OVERHEAD
511 ld r4,_DAR(r1)
512 bl .bad_page_fault
513 b .ret_from_except
514
515/*
516 * Alignment exception doesn't fit entirely in the 0x100 bytes so it
517 * continues here.
518 */
519alignment_more:
520 std r14,_DAR(r1)
521 std r15,_DSISR(r1)
522 addi r3,r1,STACK_FRAME_OVERHEAD
523 ld r14,PACA_EXGEN+EX_R14(r13)
524 ld r15,PACA_EXGEN+EX_R15(r13)
525 bl .save_nvgprs
526 INTS_RESTORE_HARD
527 bl .alignment_exception
528 b .ret_from_except
529
530/*
531 * We branch here from entry_64.S for the last stage of the exception
532 * return code path. MSR:EE is expected to be off at that point
533 */
534_GLOBAL(exception_return_book3e)
535 b 1f
536
537/* This is the return from load_up_fpu fast path which could do with
538 * less GPR restores in fact, but for now we have a single return path
539 */
540 .globl fast_exception_return
541fast_exception_return:
542 wrteei 0
5431: mr r0,r13
544 ld r10,_MSR(r1)
545 REST_4GPRS(2, r1)
546 andi. r6,r10,MSR_PR
547 REST_2GPRS(6, r1)
548 beq 1f
549 ACCOUNT_CPU_USER_EXIT(r10, r11)
550 ld r0,GPR13(r1)
551
5521: stdcx. r0,0,r1 /* to clear the reservation */
553
554 ld r8,_CCR(r1)
555 ld r9,_LINK(r1)
556 ld r10,_CTR(r1)
557 ld r11,_XER(r1)
558 mtcr r8
559 mtlr r9
560 mtctr r10
561 mtxer r11
562 REST_2GPRS(8, r1)
563 ld r10,GPR10(r1)
564 ld r11,GPR11(r1)
565 ld r12,GPR12(r1)
566 mtspr SPRN_SPRG_GEN_SCRATCH,r0
567
568 std r10,PACA_EXGEN+EX_R10(r13);
569 std r11,PACA_EXGEN+EX_R11(r13);
570 ld r10,_NIP(r1)
571 ld r11,_MSR(r1)
572 ld r0,GPR0(r1)
573 ld r1,GPR1(r1)
574 mtspr SPRN_SRR0,r10
575 mtspr SPRN_SRR1,r11
576 ld r10,PACA_EXGEN+EX_R10(r13)
577 ld r11,PACA_EXGEN+EX_R11(r13)
578 mfspr r13,SPRN_SPRG_GEN_SCRATCH
579 rfi
580
581/*
582 * Trampolines used when spotting a bad kernel stack pointer in
583 * the exception entry code.
584 *
585 * TODO: move some bits like SRR0 read to trampoline, pass PACA
586 * index around, etc... to handle crit & mcheck
587 */
588BAD_STACK_TRAMPOLINE(0x000)
589BAD_STACK_TRAMPOLINE(0x100)
590BAD_STACK_TRAMPOLINE(0x200)
591BAD_STACK_TRAMPOLINE(0x300)
592BAD_STACK_TRAMPOLINE(0x400)
593BAD_STACK_TRAMPOLINE(0x500)
594BAD_STACK_TRAMPOLINE(0x600)
595BAD_STACK_TRAMPOLINE(0x700)
596BAD_STACK_TRAMPOLINE(0x800)
597BAD_STACK_TRAMPOLINE(0x900)
598BAD_STACK_TRAMPOLINE(0x980)
599BAD_STACK_TRAMPOLINE(0x9f0)
600BAD_STACK_TRAMPOLINE(0xa00)
601BAD_STACK_TRAMPOLINE(0xb00)
602BAD_STACK_TRAMPOLINE(0xc00)
603BAD_STACK_TRAMPOLINE(0xd00)
604BAD_STACK_TRAMPOLINE(0xe00)
605BAD_STACK_TRAMPOLINE(0xf00)
606BAD_STACK_TRAMPOLINE(0xf20)
Benjamin Herrenschmidt89c81792010-07-09 15:31:28 +1000607BAD_STACK_TRAMPOLINE(0x2070)
608BAD_STACK_TRAMPOLINE(0x2080)
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000609
610 .globl bad_stack_book3e
611bad_stack_book3e:
612 /* XXX: Needs to make SPRN_SPRG_GEN depend on exception type */
613 mfspr r10,SPRN_SRR0; /* read SRR0 before touching stack */
614 ld r1,PACAEMERGSP(r13)
615 subi r1,r1,64+INT_FRAME_SIZE
616 std r10,_NIP(r1)
617 std r11,_MSR(r1)
618 ld r10,PACA_EXGEN+EX_R1(r13) /* FIXME for crit & mcheck */
619 lwz r11,PACA_EXGEN+EX_CR(r13) /* FIXME for crit & mcheck */
620 std r10,GPR1(r1)
621 std r11,_CCR(r1)
622 mfspr r10,SPRN_DEAR
623 mfspr r11,SPRN_ESR
624 std r10,_DAR(r1)
625 std r11,_DSISR(r1)
626 std r0,GPR0(r1); /* save r0 in stackframe */ \
627 std r2,GPR2(r1); /* save r2 in stackframe */ \
628 SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
629 SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
630 std r9,GPR9(r1); /* save r9 in stackframe */ \
631 ld r3,PACA_EXGEN+EX_R10(r13);/* get back r10 */ \
632 ld r4,PACA_EXGEN+EX_R11(r13);/* get back r11 */ \
633 mfspr r5,SPRN_SPRG_GEN_SCRATCH;/* get back r13 XXX can be wrong */ \
634 std r3,GPR10(r1); /* save r10 to stackframe */ \
635 std r4,GPR11(r1); /* save r11 to stackframe */ \
636 std r12,GPR12(r1); /* save r12 in stackframe */ \
637 std r5,GPR13(r1); /* save it to stackframe */ \
638 mflr r10
639 mfctr r11
640 mfxer r12
641 std r10,_LINK(r1)
642 std r11,_CTR(r1)
643 std r12,_XER(r1)
644 SAVE_10GPRS(14,r1)
645 SAVE_8GPRS(24,r1)
646 lhz r12,PACA_TRAP_SAVE(r13)
647 std r12,_TRAP(r1)
648 addi r11,r1,INT_FRAME_SIZE
649 std r11,0(r1)
650 li r12,0
651 std r12,0(r11)
652 ld r2,PACATOC(r13)
6531: addi r3,r1,STACK_FRAME_OVERHEAD
654 bl .kernel_bad_stack
655 b 1b
656
657/*
658 * Setup the initial TLB for a core. This current implementation
659 * assume that whatever we are running off will not conflict with
660 * the new mapping at PAGE_OFFSET.
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000661 */
662_GLOBAL(initial_tlb_book3e)
663
Kumar Galabb1af712009-08-18 19:08:33 +0000664 /* Look for the first TLB with IPROT set */
665 mfspr r4,SPRN_TLB0CFG
666 andi. r3,r4,TLBnCFG_IPROT
667 lis r3,MAS0_TLBSEL(0)@h
668 bne found_iprot
669
670 mfspr r4,SPRN_TLB1CFG
671 andi. r3,r4,TLBnCFG_IPROT
672 lis r3,MAS0_TLBSEL(1)@h
673 bne found_iprot
674
675 mfspr r4,SPRN_TLB2CFG
676 andi. r3,r4,TLBnCFG_IPROT
677 lis r3,MAS0_TLBSEL(2)@h
678 bne found_iprot
679
680 lis r3,MAS0_TLBSEL(3)@h
681 mfspr r4,SPRN_TLB3CFG
682 /* fall through */
683
684found_iprot:
685 andi. r5,r4,TLBnCFG_HES
686 bne have_hes
687
688 mflr r8 /* save LR */
689/* 1. Find the index of the entry we're executing in
690 *
691 * r3 = MAS0_TLBSEL (for the iprot array)
692 * r4 = SPRN_TLBnCFG
693 */
694 bl invstr /* Find our address */
695invstr: mflr r6 /* Make it accessible */
696 mfmsr r7
697 rlwinm r5,r7,27,31,31 /* extract MSR[IS] */
698 mfspr r7,SPRN_PID
699 slwi r7,r7,16
700 or r7,r7,r5
701 mtspr SPRN_MAS6,r7
702 tlbsx 0,r6 /* search MSR[IS], SPID=PID */
703
704 mfspr r3,SPRN_MAS0
705 rlwinm r5,r3,16,20,31 /* Extract MAS0(Entry) */
706
707 mfspr r7,SPRN_MAS1 /* Insure IPROT set */
708 oris r7,r7,MAS1_IPROT@h
709 mtspr SPRN_MAS1,r7
710 tlbwe
711
712/* 2. Invalidate all entries except the entry we're executing in
713 *
714 * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
715 * r4 = SPRN_TLBnCFG
716 * r5 = ESEL of entry we are running in
717 */
718 andi. r4,r4,TLBnCFG_N_ENTRY /* Extract # entries */
719 li r6,0 /* Set Entry counter to 0 */
7201: mr r7,r3 /* Set MAS0(TLBSEL) */
721 rlwimi r7,r6,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r6) */
722 mtspr SPRN_MAS0,r7
723 tlbre
724 mfspr r7,SPRN_MAS1
725 rlwinm r7,r7,0,2,31 /* Clear MAS1 Valid and IPROT */
726 cmpw r5,r6
727 beq skpinv /* Dont update the current execution TLB */
728 mtspr SPRN_MAS1,r7
729 tlbwe
730 isync
731skpinv: addi r6,r6,1 /* Increment */
732 cmpw r6,r4 /* Are we done? */
733 bne 1b /* If not, repeat */
734
735 /* Invalidate all TLBs */
736 PPC_TLBILX_ALL(0,0)
737 sync
738 isync
739
740/* 3. Setup a temp mapping and jump to it
741 *
742 * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
743 * r5 = ESEL of entry we are running in
744 */
745 andi. r7,r5,0x1 /* Find an entry not used and is non-zero */
746 addi r7,r7,0x1
747 mr r4,r3 /* Set MAS0(TLBSEL) = 1 */
748 mtspr SPRN_MAS0,r4
749 tlbre
750
751 rlwimi r4,r7,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r7) */
752 mtspr SPRN_MAS0,r4
753
754 mfspr r7,SPRN_MAS1
755 xori r6,r7,MAS1_TS /* Setup TMP mapping in the other Address space */
756 mtspr SPRN_MAS1,r6
757
758 tlbwe
759
760 mfmsr r6
761 xori r6,r6,MSR_IS
762 mtspr SPRN_SRR1,r6
763 bl 1f /* Find our address */
7641: mflr r6
765 addi r6,r6,(2f - 1b)
766 mtspr SPRN_SRR0,r6
767 rfi
7682:
769
770/* 4. Clear out PIDs & Search info
771 *
772 * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
773 * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
774 * r5 = MAS3
775 */
776 li r6,0
777 mtspr SPRN_MAS6,r6
778 mtspr SPRN_PID,r6
779
780/* 5. Invalidate mapping we started in
781 *
782 * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
783 * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
784 * r5 = MAS3
785 */
786 mtspr SPRN_MAS0,r3
787 tlbre
788 mfspr r6,SPRN_MAS1
789 rlwinm r6,r6,0,2,0 /* clear IPROT */
790 mtspr SPRN_MAS1,r6
791 tlbwe
792
793 /* Invalidate TLB1 */
794 PPC_TLBILX_ALL(0,0)
795 sync
796 isync
797
798/* The mapping only needs to be cache-coherent on SMP */
799#ifdef CONFIG_SMP
800#define M_IF_SMP MAS2_M
801#else
802#define M_IF_SMP 0
803#endif
804
805/* 6. Setup KERNELBASE mapping in TLB[0]
806 *
807 * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
808 * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
809 * r5 = MAS3
810 */
811 rlwinm r3,r3,0,16,3 /* clear ESEL */
812 mtspr SPRN_MAS0,r3
813 lis r6,(MAS1_VALID|MAS1_IPROT)@h
814 ori r6,r6,(MAS1_TSIZE(BOOK3E_PAGESZ_1GB))@l
815 mtspr SPRN_MAS1,r6
816
817 LOAD_REG_IMMEDIATE(r6, PAGE_OFFSET | M_IF_SMP)
818 mtspr SPRN_MAS2,r6
819
820 rlwinm r5,r5,0,0,25
821 ori r5,r5,MAS3_SR | MAS3_SW | MAS3_SX
822 mtspr SPRN_MAS3,r5
823 li r5,-1
824 rlwinm r5,r5,0,0,25
825
826 tlbwe
827
828/* 7. Jump to KERNELBASE mapping
829 *
830 * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
831 */
832 /* Now we branch the new virtual address mapped by this entry */
833 LOAD_REG_IMMEDIATE(r6,2f)
834 lis r7,MSR_KERNEL@h
835 ori r7,r7,MSR_KERNEL@l
836 mtspr SPRN_SRR0,r6
837 mtspr SPRN_SRR1,r7
838 rfi /* start execution out of TLB1[0] entry */
8392:
840
841/* 8. Clear out the temp mapping
842 *
843 * r4 = MAS0 w/TLBSEL & ESEL for the entry we are running in
844 */
845 mtspr SPRN_MAS0,r4
846 tlbre
847 mfspr r5,SPRN_MAS1
848 rlwinm r5,r5,0,2,0 /* clear IPROT */
849 mtspr SPRN_MAS1,r5
850 tlbwe
851
852 /* Invalidate TLB1 */
853 PPC_TLBILX_ALL(0,0)
854 sync
855 isync
856
857 /* We translate LR and return */
858 tovirt(r8,r8)
859 mtlr r8
860 blr
861
862have_hes:
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000863 /* Setup MAS 0,1,2,3 and 7 for tlbwe of a 1G entry that maps the
864 * kernel linear mapping. We also set MAS8 once for all here though
865 * that will have to be made dependent on whether we are running under
866 * a hypervisor I suppose.
867 */
David Gibsona1d0d982011-04-14 22:32:06 +0000868
869 /* BEWARE, MAGIC
870 * This code is called as an ordinary function on the boot CPU. But to
871 * avoid duplication, this code is also used in SCOM bringup of
872 * secondary CPUs. We read the code between the initial_tlb_code_start
873 * and initial_tlb_code_end labels one instruction at a time and RAM it
874 * into the new core via SCOM. That doesn't process branches, so there
875 * must be none between those two labels. It also means if this code
876 * ever takes any parameters, the SCOM code must also be updated to
877 * provide them.
878 */
879 .globl a2_tlbinit_code_start
880a2_tlbinit_code_start:
881
Benjamin Herrenschmidt1a51dde2011-04-14 22:32:04 +0000882 ori r11,r3,MAS0_WQ_ALLWAYS
883 oris r11,r11,MAS0_ESEL(3)@h /* Use way 3: workaround A2 erratum 376 */
884 mtspr SPRN_MAS0,r11
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000885 lis r3,(MAS1_VALID | MAS1_IPROT)@h
886 ori r3,r3,BOOK3E_PAGESZ_1GB << MAS1_TSIZE_SHIFT
887 mtspr SPRN_MAS1,r3
888 LOAD_REG_IMMEDIATE(r3, PAGE_OFFSET | MAS2_M)
889 mtspr SPRN_MAS2,r3
890 li r3,MAS3_SR | MAS3_SW | MAS3_SX
891 mtspr SPRN_MAS7_MAS3,r3
892 li r3,0
893 mtspr SPRN_MAS8,r3
894
895 /* Write the TLB entry */
896 tlbwe
897
David Gibsona1d0d982011-04-14 22:32:06 +0000898 .globl a2_tlbinit_after_linear_map
899a2_tlbinit_after_linear_map:
900
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000901 /* Now we branch the new virtual address mapped by this entry */
902 LOAD_REG_IMMEDIATE(r3,1f)
903 mtctr r3
904 bctr
905
9061: /* We are now running at PAGE_OFFSET, clean the TLB of everything
Jack Millerf0aae322011-04-14 22:32:05 +0000907 * else (including IPROTed things left by firmware)
908 * r4 = TLBnCFG
909 * r3 = current address (more or less)
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000910 */
Jack Millerf0aae322011-04-14 22:32:05 +0000911
912 li r5,0
913 mtspr SPRN_MAS6,r5
914 tlbsx 0,r3
915
916 rlwinm r9,r4,0,TLBnCFG_N_ENTRY
917 rlwinm r10,r4,8,0xff
918 addi r10,r10,-1 /* Get inner loop mask */
919
920 li r3,1
921
922 mfspr r5,SPRN_MAS1
923 rlwinm r5,r5,0,(~(MAS1_VALID|MAS1_IPROT))
924
925 mfspr r6,SPRN_MAS2
926 rldicr r6,r6,0,51 /* Extract EPN */
927
928 mfspr r7,SPRN_MAS0
929 rlwinm r7,r7,0,0xffff0fff /* Clear HES and WQ */
930
931 rlwinm r8,r7,16,0xfff /* Extract ESEL */
932
9332: add r4,r3,r8
934 and r4,r4,r10
935
936 rlwimi r7,r4,16,MAS0_ESEL_MASK
937
938 mtspr SPRN_MAS0,r7
939 mtspr SPRN_MAS1,r5
940 mtspr SPRN_MAS2,r6
941 tlbwe
942
943 addi r3,r3,1
944 and. r4,r3,r10
945
946 bne 3f
947 addis r6,r6,(1<<30)@h
9483:
949 cmpw r3,r9
950 blt 2b
951
David Gibsona1d0d982011-04-14 22:32:06 +0000952 .globl a2_tlbinit_after_iprot_flush
953a2_tlbinit_after_iprot_flush:
954
Jack Millera0496d42011-04-14 22:32:08 +0000955#ifdef CONFIG_PPC_EARLY_DEBUG_WSP
956 /* Now establish early debug mappings if applicable */
957 /* Restore the MAS0 we used for linear mapping load */
958 mtspr SPRN_MAS0,r11
959
960 lis r3,(MAS1_VALID | MAS1_IPROT)@h
961 ori r3,r3,(BOOK3E_PAGESZ_4K << MAS1_TSIZE_SHIFT)
962 mtspr SPRN_MAS1,r3
963 LOAD_REG_IMMEDIATE(r3, WSP_UART_VIRT | MAS2_I | MAS2_G)
964 mtspr SPRN_MAS2,r3
965 LOAD_REG_IMMEDIATE(r3, WSP_UART_PHYS | MAS3_SR | MAS3_SW)
966 mtspr SPRN_MAS7_MAS3,r3
967 /* re-use the MAS8 value from the linear mapping */
968 tlbwe
969#endif /* CONFIG_PPC_EARLY_DEBUG_WSP */
970
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000971 PPC_TLBILX(0,0,0)
972 sync
973 isync
974
David Gibsona1d0d982011-04-14 22:32:06 +0000975 .globl a2_tlbinit_code_end
976a2_tlbinit_code_end:
977
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000978 /* We translate LR and return */
979 mflr r3
980 tovirt(r3,r3)
981 mtlr r3
982 blr
983
984/*
985 * Main entry (boot CPU, thread 0)
986 *
987 * We enter here from head_64.S, possibly after the prom_init trampoline
988 * with r3 and r4 already saved to r31 and 30 respectively and in 64 bits
989 * mode. Anything else is as it was left by the bootloader
990 *
991 * Initial requirements of this port:
992 *
993 * - Kernel loaded at 0 physical
994 * - A good lump of memory mapped 0:0 by UTLB entry 0
995 * - MSR:IS & MSR:DS set to 0
996 *
997 * Note that some of the above requirements will be relaxed in the future
998 * as the kernel becomes smarter at dealing with different initial conditions
999 * but for now you have to be careful
1000 */
1001_GLOBAL(start_initialization_book3e)
1002 mflr r28
1003
1004 /* First, we need to setup some initial TLBs to map the kernel
1005 * text, data and bss at PAGE_OFFSET. We don't have a real mode
1006 * and always use AS 0, so we just set it up to match our link
1007 * address and never use 0 based addresses.
1008 */
1009 bl .initial_tlb_book3e
1010
1011 /* Init global core bits */
1012 bl .init_core_book3e
1013
1014 /* Init per-thread bits */
1015 bl .init_thread_book3e
1016
1017 /* Return to common init code */
1018 tovirt(r28,r28)
1019 mtlr r28
1020 blr
1021
1022
1023/*
1024 * Secondary core/processor entry
1025 *
1026 * This is entered for thread 0 of a secondary core, all other threads
1027 * are expected to be stopped. It's similar to start_initialization_book3e
1028 * except that it's generally entered from the holding loop in head_64.S
1029 * after CPUs have been gathered by Open Firmware.
1030 *
1031 * We assume we are in 32 bits mode running with whatever TLB entry was
1032 * set for us by the firmware or POR engine.
1033 */
1034_GLOBAL(book3e_secondary_core_init_tlb_set)
1035 li r4,1
1036 b .generic_secondary_smp_init
1037
1038_GLOBAL(book3e_secondary_core_init)
1039 mflr r28
1040
1041 /* Do we need to setup initial TLB entry ? */
1042 cmplwi r4,0
1043 bne 2f
1044
1045 /* Setup TLB for this core */
1046 bl .initial_tlb_book3e
1047
1048 /* We can return from the above running at a different
1049 * address, so recalculate r2 (TOC)
1050 */
1051 bl .relative_toc
1052
1053 /* Init global core bits */
10542: bl .init_core_book3e
1055
1056 /* Init per-thread bits */
10573: bl .init_thread_book3e
1058
1059 /* Return to common init code at proper virtual address.
1060 *
1061 * Due to various previous assumptions, we know we entered this
1062 * function at either the final PAGE_OFFSET mapping or using a
1063 * 1:1 mapping at 0, so we don't bother doing a complicated check
1064 * here, we just ensure the return address has the right top bits.
1065 *
1066 * Note that if we ever want to be smarter about where we can be
1067 * started from, we have to be careful that by the time we reach
1068 * the code below we may already be running at a different location
1069 * than the one we were called from since initial_tlb_book3e can
1070 * have moved us already.
1071 */
1072 cmpdi cr0,r28,0
1073 blt 1f
1074 lis r3,PAGE_OFFSET@highest
1075 sldi r3,r3,32
1076 or r28,r28,r3
10771: mtlr r28
1078 blr
1079
1080_GLOBAL(book3e_secondary_thread_init)
1081 mflr r28
1082 b 3b
1083
1084_STATIC(init_core_book3e)
1085 /* Establish the interrupt vector base */
1086 LOAD_REG_IMMEDIATE(r3, interrupt_base_book3e)
1087 mtspr SPRN_IVPR,r3
1088 sync
1089 blr
1090
1091_STATIC(init_thread_book3e)
1092 lis r3,(SPRN_EPCR_ICM | SPRN_EPCR_GICM)@h
1093 mtspr SPRN_EPCR,r3
1094
1095 /* Make sure interrupts are off */
1096 wrteei 0
1097
Kumar Gala6c188822009-08-18 19:08:31 +00001098 /* disable all timers and clear out status */
1099 li r3,0
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +00001100 mtspr SPRN_TCR,r3
Kumar Gala6c188822009-08-18 19:08:31 +00001101 mfspr r3,SPRN_TSR
1102 mtspr SPRN_TSR,r3
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +00001103
1104 blr
1105
Kumar Gala4b98d9e2009-08-18 19:08:32 +00001106_GLOBAL(__setup_base_ivors)
1107 SET_IVOR(0, 0x020) /* Critical Input */
1108 SET_IVOR(1, 0x000) /* Machine Check */
1109 SET_IVOR(2, 0x060) /* Data Storage */
1110 SET_IVOR(3, 0x080) /* Instruction Storage */
1111 SET_IVOR(4, 0x0a0) /* External Input */
1112 SET_IVOR(5, 0x0c0) /* Alignment */
1113 SET_IVOR(6, 0x0e0) /* Program */
1114 SET_IVOR(7, 0x100) /* FP Unavailable */
1115 SET_IVOR(8, 0x120) /* System Call */
1116 SET_IVOR(9, 0x140) /* Auxiliary Processor Unavailable */
1117 SET_IVOR(10, 0x160) /* Decrementer */
1118 SET_IVOR(11, 0x180) /* Fixed Interval Timer */
1119 SET_IVOR(12, 0x1a0) /* Watchdog Timer */
1120 SET_IVOR(13, 0x1c0) /* Data TLB Error */
1121 SET_IVOR(14, 0x1e0) /* Instruction TLB Error */
1122 SET_IVOR(15, 0x040) /* Debug */
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +00001123
Kumar Gala4b98d9e2009-08-18 19:08:32 +00001124 sync
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +00001125
Kumar Gala4b98d9e2009-08-18 19:08:32 +00001126 blr