blob: 9eb78455b7df07ae1b9f19c20316f95b7e3aefbc [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053043#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044
45#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053046#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020047
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020048#define DSI_CATCH_MISSING_TE
49
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020050struct dsi_reg { u16 idx; };
51
52#define DSI_REG(idx) ((const struct dsi_reg) { idx })
53
54#define DSI_SZ_REGS SZ_1K
55/* DSI Protocol Engine */
56
57#define DSI_REVISION DSI_REG(0x0000)
58#define DSI_SYSCONFIG DSI_REG(0x0010)
59#define DSI_SYSSTATUS DSI_REG(0x0014)
60#define DSI_IRQSTATUS DSI_REG(0x0018)
61#define DSI_IRQENABLE DSI_REG(0x001C)
62#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053063#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020064#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
65#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
66#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
67#define DSI_CLK_CTRL DSI_REG(0x0054)
68#define DSI_TIMING1 DSI_REG(0x0058)
69#define DSI_TIMING2 DSI_REG(0x005C)
70#define DSI_VM_TIMING1 DSI_REG(0x0060)
71#define DSI_VM_TIMING2 DSI_REG(0x0064)
72#define DSI_VM_TIMING3 DSI_REG(0x0068)
73#define DSI_CLK_TIMING DSI_REG(0x006C)
74#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
75#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
76#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
77#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
78#define DSI_VM_TIMING4 DSI_REG(0x0080)
79#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
80#define DSI_VM_TIMING5 DSI_REG(0x0088)
81#define DSI_VM_TIMING6 DSI_REG(0x008C)
82#define DSI_VM_TIMING7 DSI_REG(0x0090)
83#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
84#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
85#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
86#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
87#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
88#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
89#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
90#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
91
92/* DSIPHY_SCP */
93
94#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
95#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
96#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
97#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +030098#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020099
100/* DSI_PLL_CTRL_SCP */
101
102#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
103#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
104#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
105#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
106#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
107
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530108#define REG_GET(dsidev, idx, start, end) \
109 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200110
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530111#define REG_FLD_MOD(dsidev, idx, val, start, end) \
112 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200113
114/* Global interrupts */
115#define DSI_IRQ_VC0 (1 << 0)
116#define DSI_IRQ_VC1 (1 << 1)
117#define DSI_IRQ_VC2 (1 << 2)
118#define DSI_IRQ_VC3 (1 << 3)
119#define DSI_IRQ_WAKEUP (1 << 4)
120#define DSI_IRQ_RESYNC (1 << 5)
121#define DSI_IRQ_PLL_LOCK (1 << 7)
122#define DSI_IRQ_PLL_UNLOCK (1 << 8)
123#define DSI_IRQ_PLL_RECALL (1 << 9)
124#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
125#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
126#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
127#define DSI_IRQ_TE_TRIGGER (1 << 16)
128#define DSI_IRQ_ACK_TRIGGER (1 << 17)
129#define DSI_IRQ_SYNC_LOST (1 << 18)
130#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
131#define DSI_IRQ_TA_TIMEOUT (1 << 20)
132#define DSI_IRQ_ERROR_MASK \
133 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530134 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200135#define DSI_IRQ_CHANNEL_MASK 0xf
136
137/* Virtual channel interrupts */
138#define DSI_VC_IRQ_CS (1 << 0)
139#define DSI_VC_IRQ_ECC_CORR (1 << 1)
140#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
141#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
142#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
143#define DSI_VC_IRQ_BTA (1 << 5)
144#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
145#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
146#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
147#define DSI_VC_IRQ_ERROR_MASK \
148 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
149 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
150 DSI_VC_IRQ_FIFO_TX_UDF)
151
152/* ComplexIO interrupts */
153#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
154#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
155#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200156#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
157#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200158#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
159#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
160#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200161#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
162#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200163#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
164#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
165#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200166#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
167#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200168#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
169#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
170#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200171#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
172#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200173#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
174#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
175#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200179#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
180#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
181#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
182#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200183#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
184#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300185#define DSI_CIO_IRQ_ERROR_MASK \
186 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200187 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
188 DSI_CIO_IRQ_ERRSYNCESC5 | \
189 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
190 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
191 DSI_CIO_IRQ_ERRESC5 | \
192 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
193 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
194 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300195 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
196 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200197 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
198 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
199 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200200
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200201typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
202
203#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300204#define DSI_MAX_NR_LANES 5
205
206enum dsi_lane_function {
207 DSI_LANE_UNUSED = 0,
208 DSI_LANE_CLK,
209 DSI_LANE_DATA1,
210 DSI_LANE_DATA2,
211 DSI_LANE_DATA3,
212 DSI_LANE_DATA4,
213};
214
215struct dsi_lane_config {
216 enum dsi_lane_function function;
217 u8 polarity;
218};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200219
220struct dsi_isr_data {
221 omap_dsi_isr_t isr;
222 void *arg;
223 u32 mask;
224};
225
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200226enum fifo_size {
227 DSI_FIFO_SIZE_0 = 0,
228 DSI_FIFO_SIZE_32 = 1,
229 DSI_FIFO_SIZE_64 = 2,
230 DSI_FIFO_SIZE_96 = 3,
231 DSI_FIFO_SIZE_128 = 4,
232};
233
Archit Tanejad6049142011-08-22 11:58:08 +0530234enum dsi_vc_source {
235 DSI_VC_SOURCE_L4 = 0,
236 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200237};
238
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200239struct dsi_irq_stats {
240 unsigned long last_reset;
241 unsigned irq_count;
242 unsigned dsi_irqs[32];
243 unsigned vc_irqs[4][32];
244 unsigned cio_irqs[32];
245};
246
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200247struct dsi_isr_tables {
248 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
249 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
250 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
251};
252
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530253struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000254 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200255 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300256
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200257 int module_id;
258
archit tanejaaffe3602011-02-23 08:41:03 +0000259 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200260
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300261 struct clk *dss_clk;
262 struct clk *sys_clk;
263
Tomi Valkeinena0d269e2012-11-27 17:05:54 +0200264 struct dispc_clock_info user_dispc_cinfo;
265 struct dsi_clock_info user_dsi_cinfo;
266
267 enum omap_dss_clk_source user_dispc_fclk_src;
268 enum omap_dss_clk_source user_lcd_clk_src;
269 enum omap_dss_clk_source user_dsi_fclk_src;
270
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200271 struct dsi_clock_info current_cinfo;
272
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300273 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200274 struct regulator *vdds_dsi_reg;
275
276 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530277 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200278 struct omap_dss_device *dssdev;
279 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530280 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200281 } vc[4];
282
283 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200284 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200285
286 unsigned pll_locked;
287
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200288 spinlock_t irq_lock;
289 struct dsi_isr_tables isr_tables;
290 /* space for a copy used by the interrupt handler */
291 struct dsi_isr_tables isr_tables_copy;
292
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200293 int update_channel;
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200294#ifdef DEBUG
295 unsigned update_bytes;
296#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200297
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200298 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300299 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200300
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200301 void (*framedone_callback)(int, void *);
302 void *framedone_data;
303
304 struct delayed_work framedone_timeout_work;
305
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200306#ifdef DSI_CATCH_MISSING_TE
307 struct timer_list te_timer;
308#endif
309
310 unsigned long cache_req_pck;
311 unsigned long cache_clk_freq;
312 struct dsi_clock_info cache_cinfo;
313
314 u32 errors;
315 spinlock_t errors_lock;
316#ifdef DEBUG
317 ktime_t perf_setup_time;
318 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200319#endif
320 int debug_read;
321 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200322
323#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
324 spinlock_t irq_stats_lock;
325 struct dsi_irq_stats irq_stats;
326#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500327 /* DSI PLL Parameter Ranges */
328 unsigned long regm_max, regn_max;
329 unsigned long regm_dispc_max, regm_dsi_max;
330 unsigned long fint_min, fint_max;
331 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300332
Tomi Valkeinend9820852011-10-12 15:05:59 +0300333 unsigned num_lanes_supported;
Archit Taneja75d72472011-05-16 15:17:08 +0530334
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300335 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
336 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300337
338 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530339
340 struct dss_lcd_mgr_config mgr_config;
Archit Tanejae67458a2012-08-13 14:17:30 +0530341 struct omap_video_timings timings;
Archit Taneja02c39602012-08-10 15:01:33 +0530342 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530343 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530344 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Taneja81b87f52012-09-26 16:30:49 +0530345
346 struct omap_dss_output output;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530347};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200348
Archit Taneja2e868db2011-05-12 17:26:28 +0530349struct dsi_packet_sent_handler_data {
350 struct platform_device *dsidev;
351 struct completion *completion;
352};
353
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200354#ifdef DEBUG
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030355static bool dsi_perf;
356module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200357#endif
358
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530359static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
360{
361 return dev_get_drvdata(&dsidev->dev);
362}
363
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530364static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
365{
Archit Taneja400e65d2012-07-04 13:48:34 +0530366 return dssdev->output->pdev;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530367}
368
369struct platform_device *dsi_get_dsidev_from_id(int module)
370{
Archit Taneja400e65d2012-07-04 13:48:34 +0530371 struct omap_dss_output *out;
372 enum omap_dss_output_id id;
373
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300374 switch (module) {
375 case 0:
376 id = OMAP_DSS_OUTPUT_DSI1;
377 break;
378 case 1:
379 id = OMAP_DSS_OUTPUT_DSI2;
380 break;
381 default:
382 return NULL;
383 }
Archit Taneja400e65d2012-07-04 13:48:34 +0530384
385 out = omap_dss_get_output(id);
386
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300387 return out ? out->pdev : NULL;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530388}
389
390static inline void dsi_write_reg(struct platform_device *dsidev,
391 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200392{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530393 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
394
395 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200396}
397
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530398static inline u32 dsi_read_reg(struct platform_device *dsidev,
399 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200400{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530401 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
402
403 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200404}
405
Archit Taneja1ffefe72011-05-12 17:26:24 +0530406void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200407{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530408 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
409 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
410
411 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200412}
413EXPORT_SYMBOL(dsi_bus_lock);
414
Archit Taneja1ffefe72011-05-12 17:26:24 +0530415void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200416{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530417 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
418 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
419
420 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200421}
422EXPORT_SYMBOL(dsi_bus_unlock);
423
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530424static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200425{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530426 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
427
428 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200429}
430
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200431static void dsi_completion_handler(void *data, u32 mask)
432{
433 complete((struct completion *)data);
434}
435
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530436static inline int wait_for_bit_change(struct platform_device *dsidev,
437 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200438{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300439 unsigned long timeout;
440 ktime_t wait;
441 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200442
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300443 /* first busyloop to see if the bit changes right away */
444 t = 100;
445 while (t-- > 0) {
446 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
447 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200448 }
449
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300450 /* then loop for 500ms, sleeping for 1ms in between */
451 timeout = jiffies + msecs_to_jiffies(500);
452 while (time_before(jiffies, timeout)) {
453 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
454 return value;
455
456 wait = ns_to_ktime(1000 * 1000);
457 set_current_state(TASK_UNINTERRUPTIBLE);
458 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
459 }
460
461 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200462}
463
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530464u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
465{
466 switch (fmt) {
467 case OMAP_DSS_DSI_FMT_RGB888:
468 case OMAP_DSS_DSI_FMT_RGB666:
469 return 24;
470 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
471 return 18;
472 case OMAP_DSS_DSI_FMT_RGB565:
473 return 16;
474 default:
475 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300476 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530477 }
478}
479
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200480#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530481static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200482{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530483 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
484 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200485}
486
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530487static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200488{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530489 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
490 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200491}
492
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530493static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200494{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530495 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200496 ktime_t t, setup_time, trans_time;
497 u32 total_bytes;
498 u32 setup_us, trans_us, total_us;
499
500 if (!dsi_perf)
501 return;
502
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200503 t = ktime_get();
504
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530505 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200506 setup_us = (u32)ktime_to_us(setup_time);
507 if (setup_us == 0)
508 setup_us = 1;
509
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530510 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200511 trans_us = (u32)ktime_to_us(trans_time);
512 if (trans_us == 0)
513 trans_us = 1;
514
515 total_us = setup_us + trans_us;
516
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200517 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200518
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200519 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
520 "%u bytes, %u kbytes/sec\n",
521 name,
522 setup_us,
523 trans_us,
524 total_us,
525 1000*1000 / total_us,
526 total_bytes,
527 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200528}
529#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300530static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
531{
532}
533
534static inline void dsi_perf_mark_start(struct platform_device *dsidev)
535{
536}
537
538static inline void dsi_perf_show(struct platform_device *dsidev,
539 const char *name)
540{
541}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200542#endif
543
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530544static int verbose_irq;
545
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200546static void print_irq_status(u32 status)
547{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200548 if (status == 0)
549 return;
550
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530551 if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200552 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200553
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530554#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""
555
556 pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
557 status,
558 verbose_irq ? PIS(VC0) : "",
559 verbose_irq ? PIS(VC1) : "",
560 verbose_irq ? PIS(VC2) : "",
561 verbose_irq ? PIS(VC3) : "",
562 PIS(WAKEUP),
563 PIS(RESYNC),
564 PIS(PLL_LOCK),
565 PIS(PLL_UNLOCK),
566 PIS(PLL_RECALL),
567 PIS(COMPLEXIO_ERR),
568 PIS(HS_TX_TIMEOUT),
569 PIS(LP_RX_TIMEOUT),
570 PIS(TE_TRIGGER),
571 PIS(ACK_TRIGGER),
572 PIS(SYNC_LOST),
573 PIS(LDO_POWER_GOOD),
574 PIS(TA_TIMEOUT));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200575#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200576}
577
578static void print_irq_status_vc(int channel, u32 status)
579{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200580 if (status == 0)
581 return;
582
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530583 if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200584 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200585
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530586#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""
587
588 pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
589 channel,
590 status,
591 PIS(CS),
592 PIS(ECC_CORR),
593 PIS(ECC_NO_CORR),
594 verbose_irq ? PIS(PACKET_SENT) : "",
595 PIS(BTA),
596 PIS(FIFO_TX_OVF),
597 PIS(FIFO_RX_OVF),
598 PIS(FIFO_TX_UDF),
599 PIS(PP_BUSY_CHANGE));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200600#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200601}
602
603static void print_irq_status_cio(u32 status)
604{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200605 if (status == 0)
606 return;
607
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530608#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200609
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530610 pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
611 status,
612 PIS(ERRSYNCESC1),
613 PIS(ERRSYNCESC2),
614 PIS(ERRSYNCESC3),
615 PIS(ERRESC1),
616 PIS(ERRESC2),
617 PIS(ERRESC3),
618 PIS(ERRCONTROL1),
619 PIS(ERRCONTROL2),
620 PIS(ERRCONTROL3),
621 PIS(STATEULPS1),
622 PIS(STATEULPS2),
623 PIS(STATEULPS3),
624 PIS(ERRCONTENTIONLP0_1),
625 PIS(ERRCONTENTIONLP1_1),
626 PIS(ERRCONTENTIONLP0_2),
627 PIS(ERRCONTENTIONLP1_2),
628 PIS(ERRCONTENTIONLP0_3),
629 PIS(ERRCONTENTIONLP1_3),
630 PIS(ULPSACTIVENOT_ALL0),
631 PIS(ULPSACTIVENOT_ALL1));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200632#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200633}
634
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200635#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530636static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
637 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200638{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530639 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200640 int i;
641
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530642 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200643
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530644 dsi->irq_stats.irq_count++;
645 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200646
647 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530648 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200649
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530650 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200651
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530652 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200653}
654#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530655#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200656#endif
657
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200658static int debug_irq;
659
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530660static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
661 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200662{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530663 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200664 int i;
665
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200666 if (irqstatus & DSI_IRQ_ERROR_MASK) {
667 DSSERR("DSI error, irqstatus %x\n", irqstatus);
668 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530669 spin_lock(&dsi->errors_lock);
670 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
671 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200672 } else if (debug_irq) {
673 print_irq_status(irqstatus);
674 }
675
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200676 for (i = 0; i < 4; ++i) {
677 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
678 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
679 i, vcstatus[i]);
680 print_irq_status_vc(i, vcstatus[i]);
681 } else if (debug_irq) {
682 print_irq_status_vc(i, vcstatus[i]);
683 }
684 }
685
686 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
687 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
688 print_irq_status_cio(ciostatus);
689 } else if (debug_irq) {
690 print_irq_status_cio(ciostatus);
691 }
692}
693
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200694static void dsi_call_isrs(struct dsi_isr_data *isr_array,
695 unsigned isr_array_size, u32 irqstatus)
696{
697 struct dsi_isr_data *isr_data;
698 int i;
699
700 for (i = 0; i < isr_array_size; i++) {
701 isr_data = &isr_array[i];
702 if (isr_data->isr && isr_data->mask & irqstatus)
703 isr_data->isr(isr_data->arg, irqstatus);
704 }
705}
706
707static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
708 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
709{
710 int i;
711
712 dsi_call_isrs(isr_tables->isr_table,
713 ARRAY_SIZE(isr_tables->isr_table),
714 irqstatus);
715
716 for (i = 0; i < 4; ++i) {
717 if (vcstatus[i] == 0)
718 continue;
719 dsi_call_isrs(isr_tables->isr_table_vc[i],
720 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
721 vcstatus[i]);
722 }
723
724 if (ciostatus != 0)
725 dsi_call_isrs(isr_tables->isr_table_cio,
726 ARRAY_SIZE(isr_tables->isr_table_cio),
727 ciostatus);
728}
729
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200730static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
731{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530732 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530733 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200734 u32 irqstatus, vcstatus[4], ciostatus;
735 int i;
736
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530737 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530738 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530739
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530740 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200741
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530742 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200743
744 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200745 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530746 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200747 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200748 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200749
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530750 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200751 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530752 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200753
754 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200755 if ((irqstatus & (1 << i)) == 0) {
756 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200757 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300758 }
759
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530760 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200761
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530762 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200763 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530764 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200765 }
766
767 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530768 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200769
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530770 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200771 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530772 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200773 } else {
774 ciostatus = 0;
775 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200776
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200777#ifdef DSI_CATCH_MISSING_TE
778 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530779 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200780#endif
781
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200782 /* make a copy and unlock, so that isrs can unregister
783 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530784 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
785 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200786
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530787 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200788
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530789 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200790
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530791 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200792
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530793 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200794
archit tanejaaffe3602011-02-23 08:41:03 +0000795 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200796}
797
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530798/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530799static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
800 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200801 unsigned isr_array_size, u32 default_mask,
802 const struct dsi_reg enable_reg,
803 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200804{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200805 struct dsi_isr_data *isr_data;
806 u32 mask;
807 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200808 int i;
809
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200810 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200811
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200812 for (i = 0; i < isr_array_size; i++) {
813 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200814
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200815 if (isr_data->isr == NULL)
816 continue;
817
818 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200819 }
820
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530821 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200822 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530823 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
824 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200825
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200826 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530827 dsi_read_reg(dsidev, enable_reg);
828 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200829}
830
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530831/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530832static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200833{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530834 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200835 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200836#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200837 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200838#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530839 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
840 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200841 DSI_IRQENABLE, DSI_IRQSTATUS);
842}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200843
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530844/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530845static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200846{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530847 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
848
849 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
850 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200851 DSI_VC_IRQ_ERROR_MASK,
852 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
853}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200854
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530855/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530856static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200857{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530858 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
859
860 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
861 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200862 DSI_CIO_IRQ_ERROR_MASK,
863 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
864}
865
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530866static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200867{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530868 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200869 unsigned long flags;
870 int vc;
871
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530872 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200873
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530874 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200875
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530876 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200877 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530878 _omap_dsi_set_irqs_vc(dsidev, vc);
879 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200880
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530881 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200882}
883
884static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
885 struct dsi_isr_data *isr_array, unsigned isr_array_size)
886{
887 struct dsi_isr_data *isr_data;
888 int free_idx;
889 int i;
890
891 BUG_ON(isr == NULL);
892
893 /* check for duplicate entry and find a free slot */
894 free_idx = -1;
895 for (i = 0; i < isr_array_size; i++) {
896 isr_data = &isr_array[i];
897
898 if (isr_data->isr == isr && isr_data->arg == arg &&
899 isr_data->mask == mask) {
900 return -EINVAL;
901 }
902
903 if (isr_data->isr == NULL && free_idx == -1)
904 free_idx = i;
905 }
906
907 if (free_idx == -1)
908 return -EBUSY;
909
910 isr_data = &isr_array[free_idx];
911 isr_data->isr = isr;
912 isr_data->arg = arg;
913 isr_data->mask = mask;
914
915 return 0;
916}
917
918static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
919 struct dsi_isr_data *isr_array, unsigned isr_array_size)
920{
921 struct dsi_isr_data *isr_data;
922 int i;
923
924 for (i = 0; i < isr_array_size; i++) {
925 isr_data = &isr_array[i];
926 if (isr_data->isr != isr || isr_data->arg != arg ||
927 isr_data->mask != mask)
928 continue;
929
930 isr_data->isr = NULL;
931 isr_data->arg = NULL;
932 isr_data->mask = 0;
933
934 return 0;
935 }
936
937 return -EINVAL;
938}
939
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530940static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
941 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200942{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530943 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200944 unsigned long flags;
945 int r;
946
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530947 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200948
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530949 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
950 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200951
952 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530953 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200954
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530955 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200956
957 return r;
958}
959
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530960static int dsi_unregister_isr(struct platform_device *dsidev,
961 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200962{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530963 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200964 unsigned long flags;
965 int r;
966
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530967 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200968
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530969 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
970 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200971
972 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530973 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200974
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530975 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200976
977 return r;
978}
979
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530980static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
981 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200982{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530983 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200984 unsigned long flags;
985 int r;
986
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530987 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200988
989 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530990 dsi->isr_tables.isr_table_vc[channel],
991 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200992
993 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530994 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200995
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530996 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200997
998 return r;
999}
1000
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301001static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
1002 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001003{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301004 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001005 unsigned long flags;
1006 int r;
1007
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301008 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001009
1010 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301011 dsi->isr_tables.isr_table_vc[channel],
1012 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001013
1014 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301015 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001016
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301017 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001018
1019 return r;
1020}
1021
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301022static int dsi_register_isr_cio(struct platform_device *dsidev,
1023 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001024{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301025 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001026 unsigned long flags;
1027 int r;
1028
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301029 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001030
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301031 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1032 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001033
1034 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301035 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001036
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301037 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001038
1039 return r;
1040}
1041
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301042static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1043 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001044{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301045 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001046 unsigned long flags;
1047 int r;
1048
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301049 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001050
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301051 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1052 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001053
1054 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301055 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001056
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301057 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001058
1059 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001060}
1061
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301062static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001063{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301064 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001065 unsigned long flags;
1066 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301067 spin_lock_irqsave(&dsi->errors_lock, flags);
1068 e = dsi->errors;
1069 dsi->errors = 0;
1070 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001071 return e;
1072}
1073
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001074int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001075{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001076 int r;
1077 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1078
1079 DSSDBG("dsi_runtime_get\n");
1080
1081 r = pm_runtime_get_sync(&dsi->pdev->dev);
1082 WARN_ON(r < 0);
1083 return r < 0 ? r : 0;
1084}
1085
1086void dsi_runtime_put(struct platform_device *dsidev)
1087{
1088 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1089 int r;
1090
1091 DSSDBG("dsi_runtime_put\n");
1092
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001093 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001094 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001095}
1096
1097/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301098static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1099 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001100{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301101 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1102
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001103 if (enable)
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301104 clk_prepare_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001105 else
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301106 clk_disable_unprepare(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001107
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301108 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301109 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001110 DSSERR("cannot lock PLL when enabling clocks\n");
1111 }
1112}
1113
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301114static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001115{
1116 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001117 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001118
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001119 /* A dummy read using the SCP interface to any DSIPHY register is
1120 * required after DSIPHY reset to complete the reset of the DSI complex
1121 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301122 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001123
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001124 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1125 b0 = 28;
1126 b1 = 27;
1127 b2 = 26;
1128 } else {
1129 b0 = 24;
1130 b1 = 25;
1131 b2 = 26;
1132 }
1133
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05301134#define DSI_FLD_GET(fld, start, end)\
1135 FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)
1136
1137 pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
1138 DSI_FLD_GET(PLL_STATUS, 0, 0),
1139 DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
1140 DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
1141 DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
1142 DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
1143 DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
1144 DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
1145 DSI_FLD_GET(DSIPHY_CFG5, 31, 31));
1146
1147#undef DSI_FLD_GET
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001148}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001149
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301150static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001151{
1152 DSSDBG("dsi_if_enable(%d)\n", enable);
1153
1154 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301155 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001156
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301157 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001158 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1159 return -EIO;
1160 }
1161
1162 return 0;
1163}
1164
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301165unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001166{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301167 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1168
1169 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001170}
1171
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301172static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001173{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301174 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1175
1176 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001177}
1178
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301179static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001180{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301181 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1182
1183 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001184}
1185
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301186static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001187{
1188 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001189 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001190
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001191 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301192 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001193 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001194 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301195 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301196 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001197 }
1198
1199 return r;
1200}
1201
1202static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1203{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301204 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301205 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001206 unsigned long dsi_fclk;
1207 unsigned lp_clk_div;
1208 unsigned long lp_clk;
1209
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02001210 lp_clk_div = dsi->user_dsi_cinfo.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001211
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301212 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001213 return -EINVAL;
1214
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301215 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001216
1217 lp_clk = dsi_fclk / 2 / lp_clk_div;
1218
1219 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301220 dsi->current_cinfo.lp_clk = lp_clk;
1221 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001222
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301223 /* LP_CLK_DIVISOR */
1224 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001225
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301226 /* LP_RX_SYNCHRO_ENABLE */
1227 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001228
1229 return 0;
1230}
1231
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301232static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001233{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301234 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1235
1236 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301237 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001238}
1239
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301240static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001241{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301242 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1243
1244 WARN_ON(dsi->scp_clk_refcount == 0);
1245 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301246 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001247}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001248
1249enum dsi_pll_power_state {
1250 DSI_PLL_POWER_OFF = 0x0,
1251 DSI_PLL_POWER_ON_HSCLK = 0x1,
1252 DSI_PLL_POWER_ON_ALL = 0x2,
1253 DSI_PLL_POWER_ON_DIV = 0x3,
1254};
1255
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301256static int dsi_pll_power(struct platform_device *dsidev,
1257 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001258{
1259 int t = 0;
1260
Tomi Valkeinenc94dfe02011-04-15 10:42:59 +03001261 /* DSI-PLL power command 0x3 is not working */
1262 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1263 state == DSI_PLL_POWER_ON_DIV)
1264 state = DSI_PLL_POWER_ON_ALL;
1265
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301266 /* PLL_PWR_CMD */
1267 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001268
1269 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301270 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001271 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001272 DSSERR("Failed to set DSI PLL power mode to %d\n",
1273 state);
1274 return -ENODEV;
1275 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001276 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001277 }
1278
1279 return 0;
1280}
1281
1282/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001283static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001284 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001285{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301286 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1287
1288 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001289 return -EINVAL;
1290
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301291 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001292 return -EINVAL;
1293
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301294 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001295 return -EINVAL;
1296
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301297 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001298 return -EINVAL;
1299
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001300 cinfo->clkin = clk_get_rate(dsi->sys_clk);
1301 cinfo->fint = cinfo->clkin / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001302
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301303 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001304 return -EINVAL;
1305
1306 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1307
1308 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1309 return -EINVAL;
1310
Archit Taneja1bb47832011-02-24 14:17:30 +05301311 if (cinfo->regm_dispc > 0)
1312 cinfo->dsi_pll_hsdiv_dispc_clk =
1313 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001314 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301315 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001316
Archit Taneja1bb47832011-02-24 14:17:30 +05301317 if (cinfo->regm_dsi > 0)
1318 cinfo->dsi_pll_hsdiv_dsi_clk =
1319 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001320 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301321 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001322
1323 return 0;
1324}
1325
Archit Taneja6d523e72012-06-21 09:33:55 +05301326int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301327 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001328 struct dispc_clock_info *dispc_cinfo)
1329{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301330 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001331 struct dsi_clock_info cur, best;
1332 struct dispc_clock_info best_dispc;
1333 int min_fck_per_pck;
1334 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301335 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001336
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001337 dss_sys_clk = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001338
Taneja, Archit31ef8232011-03-14 23:28:22 -05001339 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301340
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301341 if (req_pck == dsi->cache_req_pck &&
1342 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001343 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301344 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja6d523e72012-06-21 09:33:55 +05301345 dispc_find_clk_divs(req_pck, dsi_cinfo->dsi_pll_hsdiv_dispc_clk,
1346 dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001347 return 0;
1348 }
1349
1350 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1351
1352 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301353 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001354 DSSERR("Requested pixel clock not possible with the current "
1355 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1356 "the constraint off.\n");
1357 min_fck_per_pck = 0;
1358 }
1359
1360 DSSDBG("dsi_pll_calc\n");
1361
1362retry:
1363 memset(&best, 0, sizeof(best));
1364 memset(&best_dispc, 0, sizeof(best_dispc));
1365
1366 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301367 cur.clkin = dss_sys_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001368
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001369 /* 0.75MHz < Fint = clkin / regn < 2.1MHz */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001370 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301371 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001372 cur.fint = cur.clkin / cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001373
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301374 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001375 continue;
1376
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001377 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301378 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001379 unsigned long a, b;
1380
1381 a = 2 * cur.regm * (cur.clkin/1000);
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001382 b = cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001383 cur.clkin4ddr = a / b * 1000;
1384
1385 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1386 break;
1387
Archit Taneja1bb47832011-02-24 14:17:30 +05301388 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1389 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301390 for (cur.regm_dispc = 1; cur.regm_dispc <
1391 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001392 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301393 cur.dsi_pll_hsdiv_dispc_clk =
1394 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001395
Tomi Valkeinenb7f1fe52012-10-12 15:21:44 +03001396 if (cur.regm_dispc > 1 &&
1397 cur.regm_dispc % 2 != 0 &&
1398 req_pck >= 1000000)
1399 continue;
1400
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001401 /* this will narrow down the search a bit,
1402 * but still give pixclocks below what was
1403 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301404 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001405 break;
1406
Archit Taneja1bb47832011-02-24 14:17:30 +05301407 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001408 continue;
1409
1410 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301411 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001412 req_pck * min_fck_per_pck)
1413 continue;
1414
1415 match = 1;
1416
Archit Taneja6d523e72012-06-21 09:33:55 +05301417 dispc_find_clk_divs(req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301418 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001419 &cur_dispc);
1420
1421 if (abs(cur_dispc.pck - req_pck) <
1422 abs(best_dispc.pck - req_pck)) {
1423 best = cur;
1424 best_dispc = cur_dispc;
1425
1426 if (cur_dispc.pck == req_pck)
1427 goto found;
1428 }
1429 }
1430 }
1431 }
1432found:
1433 if (!match) {
1434 if (min_fck_per_pck) {
1435 DSSERR("Could not find suitable clock settings.\n"
1436 "Turning FCK/PCK constraint off and"
1437 "trying again.\n");
1438 min_fck_per_pck = 0;
1439 goto retry;
1440 }
1441
1442 DSSERR("Could not find suitable clock settings.\n");
1443
1444 return -EINVAL;
1445 }
1446
Archit Taneja1bb47832011-02-24 14:17:30 +05301447 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1448 best.regm_dsi = 0;
1449 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001450
1451 if (dsi_cinfo)
1452 *dsi_cinfo = best;
1453 if (dispc_cinfo)
1454 *dispc_cinfo = best_dispc;
1455
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301456 dsi->cache_req_pck = req_pck;
1457 dsi->cache_clk_freq = 0;
1458 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001459
1460 return 0;
1461}
1462
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001463static int dsi_pll_calc_ddrfreq(struct platform_device *dsidev,
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001464 unsigned long req_clkin4ddr, struct dsi_clock_info *cinfo)
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001465{
1466 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1467 struct dsi_clock_info cur, best;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001468
1469 DSSDBG("dsi_pll_calc_ddrfreq\n");
1470
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001471 memset(&best, 0, sizeof(best));
1472 memset(&cur, 0, sizeof(cur));
1473
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001474 cur.clkin = clk_get_rate(dsi->sys_clk);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001475
1476 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
1477 cur.fint = cur.clkin / cur.regn;
1478
1479 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
1480 continue;
1481
1482 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
1483 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
1484 unsigned long a, b;
1485
1486 a = 2 * cur.regm * (cur.clkin/1000);
1487 b = cur.regn;
1488 cur.clkin4ddr = a / b * 1000;
1489
1490 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1491 break;
1492
1493 if (abs(cur.clkin4ddr - req_clkin4ddr) <
1494 abs(best.clkin4ddr - req_clkin4ddr)) {
1495 best = cur;
1496 DSSDBG("best %ld\n", best.clkin4ddr);
1497 }
1498
1499 if (cur.clkin4ddr == req_clkin4ddr)
1500 goto found;
1501 }
1502 }
1503found:
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001504 if (cinfo)
1505 *cinfo = best;
1506
1507 return 0;
1508}
1509
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001510static void dsi_pll_calc_dsi_fck(struct platform_device *dsidev,
1511 struct dsi_clock_info *cinfo)
1512{
1513 unsigned long max_dsi_fck;
1514
1515 max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);
1516
1517 cinfo->regm_dsi = DIV_ROUND_UP(cinfo->clkin4ddr, max_dsi_fck);
1518 cinfo->dsi_pll_hsdiv_dsi_clk = cinfo->clkin4ddr / cinfo->regm_dsi;
1519}
1520
1521static int dsi_pll_calc_dispc_fck(struct platform_device *dsidev,
1522 unsigned long req_pck, struct dsi_clock_info *cinfo,
1523 struct dispc_clock_info *dispc_cinfo)
1524{
1525 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1526 unsigned regm_dispc, best_regm_dispc;
1527 unsigned long dispc_clk, best_dispc_clk;
1528 int min_fck_per_pck;
1529 unsigned long max_dss_fck;
1530 struct dispc_clock_info best_dispc;
1531 bool match;
1532
1533 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
1534
1535 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1536
1537 if (min_fck_per_pck &&
1538 req_pck * min_fck_per_pck > max_dss_fck) {
1539 DSSERR("Requested pixel clock not possible with the current "
1540 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1541 "the constraint off.\n");
1542 min_fck_per_pck = 0;
1543 }
1544
1545retry:
1546 best_regm_dispc = 0;
1547 best_dispc_clk = 0;
1548 memset(&best_dispc, 0, sizeof(best_dispc));
1549 match = false;
1550
1551 for (regm_dispc = 1; regm_dispc < dsi->regm_dispc_max; ++regm_dispc) {
1552 struct dispc_clock_info cur_dispc;
1553
1554 dispc_clk = cinfo->clkin4ddr / regm_dispc;
1555
1556 /* this will narrow down the search a bit,
1557 * but still give pixclocks below what was
1558 * requested */
1559 if (dispc_clk < req_pck)
1560 break;
1561
1562 if (dispc_clk > max_dss_fck)
1563 continue;
1564
1565 if (min_fck_per_pck && dispc_clk < req_pck * min_fck_per_pck)
1566 continue;
1567
1568 match = true;
1569
1570 dispc_find_clk_divs(req_pck, dispc_clk, &cur_dispc);
1571
1572 if (abs(cur_dispc.pck - req_pck) <
1573 abs(best_dispc.pck - req_pck)) {
1574 best_regm_dispc = regm_dispc;
1575 best_dispc_clk = dispc_clk;
1576 best_dispc = cur_dispc;
1577
1578 if (cur_dispc.pck == req_pck)
1579 goto found;
1580 }
1581 }
1582
1583 if (!match) {
1584 if (min_fck_per_pck) {
1585 DSSERR("Could not find suitable clock settings.\n"
1586 "Turning FCK/PCK constraint off and"
1587 "trying again.\n");
1588 min_fck_per_pck = 0;
1589 goto retry;
1590 }
1591
1592 DSSERR("Could not find suitable clock settings.\n");
1593
1594 return -EINVAL;
1595 }
1596found:
1597 cinfo->regm_dispc = best_regm_dispc;
1598 cinfo->dsi_pll_hsdiv_dispc_clk = best_dispc_clk;
1599
1600 *dispc_cinfo = best_dispc;
1601
1602 return 0;
1603}
1604
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301605int dsi_pll_set_clock_div(struct platform_device *dsidev,
1606 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001607{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301608 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001609 int r = 0;
1610 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001611 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001612 u8 regn_start, regn_end, regm_start, regm_end;
1613 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001614
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05301615 DSSDBG("DSI PLL clock config starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001616
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001617 dsi->current_cinfo.clkin = cinfo->clkin;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301618 dsi->current_cinfo.fint = cinfo->fint;
1619 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1620 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301621 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301622 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301623 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001624
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301625 dsi->current_cinfo.regn = cinfo->regn;
1626 dsi->current_cinfo.regm = cinfo->regm;
1627 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1628 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001629
1630 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1631
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001632 DSSDBG("clkin rate %ld\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001633
1634 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001635 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001636 cinfo->regm,
1637 cinfo->regn,
1638 cinfo->clkin,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001639 cinfo->clkin4ddr);
1640
1641 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1642 cinfo->clkin4ddr / 1000 / 1000 / 2);
1643
1644 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1645
Archit Taneja1bb47832011-02-24 14:17:30 +05301646 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301647 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1648 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301649 cinfo->dsi_pll_hsdiv_dispc_clk);
1650 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301651 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1652 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301653 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001654
Taneja, Archit49641112011-03-14 23:28:23 -05001655 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1656 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1657 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1658 &regm_dispc_end);
1659 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1660 &regm_dsi_end);
1661
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301662 /* DSI_PLL_AUTOMODE = manual */
1663 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001664
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301665 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001666 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001667 /* DSI_PLL_REGN */
1668 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1669 /* DSI_PLL_REGM */
1670 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1671 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301672 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001673 regm_dispc_start, regm_dispc_end);
1674 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301675 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001676 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301677 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001678
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301679 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001680
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001681 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
1682
Archit Taneja9613c022011-03-22 06:33:36 -05001683 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1684 f = cinfo->fint < 1000000 ? 0x3 :
1685 cinfo->fint < 1250000 ? 0x4 :
1686 cinfo->fint < 1500000 ? 0x5 :
1687 cinfo->fint < 1750000 ? 0x6 :
1688 0x7;
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001689
1690 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
1691 } else if (dss_has_feature(FEAT_DSI_PLL_SELFREQDCO)) {
1692 f = cinfo->clkin4ddr < 1000000000 ? 0x2 : 0x4;
1693
1694 l = FLD_MOD(l, f, 4, 1); /* PLL_SELFREQDCO */
Archit Taneja9613c022011-03-22 06:33:36 -05001695 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001696
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001697 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1698 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1699 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Tomi Valkeinen6d446102012-08-22 16:00:40 +03001700 if (dss_has_feature(FEAT_DSI_PLL_REFSEL))
1701 l = FLD_MOD(l, 3, 22, 21); /* REF_SYSCLK = sysclk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301702 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001703
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301704 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001705
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301706 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001707 DSSERR("dsi pll go bit not going down.\n");
1708 r = -EIO;
1709 goto err;
1710 }
1711
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301712 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001713 DSSERR("cannot lock PLL\n");
1714 r = -EIO;
1715 goto err;
1716 }
1717
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301718 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001719
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301720 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001721 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1722 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1723 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1724 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1725 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1726 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1727 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1728 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1729 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1730 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1731 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1732 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1733 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1734 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301735 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001736
1737 DSSDBG("PLL config done\n");
1738err:
1739 return r;
1740}
1741
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301742int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1743 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001744{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301745 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001746 int r = 0;
1747 enum dsi_pll_power_state pwstate;
1748
1749 DSSDBG("PLL init\n");
1750
Tomi Valkeinen7a987862012-10-12 16:27:28 +03001751 /*
1752 * It seems that on many OMAPs we need to enable both to have a
1753 * functional HSDivider.
1754 */
1755 enable_hsclk = enable_hsdiv = true;
1756
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301757 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001758 struct regulator *vdds_dsi;
1759
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301760 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001761
Tomi Valkeinen76eed4b2012-11-05 13:41:25 +02001762 /* DT HACK: try VCXIO to make omapdss work for o4 sdp/panda */
1763 if (IS_ERR(vdds_dsi))
1764 vdds_dsi = regulator_get(&dsi->pdev->dev, "VCXIO");
1765
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001766 if (IS_ERR(vdds_dsi)) {
1767 DSSERR("can't get VDDS_DSI regulator\n");
1768 return PTR_ERR(vdds_dsi);
1769 }
1770
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301771 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001772 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001773
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301774 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001775 /*
1776 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1777 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301778 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001779
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301780 if (!dsi->vdds_dsi_enabled) {
1781 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001782 if (r)
1783 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301784 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001785 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001786
1787 /* XXX PLL does not come out of reset without this... */
1788 dispc_pck_free_enable(1);
1789
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301790 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001791 DSSERR("PLL not coming out of reset.\n");
1792 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001793 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001794 goto err1;
1795 }
1796
1797 /* XXX ... but if left on, we get problems when planes do not
1798 * fill the whole display. No idea about this */
1799 dispc_pck_free_enable(0);
1800
1801 if (enable_hsclk && enable_hsdiv)
1802 pwstate = DSI_PLL_POWER_ON_ALL;
1803 else if (enable_hsclk)
1804 pwstate = DSI_PLL_POWER_ON_HSCLK;
1805 else if (enable_hsdiv)
1806 pwstate = DSI_PLL_POWER_ON_DIV;
1807 else
1808 pwstate = DSI_PLL_POWER_OFF;
1809
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301810 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001811
1812 if (r)
1813 goto err1;
1814
1815 DSSDBG("PLL init done\n");
1816
1817 return 0;
1818err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301819 if (dsi->vdds_dsi_enabled) {
1820 regulator_disable(dsi->vdds_dsi_reg);
1821 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001822 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001823err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301824 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301825 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001826 return r;
1827}
1828
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301829void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001830{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301831 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1832
1833 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301834 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001835 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301836 WARN_ON(!dsi->vdds_dsi_enabled);
1837 regulator_disable(dsi->vdds_dsi_reg);
1838 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001839 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001840
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301841 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301842 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001843
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001844 DSSDBG("PLL uninit done\n");
1845}
1846
Archit Taneja5a8b5722011-05-12 17:26:29 +05301847static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1848 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001849{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301850 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1851 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301852 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001853 int dsi_module = dsi->module_id;
Archit Taneja067a57e2011-03-02 11:57:25 +05301854
1855 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301856 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001857
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001858 if (dsi_runtime_get(dsidev))
1859 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001860
Archit Taneja5a8b5722011-05-12 17:26:29 +05301861 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001862
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001863 seq_printf(s, "dsi pll clkin\t%lu\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001864
1865 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1866
1867 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1868 cinfo->clkin4ddr, cinfo->regm);
1869
Archit Taneja84309f12011-12-12 11:47:41 +05301870 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1871 dss_feat_get_clk_source_name(dsi_module == 0 ?
1872 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1873 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301874 cinfo->dsi_pll_hsdiv_dispc_clk,
1875 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301876 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001877 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001878
Archit Taneja84309f12011-12-12 11:47:41 +05301879 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1880 dss_feat_get_clk_source_name(dsi_module == 0 ?
1881 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1882 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301883 cinfo->dsi_pll_hsdiv_dsi_clk,
1884 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301885 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001886 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001887
Archit Taneja5a8b5722011-05-12 17:26:29 +05301888 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001889
Archit Taneja067a57e2011-03-02 11:57:25 +05301890 seq_printf(s, "dsi fclk source = %s (%s)\n",
1891 dss_get_generic_clk_source_name(dsi_clk_src),
1892 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001893
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301894 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001895
1896 seq_printf(s, "DDR_CLK\t\t%lu\n",
1897 cinfo->clkin4ddr / 4);
1898
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301899 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001900
1901 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1902
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001903 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001904}
1905
Archit Taneja5a8b5722011-05-12 17:26:29 +05301906void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001907{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301908 struct platform_device *dsidev;
1909 int i;
1910
1911 for (i = 0; i < MAX_NUM_DSI; i++) {
1912 dsidev = dsi_get_dsidev_from_id(i);
1913 if (dsidev)
1914 dsi_dump_dsidev_clocks(dsidev, s);
1915 }
1916}
1917
1918#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1919static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1920 struct seq_file *s)
1921{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301922 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001923 unsigned long flags;
1924 struct dsi_irq_stats stats;
1925
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301926 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001927
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301928 stats = dsi->irq_stats;
1929 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1930 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001931
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301932 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001933
1934 seq_printf(s, "period %u ms\n",
1935 jiffies_to_msecs(jiffies - stats.last_reset));
1936
1937 seq_printf(s, "irqs %d\n", stats.irq_count);
1938#define PIS(x) \
1939 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1940
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001941 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001942 PIS(VC0);
1943 PIS(VC1);
1944 PIS(VC2);
1945 PIS(VC3);
1946 PIS(WAKEUP);
1947 PIS(RESYNC);
1948 PIS(PLL_LOCK);
1949 PIS(PLL_UNLOCK);
1950 PIS(PLL_RECALL);
1951 PIS(COMPLEXIO_ERR);
1952 PIS(HS_TX_TIMEOUT);
1953 PIS(LP_RX_TIMEOUT);
1954 PIS(TE_TRIGGER);
1955 PIS(ACK_TRIGGER);
1956 PIS(SYNC_LOST);
1957 PIS(LDO_POWER_GOOD);
1958 PIS(TA_TIMEOUT);
1959#undef PIS
1960
1961#define PIS(x) \
1962 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1963 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1964 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1965 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1966 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1967
1968 seq_printf(s, "-- VC interrupts --\n");
1969 PIS(CS);
1970 PIS(ECC_CORR);
1971 PIS(PACKET_SENT);
1972 PIS(FIFO_TX_OVF);
1973 PIS(FIFO_RX_OVF);
1974 PIS(BTA);
1975 PIS(ECC_NO_CORR);
1976 PIS(FIFO_TX_UDF);
1977 PIS(PP_BUSY_CHANGE);
1978#undef PIS
1979
1980#define PIS(x) \
1981 seq_printf(s, "%-20s %10d\n", #x, \
1982 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1983
1984 seq_printf(s, "-- CIO interrupts --\n");
1985 PIS(ERRSYNCESC1);
1986 PIS(ERRSYNCESC2);
1987 PIS(ERRSYNCESC3);
1988 PIS(ERRESC1);
1989 PIS(ERRESC2);
1990 PIS(ERRESC3);
1991 PIS(ERRCONTROL1);
1992 PIS(ERRCONTROL2);
1993 PIS(ERRCONTROL3);
1994 PIS(STATEULPS1);
1995 PIS(STATEULPS2);
1996 PIS(STATEULPS3);
1997 PIS(ERRCONTENTIONLP0_1);
1998 PIS(ERRCONTENTIONLP1_1);
1999 PIS(ERRCONTENTIONLP0_2);
2000 PIS(ERRCONTENTIONLP1_2);
2001 PIS(ERRCONTENTIONLP0_3);
2002 PIS(ERRCONTENTIONLP1_3);
2003 PIS(ULPSACTIVENOT_ALL0);
2004 PIS(ULPSACTIVENOT_ALL1);
2005#undef PIS
2006}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002007
Archit Taneja5a8b5722011-05-12 17:26:29 +05302008static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002009{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302010 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2011
Archit Taneja5a8b5722011-05-12 17:26:29 +05302012 dsi_dump_dsidev_irqs(dsidev, s);
2013}
2014
2015static void dsi2_dump_irqs(struct seq_file *s)
2016{
2017 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2018
2019 dsi_dump_dsidev_irqs(dsidev, s);
2020}
Archit Taneja5a8b5722011-05-12 17:26:29 +05302021#endif
2022
2023static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
2024 struct seq_file *s)
2025{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302026#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002027
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002028 if (dsi_runtime_get(dsidev))
2029 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302030 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002031
2032 DUMPREG(DSI_REVISION);
2033 DUMPREG(DSI_SYSCONFIG);
2034 DUMPREG(DSI_SYSSTATUS);
2035 DUMPREG(DSI_IRQSTATUS);
2036 DUMPREG(DSI_IRQENABLE);
2037 DUMPREG(DSI_CTRL);
2038 DUMPREG(DSI_COMPLEXIO_CFG1);
2039 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
2040 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
2041 DUMPREG(DSI_CLK_CTRL);
2042 DUMPREG(DSI_TIMING1);
2043 DUMPREG(DSI_TIMING2);
2044 DUMPREG(DSI_VM_TIMING1);
2045 DUMPREG(DSI_VM_TIMING2);
2046 DUMPREG(DSI_VM_TIMING3);
2047 DUMPREG(DSI_CLK_TIMING);
2048 DUMPREG(DSI_TX_FIFO_VC_SIZE);
2049 DUMPREG(DSI_RX_FIFO_VC_SIZE);
2050 DUMPREG(DSI_COMPLEXIO_CFG2);
2051 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
2052 DUMPREG(DSI_VM_TIMING4);
2053 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
2054 DUMPREG(DSI_VM_TIMING5);
2055 DUMPREG(DSI_VM_TIMING6);
2056 DUMPREG(DSI_VM_TIMING7);
2057 DUMPREG(DSI_STOPCLK_TIMING);
2058
2059 DUMPREG(DSI_VC_CTRL(0));
2060 DUMPREG(DSI_VC_TE(0));
2061 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
2062 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
2063 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
2064 DUMPREG(DSI_VC_IRQSTATUS(0));
2065 DUMPREG(DSI_VC_IRQENABLE(0));
2066
2067 DUMPREG(DSI_VC_CTRL(1));
2068 DUMPREG(DSI_VC_TE(1));
2069 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
2070 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
2071 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
2072 DUMPREG(DSI_VC_IRQSTATUS(1));
2073 DUMPREG(DSI_VC_IRQENABLE(1));
2074
2075 DUMPREG(DSI_VC_CTRL(2));
2076 DUMPREG(DSI_VC_TE(2));
2077 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
2078 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
2079 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
2080 DUMPREG(DSI_VC_IRQSTATUS(2));
2081 DUMPREG(DSI_VC_IRQENABLE(2));
2082
2083 DUMPREG(DSI_VC_CTRL(3));
2084 DUMPREG(DSI_VC_TE(3));
2085 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
2086 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
2087 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
2088 DUMPREG(DSI_VC_IRQSTATUS(3));
2089 DUMPREG(DSI_VC_IRQENABLE(3));
2090
2091 DUMPREG(DSI_DSIPHY_CFG0);
2092 DUMPREG(DSI_DSIPHY_CFG1);
2093 DUMPREG(DSI_DSIPHY_CFG2);
2094 DUMPREG(DSI_DSIPHY_CFG5);
2095
2096 DUMPREG(DSI_PLL_CONTROL);
2097 DUMPREG(DSI_PLL_STATUS);
2098 DUMPREG(DSI_PLL_GO);
2099 DUMPREG(DSI_PLL_CONFIGURATION1);
2100 DUMPREG(DSI_PLL_CONFIGURATION2);
2101
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302102 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002103 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002104#undef DUMPREG
2105}
2106
Archit Taneja5a8b5722011-05-12 17:26:29 +05302107static void dsi1_dump_regs(struct seq_file *s)
2108{
2109 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2110
2111 dsi_dump_dsidev_regs(dsidev, s);
2112}
2113
2114static void dsi2_dump_regs(struct seq_file *s)
2115{
2116 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2117
2118 dsi_dump_dsidev_regs(dsidev, s);
2119}
2120
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002121enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002122 DSI_COMPLEXIO_POWER_OFF = 0x0,
2123 DSI_COMPLEXIO_POWER_ON = 0x1,
2124 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2125};
2126
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302127static int dsi_cio_power(struct platform_device *dsidev,
2128 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002129{
2130 int t = 0;
2131
2132 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302133 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002134
2135 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302136 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2137 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002138 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002139 DSSERR("failed to set complexio power state to "
2140 "%d\n", state);
2141 return -ENODEV;
2142 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002143 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002144 }
2145
2146 return 0;
2147}
2148
Archit Taneja0c656222011-05-16 15:17:09 +05302149static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2150{
2151 int val;
2152
2153 /* line buffer on OMAP3 is 1024 x 24bits */
2154 /* XXX: for some reason using full buffer size causes
2155 * considerable TX slowdown with update sizes that fill the
2156 * whole buffer */
2157 if (!dss_has_feature(FEAT_DSI_GNQ))
2158 return 1023 * 3;
2159
2160 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2161
2162 switch (val) {
2163 case 1:
2164 return 512 * 3; /* 512x24 bits */
2165 case 2:
2166 return 682 * 3; /* 682x24 bits */
2167 case 3:
2168 return 853 * 3; /* 853x24 bits */
2169 case 4:
2170 return 1024 * 3; /* 1024x24 bits */
2171 case 5:
2172 return 1194 * 3; /* 1194x24 bits */
2173 case 6:
2174 return 1365 * 3; /* 1365x24 bits */
Tomi Valkeinen2ac80fb2012-08-22 16:00:47 +03002175 case 7:
2176 return 1920 * 3; /* 1920x24 bits */
Archit Taneja0c656222011-05-16 15:17:09 +05302177 default:
2178 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002179 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05302180 }
2181}
2182
Archit Taneja9e7e9372012-08-14 12:29:22 +05302183static int dsi_set_lane_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002184{
Tomi Valkeinen48368392011-10-13 11:22:39 +03002185 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2186 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2187 static const enum dsi_lane_function functions[] = {
2188 DSI_LANE_CLK,
2189 DSI_LANE_DATA1,
2190 DSI_LANE_DATA2,
2191 DSI_LANE_DATA3,
2192 DSI_LANE_DATA4,
2193 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002194 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002195 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002196
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302197 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302198
Tomi Valkeinen48368392011-10-13 11:22:39 +03002199 for (i = 0; i < dsi->num_lanes_used; ++i) {
2200 unsigned offset = offsets[i];
2201 unsigned polarity, lane_number;
2202 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302203
Tomi Valkeinen48368392011-10-13 11:22:39 +03002204 for (t = 0; t < dsi->num_lanes_supported; ++t)
2205 if (dsi->lanes[t].function == functions[i])
2206 break;
2207
2208 if (t == dsi->num_lanes_supported)
2209 return -EINVAL;
2210
2211 lane_number = t;
2212 polarity = dsi->lanes[t].polarity;
2213
2214 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2215 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302216 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002217
2218 /* clear the unused lanes */
2219 for (; i < dsi->num_lanes_supported; ++i) {
2220 unsigned offset = offsets[i];
2221
2222 r = FLD_MOD(r, 0, offset + 2, offset);
2223 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2224 }
2225
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302226 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002227
Tomi Valkeinen48368392011-10-13 11:22:39 +03002228 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002229}
2230
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302231static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002232{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302233 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2234
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002235 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302236 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002237 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2238}
2239
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302240static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002241{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302242 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2243
2244 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002245 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2246}
2247
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302248static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002249{
2250 u32 r;
2251 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2252 u32 tlpx_half, tclk_trail, tclk_zero;
2253 u32 tclk_prepare;
2254
2255 /* calculate timings */
2256
2257 /* 1 * DDR_CLK = 2 * UI */
2258
2259 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302260 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002261
2262 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302263 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002264
2265 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302266 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002267
2268 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302269 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002270
2271 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302272 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002273
2274 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302275 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002276
2277 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302278 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002279
2280 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302281 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002282
2283 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302284 ths_prepare, ddr2ns(dsidev, ths_prepare),
2285 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002286 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302287 ths_trail, ddr2ns(dsidev, ths_trail),
2288 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002289
2290 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2291 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302292 tlpx_half, ddr2ns(dsidev, tlpx_half),
2293 tclk_trail, ddr2ns(dsidev, tclk_trail),
2294 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002295 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302296 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002297
2298 /* program timings */
2299
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302300 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002301 r = FLD_MOD(r, ths_prepare, 31, 24);
2302 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2303 r = FLD_MOD(r, ths_trail, 15, 8);
2304 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302305 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002306
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302307 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03002308 r = FLD_MOD(r, tlpx_half, 20, 16);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002309 r = FLD_MOD(r, tclk_trail, 15, 8);
2310 r = FLD_MOD(r, tclk_zero, 7, 0);
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03002311
2312 if (dss_has_feature(FEAT_DSI_PHY_DCC)) {
2313 r = FLD_MOD(r, 0, 21, 21); /* DCCEN = disable */
2314 r = FLD_MOD(r, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */
2315 r = FLD_MOD(r, 1, 23, 23); /* CLKINP_SEL = enable */
2316 }
2317
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302318 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002319
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302320 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002321 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302322 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002323}
2324
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002325/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302326static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002327 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002328{
Archit Taneja75d72472011-05-16 15:17:08 +05302329 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002330 int i;
2331 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002332 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002333
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002334 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002335
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002336 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2337 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002338
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002339 if (mask_p & (1 << i))
2340 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002341
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002342 if (mask_n & (1 << i))
2343 l |= 1 << (i * 2 + (p ? 1 : 0));
2344 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002345
2346 /*
2347 * Bits in REGLPTXSCPDAT4TO0DXDY:
2348 * 17: DY0 18: DX0
2349 * 19: DY1 20: DX1
2350 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302351 * 23: DY3 24: DX3
2352 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002353 */
2354
2355 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302356
2357 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302358 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002359
2360 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302361
2362 /* ENLPTXSCPDAT */
2363 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002364}
2365
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302366static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002367{
2368 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302369 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002370 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302371 /* REGLPTXSCPDAT4TO0DXDY */
2372 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002373}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002374
Archit Taneja9e7e9372012-08-14 12:29:22 +05302375static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002376{
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002377 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2378 int t, i;
2379 bool in_use[DSI_MAX_NR_LANES];
2380 static const u8 offsets_old[] = { 28, 27, 26 };
2381 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2382 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002383
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002384 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2385 offsets = offsets_old;
2386 else
2387 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002388
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002389 for (i = 0; i < dsi->num_lanes_supported; ++i)
2390 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002391
2392 t = 100000;
2393 while (true) {
2394 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002395 int ok;
2396
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302397 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002398
2399 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002400 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2401 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002402 ok++;
2403 }
2404
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002405 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002406 break;
2407
2408 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002409 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2410 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002411 continue;
2412
2413 DSSERR("CIO TXCLKESC%d domain not coming " \
2414 "out of reset\n", i);
2415 }
2416 return -EIO;
2417 }
2418 }
2419
2420 return 0;
2421}
2422
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002423/* return bitmask of enabled lanes, lane0 being the lsb */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302424static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002425{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002426 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2427 unsigned mask = 0;
2428 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002429
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002430 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2431 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2432 mask |= 1 << i;
2433 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002434
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002435 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002436}
2437
Archit Taneja9e7e9372012-08-14 12:29:22 +05302438static int dsi_cio_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002439{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302440 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002441 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002442 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002443
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302444 DSSDBG("DSI CIO init starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002445
Archit Taneja9e7e9372012-08-14 12:29:22 +05302446 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002447 if (r)
2448 return r;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03002449
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302450 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002451
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002452 /* A dummy read using the SCP interface to any DSIPHY register is
2453 * required after DSIPHY reset to complete the reset of the DSI complex
2454 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302455 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002456
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302457 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002458 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2459 r = -EIO;
2460 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002461 }
2462
Archit Taneja9e7e9372012-08-14 12:29:22 +05302463 r = dsi_set_lane_config(dsidev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002464 if (r)
2465 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002466
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002467 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302468 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002469 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2470 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2471 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2472 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302473 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002474
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302475 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002476 unsigned mask_p;
2477 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302478
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002479 DSSDBG("manual ulps exit\n");
2480
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002481 /* ULPS is exited by Mark-1 state for 1ms, followed by
2482 * stop state. DSS HW cannot do this via the normal
2483 * ULPS exit sequence, as after reset the DSS HW thinks
2484 * that we are not in ULPS mode, and refuses to send the
2485 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002486 * manually by setting positive lines high and negative lines
2487 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002488 */
2489
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002490 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302491
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002492 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2493 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2494 continue;
2495 mask_p |= 1 << i;
2496 }
Archit Taneja75d72472011-05-16 15:17:08 +05302497
Archit Taneja9e7e9372012-08-14 12:29:22 +05302498 dsi_cio_enable_lane_override(dsidev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002499 }
2500
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302501 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002502 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002503 goto err_cio_pwr;
2504
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302505 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002506 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2507 r = -ENODEV;
2508 goto err_cio_pwr_dom;
2509 }
2510
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302511 dsi_if_enable(dsidev, true);
2512 dsi_if_enable(dsidev, false);
2513 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002514
Archit Taneja9e7e9372012-08-14 12:29:22 +05302515 r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002516 if (r)
2517 goto err_tx_clk_esc_rst;
2518
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302519 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002520 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2521 ktime_t wait = ns_to_ktime(1000 * 1000);
2522 set_current_state(TASK_UNINTERRUPTIBLE);
2523 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2524
2525 /* Disable the override. The lanes should be set to Mark-11
2526 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302527 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002528 }
2529
2530 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302531 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002532
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302533 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002534
Archit Tanejadca2b152012-08-16 18:02:00 +05302535 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302536 /* DDR_CLK_ALWAYS_ON */
2537 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302538 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302539 }
2540
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302541 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002542
2543 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002544
2545 return 0;
2546
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002547err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302548 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002549err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302550 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002551err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302552 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302553 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002554err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302555 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302556 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002557 return r;
2558}
2559
Archit Taneja9e7e9372012-08-14 12:29:22 +05302560static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002561{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002562 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302563
Archit Taneja8af6ff02011-09-05 16:48:27 +05302564 /* DDR_CLK_ALWAYS_ON */
2565 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2566
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302567 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2568 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302569 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002570}
2571
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302572static void dsi_config_tx_fifo(struct platform_device *dsidev,
2573 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002574 enum fifo_size size3, enum fifo_size size4)
2575{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302576 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002577 u32 r = 0;
2578 int add = 0;
2579 int i;
2580
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302581 dsi->vc[0].fifo_size = size1;
2582 dsi->vc[1].fifo_size = size2;
2583 dsi->vc[2].fifo_size = size3;
2584 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002585
2586 for (i = 0; i < 4; i++) {
2587 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302588 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002589
2590 if (add + size > 4) {
2591 DSSERR("Illegal FIFO configuration\n");
2592 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002593 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002594 }
2595
2596 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2597 r |= v << (8 * i);
2598 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2599 add += size;
2600 }
2601
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302602 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002603}
2604
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302605static void dsi_config_rx_fifo(struct platform_device *dsidev,
2606 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002607 enum fifo_size size3, enum fifo_size size4)
2608{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302609 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002610 u32 r = 0;
2611 int add = 0;
2612 int i;
2613
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302614 dsi->vc[0].fifo_size = size1;
2615 dsi->vc[1].fifo_size = size2;
2616 dsi->vc[2].fifo_size = size3;
2617 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002618
2619 for (i = 0; i < 4; i++) {
2620 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302621 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002622
2623 if (add + size > 4) {
2624 DSSERR("Illegal FIFO configuration\n");
2625 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002626 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002627 }
2628
2629 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2630 r |= v << (8 * i);
2631 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2632 add += size;
2633 }
2634
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302635 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002636}
2637
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302638static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002639{
2640 u32 r;
2641
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302642 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002643 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302644 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002645
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302646 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002647 DSSERR("TX_STOP bit not going down\n");
2648 return -EIO;
2649 }
2650
2651 return 0;
2652}
2653
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302654static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002655{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302656 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002657}
2658
2659static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2660{
Archit Taneja2e868db2011-05-12 17:26:28 +05302661 struct dsi_packet_sent_handler_data *vp_data =
2662 (struct dsi_packet_sent_handler_data *) data;
2663 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302664 const int channel = dsi->update_channel;
2665 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002666
Archit Taneja2e868db2011-05-12 17:26:28 +05302667 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2668 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002669}
2670
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302671static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002672{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302673 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302674 DECLARE_COMPLETION_ONSTACK(completion);
2675 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002676 int r = 0;
2677 u8 bit;
2678
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302679 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002680
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302681 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302682 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002683 if (r)
2684 goto err0;
2685
2686 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302687 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002688 if (wait_for_completion_timeout(&completion,
2689 msecs_to_jiffies(10)) == 0) {
2690 DSSERR("Failed to complete previous frame transfer\n");
2691 r = -EIO;
2692 goto err1;
2693 }
2694 }
2695
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302696 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302697 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002698
2699 return 0;
2700err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302701 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302702 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002703err0:
2704 return r;
2705}
2706
2707static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2708{
Archit Taneja2e868db2011-05-12 17:26:28 +05302709 struct dsi_packet_sent_handler_data *l4_data =
2710 (struct dsi_packet_sent_handler_data *) data;
2711 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302712 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002713
Archit Taneja2e868db2011-05-12 17:26:28 +05302714 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2715 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002716}
2717
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302718static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002719{
Archit Taneja2e868db2011-05-12 17:26:28 +05302720 DECLARE_COMPLETION_ONSTACK(completion);
2721 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002722 int r = 0;
2723
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302724 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302725 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002726 if (r)
2727 goto err0;
2728
2729 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302730 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002731 if (wait_for_completion_timeout(&completion,
2732 msecs_to_jiffies(10)) == 0) {
2733 DSSERR("Failed to complete previous l4 transfer\n");
2734 r = -EIO;
2735 goto err1;
2736 }
2737 }
2738
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302739 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302740 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002741
2742 return 0;
2743err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302744 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302745 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002746err0:
2747 return r;
2748}
2749
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302750static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002751{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302752 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2753
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302754 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002755
2756 WARN_ON(in_interrupt());
2757
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302758 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002759 return 0;
2760
Archit Tanejad6049142011-08-22 11:58:08 +05302761 switch (dsi->vc[channel].source) {
2762 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302763 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302764 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302765 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002766 default:
2767 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002768 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002769 }
2770}
2771
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302772static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2773 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002774{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002775 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2776 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002777
2778 enable = enable ? 1 : 0;
2779
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302780 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002781
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302782 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2783 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002784 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2785 return -EIO;
2786 }
2787
2788 return 0;
2789}
2790
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302791static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002792{
2793 u32 r;
2794
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302795 DSSDBG("Initial config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002796
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302797 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002798
2799 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2800 DSSERR("VC(%d) busy when trying to configure it!\n",
2801 channel);
2802
2803 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2804 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2805 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2806 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2807 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2808 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2809 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002810 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2811 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002812
2813 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2814 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2815
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302816 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002817}
2818
Archit Tanejad6049142011-08-22 11:58:08 +05302819static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2820 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002821{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302822 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2823
Archit Tanejad6049142011-08-22 11:58:08 +05302824 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002825 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002826
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302827 DSSDBG("Source config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002828
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302829 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002830
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302831 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002832
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002833 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302834 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002835 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002836 return -EIO;
2837 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002838
Archit Tanejad6049142011-08-22 11:58:08 +05302839 /* SOURCE, 0 = L4, 1 = video port */
2840 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002841
Archit Taneja9613c022011-03-22 06:33:36 -05002842 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302843 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2844 bool enable = source == DSI_VC_SOURCE_VP;
2845 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2846 }
Archit Taneja9613c022011-03-22 06:33:36 -05002847
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302848 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002849
Archit Tanejad6049142011-08-22 11:58:08 +05302850 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002851
2852 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002853}
2854
Archit Taneja1ffefe72011-05-12 17:26:24 +05302855void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2856 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002857{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302858 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302859 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302860
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002861 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2862
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302863 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002864
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302865 dsi_vc_enable(dsidev, channel, 0);
2866 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002867
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302868 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002869
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302870 dsi_vc_enable(dsidev, channel, 1);
2871 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002872
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302873 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302874
2875 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302876 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302877 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002878}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002879EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002880
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302881static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002882{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302883 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002884 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302885 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002886 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2887 (val >> 0) & 0xff,
2888 (val >> 8) & 0xff,
2889 (val >> 16) & 0xff,
2890 (val >> 24) & 0xff);
2891 }
2892}
2893
2894static void dsi_show_rx_ack_with_err(u16 err)
2895{
2896 DSSERR("\tACK with ERROR (%#x):\n", err);
2897 if (err & (1 << 0))
2898 DSSERR("\t\tSoT Error\n");
2899 if (err & (1 << 1))
2900 DSSERR("\t\tSoT Sync Error\n");
2901 if (err & (1 << 2))
2902 DSSERR("\t\tEoT Sync Error\n");
2903 if (err & (1 << 3))
2904 DSSERR("\t\tEscape Mode Entry Command Error\n");
2905 if (err & (1 << 4))
2906 DSSERR("\t\tLP Transmit Sync Error\n");
2907 if (err & (1 << 5))
2908 DSSERR("\t\tHS Receive Timeout Error\n");
2909 if (err & (1 << 6))
2910 DSSERR("\t\tFalse Control Error\n");
2911 if (err & (1 << 7))
2912 DSSERR("\t\t(reserved7)\n");
2913 if (err & (1 << 8))
2914 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2915 if (err & (1 << 9))
2916 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2917 if (err & (1 << 10))
2918 DSSERR("\t\tChecksum Error\n");
2919 if (err & (1 << 11))
2920 DSSERR("\t\tData type not recognized\n");
2921 if (err & (1 << 12))
2922 DSSERR("\t\tInvalid VC ID\n");
2923 if (err & (1 << 13))
2924 DSSERR("\t\tInvalid Transmission Length\n");
2925 if (err & (1 << 14))
2926 DSSERR("\t\t(reserved14)\n");
2927 if (err & (1 << 15))
2928 DSSERR("\t\tDSI Protocol Violation\n");
2929}
2930
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302931static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2932 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002933{
2934 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302935 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002936 u32 val;
2937 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302938 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002939 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002940 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302941 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002942 u16 err = FLD_GET(val, 23, 8);
2943 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302944 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002945 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002946 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302947 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002948 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002949 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302950 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002951 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002952 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302953 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002954 } else {
2955 DSSERR("\tunknown datatype 0x%02x\n", dt);
2956 }
2957 }
2958 return 0;
2959}
2960
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302961static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002962{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302963 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2964
2965 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002966 DSSDBG("dsi_vc_send_bta %d\n", channel);
2967
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302968 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002969
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302970 /* RX_FIFO_NOT_EMPTY */
2971 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002972 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302973 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002974 }
2975
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302976 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002977
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002978 /* flush posted write */
2979 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2980
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002981 return 0;
2982}
2983
Archit Taneja1ffefe72011-05-12 17:26:24 +05302984int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002985{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302986 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002987 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002988 int r = 0;
2989 u32 err;
2990
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302991 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002992 &completion, DSI_VC_IRQ_BTA);
2993 if (r)
2994 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002995
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302996 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002997 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002998 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002999 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003000
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303001 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003002 if (r)
3003 goto err2;
3004
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003005 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003006 msecs_to_jiffies(500)) == 0) {
3007 DSSERR("Failed to receive BTA\n");
3008 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003009 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003010 }
3011
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303012 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003013 if (err) {
3014 DSSERR("Error while sending BTA: %x\n", err);
3015 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003016 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003017 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003018err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303019 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003020 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003021err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303022 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003023 &completion, DSI_VC_IRQ_BTA);
3024err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003025 return r;
3026}
3027EXPORT_SYMBOL(dsi_vc_send_bta_sync);
3028
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303029static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
3030 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003031{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303032 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003033 u32 val;
3034 u8 data_id;
3035
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303036 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003037
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303038 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003039
3040 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
3041 FLD_VAL(ecc, 31, 24);
3042
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303043 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003044}
3045
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303046static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
3047 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003048{
3049 u32 val;
3050
3051 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
3052
3053/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
3054 b1, b2, b3, b4, val); */
3055
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303056 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003057}
3058
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303059static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
3060 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003061{
3062 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303063 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003064 int i;
3065 u8 *p;
3066 int r = 0;
3067 u8 b1, b2, b3, b4;
3068
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303069 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003070 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
3071
3072 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303073 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003074 DSSERR("unable to send long packet: packet too long.\n");
3075 return -EINVAL;
3076 }
3077
Archit Tanejad6049142011-08-22 11:58:08 +05303078 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003079
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303080 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003081
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003082 p = data;
3083 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303084 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003085 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003086
3087 b1 = *p++;
3088 b2 = *p++;
3089 b3 = *p++;
3090 b4 = *p++;
3091
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303092 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003093 }
3094
3095 i = len % 4;
3096 if (i) {
3097 b1 = 0; b2 = 0; b3 = 0;
3098
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303099 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003100 DSSDBG("\tsending remainder bytes %d\n", i);
3101
3102 switch (i) {
3103 case 3:
3104 b1 = *p++;
3105 b2 = *p++;
3106 b3 = *p++;
3107 break;
3108 case 2:
3109 b1 = *p++;
3110 b2 = *p++;
3111 break;
3112 case 1:
3113 b1 = *p++;
3114 break;
3115 }
3116
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303117 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003118 }
3119
3120 return r;
3121}
3122
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303123static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3124 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003125{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303126 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003127 u32 r;
3128 u8 data_id;
3129
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303130 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003131
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303132 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003133 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3134 channel,
3135 data_type, data & 0xff, (data >> 8) & 0xff);
3136
Archit Tanejad6049142011-08-22 11:58:08 +05303137 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003138
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303139 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003140 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3141 return -EINVAL;
3142 }
3143
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303144 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003145
3146 r = (data_id << 0) | (data << 8) | (ecc << 24);
3147
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303148 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003149
3150 return 0;
3151}
3152
Archit Taneja1ffefe72011-05-12 17:26:24 +05303153int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003154{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303155 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303156
Archit Taneja18b7d092011-09-05 17:01:08 +05303157 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3158 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003159}
3160EXPORT_SYMBOL(dsi_vc_send_null);
3161
Archit Taneja9e7e9372012-08-14 12:29:22 +05303162static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303163 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003164{
3165 int r;
3166
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303167 if (len == 0) {
3168 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303169 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303170 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3171 } else if (len == 1) {
3172 r = dsi_vc_send_short(dsidev, channel,
3173 type == DSS_DSI_CONTENT_GENERIC ?
3174 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303175 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003176 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303177 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303178 type == DSS_DSI_CONTENT_GENERIC ?
3179 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303180 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003181 data[0] | (data[1] << 8), 0);
3182 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303183 r = dsi_vc_send_long(dsidev, channel,
3184 type == DSS_DSI_CONTENT_GENERIC ?
3185 MIPI_DSI_GENERIC_LONG_WRITE :
3186 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003187 }
3188
3189 return r;
3190}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303191
3192int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3193 u8 *data, int len)
3194{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303195 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3196
3197 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303198 DSS_DSI_CONTENT_DCS);
3199}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003200EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3201
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303202int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
3203 u8 *data, int len)
3204{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303205 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3206
3207 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303208 DSS_DSI_CONTENT_GENERIC);
3209}
3210EXPORT_SYMBOL(dsi_vc_generic_write_nosync);
3211
3212static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3213 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003214{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303215 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003216 int r;
3217
Archit Taneja9e7e9372012-08-14 12:29:22 +05303218 r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003219 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003220 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003221
Archit Taneja1ffefe72011-05-12 17:26:24 +05303222 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003223 if (r)
3224 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003225
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303226 /* RX_FIFO_NOT_EMPTY */
3227 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003228 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303229 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003230 r = -EIO;
3231 goto err;
3232 }
3233
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003234 return 0;
3235err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303236 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003237 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003238 return r;
3239}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303240
3241int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3242 int len)
3243{
3244 return dsi_vc_write_common(dssdev, channel, data, len,
3245 DSS_DSI_CONTENT_DCS);
3246}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003247EXPORT_SYMBOL(dsi_vc_dcs_write);
3248
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303249int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3250 int len)
3251{
3252 return dsi_vc_write_common(dssdev, channel, data, len,
3253 DSS_DSI_CONTENT_GENERIC);
3254}
3255EXPORT_SYMBOL(dsi_vc_generic_write);
3256
Archit Taneja1ffefe72011-05-12 17:26:24 +05303257int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003258{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303259 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003260}
3261EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3262
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303263int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
3264{
3265 return dsi_vc_generic_write(dssdev, channel, NULL, 0);
3266}
3267EXPORT_SYMBOL(dsi_vc_generic_write_0);
3268
Archit Taneja1ffefe72011-05-12 17:26:24 +05303269int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3270 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003271{
3272 u8 buf[2];
3273 buf[0] = dcs_cmd;
3274 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303275 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003276}
3277EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3278
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303279int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
3280 u8 param)
3281{
3282 return dsi_vc_generic_write(dssdev, channel, &param, 1);
3283}
3284EXPORT_SYMBOL(dsi_vc_generic_write_1);
3285
3286int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
3287 u8 param1, u8 param2)
3288{
3289 u8 buf[2];
3290 buf[0] = param1;
3291 buf[1] = param2;
3292 return dsi_vc_generic_write(dssdev, channel, buf, 2);
3293}
3294EXPORT_SYMBOL(dsi_vc_generic_write_2);
3295
Archit Taneja9e7e9372012-08-14 12:29:22 +05303296static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
Archit Tanejab8509752011-08-30 15:48:23 +05303297 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003298{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303299 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303300 int r;
3301
3302 if (dsi->debug_read)
3303 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3304 channel, dcs_cmd);
3305
3306 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3307 if (r) {
3308 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3309 " failed\n", channel, dcs_cmd);
3310 return r;
3311 }
3312
3313 return 0;
3314}
3315
Archit Taneja9e7e9372012-08-14 12:29:22 +05303316static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
Archit Tanejab3b89c02011-08-30 16:07:39 +05303317 int channel, u8 *reqdata, int reqlen)
3318{
Archit Tanejab3b89c02011-08-30 16:07:39 +05303319 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3320 u16 data;
3321 u8 data_type;
3322 int r;
3323
3324 if (dsi->debug_read)
3325 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3326 channel, reqlen);
3327
3328 if (reqlen == 0) {
3329 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3330 data = 0;
3331 } else if (reqlen == 1) {
3332 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3333 data = reqdata[0];
3334 } else if (reqlen == 2) {
3335 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3336 data = reqdata[0] | (reqdata[1] << 8);
3337 } else {
3338 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003339 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303340 }
3341
3342 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3343 if (r) {
3344 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3345 " failed\n", channel, reqlen);
3346 return r;
3347 }
3348
3349 return 0;
3350}
3351
3352static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3353 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303354{
3355 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003356 u32 val;
3357 u8 dt;
3358 int r;
3359
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003360 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303361 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003362 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003363 r = -EIO;
3364 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003365 }
3366
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303367 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303368 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003369 DSSDBG("\theader: %08x\n", val);
3370 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303371 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003372 u16 err = FLD_GET(val, 23, 8);
3373 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003374 r = -EIO;
3375 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003376
Archit Tanejab3b89c02011-08-30 16:07:39 +05303377 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3378 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3379 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003380 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303381 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303382 DSSDBG("\t%s short response, 1 byte: %02x\n",
3383 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3384 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003385
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003386 if (buflen < 1) {
3387 r = -EIO;
3388 goto err;
3389 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003390
3391 buf[0] = data;
3392
3393 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303394 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3395 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3396 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003397 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303398 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303399 DSSDBG("\t%s short response, 2 byte: %04x\n",
3400 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3401 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003402
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003403 if (buflen < 2) {
3404 r = -EIO;
3405 goto err;
3406 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003407
3408 buf[0] = data & 0xff;
3409 buf[1] = (data >> 8) & 0xff;
3410
3411 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303412 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3413 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3414 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003415 int w;
3416 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303417 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303418 DSSDBG("\t%s long response, len %d\n",
3419 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3420 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003421
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003422 if (len > buflen) {
3423 r = -EIO;
3424 goto err;
3425 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003426
3427 /* two byte checksum ends the packet, not included in len */
3428 for (w = 0; w < len + 2;) {
3429 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303430 val = dsi_read_reg(dsidev,
3431 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303432 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003433 DSSDBG("\t\t%02x %02x %02x %02x\n",
3434 (val >> 0) & 0xff,
3435 (val >> 8) & 0xff,
3436 (val >> 16) & 0xff,
3437 (val >> 24) & 0xff);
3438
3439 for (b = 0; b < 4; ++b) {
3440 if (w < len)
3441 buf[w] = (val >> (b * 8)) & 0xff;
3442 /* we discard the 2 byte checksum */
3443 ++w;
3444 }
3445 }
3446
3447 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003448 } else {
3449 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003450 r = -EIO;
3451 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003452 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003453
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003454err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303455 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3456 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003457
Archit Tanejab8509752011-08-30 15:48:23 +05303458 return r;
3459}
3460
3461int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3462 u8 *buf, int buflen)
3463{
3464 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3465 int r;
3466
Archit Taneja9e7e9372012-08-14 12:29:22 +05303467 r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
Archit Tanejab8509752011-08-30 15:48:23 +05303468 if (r)
3469 goto err;
3470
3471 r = dsi_vc_send_bta_sync(dssdev, channel);
3472 if (r)
3473 goto err;
3474
Archit Tanejab3b89c02011-08-30 16:07:39 +05303475 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3476 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303477 if (r < 0)
3478 goto err;
3479
3480 if (r != buflen) {
3481 r = -EIO;
3482 goto err;
3483 }
3484
3485 return 0;
3486err:
3487 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3488 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003489}
3490EXPORT_SYMBOL(dsi_vc_dcs_read);
3491
Archit Tanejab3b89c02011-08-30 16:07:39 +05303492static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3493 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3494{
3495 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3496 int r;
3497
Archit Taneja9e7e9372012-08-14 12:29:22 +05303498 r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
Archit Tanejab3b89c02011-08-30 16:07:39 +05303499 if (r)
3500 return r;
3501
3502 r = dsi_vc_send_bta_sync(dssdev, channel);
3503 if (r)
3504 return r;
3505
3506 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3507 DSS_DSI_CONTENT_GENERIC);
3508 if (r < 0)
3509 return r;
3510
3511 if (r != buflen) {
3512 r = -EIO;
3513 return r;
3514 }
3515
3516 return 0;
3517}
3518
3519int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
3520 int buflen)
3521{
3522 int r;
3523
3524 r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
3525 if (r) {
3526 DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
3527 return r;
3528 }
3529
3530 return 0;
3531}
3532EXPORT_SYMBOL(dsi_vc_generic_read_0);
3533
3534int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
3535 u8 *buf, int buflen)
3536{
3537 int r;
3538
3539 r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
3540 if (r) {
3541 DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
3542 return r;
3543 }
3544
3545 return 0;
3546}
3547EXPORT_SYMBOL(dsi_vc_generic_read_1);
3548
3549int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
3550 u8 param1, u8 param2, u8 *buf, int buflen)
3551{
3552 int r;
3553 u8 reqdata[2];
3554
3555 reqdata[0] = param1;
3556 reqdata[1] = param2;
3557
3558 r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
3559 if (r) {
3560 DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
3561 return r;
3562 }
3563
3564 return 0;
3565}
3566EXPORT_SYMBOL(dsi_vc_generic_read_2);
3567
Archit Taneja1ffefe72011-05-12 17:26:24 +05303568int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3569 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003570{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303571 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3572
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303573 return dsi_vc_send_short(dsidev, channel,
3574 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003575}
3576EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3577
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303578static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003579{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303580 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003581 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003582 int r, i;
3583 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003584
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05303585 DSSDBG("Entering ULPS");
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003586
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303587 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003588
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303589 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003590
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303591 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003592 return 0;
3593
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003594 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303595 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003596 dsi_if_enable(dsidev, 0);
3597 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3598 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003599 }
3600
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303601 dsi_sync_vc(dsidev, 0);
3602 dsi_sync_vc(dsidev, 1);
3603 dsi_sync_vc(dsidev, 2);
3604 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003605
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303606 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003607
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303608 dsi_vc_enable(dsidev, 0, false);
3609 dsi_vc_enable(dsidev, 1, false);
3610 dsi_vc_enable(dsidev, 2, false);
3611 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003612
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303613 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003614 DSSERR("HS busy when enabling ULPS\n");
3615 return -EIO;
3616 }
3617
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303618 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003619 DSSERR("LP busy when enabling ULPS\n");
3620 return -EIO;
3621 }
3622
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303623 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003624 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3625 if (r)
3626 return r;
3627
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003628 mask = 0;
3629
3630 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3631 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3632 continue;
3633 mask |= 1 << i;
3634 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003635 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3636 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003637 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003638
Tomi Valkeinena702c852011-10-12 10:10:21 +03003639 /* flush posted write and wait for SCP interface to finish the write */
3640 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003641
3642 if (wait_for_completion_timeout(&completion,
3643 msecs_to_jiffies(1000)) == 0) {
3644 DSSERR("ULPS enable timeout\n");
3645 r = -EIO;
3646 goto err;
3647 }
3648
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303649 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003650 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3651
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003652 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003653 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003654
Tomi Valkeinena702c852011-10-12 10:10:21 +03003655 /* flush posted write and wait for SCP interface to finish the write */
3656 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003657
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303658 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003659
3660 dsi_if_enable(dsidev, false);
3661
3662 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303663
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003664 return 0;
3665
3666err:
3667 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303668 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3669 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003670}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003671
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003672static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3673 unsigned ticks, bool x4, bool x16)
3674{
3675 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003676 unsigned long total_ticks;
3677 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303678
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003679 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303680
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003681 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003682 fck = dsi_fclk_rate(dsidev);
3683
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003684 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303685 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003686 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003687 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3688 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3689 dsi_write_reg(dsidev, DSI_TIMING2, r);
3690
3691 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3692
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003693 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3694 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303695 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3696 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003697}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003698
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003699static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3700 bool x8, bool x16)
3701{
3702 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003703 unsigned long total_ticks;
3704 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303705
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003706 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303707
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003708 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003709 fck = dsi_fclk_rate(dsidev);
3710
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003711 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303712 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003713 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003714 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3715 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3716 dsi_write_reg(dsidev, DSI_TIMING1, r);
3717
3718 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3719
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003720 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3721 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303722 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3723 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003724}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003725
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003726static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3727 unsigned ticks, bool x4, bool x16)
3728{
3729 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003730 unsigned long total_ticks;
3731 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303732
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003733 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303734
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003735 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003736 fck = dsi_fclk_rate(dsidev);
3737
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003738 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303739 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003740 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003741 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3742 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3743 dsi_write_reg(dsidev, DSI_TIMING1, r);
3744
3745 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3746
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003747 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3748 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303749 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3750 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003751}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003752
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003753static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3754 unsigned ticks, bool x4, bool x16)
3755{
3756 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003757 unsigned long total_ticks;
3758 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303759
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003760 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303761
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003762 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003763 fck = dsi_get_txbyteclkhs(dsidev);
3764
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003765 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303766 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003767 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003768 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3769 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3770 dsi_write_reg(dsidev, DSI_TIMING2, r);
3771
3772 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3773
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003774 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3775 total_ticks,
3776 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303777 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003778}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303779
Archit Taneja9e7e9372012-08-14 12:29:22 +05303780static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303781{
Archit Tanejadca2b152012-08-16 18:02:00 +05303782 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303783 int num_line_buffers;
3784
Archit Tanejadca2b152012-08-16 18:02:00 +05303785 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303786 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303787 unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Archit Tanejae67458a2012-08-13 14:17:30 +05303788 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303789 /*
3790 * Don't use line buffers if width is greater than the video
3791 * port's line buffer size
3792 */
3793 if (line_buf_size <= timings->x_res * bpp / 8)
3794 num_line_buffers = 0;
3795 else
3796 num_line_buffers = 2;
3797 } else {
3798 /* Use maximum number of line buffers in command mode */
3799 num_line_buffers = 2;
3800 }
3801
3802 /* LINE_BUFFER */
3803 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3804}
3805
Archit Taneja9e7e9372012-08-14 12:29:22 +05303806static void dsi_config_vp_sync_events(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303807{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303808 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3809 bool vsync_end = dsi->vm_timings.vp_vsync_end;
3810 bool hsync_end = dsi->vm_timings.vp_hsync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303811 u32 r;
3812
3813 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303814 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3815 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3816 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303817 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
3818 r = FLD_MOD(r, vsync_end, 16, 16); /* VP_VSYNC_END */
3819 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
3820 r = FLD_MOD(r, hsync_end, 18, 18); /* VP_HSYNC_END */
3821 dsi_write_reg(dsidev, DSI_CTRL, r);
3822}
3823
Archit Taneja9e7e9372012-08-14 12:29:22 +05303824static void dsi_config_blanking_modes(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303825{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303826 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3827 int blanking_mode = dsi->vm_timings.blanking_mode;
3828 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3829 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3830 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303831 u32 r;
3832
3833 /*
3834 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3835 * 1 = Long blanking packets are sent in corresponding blanking periods
3836 */
3837 r = dsi_read_reg(dsidev, DSI_CTRL);
3838 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3839 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3840 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3841 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3842 dsi_write_reg(dsidev, DSI_CTRL, r);
3843}
3844
Archit Taneja6f28c292012-05-15 11:32:18 +05303845/*
3846 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3847 * results in maximum transition time for data and clock lanes to enter and
3848 * exit HS mode. Hence, this is the scenario where the least amount of command
3849 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3850 * clock cycles that can be used to interleave command mode data in HS so that
3851 * all scenarios are satisfied.
3852 */
3853static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3854 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3855{
3856 int transition;
3857
3858 /*
3859 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3860 * time of data lanes only, if it isn't set, we need to consider HS
3861 * transition time of both data and clock lanes. HS transition time
3862 * of Scenario 3 is considered.
3863 */
3864 if (ddr_alwon) {
3865 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3866 } else {
3867 int trans1, trans2;
3868 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3869 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3870 enter_hs + 1;
3871 transition = max(trans1, trans2);
3872 }
3873
3874 return blank > transition ? blank - transition : 0;
3875}
3876
3877/*
3878 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3879 * results in maximum transition time for data lanes to enter and exit LP mode.
3880 * Hence, this is the scenario where the least amount of command mode data can
3881 * be interleaved. We program the minimum amount of bytes that can be
3882 * interleaved in LP so that all scenarios are satisfied.
3883 */
3884static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3885 int lp_clk_div, int tdsi_fclk)
3886{
3887 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3888 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3889 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3890 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3891 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3892
3893 /* maximum LP transition time according to Scenario 1 */
3894 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3895
3896 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3897 tlp_avail = thsbyte_clk * (blank - trans_lp);
3898
Archit Taneja2e063c32012-06-04 13:36:34 +05303899 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303900
3901 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3902 26) / 16;
3903
3904 return max(lp_inter, 0);
3905}
3906
3907static void dsi_config_cmd_mode_interleaving(struct omap_dss_device *dssdev)
3908{
3909 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3910 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3911 int blanking_mode;
3912 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3913 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3914 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3915 int tclk_trail, ths_exit, exiths_clk;
3916 bool ddr_alwon;
Archit Tanejae67458a2012-08-13 14:17:30 +05303917 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303918 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303919 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02003920 int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.regm_dsi + 1;
Archit Taneja6f28c292012-05-15 11:32:18 +05303921 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3922 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3923 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3924 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3925 u32 r;
3926
3927 r = dsi_read_reg(dsidev, DSI_CTRL);
3928 blanking_mode = FLD_GET(r, 20, 20);
3929 hfp_blanking_mode = FLD_GET(r, 21, 21);
3930 hbp_blanking_mode = FLD_GET(r, 22, 22);
3931 hsa_blanking_mode = FLD_GET(r, 23, 23);
3932
3933 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3934 hbp = FLD_GET(r, 11, 0);
3935 hfp = FLD_GET(r, 23, 12);
3936 hsa = FLD_GET(r, 31, 24);
3937
3938 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3939 ddr_clk_post = FLD_GET(r, 7, 0);
3940 ddr_clk_pre = FLD_GET(r, 15, 8);
3941
3942 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3943 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3944 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3945
3946 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3947 lp_clk_div = FLD_GET(r, 12, 0);
3948 ddr_alwon = FLD_GET(r, 13, 13);
3949
3950 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3951 ths_exit = FLD_GET(r, 7, 0);
3952
3953 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3954 tclk_trail = FLD_GET(r, 15, 8);
3955
3956 exiths_clk = ths_exit + tclk_trail;
3957
3958 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3959 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3960
3961 if (!hsa_blanking_mode) {
3962 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3963 enter_hs_mode_lat, exit_hs_mode_lat,
3964 exiths_clk, ddr_clk_pre, ddr_clk_post);
3965 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3966 enter_hs_mode_lat, exit_hs_mode_lat,
3967 lp_clk_div, dsi_fclk_hsdiv);
3968 }
3969
3970 if (!hfp_blanking_mode) {
3971 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3972 enter_hs_mode_lat, exit_hs_mode_lat,
3973 exiths_clk, ddr_clk_pre, ddr_clk_post);
3974 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3975 enter_hs_mode_lat, exit_hs_mode_lat,
3976 lp_clk_div, dsi_fclk_hsdiv);
3977 }
3978
3979 if (!hbp_blanking_mode) {
3980 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3981 enter_hs_mode_lat, exit_hs_mode_lat,
3982 exiths_clk, ddr_clk_pre, ddr_clk_post);
3983
3984 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3985 enter_hs_mode_lat, exit_hs_mode_lat,
3986 lp_clk_div, dsi_fclk_hsdiv);
3987 }
3988
3989 if (!blanking_mode) {
3990 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3991 enter_hs_mode_lat, exit_hs_mode_lat,
3992 exiths_clk, ddr_clk_pre, ddr_clk_post);
3993
3994 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3995 enter_hs_mode_lat, exit_hs_mode_lat,
3996 lp_clk_div, dsi_fclk_hsdiv);
3997 }
3998
3999 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
4000 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
4001 bl_interleave_hs);
4002
4003 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
4004 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
4005 bl_interleave_lp);
4006
4007 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
4008 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
4009 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
4010 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
4011 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
4012
4013 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
4014 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
4015 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
4016 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
4017 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
4018
4019 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
4020 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
4021 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
4022 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
4023}
4024
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004025static int dsi_proto_config(struct omap_dss_device *dssdev)
4026{
4027 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja02c39602012-08-10 15:01:33 +05304028 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004029 u32 r;
4030 int buswidth = 0;
4031
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304032 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02004033 DSI_FIFO_SIZE_32,
4034 DSI_FIFO_SIZE_32,
4035 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004036
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304037 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02004038 DSI_FIFO_SIZE_32,
4039 DSI_FIFO_SIZE_32,
4040 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004041
4042 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304043 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
4044 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
4045 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
4046 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004047
Archit Taneja02c39602012-08-10 15:01:33 +05304048 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004049 case 16:
4050 buswidth = 0;
4051 break;
4052 case 18:
4053 buswidth = 1;
4054 break;
4055 case 24:
4056 buswidth = 2;
4057 break;
4058 default:
4059 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03004060 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004061 }
4062
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304063 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004064 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
4065 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
4066 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
4067 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
4068 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
4069 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004070 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
4071 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05004072 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
4073 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
4074 /* DCS_CMD_CODE, 1=start, 0=continue */
4075 r = FLD_MOD(r, 0, 25, 25);
4076 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004077
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304078 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004079
Archit Taneja9e7e9372012-08-14 12:29:22 +05304080 dsi_config_vp_num_line_buffers(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304081
Archit Tanejadca2b152012-08-16 18:02:00 +05304082 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja9e7e9372012-08-14 12:29:22 +05304083 dsi_config_vp_sync_events(dsidev);
4084 dsi_config_blanking_modes(dsidev);
Archit Taneja6f28c292012-05-15 11:32:18 +05304085 dsi_config_cmd_mode_interleaving(dssdev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304086 }
4087
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304088 dsi_vc_initial_config(dsidev, 0);
4089 dsi_vc_initial_config(dsidev, 1);
4090 dsi_vc_initial_config(dsidev, 2);
4091 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004092
4093 return 0;
4094}
4095
Archit Taneja9e7e9372012-08-14 12:29:22 +05304096static void dsi_proto_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004097{
Tomi Valkeinendb186442011-10-13 16:12:29 +03004098 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004099 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
4100 unsigned tclk_pre, tclk_post;
4101 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
4102 unsigned ths_trail, ths_exit;
4103 unsigned ddr_clk_pre, ddr_clk_post;
4104 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
4105 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03004106 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004107 u32 r;
4108
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304109 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004110 ths_prepare = FLD_GET(r, 31, 24);
4111 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
4112 ths_zero = ths_prepare_ths_zero - ths_prepare;
4113 ths_trail = FLD_GET(r, 15, 8);
4114 ths_exit = FLD_GET(r, 7, 0);
4115
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304116 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03004117 tlpx = FLD_GET(r, 20, 16) * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004118 tclk_trail = FLD_GET(r, 15, 8);
4119 tclk_zero = FLD_GET(r, 7, 0);
4120
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304121 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004122 tclk_prepare = FLD_GET(r, 7, 0);
4123
4124 /* min 8*UI */
4125 tclk_pre = 20;
4126 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304127 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004128
Archit Taneja8af6ff02011-09-05 16:48:27 +05304129 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004130
4131 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
4132 4);
4133 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
4134
4135 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
4136 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
4137
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304138 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004139 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
4140 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304141 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004142
4143 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
4144 ddr_clk_pre,
4145 ddr_clk_post);
4146
4147 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
4148 DIV_ROUND_UP(ths_prepare, 4) +
4149 DIV_ROUND_UP(ths_zero + 3, 4);
4150
4151 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
4152
4153 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
4154 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304155 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004156
4157 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
4158 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304159
Archit Tanejadca2b152012-08-16 18:02:00 +05304160 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05304161 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304162 int hsa = dsi->vm_timings.hsa;
4163 int hfp = dsi->vm_timings.hfp;
4164 int hbp = dsi->vm_timings.hbp;
4165 int vsa = dsi->vm_timings.vsa;
4166 int vfp = dsi->vm_timings.vfp;
4167 int vbp = dsi->vm_timings.vbp;
4168 int window_sync = dsi->vm_timings.window_sync;
4169 bool hsync_end = dsi->vm_timings.vp_hsync_end;
Archit Tanejae67458a2012-08-13 14:17:30 +05304170 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05304171 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304172 int tl, t_he, width_bytes;
4173
4174 t_he = hsync_end ?
4175 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
4176
4177 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
4178
4179 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
4180 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
4181 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
4182
4183 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
4184 hfp, hsync_end ? hsa : 0, tl);
4185 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
4186 vsa, timings->y_res);
4187
4188 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
4189 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
4190 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
4191 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
4192 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
4193
4194 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
4195 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
4196 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
4197 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
4198 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
4199 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
4200
4201 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
4202 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
4203 r = FLD_MOD(r, tl, 31, 16); /* TL */
4204 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
4205 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004206}
4207
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004208int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
4209 const struct omap_dsi_pin_config *pin_cfg)
4210{
4211 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4212 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4213 int num_pins;
4214 const int *pins;
4215 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
4216 int num_lanes;
4217 int i;
4218
4219 static const enum dsi_lane_function functions[] = {
4220 DSI_LANE_CLK,
4221 DSI_LANE_DATA1,
4222 DSI_LANE_DATA2,
4223 DSI_LANE_DATA3,
4224 DSI_LANE_DATA4,
4225 };
4226
4227 num_pins = pin_cfg->num_pins;
4228 pins = pin_cfg->pins;
4229
4230 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
4231 || num_pins % 2 != 0)
4232 return -EINVAL;
4233
4234 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
4235 lanes[i].function = DSI_LANE_UNUSED;
4236
4237 num_lanes = 0;
4238
4239 for (i = 0; i < num_pins; i += 2) {
4240 u8 lane, pol;
4241 int dx, dy;
4242
4243 dx = pins[i];
4244 dy = pins[i + 1];
4245
4246 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
4247 return -EINVAL;
4248
4249 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
4250 return -EINVAL;
4251
4252 if (dx & 1) {
4253 if (dy != dx - 1)
4254 return -EINVAL;
4255 pol = 1;
4256 } else {
4257 if (dy != dx + 1)
4258 return -EINVAL;
4259 pol = 0;
4260 }
4261
4262 lane = dx / 2;
4263
4264 lanes[lane].function = functions[i / 2];
4265 lanes[lane].polarity = pol;
4266 num_lanes++;
4267 }
4268
4269 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
4270 dsi->num_lanes_used = num_lanes;
4271
4272 return 0;
4273}
4274EXPORT_SYMBOL(omapdss_dsi_configure_pins);
4275
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004276int omapdss_dsi_set_clocks(struct omap_dss_device *dssdev,
4277 unsigned long ddr_clk, unsigned long lp_clk)
4278{
4279 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4280 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4281 struct dsi_clock_info cinfo;
4282 struct dispc_clock_info dispc_cinfo;
4283 unsigned lp_clk_div;
4284 unsigned long dsi_fclk;
4285 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
4286 unsigned long pck;
4287 int r;
4288
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05304289 DSSDBG("Setting DSI clocks: ddr_clk %lu, lp_clk %lu", ddr_clk, lp_clk);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004290
4291 mutex_lock(&dsi->lock);
4292
Tomi Valkeinend66b1582012-09-24 15:15:06 +03004293 /* Calculate PLL output clock */
4294 r = dsi_pll_calc_ddrfreq(dsidev, ddr_clk * 4, &cinfo);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004295 if (r)
4296 goto err;
4297
Tomi Valkeinend66b1582012-09-24 15:15:06 +03004298 /* Calculate PLL's DSI clock */
4299 dsi_pll_calc_dsi_fck(dsidev, &cinfo);
4300
4301 /* Calculate PLL's DISPC clock and pck & lck divs */
4302 pck = cinfo.clkin4ddr / 16 * (dsi->num_lanes_used - 1) * 8 / bpp;
4303 DSSDBG("finding dispc dividers for pck %lu\n", pck);
4304 r = dsi_pll_calc_dispc_fck(dsidev, pck, &cinfo, &dispc_cinfo);
4305 if (r)
4306 goto err;
4307
4308 /* Calculate LP clock */
4309 dsi_fclk = cinfo.dsi_pll_hsdiv_dsi_clk;
4310 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk * 2);
4311
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004312 dsi->user_dsi_cinfo.regn = cinfo.regn;
4313 dsi->user_dsi_cinfo.regm = cinfo.regm;
4314 dsi->user_dsi_cinfo.regm_dispc = cinfo.regm_dispc;
4315 dsi->user_dsi_cinfo.regm_dsi = cinfo.regm_dsi;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004316
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004317 dsi->user_dsi_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004318
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004319 dsi->user_dispc_cinfo.lck_div = dispc_cinfo.lck_div;
4320 dsi->user_dispc_cinfo.pck_div = dispc_cinfo.pck_div;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004321
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004322 dsi->user_dispc_fclk_src = OMAP_DSS_CLK_SRC_FCK;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004323
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004324 dsi->user_lcd_clk_src =
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004325 dsi->module_id == 0 ?
4326 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
4327 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC;
4328
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004329 dsi->user_dsi_fclk_src =
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004330 dsi->module_id == 0 ?
4331 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
4332 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI;
4333
4334 mutex_unlock(&dsi->lock);
4335 return 0;
4336err:
4337 mutex_unlock(&dsi->lock);
4338 return r;
4339}
4340EXPORT_SYMBOL(omapdss_dsi_set_clocks);
4341
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004342int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304343{
4344 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05304345 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304346 struct omap_overlay_manager *mgr = dssdev->output->manager;
Archit Taneja02c39602012-08-10 15:01:33 +05304347 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304348 u8 data_type;
4349 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004350 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304351
Archit Tanejadca2b152012-08-16 18:02:00 +05304352 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05304353 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004354 case OMAP_DSS_DSI_FMT_RGB888:
4355 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4356 break;
4357 case OMAP_DSS_DSI_FMT_RGB666:
4358 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4359 break;
4360 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4361 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4362 break;
4363 case OMAP_DSS_DSI_FMT_RGB565:
4364 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4365 break;
4366 default:
4367 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03004368 return -EINVAL;
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004369 };
Archit Taneja8af6ff02011-09-05 16:48:27 +05304370
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004371 dsi_if_enable(dsidev, false);
4372 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304373
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004374 /* MODE, 1 = video mode */
4375 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304376
Archit Tanejae67458a2012-08-13 14:17:30 +05304377 word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304378
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004379 dsi_vc_write_long_header(dsidev, channel, data_type,
4380 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304381
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004382 dsi_vc_enable(dsidev, channel, true);
4383 dsi_if_enable(dsidev, true);
4384 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304385
Archit Tanejaeea83402012-09-04 11:42:36 +05304386 r = dss_mgr_enable(mgr);
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004387 if (r) {
Archit Tanejadca2b152012-08-16 18:02:00 +05304388 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004389 dsi_if_enable(dsidev, false);
4390 dsi_vc_enable(dsidev, channel, false);
4391 }
4392
4393 return r;
4394 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304395
4396 return 0;
4397}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004398EXPORT_SYMBOL(dsi_enable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304399
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004400void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304401{
4402 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05304403 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304404 struct omap_overlay_manager *mgr = dssdev->output->manager;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304405
Archit Tanejadca2b152012-08-16 18:02:00 +05304406 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004407 dsi_if_enable(dsidev, false);
4408 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304409
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004410 /* MODE, 0 = command mode */
4411 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304412
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004413 dsi_vc_enable(dsidev, channel, true);
4414 dsi_if_enable(dsidev, true);
4415 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304416
Archit Tanejaeea83402012-09-04 11:42:36 +05304417 dss_mgr_disable(mgr);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304418}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004419EXPORT_SYMBOL(dsi_disable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304420
Archit Taneja55cd63a2012-08-09 15:41:13 +05304421static void dsi_update_screen_dispc(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004422{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304423 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304424 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304425 struct omap_overlay_manager *mgr = dssdev->output->manager;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004426 unsigned bytespp;
4427 unsigned bytespl;
4428 unsigned bytespf;
4429 unsigned total_len;
4430 unsigned packet_payload;
4431 unsigned packet_len;
4432 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004433 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304434 const unsigned channel = dsi->update_channel;
Archit Taneja0c656222011-05-16 15:17:09 +05304435 const unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304436 u16 w = dsi->timings.x_res;
4437 u16 h = dsi->timings.y_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004438
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004439 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004440
Archit Tanejad6049142011-08-22 11:58:08 +05304441 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004442
Archit Taneja02c39602012-08-10 15:01:33 +05304443 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004444 bytespl = w * bytespp;
4445 bytespf = bytespl * h;
4446
4447 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4448 * number of lines in a packet. See errata about VP_CLK_RATIO */
4449
4450 if (bytespf < line_buf_size)
4451 packet_payload = bytespf;
4452 else
4453 packet_payload = (line_buf_size) / bytespl * bytespl;
4454
4455 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4456 total_len = (bytespf / packet_payload) * packet_len;
4457
4458 if (bytespf % packet_payload)
4459 total_len += (bytespf % packet_payload) + 1;
4460
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004461 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304462 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004463
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304464 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304465 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004466
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304467 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004468 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4469 else
4470 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304471 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004472
4473 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4474 * because DSS interrupts are not capable of waking up the CPU and the
4475 * framedone interrupt could be delayed for quite a long time. I think
4476 * the same goes for any DSS interrupts, but for some reason I have not
4477 * seen the problem anywhere else than here.
4478 */
4479 dispc_disable_sidle();
4480
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304481 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004482
Archit Taneja49dbf582011-05-16 15:17:07 +05304483 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4484 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004485 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004486
Archit Tanejaeea83402012-09-04 11:42:36 +05304487 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304488
Archit Tanejaeea83402012-09-04 11:42:36 +05304489 dss_mgr_start_update(mgr);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004490
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304491 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004492 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4493 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304494 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004495
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304496 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004497
4498#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304499 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004500#endif
4501 }
4502}
4503
4504#ifdef DSI_CATCH_MISSING_TE
4505static void dsi_te_timeout(unsigned long arg)
4506{
4507 DSSERR("TE not received for 250ms!\n");
4508}
4509#endif
4510
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304511static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004512{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304513 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4514
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004515 /* SIDLEMODE back to smart-idle */
4516 dispc_enable_sidle();
4517
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304518 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004519 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304520 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004521 }
4522
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304523 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004524
4525 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304526 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004527}
4528
4529static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4530{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304531 struct dsi_data *dsi = container_of(work, struct dsi_data,
4532 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004533 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4534 * 250ms which would conflict with this timeout work. What should be
4535 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004536 * possibly scheduled framedone work. However, cancelling the transfer
4537 * on the HW is buggy, and would probably require resetting the whole
4538 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004539
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004540 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004541
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304542 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004543}
4544
Tomi Valkeinen15502022012-10-10 13:59:07 +03004545static void dsi_framedone_irq_callback(void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004546{
Archit Taneja9e7e9372012-08-14 12:29:22 +05304547 struct platform_device *dsidev = (struct platform_device *) data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304548 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4549
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004550 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4551 * turns itself off. However, DSI still has the pixels in its buffers,
4552 * and is sending the data.
4553 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004554
Tejun Heo136b5722012-08-21 13:18:24 -07004555 cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004556
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304557 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004558}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004559
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004560int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004561 void (*callback)(int, void *), void *data)
4562{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304563 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304564 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004565 u16 dw, dh;
4566
4567 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304568
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304569 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004570
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004571 dsi->framedone_callback = callback;
4572 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004573
Archit Tanejae3525742012-08-09 15:23:43 +05304574 dw = dsi->timings.x_res;
4575 dh = dsi->timings.y_res;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004576
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004577#ifdef DEBUG
4578 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304579 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004580#endif
Archit Taneja55cd63a2012-08-09 15:41:13 +05304581 dsi_update_screen_dispc(dssdev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004582
4583 return 0;
4584}
4585EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004586
4587/* Display funcs */
4588
Archit Taneja7d2572f2012-06-29 14:31:07 +05304589static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
4590{
4591 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4592 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4593 struct dispc_clock_info dispc_cinfo;
4594 int r;
4595 unsigned long long fck;
4596
4597 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4598
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004599 dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
4600 dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304601
4602 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4603 if (r) {
4604 DSSERR("Failed to calc dispc clocks\n");
4605 return r;
4606 }
4607
4608 dsi->mgr_config.clock_info = dispc_cinfo;
4609
4610 return 0;
4611}
4612
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004613static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
4614{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304615 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4616 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304617 struct omap_overlay_manager *mgr = dssdev->output->manager;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304618 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304619
Archit Tanejadca2b152012-08-16 18:02:00 +05304620 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Archit Tanejae67458a2012-08-13 14:17:30 +05304621 dsi->timings.hsw = 1;
4622 dsi->timings.hfp = 1;
4623 dsi->timings.hbp = 1;
4624 dsi->timings.vsw = 1;
4625 dsi->timings.vfp = 0;
4626 dsi->timings.vbp = 0;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004627
Tomi Valkeinen15502022012-10-10 13:59:07 +03004628 r = dss_mgr_register_framedone_handler(mgr,
4629 dsi_framedone_irq_callback, dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304630 if (r) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004631 DSSERR("can't register FRAMEDONE handler\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304632 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304633 }
4634
Archit Taneja7d2572f2012-06-29 14:31:07 +05304635 dsi->mgr_config.stallmode = true;
4636 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304637 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304638 dsi->mgr_config.stallmode = false;
4639 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004640 }
4641
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304642 /*
4643 * override interlace, logic level and edge related parameters in
4644 * omap_video_timings with default values
4645 */
Archit Tanejae67458a2012-08-13 14:17:30 +05304646 dsi->timings.interlace = false;
4647 dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4648 dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4649 dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
4650 dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
4651 dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304652
Archit Tanejaeea83402012-09-04 11:42:36 +05304653 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304654
Archit Taneja7d2572f2012-06-29 14:31:07 +05304655 r = dsi_configure_dispc_clocks(dssdev);
4656 if (r)
4657 goto err1;
4658
4659 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4660 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304661 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304662 dsi->mgr_config.lcden_sig_polarity = 0;
4663
Archit Tanejaeea83402012-09-04 11:42:36 +05304664 dss_mgr_set_lcd_config(mgr, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304665
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004666 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304667err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304668 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen15502022012-10-10 13:59:07 +03004669 dss_mgr_unregister_framedone_handler(mgr,
4670 dsi_framedone_irq_callback, dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304671err:
4672 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004673}
4674
4675static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
4676{
Archit Tanejadca2b152012-08-16 18:02:00 +05304677 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4678 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304679 struct omap_overlay_manager *mgr = dssdev->output->manager;
Archit Tanejadca2b152012-08-16 18:02:00 +05304680
Tomi Valkeinen15502022012-10-10 13:59:07 +03004681 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
4682 dss_mgr_unregister_framedone_handler(mgr,
4683 dsi_framedone_irq_callback, dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004684}
4685
4686static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
4687{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304688 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004689 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004690 struct dsi_clock_info cinfo;
4691 int r;
4692
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004693 cinfo = dsi->user_dsi_cinfo;
4694
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004695 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004696 if (r) {
4697 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004698 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004699 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004700
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304701 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004702 if (r) {
4703 DSSERR("Failed to set dsi clocks\n");
4704 return r;
4705 }
4706
4707 return 0;
4708}
4709
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004710static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
4711{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304712 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004713 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304714 struct omap_overlay_manager *mgr = dssdev->output->manager;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004715 int r;
4716
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304717 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004718 if (r)
4719 goto err0;
4720
4721 r = dsi_configure_dsi_clocks(dssdev);
4722 if (r)
4723 goto err1;
4724
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004725 dss_select_dsi_clk_source(dsi->module_id, dsi->user_dsi_fclk_src);
4726 dss_select_lcd_clk_source(mgr->id, dsi->user_lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004727
4728 DSSDBG("PLL OK\n");
4729
Archit Taneja9e7e9372012-08-14 12:29:22 +05304730 r = dsi_cio_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004731 if (r)
4732 goto err2;
4733
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304734 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004735
Archit Taneja9e7e9372012-08-14 12:29:22 +05304736 dsi_proto_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004737 dsi_set_lp_clk_divisor(dssdev);
4738
4739 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304740 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004741
4742 r = dsi_proto_config(dssdev);
4743 if (r)
4744 goto err3;
4745
4746 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304747 dsi_vc_enable(dsidev, 0, 1);
4748 dsi_vc_enable(dsidev, 1, 1);
4749 dsi_vc_enable(dsidev, 2, 1);
4750 dsi_vc_enable(dsidev, 3, 1);
4751 dsi_if_enable(dsidev, 1);
4752 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004753
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004754 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004755err3:
Archit Taneja9e7e9372012-08-14 12:29:22 +05304756 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004757err2:
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004758 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Archit Tanejaeea83402012-09-04 11:42:36 +05304759 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004760
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004761err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304762 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004763err0:
4764 return r;
4765}
4766
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004767static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004768 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004769{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304770 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304771 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304772 struct omap_overlay_manager *mgr = dssdev->output->manager;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304773
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304774 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304775 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004776
Ville Syrjäläd7370102010-04-22 22:50:09 +02004777 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304778 dsi_if_enable(dsidev, 0);
4779 dsi_vc_enable(dsidev, 0, 0);
4780 dsi_vc_enable(dsidev, 1, 0);
4781 dsi_vc_enable(dsidev, 2, 0);
4782 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004783
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004784 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Archit Tanejaeea83402012-09-04 11:42:36 +05304785 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja9e7e9372012-08-14 12:29:22 +05304786 dsi_cio_uninit(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304787 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004788}
4789
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004790int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004791{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304792 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304793 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304794 struct omap_dss_output *out = dssdev->output;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004795 int r = 0;
4796
4797 DSSDBG("dsi_display_enable\n");
4798
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304799 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004800
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304801 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004802
Archit Tanejaeea83402012-09-04 11:42:36 +05304803 if (out == NULL || out->manager == NULL) {
4804 DSSERR("failed to enable display: no output/manager\n");
Tomi Valkeinen05e1d602011-06-23 16:38:21 +03004805 r = -ENODEV;
4806 goto err_start_dev;
4807 }
4808
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004809 r = omap_dss_start_device(dssdev);
4810 if (r) {
4811 DSSERR("failed to start device\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004812 goto err_start_dev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004813 }
4814
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004815 r = dsi_runtime_get(dsidev);
4816 if (r)
4817 goto err_get_dsi;
4818
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304819 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004820
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004821 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004822
4823 r = dsi_display_init_dispc(dssdev);
4824 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004825 goto err_init_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004826
4827 r = dsi_display_init_dsi(dssdev);
4828 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004829 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004830
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304831 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004832
4833 return 0;
4834
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004835err_init_dsi:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004836 dsi_display_uninit_dispc(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004837err_init_dispc:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304838 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004839 dsi_runtime_put(dsidev);
4840err_get_dsi:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004841 omap_dss_stop_device(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004842err_start_dev:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304843 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004844 DSSDBG("dsi_display_enable FAILED\n");
4845 return r;
4846}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004847EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004848
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004849void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004850 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004851{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304852 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304853 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304854
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004855 DSSDBG("dsi_display_disable\n");
4856
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304857 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004858
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304859 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004860
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004861 dsi_sync_vc(dsidev, 0);
4862 dsi_sync_vc(dsidev, 1);
4863 dsi_sync_vc(dsidev, 2);
4864 dsi_sync_vc(dsidev, 3);
4865
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004866 dsi_display_uninit_dispc(dssdev);
4867
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004868 dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004869
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004870 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304871 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004872
4873 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004874
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304875 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004876}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004877EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004878
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004879int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004880{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304881 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4882 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4883
4884 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004885 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004886}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004887EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004888
Archit Tanejae67458a2012-08-13 14:17:30 +05304889void omapdss_dsi_set_timings(struct omap_dss_device *dssdev,
4890 struct omap_video_timings *timings)
4891{
4892 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4893 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4894
4895 mutex_lock(&dsi->lock);
4896
4897 dsi->timings = *timings;
4898
4899 mutex_unlock(&dsi->lock);
4900}
4901EXPORT_SYMBOL(omapdss_dsi_set_timings);
4902
Archit Tanejae3525742012-08-09 15:23:43 +05304903void omapdss_dsi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h)
4904{
4905 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4906 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4907
4908 mutex_lock(&dsi->lock);
4909
4910 dsi->timings.x_res = w;
4911 dsi->timings.y_res = h;
4912
4913 mutex_unlock(&dsi->lock);
4914}
4915EXPORT_SYMBOL(omapdss_dsi_set_size);
4916
Archit Taneja02c39602012-08-10 15:01:33 +05304917void omapdss_dsi_set_pixel_format(struct omap_dss_device *dssdev,
4918 enum omap_dss_dsi_pixel_format fmt)
4919{
4920 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4921 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4922
4923 mutex_lock(&dsi->lock);
4924
4925 dsi->pix_fmt = fmt;
4926
4927 mutex_unlock(&dsi->lock);
4928}
4929EXPORT_SYMBOL(omapdss_dsi_set_pixel_format);
4930
Archit Tanejadca2b152012-08-16 18:02:00 +05304931void omapdss_dsi_set_operation_mode(struct omap_dss_device *dssdev,
4932 enum omap_dss_dsi_mode mode)
4933{
4934 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4935 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4936
4937 mutex_lock(&dsi->lock);
4938
4939 dsi->mode = mode;
4940
4941 mutex_unlock(&dsi->lock);
4942}
4943EXPORT_SYMBOL(omapdss_dsi_set_operation_mode);
4944
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304945void omapdss_dsi_set_videomode_timings(struct omap_dss_device *dssdev,
4946 struct omap_dss_dsi_videomode_timings *timings)
4947{
4948 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4949 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4950
4951 mutex_lock(&dsi->lock);
4952
4953 dsi->vm_timings = *timings;
4954
4955 mutex_unlock(&dsi->lock);
4956}
4957EXPORT_SYMBOL(omapdss_dsi_set_videomode_timings);
4958
Tomi Valkeinen9d8232a2012-03-01 16:58:39 +02004959static int __init dsi_init_display(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004960{
Archit Tanejaeea83402012-09-04 11:42:36 +05304961 struct platform_device *dsidev =
4962 dsi_get_dsidev_from_id(dssdev->phy.dsi.module);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304963 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4964
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004965 DSSDBG("DSI init\n");
4966
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304967 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004968 struct regulator *vdds_dsi;
4969
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304970 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004971
Tomi Valkeinen76eed4b2012-11-05 13:41:25 +02004972 /* DT HACK: try VCXIO to make omapdss work for o4 sdp/panda */
4973 if (IS_ERR(vdds_dsi))
4974 vdds_dsi = regulator_get(&dsi->pdev->dev, "VCXIO");
4975
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004976 if (IS_ERR(vdds_dsi)) {
4977 DSSERR("can't get VDDS_DSI regulator\n");
4978 return PTR_ERR(vdds_dsi);
4979 }
4980
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304981 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004982 }
4983
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004984 return 0;
4985}
4986
Archit Taneja5ee3c142011-03-02 12:35:53 +05304987int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4988{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304989 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4990 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304991 int i;
4992
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304993 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4994 if (!dsi->vc[i].dssdev) {
4995 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304996 *channel = i;
4997 return 0;
4998 }
4999 }
5000
5001 DSSERR("cannot get VC for display %s", dssdev->name);
5002 return -ENOSPC;
5003}
5004EXPORT_SYMBOL(omap_dsi_request_vc);
5005
5006int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
5007{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305008 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5009 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5010
Archit Taneja5ee3c142011-03-02 12:35:53 +05305011 if (vc_id < 0 || vc_id > 3) {
5012 DSSERR("VC ID out of range\n");
5013 return -EINVAL;
5014 }
5015
5016 if (channel < 0 || channel > 3) {
5017 DSSERR("Virtual Channel out of range\n");
5018 return -EINVAL;
5019 }
5020
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305021 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05305022 DSSERR("Virtual Channel not allocated to display %s\n",
5023 dssdev->name);
5024 return -EINVAL;
5025 }
5026
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305027 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305028
5029 return 0;
5030}
5031EXPORT_SYMBOL(omap_dsi_set_vc_id);
5032
5033void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
5034{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305035 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5036 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5037
Archit Taneja5ee3c142011-03-02 12:35:53 +05305038 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305039 dsi->vc[channel].dssdev == dssdev) {
5040 dsi->vc[channel].dssdev = NULL;
5041 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305042 }
5043}
5044EXPORT_SYMBOL(omap_dsi_release_vc);
5045
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305046void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005047{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305048 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305049 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305050 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
5051 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005052}
5053
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305054void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005055{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305056 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305057 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305058 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
5059 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005060}
5061
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305062static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05005063{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305064 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5065
5066 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
5067 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
5068 dsi->regm_dispc_max =
5069 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
5070 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
5071 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
5072 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
5073 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05005074}
5075
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005076static int dsi_get_clocks(struct platform_device *dsidev)
5077{
5078 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5079 struct clk *clk;
5080
5081 clk = clk_get(&dsidev->dev, "fck");
5082 if (IS_ERR(clk)) {
5083 DSSERR("can't get fck\n");
5084 return PTR_ERR(clk);
5085 }
5086
5087 dsi->dss_clk = clk;
5088
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +03005089 clk = clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005090 if (IS_ERR(clk)) {
5091 DSSERR("can't get sys_clk\n");
5092 clk_put(dsi->dss_clk);
5093 dsi->dss_clk = NULL;
5094 return PTR_ERR(clk);
5095 }
5096
5097 dsi->sys_clk = clk;
5098
5099 return 0;
5100}
5101
5102static void dsi_put_clocks(struct platform_device *dsidev)
5103{
5104 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5105
5106 if (dsi->dss_clk)
5107 clk_put(dsi->dss_clk);
5108 if (dsi->sys_clk)
5109 clk_put(dsi->sys_clk);
5110}
5111
Tomi Valkeinen15216532012-09-06 14:29:31 +03005112static struct omap_dss_device * __init dsi_find_dssdev(struct platform_device *pdev)
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005113{
Tomi Valkeinen15216532012-09-06 14:29:31 +03005114 struct omap_dss_board_info *pdata = pdev->dev.platform_data;
5115 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
Tomi Valkeinen2bbcce52012-10-29 12:40:46 +02005116 const char *def_disp_name = omapdss_get_default_display_name();
Tomi Valkeinen15216532012-09-06 14:29:31 +03005117 struct omap_dss_device *def_dssdev;
5118 int i;
5119
5120 def_dssdev = NULL;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005121
5122 for (i = 0; i < pdata->num_devices; ++i) {
5123 struct omap_dss_device *dssdev = pdata->devices[i];
5124
5125 if (dssdev->type != OMAP_DISPLAY_TYPE_DSI)
5126 continue;
5127
5128 if (dssdev->phy.dsi.module != dsi->module_id)
5129 continue;
5130
Tomi Valkeinen15216532012-09-06 14:29:31 +03005131 if (def_dssdev == NULL)
5132 def_dssdev = dssdev;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005133
Tomi Valkeinen15216532012-09-06 14:29:31 +03005134 if (def_disp_name != NULL &&
5135 strcmp(dssdev->name, def_disp_name) == 0) {
5136 def_dssdev = dssdev;
5137 break;
5138 }
5139 }
5140
5141 return def_dssdev;
5142}
5143
5144static void __init dsi_probe_pdata(struct platform_device *dsidev)
5145{
Tomi Valkeinen486c0e12012-12-07 12:50:08 +02005146 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005147 struct omap_dss_device *plat_dssdev;
Tomi Valkeinen15216532012-09-06 14:29:31 +03005148 struct omap_dss_device *dssdev;
5149 int r;
5150
Tomi Valkeinen52744842012-09-10 13:58:29 +03005151 plat_dssdev = dsi_find_dssdev(dsidev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005152
Tomi Valkeinen52744842012-09-10 13:58:29 +03005153 if (!plat_dssdev)
5154 return;
5155
5156 dssdev = dss_alloc_and_init_device(&dsidev->dev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005157 if (!dssdev)
5158 return;
5159
Tomi Valkeinen52744842012-09-10 13:58:29 +03005160 dss_copy_device_pdata(dssdev, plat_dssdev);
5161
Tomi Valkeinen15216532012-09-06 14:29:31 +03005162 r = dsi_init_display(dssdev);
5163 if (r) {
5164 DSSERR("device %s init failed: %d\n", dssdev->name, r);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005165 dss_put_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005166 return;
5167 }
5168
Tomi Valkeinen486c0e12012-12-07 12:50:08 +02005169 r = omapdss_output_set_device(&dsi->output, dssdev);
5170 if (r) {
5171 DSSERR("failed to connect output to new device: %s\n",
5172 dssdev->name);
5173 dss_put_device(dssdev);
5174 return;
5175 }
5176
Tomi Valkeinen52744842012-09-10 13:58:29 +03005177 r = dss_add_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005178 if (r) {
5179 DSSERR("device %s register failed: %d\n", dssdev->name, r);
Tomi Valkeinen486c0e12012-12-07 12:50:08 +02005180 omapdss_output_unset_device(&dsi->output);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005181 dss_put_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005182 return;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005183 }
5184}
5185
Archit Taneja81b87f52012-09-26 16:30:49 +05305186static void __init dsi_init_output(struct platform_device *dsidev)
5187{
5188 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5189 struct omap_dss_output *out = &dsi->output;
5190
5191 out->pdev = dsidev;
5192 out->id = dsi->module_id == 0 ?
5193 OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;
5194
5195 out->type = OMAP_DISPLAY_TYPE_DSI;
5196
5197 dss_register_output(out);
5198}
5199
5200static void __exit dsi_uninit_output(struct platform_device *dsidev)
5201{
5202 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5203 struct omap_dss_output *out = &dsi->output;
5204
5205 dss_unregister_output(out);
5206}
5207
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005208/* DSI1 HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005209static int __init omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005210{
5211 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005212 int r, i;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00005213 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305214 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005215
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005216 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005217 if (!dsi)
5218 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305219
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005220 dsi->module_id = dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305221 dsi->pdev = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305222 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305223
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305224 spin_lock_init(&dsi->irq_lock);
5225 spin_lock_init(&dsi->errors_lock);
5226 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005227
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005228#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305229 spin_lock_init(&dsi->irq_stats_lock);
5230 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005231#endif
5232
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305233 mutex_init(&dsi->lock);
5234 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005235
Tejun Heo203b42f2012-08-21 13:18:23 -07005236 INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
5237 dsi_framedone_timeout_work_callback);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305238
5239#ifdef DSI_CATCH_MISSING_TE
5240 init_timer(&dsi->te_timer);
5241 dsi->te_timer.function = dsi_te_timeout;
5242 dsi->te_timer.data = 0;
5243#endif
5244 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
5245 if (!dsi_mem) {
5246 DSSERR("can't get IORESOURCE_MEM DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005247 return -EINVAL;
archit tanejaaffe3602011-02-23 08:41:03 +00005248 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005249
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005250 dsi->base = devm_ioremap(&dsidev->dev, dsi_mem->start,
5251 resource_size(dsi_mem));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305252 if (!dsi->base) {
5253 DSSERR("can't ioremap DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005254 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305255 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005256
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305257 dsi->irq = platform_get_irq(dsi->pdev, 0);
5258 if (dsi->irq < 0) {
5259 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005260 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305261 }
archit tanejaaffe3602011-02-23 08:41:03 +00005262
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005263 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5264 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005265 if (r < 0) {
5266 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005267 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005268 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005269
Archit Taneja5ee3c142011-03-02 12:35:53 +05305270 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305271 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305272 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305273 dsi->vc[i].dssdev = NULL;
5274 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305275 }
5276
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305277 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05005278
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005279 r = dsi_get_clocks(dsidev);
5280 if (r)
5281 return r;
5282
5283 pm_runtime_enable(&dsidev->dev);
5284
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005285 r = dsi_runtime_get(dsidev);
5286 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005287 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005288
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305289 rev = dsi_read_reg(dsidev, DSI_REVISION);
5290 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005291 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5292
Tomi Valkeinend9820852011-10-12 15:05:59 +03005293 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5294 * of data to 3 by default */
5295 if (dss_has_feature(FEAT_DSI_GNQ))
5296 /* NB_DATA_LANES */
5297 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5298 else
5299 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305300
Archit Taneja81b87f52012-09-26 16:30:49 +05305301 dsi_init_output(dsidev);
5302
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005303 dsi_probe_pdata(dsidev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005304
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005305 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005306
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005307 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005308 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005309 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005310 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5311
5312#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005313 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005314 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005315 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005316 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5317#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005318 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005319
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005320err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005321 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005322 dsi_put_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005323 return r;
5324}
5325
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005326static int __exit omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005327{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305328 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5329
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005330 WARN_ON(dsi->scp_clk_refcount > 0);
5331
Tomi Valkeinen52744842012-09-10 13:58:29 +03005332 dss_unregister_child_devices(&dsidev->dev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005333
Archit Taneja81b87f52012-09-26 16:30:49 +05305334 dsi_uninit_output(dsidev);
5335
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005336 pm_runtime_disable(&dsidev->dev);
5337
5338 dsi_put_clocks(dsidev);
5339
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305340 if (dsi->vdds_dsi_reg != NULL) {
5341 if (dsi->vdds_dsi_enabled) {
5342 regulator_disable(dsi->vdds_dsi_reg);
5343 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02005344 }
5345
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305346 regulator_put(dsi->vdds_dsi_reg);
5347 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005348 }
5349
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005350 return 0;
5351}
5352
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005353static int dsi_runtime_suspend(struct device *dev)
5354{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005355 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005356
5357 return 0;
5358}
5359
5360static int dsi_runtime_resume(struct device *dev)
5361{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005362 int r;
5363
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005364 r = dispc_runtime_get();
5365 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005366 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005367
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005368 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005369}
5370
5371static const struct dev_pm_ops dsi_pm_ops = {
5372 .runtime_suspend = dsi_runtime_suspend,
5373 .runtime_resume = dsi_runtime_resume,
5374};
5375
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005376static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005377 .remove = __exit_p(omap_dsihw_remove),
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005378 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005379 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005380 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005381 .pm = &dsi_pm_ops,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005382 },
5383};
5384
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005385int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005386{
Tomi Valkeinen61055d42012-03-07 12:53:38 +02005387 return platform_driver_probe(&omap_dsihw_driver, omap_dsihw_probe);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005388}
5389
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005390void __exit dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005391{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005392 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005393}