blob: 6f1e51d77bce010b53ec7a4f55069fe6302ebf78 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090013#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070014
15#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
16#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
18/* Ugh. Need to stop exporting this to modules. */
19LIST_HEAD(pci_root_buses);
20EXPORT_SYMBOL(pci_root_buses);
21
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080022
23static int find_anything(struct device *dev, void *data)
24{
25 return 1;
26}
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070028/*
29 * Some device drivers need know if pci is initiated.
30 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080031 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070032 */
33int no_pci_devices(void)
34{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080035 struct device *dev;
36 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070037
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080038 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
39 no_devices = (dev == NULL);
40 put_device(dev);
41 return no_devices;
42}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070043EXPORT_SYMBOL(no_pci_devices);
44
Linus Torvalds1da177e2005-04-16 15:20:36 -070045/*
46 * PCI Bus Class Devices
47 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040048static ssize_t pci_bus_show_cpuaffinity(struct device *dev,
Mike Travis39106dc2008-04-08 11:43:03 -070049 int type,
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040050 struct device_attribute *attr,
Alan Cox4327edf2005-09-10 00:25:49 -070051 char *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070052{
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 int ret;
Alan Cox4327edf2005-09-10 00:25:49 -070054 cpumask_t cpumask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040056 cpumask = pcibus_to_cpumask(to_pci_bus(dev));
Mike Travis39106dc2008-04-08 11:43:03 -070057 ret = type?
58 cpulist_scnprintf(buf, PAGE_SIZE-2, cpumask):
59 cpumask_scnprintf(buf, PAGE_SIZE-2, cpumask);
60 buf[ret++] = '\n';
61 buf[ret] = '\0';
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 return ret;
63}
Mike Travis39106dc2008-04-08 11:43:03 -070064
65static ssize_t inline pci_bus_show_cpumaskaffinity(struct device *dev,
66 struct device_attribute *attr,
67 char *buf)
68{
69 return pci_bus_show_cpuaffinity(dev, 0, attr, buf);
70}
71
72static ssize_t inline pci_bus_show_cpulistaffinity(struct device *dev,
73 struct device_attribute *attr,
74 char *buf)
75{
76 return pci_bus_show_cpuaffinity(dev, 1, attr, buf);
77}
78
79DEVICE_ATTR(cpuaffinity, S_IRUGO, pci_bus_show_cpumaskaffinity, NULL);
80DEVICE_ATTR(cpulistaffinity, S_IRUGO, pci_bus_show_cpulistaffinity, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
82/*
83 * PCI Bus Class
84 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040085static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
91 kfree(pci_bus);
92}
93
94static struct class pcibus_class = {
95 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040096 .dev_release = &release_pcibus_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -070097};
98
99static int __init pcibus_class_init(void)
100{
101 return class_register(&pcibus_class);
102}
103postcore_initcall(pcibus_class_init);
104
105/*
106 * Translate the low bits of the PCI base
107 * to the resource type
108 */
109static inline unsigned int pci_calc_resource_flags(unsigned int flags)
110{
111 if (flags & PCI_BASE_ADDRESS_SPACE_IO)
112 return IORESOURCE_IO;
113
114 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
115 return IORESOURCE_MEM | IORESOURCE_PREFETCH;
116
117 return IORESOURCE_MEM;
118}
119
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400120static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800121{
122 u64 size = mask & maxbase; /* Find the significant bits */
123 if (!size)
124 return 0;
125
126 /* Get the lowest of them to find the decode size, and
127 from that the extent. */
128 size = (size & ~(size-1)) - 1;
129
130 /* base == maxbase can be valid only if the BAR has
131 already been programmed with all 1s. */
132 if (base == maxbase && ((base | size) & mask) != mask)
133 return 0;
134
135 return size;
136}
137
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400138enum pci_bar_type {
139 pci_bar_unknown, /* Standard PCI BAR probe */
140 pci_bar_io, /* An io port BAR */
141 pci_bar_mem32, /* A 32-bit memory BAR */
142 pci_bar_mem64, /* A 64-bit memory BAR */
143};
144
145static inline enum pci_bar_type decode_bar(struct resource *res, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800146{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400147 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
148 res->flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
149 return pci_bar_io;
150 }
151
152 res->flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
153
Peter Chubbe3545972008-10-13 11:49:04 +1100154 if (res->flags & PCI_BASE_ADDRESS_MEM_TYPE_64)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400155 return pci_bar_mem64;
156 return pci_bar_mem32;
157}
158
159/*
160 * If the type is not unknown, we assume that the lowest bit is 'enable'.
161 * Returns 1 if the BAR was 64-bit and 0 if it was 32-bit.
162 */
163static int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
164 struct resource *res, unsigned int pos)
165{
166 u32 l, sz, mask;
167
168 mask = type ? ~PCI_ROM_ADDRESS_ENABLE : ~0;
169
170 res->name = pci_name(dev);
171
172 pci_read_config_dword(dev, pos, &l);
173 pci_write_config_dword(dev, pos, mask);
174 pci_read_config_dword(dev, pos, &sz);
175 pci_write_config_dword(dev, pos, l);
176
177 /*
178 * All bits set in sz means the device isn't working properly.
179 * If the BAR isn't implemented, all bits must be 0. If it's a
180 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
181 * 1 must be clear.
182 */
183 if (!sz || sz == 0xffffffff)
184 goto fail;
185
186 /*
187 * I don't know how l can have all bits set. Copied from old code.
188 * Maybe it fixes a bug on some ancient platform.
189 */
190 if (l == 0xffffffff)
191 l = 0;
192
193 if (type == pci_bar_unknown) {
194 type = decode_bar(res, l);
195 res->flags |= pci_calc_resource_flags(l) | IORESOURCE_SIZEALIGN;
196 if (type == pci_bar_io) {
197 l &= PCI_BASE_ADDRESS_IO_MASK;
198 mask = PCI_BASE_ADDRESS_IO_MASK & 0xffff;
199 } else {
200 l &= PCI_BASE_ADDRESS_MEM_MASK;
201 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
202 }
203 } else {
204 res->flags |= (l & IORESOURCE_ROM_ENABLE);
205 l &= PCI_ROM_ADDRESS_MASK;
206 mask = (u32)PCI_ROM_ADDRESS_MASK;
207 }
208
209 if (type == pci_bar_mem64) {
210 u64 l64 = l;
211 u64 sz64 = sz;
212 u64 mask64 = mask | (u64)~0 << 32;
213
214 pci_read_config_dword(dev, pos + 4, &l);
215 pci_write_config_dword(dev, pos + 4, ~0);
216 pci_read_config_dword(dev, pos + 4, &sz);
217 pci_write_config_dword(dev, pos + 4, l);
218
219 l64 |= ((u64)l << 32);
220 sz64 |= ((u64)sz << 32);
221
222 sz64 = pci_size(l64, sz64, mask64);
223
224 if (!sz64)
225 goto fail;
226
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400227 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400228 dev_err(&dev->dev, "can't handle 64-bit BAR\n");
229 goto fail;
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400230 } else if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400231 /* Address above 32-bit boundary; disable the BAR */
232 pci_write_config_dword(dev, pos, 0);
233 pci_write_config_dword(dev, pos + 4, 0);
234 res->start = 0;
235 res->end = sz64;
236 } else {
237 res->start = l64;
238 res->end = l64 + sz64;
Vincent Legollf393d9b2008-10-12 12:26:12 +0200239 dev_printk(KERN_DEBUG, &dev->dev,
240 "reg %x 64bit mmio: %pR\n", pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400241 }
242 } else {
243 sz = pci_size(l, sz, mask);
244
245 if (!sz)
246 goto fail;
247
248 res->start = l;
249 res->end = l + sz;
Vincent Legollf393d9b2008-10-12 12:26:12 +0200250
251 dev_printk(KERN_DEBUG, &dev->dev, "reg %x %s: %pR\n", pos,
252 (res->flags & IORESOURCE_IO) ? "io port" : "32bit mmio",
253 res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400254 }
255
256 out:
257 return (type == pci_bar_mem64) ? 1 : 0;
258 fail:
259 res->flags = 0;
260 goto out;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800261}
262
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
264{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400265 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400267 for (pos = 0; pos < howmany; pos++) {
268 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400270 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400272
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400274 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400276 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
277 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
278 IORESOURCE_SIZEALIGN;
279 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 }
281}
282
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100283void __devinit pci_read_bridge_bases(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284{
285 struct pci_dev *dev = child->self;
286 u8 io_base_lo, io_limit_lo;
287 u16 mem_base_lo, mem_limit_lo;
288 unsigned long base, limit;
289 struct resource *res;
290 int i;
291
292 if (!dev) /* It's a host bus, nothing to read */
293 return;
294
295 if (dev->transparent) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600296 dev_info(&dev->dev, "transparent bridge\n");
Ivan Kokshaysky90b54922005-06-07 04:07:02 +0400297 for(i = 3; i < PCI_BUS_NUM_RESOURCES; i++)
298 child->resource[i] = child->parent->resource[i - 3];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 }
300
301 for(i=0; i<3; i++)
302 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
303
304 res = child->resource[0];
305 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
306 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
307 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
308 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
309
310 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
311 u16 io_base_hi, io_limit_hi;
312 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
313 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
314 base |= (io_base_hi << 16);
315 limit |= (io_limit_hi << 16);
316 }
317
318 if (base <= limit) {
319 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Daniel Yeisley9d265122005-12-05 07:06:43 -0500320 if (!res->start)
321 res->start = base;
322 if (!res->end)
323 res->end = limit + 0xfff;
Vincent Legollf393d9b2008-10-12 12:26:12 +0200324 dev_printk(KERN_DEBUG, &dev->dev, "bridge io port: %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 }
326
327 res = child->resource[1];
328 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
329 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
330 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
331 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
332 if (base <= limit) {
333 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
334 res->start = base;
335 res->end = limit + 0xfffff;
Vincent Legollf393d9b2008-10-12 12:26:12 +0200336 dev_printk(KERN_DEBUG, &dev->dev, "bridge 32bit mmio: %pR\n",
337 res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 }
339
340 res = child->resource[2];
341 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
342 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
343 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
344 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
345
346 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
347 u32 mem_base_hi, mem_limit_hi;
348 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
349 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
350
351 /*
352 * Some bridges set the base > limit by default, and some
353 * (broken) BIOSes do not initialize them. If we find
354 * this, just assume they are not being used.
355 */
356 if (mem_base_hi <= mem_limit_hi) {
357#if BITS_PER_LONG == 64
358 base |= ((long) mem_base_hi) << 32;
359 limit |= ((long) mem_limit_hi) << 32;
360#else
361 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600362 dev_err(&dev->dev, "can't handle 64-bit "
363 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 return;
365 }
366#endif
367 }
368 }
369 if (base <= limit) {
370 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM | IORESOURCE_PREFETCH;
371 res->start = base;
372 res->end = limit + 0xfffff;
Vincent Legollf393d9b2008-10-12 12:26:12 +0200373 dev_printk(KERN_DEBUG, &dev->dev, "bridge %sbit mmio pref: %pR\n",
374 (res->flags & PCI_PREF_RANGE_TYPE_64) ? "64" : "32",
375 res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 }
377}
378
Sam Ravnborg96bde062007-03-26 21:53:30 -0800379static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380{
381 struct pci_bus *b;
382
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100383 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 INIT_LIST_HEAD(&b->node);
386 INIT_LIST_HEAD(&b->children);
387 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600388 INIT_LIST_HEAD(&b->slots);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 }
390 return b;
391}
392
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700393static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
394 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395{
396 struct pci_bus *child;
397 int i;
398
399 /*
400 * Allocate a new bus, and inherit stuff from the parent..
401 */
402 child = pci_alloc_bus();
403 if (!child)
404 return NULL;
405
406 child->self = bridge;
407 child->parent = parent;
408 child->ops = parent->ops;
409 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200410 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 child->bridge = get_device(&bridge->dev);
412
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400413 /* initialize some portions of the bus device, but don't register it
414 * now as the parent is not properly set up yet. This device will get
415 * registered later in pci_bus_add_devices()
416 */
417 child->dev.class = &pcibus_class;
418 sprintf(child->dev.bus_id, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419
420 /*
421 * Set up the primary, secondary and subordinate
422 * bus numbers.
423 */
424 child->number = child->secondary = busnr;
425 child->primary = parent->secondary;
426 child->subordinate = 0xff;
427
428 /* Set up default resource pointers and names.. */
429 for (i = 0; i < 4; i++) {
430 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
431 child->resource[i]->name = child->name;
432 }
433 bridge->subordinate = child;
434
435 return child;
436}
437
Sam Ravnborg451124a2008-02-02 22:33:43 +0100438struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439{
440 struct pci_bus *child;
441
442 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700443 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800444 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800446 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700447 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 return child;
449}
450
Sam Ravnborg96bde062007-03-26 21:53:30 -0800451static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700452{
453 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700454
455 /* Attempts to fix that up are really dangerous unless
456 we're going to re-assign all bus numbers. */
457 if (!pcibios_assign_all_busses())
458 return;
459
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700460 while (parent->parent && parent->subordinate < max) {
461 parent->subordinate = max;
462 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
463 parent = parent->parent;
464 }
465}
466
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467/*
468 * If it's a bridge, configure it and scan the bus behind it.
469 * For CardBus bridges, we don't scan behind as the devices will
470 * be handled by the bridge driver itself.
471 *
472 * We need to process bridges in two passes -- first we scan those
473 * already configured by the BIOS and after we are done with all of
474 * them, we proceed to assigning numbers to the remaining buses in
475 * order to avoid overlaps between old and new bus numbers.
476 */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100477int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478{
479 struct pci_bus *child;
480 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100481 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 u16 bctl;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100483 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484
485 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
486
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600487 dev_dbg(&dev->dev, "scanning behind bridge, config %06x, pass %d\n",
488 buses & 0xffffff, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100490 /* Check if setup is sensible at all */
491 if (!pass &&
492 ((buses & 0xff) != bus->number || ((buses >> 8) & 0xff) <= bus->number)) {
493 dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n");
494 broken = 1;
495 }
496
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 /* Disable MasterAbortMode during probing to avoid reporting
498 of bus errors (in some architectures) */
499 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
500 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
501 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
502
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100503 if ((buses & 0xffff00) && !pcibios_assign_all_busses() && !is_cardbus && !broken) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 unsigned int cmax, busnr;
505 /*
506 * Bus already configured by firmware, process it in the first
507 * pass and just note the configuration.
508 */
509 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000510 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 busnr = (buses >> 8) & 0xFF;
512
513 /*
514 * If we already got to this bus through a different bridge,
515 * ignore it. This can happen with the i450NX chipset.
516 */
517 if (pci_find_bus(pci_domain_nr(bus), busnr)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600518 dev_info(&dev->dev, "bus %04x:%02x already known\n",
519 pci_domain_nr(bus), busnr);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000520 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 }
522
Rajesh Shah6ef6f0e2005-04-28 00:25:49 -0700523 child = pci_add_new_bus(bus, dev, busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 if (!child)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000525 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 child->primary = buses & 0xFF;
527 child->subordinate = (buses >> 16) & 0xFF;
Gary Hade11949252007-10-08 16:24:16 -0700528 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529
530 cmax = pci_scan_child_bus(child);
531 if (cmax > max)
532 max = cmax;
533 if (child->subordinate > max)
534 max = child->subordinate;
535 } else {
536 /*
537 * We need to assign a number to this bus which we always
538 * do in the second pass.
539 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700540 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100541 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700542 /* Temporarily disable forwarding of the
543 configuration cycles on all bridges in
544 this bus segment to avoid possible
545 conflicts in the second pass between two
546 bridges programmed with overlapping
547 bus ranges. */
548 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
549 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000550 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700551 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552
553 /* Clear errors */
554 pci_write_config_word(dev, PCI_STATUS, 0xffff);
555
Rajesh Shahcc574502005-04-28 00:25:47 -0700556 /* Prevent assigning a bus number that already exists.
557 * This can happen when a bridge is hot-plugged */
558 if (pci_find_bus(pci_domain_nr(bus), max+1))
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000559 goto out;
Rajesh Shah6ef6f0e2005-04-28 00:25:49 -0700560 child = pci_add_new_bus(bus, dev, ++max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 buses = (buses & 0xff000000)
562 | ((unsigned int)(child->primary) << 0)
563 | ((unsigned int)(child->secondary) << 8)
564 | ((unsigned int)(child->subordinate) << 16);
565
566 /*
567 * yenta.c forces a secondary latency timer of 176.
568 * Copy that behaviour here.
569 */
570 if (is_cardbus) {
571 buses &= ~0xff000000;
572 buses |= CARDBUS_LATENCY_TIMER << 24;
573 }
574
575 /*
576 * We need to blast all three values with a single write.
577 */
578 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
579
580 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700581 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700582 /*
583 * Adjust subordinate busnr in parent buses.
584 * We do this before scanning for children because
585 * some devices may not be detected if the bios
586 * was lazy.
587 */
588 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 /* Now we can scan all subordinate buses... */
590 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800591 /*
592 * now fix it up again since we have found
593 * the real value of max.
594 */
595 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 } else {
597 /*
598 * For CardBus bridges, we leave 4 bus numbers
599 * as cards with a PCI-to-PCI bridge can be
600 * inserted later.
601 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100602 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
603 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700604 if (pci_find_bus(pci_domain_nr(bus),
605 max+i+1))
606 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100607 while (parent->parent) {
608 if ((!pcibios_assign_all_busses()) &&
609 (parent->subordinate > max) &&
610 (parent->subordinate <= max+i)) {
611 j = 1;
612 }
613 parent = parent->parent;
614 }
615 if (j) {
616 /*
617 * Often, there are two cardbus bridges
618 * -- try to leave one valid bus number
619 * for each one.
620 */
621 i /= 2;
622 break;
623 }
624 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700625 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700626 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 }
628 /*
629 * Set the subordinate bus number to its real value.
630 */
631 child->subordinate = max;
632 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
633 }
634
Gary Hadecb3576f2008-02-08 14:00:52 -0800635 sprintf(child->name,
636 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
637 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200639 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100640 while (bus->parent) {
641 if ((child->subordinate > bus->subordinate) ||
642 (child->number > bus->subordinate) ||
643 (child->number < bus->number) ||
644 (child->subordinate < bus->number)) {
Joe Perchesa6f29a92007-11-19 17:48:29 -0800645 pr_debug("PCI: Bus #%02x (-#%02x) is %s "
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200646 "hidden behind%s bridge #%02x (-#%02x)\n",
647 child->number, child->subordinate,
648 (bus->number > child->subordinate &&
649 bus->subordinate < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800650 "wholly" : "partially",
651 bus->self->transparent ? " transparent" : "",
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200652 bus->number, bus->subordinate);
Dominik Brodowski49887942005-12-08 16:53:12 +0100653 }
654 bus = bus->parent;
655 }
656
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000657out:
658 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
659
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 return max;
661}
662
663/*
664 * Read interrupt line and base address registers.
665 * The architecture-dependent code can tweak these, of course.
666 */
667static void pci_read_irq(struct pci_dev *dev)
668{
669 unsigned char irq;
670
671 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800672 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 if (irq)
674 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
675 dev->irq = irq;
676}
677
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200678#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800679
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680/**
681 * pci_setup_device - fill in class and map information of a device
682 * @dev: the device structure to fill
683 *
684 * Initialize the device structure with information about the device's
685 * vendor,class,memory and IO-space addresses,IRQ lines etc.
686 * Called at initialisation of the PCI subsystem and by CardBus services.
687 * Returns 0 on success and -1 if unknown type of device (not normal, bridge
688 * or CardBus).
689 */
690static int pci_setup_device(struct pci_dev * dev)
691{
692 u32 class;
693
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -0700694 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
695 dev->bus->number, PCI_SLOT(dev->devfn),
696 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697
698 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -0700699 dev->revision = class & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 class >>= 8; /* upper 3 bytes */
701 dev->class = class;
702 class >>= 8;
703
Bjorn Helgaas34a2e152008-08-25 15:45:20 -0600704 dev_dbg(&dev->dev, "found [%04x:%04x] class %06x header type %02x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 dev->vendor, dev->device, class, dev->hdr_type);
706
707 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700708 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709
710 /* Early fixups, before probing the BARs */
711 pci_fixup_device(pci_fixup_early, dev);
712 class = dev->class >> 8;
713
714 switch (dev->hdr_type) { /* header type */
715 case PCI_HEADER_TYPE_NORMAL: /* standard header */
716 if (class == PCI_CLASS_BRIDGE_PCI)
717 goto bad;
718 pci_read_irq(dev);
719 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
720 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
721 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +0100722
723 /*
724 * Do the ugly legacy mode stuff here rather than broken chip
725 * quirk code. Legacy mode ATA controllers have fixed
726 * addresses. These are not always echoed in BAR0-3, and
727 * BAR0-3 in a few cases contain junk!
728 */
729 if (class == PCI_CLASS_STORAGE_IDE) {
730 u8 progif;
731 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
732 if ((progif & 1) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800733 dev->resource[0].start = 0x1F0;
734 dev->resource[0].end = 0x1F7;
735 dev->resource[0].flags = LEGACY_IO_RESOURCE;
736 dev->resource[1].start = 0x3F6;
737 dev->resource[1].end = 0x3F6;
738 dev->resource[1].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100739 }
740 if ((progif & 4) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800741 dev->resource[2].start = 0x170;
742 dev->resource[2].end = 0x177;
743 dev->resource[2].flags = LEGACY_IO_RESOURCE;
744 dev->resource[3].start = 0x376;
745 dev->resource[3].end = 0x376;
746 dev->resource[3].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100747 }
748 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 break;
750
751 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
752 if (class != PCI_CLASS_BRIDGE_PCI)
753 goto bad;
754 /* The PCI-to-PCI bridge spec requires that subtractive
755 decoding (i.e. transparent) bridge must have programming
756 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -0800757 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 dev->transparent = ((dev->class & 0xff) == 1);
759 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
760 break;
761
762 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
763 if (class != PCI_CLASS_BRIDGE_CARDBUS)
764 goto bad;
765 pci_read_irq(dev);
766 pci_read_bases(dev, 1, 0);
767 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
768 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
769 break;
770
771 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600772 dev_err(&dev->dev, "unknown header type %02x, "
773 "ignoring device\n", dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 return -1;
775
776 bad:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600777 dev_err(&dev->dev, "ignoring class %02x (doesn't match header "
778 "type %02x)\n", class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 dev->class = PCI_CLASS_NOT_DEFINED;
780 }
781
782 /* We found a fine healthy device, go go go... */
783 return 0;
784}
785
Zhao, Yu201de562008-10-13 19:49:55 +0800786static void pci_release_capabilities(struct pci_dev *dev)
787{
788 pci_vpd_release(dev);
789}
790
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791/**
792 * pci_release_dev - free a pci device structure when all users of it are finished.
793 * @dev: device that's been disconnected
794 *
795 * Will be called only by the device core when all users of this pci device are
796 * done.
797 */
798static void pci_release_dev(struct device *dev)
799{
800 struct pci_dev *pci_dev;
801
802 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +0800803 pci_release_capabilities(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 kfree(pci_dev);
805}
806
Keshavamurthy, Anil S994a65e2007-10-21 16:41:46 -0700807static void set_pcie_port_type(struct pci_dev *pdev)
808{
809 int pos;
810 u16 reg16;
811
812 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
813 if (!pos)
814 return;
815 pdev->is_pcie = 1;
816 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
817 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
818}
819
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820/**
821 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700822 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823 *
824 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
825 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
826 * access it. Maybe we don't have a way to generate extended config space
827 * accesses, or the device is behind a reverse Express bridge. So we try
828 * reading the dword at 0x100 which must either be 0 or a valid extended
829 * capability header.
830 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -0700831int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +0800834 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835
Zhao, Yu557848c2008-10-13 19:18:07 +0800836 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 goto fail;
838 if (status == 0xffffffff)
839 goto fail;
840
841 return PCI_CFG_SPACE_EXP_SIZE;
842
843 fail:
844 return PCI_CFG_SPACE_SIZE;
845}
846
Yinghai Lu57741a72008-02-15 01:32:50 -0800847int pci_cfg_space_size(struct pci_dev *dev)
848{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -0700849 int pos;
850 u32 status;
851
852 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
853 if (!pos) {
854 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
855 if (!pos)
856 goto fail;
857
858 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
859 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
860 goto fail;
861 }
862
863 return pci_cfg_space_size_ext(dev);
864
865 fail:
866 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -0800867}
868
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869static void pci_release_bus_bridge_dev(struct device *dev)
870{
871 kfree(dev);
872}
873
Michael Ellerman65891212007-04-05 17:19:08 +1000874struct pci_dev *alloc_pci_dev(void)
875{
876 struct pci_dev *dev;
877
878 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
879 if (!dev)
880 return NULL;
881
Michael Ellerman65891212007-04-05 17:19:08 +1000882 INIT_LIST_HEAD(&dev->bus_list);
883
884 return dev;
885}
886EXPORT_SYMBOL(alloc_pci_dev);
887
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888/*
889 * Read the config data for a PCI device, sanity-check it
890 * and fill in the dev structure...
891 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -0700892static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893{
894 struct pci_dev *dev;
Alex Chiangcef354d2008-09-02 09:40:51 -0600895 struct pci_slot *slot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896 u32 l;
897 u8 hdr_type;
898 int delay = 1;
899
900 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
901 return NULL;
902
903 /* some broken boards return 0 or ~0 if a slot is empty: */
904 if (l == 0xffffffff || l == 0x00000000 ||
905 l == 0x0000ffff || l == 0xffff0000)
906 return NULL;
907
908 /* Configuration request Retry Status */
909 while (l == 0xffff0001) {
910 msleep(delay);
911 delay *= 2;
912 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
913 return NULL;
914 /* Card hasn't responded in 60 seconds? Must be stuck. */
915 if (delay > 60 * 1000) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600916 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 "responding\n", pci_domain_nr(bus),
918 bus->number, PCI_SLOT(devfn),
919 PCI_FUNC(devfn));
920 return NULL;
921 }
922 }
923
924 if (pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type))
925 return NULL;
926
Michael Ellermanbab41e92007-04-05 17:19:09 +1000927 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 if (!dev)
929 return NULL;
930
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 dev->bus = bus;
932 dev->sysdata = bus->sysdata;
933 dev->dev.parent = bus->bridge;
934 dev->dev.bus = &pci_bus_type;
935 dev->devfn = devfn;
936 dev->hdr_type = hdr_type & 0x7f;
937 dev->multifunction = !!(hdr_type & 0x80);
938 dev->vendor = l & 0xffff;
939 dev->device = (l >> 16) & 0xffff;
940 dev->cfg_size = pci_cfg_space_size(dev);
Linas Vepstas82081792006-07-10 04:44:46 -0700941 dev->error_state = pci_channel_io_normal;
Keshavamurthy, Anil S994a65e2007-10-21 16:41:46 -0700942 set_pcie_port_type(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943
Alex Chiangcef354d2008-09-02 09:40:51 -0600944 list_for_each_entry(slot, &bus->slots, list)
945 if (PCI_SLOT(devfn) == slot->number)
946 dev->slot = slot;
947
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
949 set this higher, assuming the system even supports it. */
950 dev->dma_mask = 0xffffffff;
951 if (pci_setup_device(dev) < 0) {
952 kfree(dev);
953 return NULL;
954 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +1000955
956 return dev;
957}
958
Zhao, Yu201de562008-10-13 19:49:55 +0800959static void pci_init_capabilities(struct pci_dev *dev)
960{
961 /* MSI/MSI-X list */
962 pci_msi_init_pci_dev(dev);
963
964 /* Power Management */
965 pci_pm_init(dev);
966
967 /* Vital Product Data */
968 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +0800969
970 /* Alternative Routing-ID Forwarding */
971 pci_enable_ari(dev);
Zhao, Yu201de562008-10-13 19:49:55 +0800972}
973
Sam Ravnborg96bde062007-03-26 21:53:30 -0800974void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +1000975{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 device_initialize(&dev->dev);
977 dev->dev.release = pci_release_dev;
978 pci_dev_get(dev);
979
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -0800981 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982 dev->dev.coherent_dma_mask = 0xffffffffull;
983
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -0800984 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -0800985 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -0800986
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987 /* Fix up broken headers */
988 pci_fixup_device(pci_fixup_header, dev);
989
Zhao, Yu201de562008-10-13 19:49:55 +0800990 /* Initialize various capabilities */
991 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200992
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993 /*
994 * Add the device to our list of discovered devices
995 * and the bus list for fixup functions, etc.
996 */
Zhang Yanmind71374d2006-06-02 12:35:43 +0800997 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800999 up_write(&pci_bus_sem);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001000}
1001
Sam Ravnborg451124a2008-02-02 22:33:43 +01001002struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001003{
1004 struct pci_dev *dev;
1005
1006 dev = pci_scan_device(bus, devfn);
1007 if (!dev)
1008 return NULL;
1009
1010 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011
1012 return dev;
1013}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001014EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015
1016/**
1017 * pci_scan_slot - scan a PCI slot on a bus for devices.
1018 * @bus: PCI bus to scan
1019 * @devfn: slot number to scan (must have zero function.)
1020 *
1021 * Scan a PCI slot on the specified PCI bus for devices, adding
1022 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001023 * will not have is_added set.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001025int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026{
1027 int func, nr = 0;
1028 int scan_all_fns;
1029
1030 scan_all_fns = pcibios_scan_all_fns(bus, devfn);
1031
1032 for (func = 0; func < 8; func++, devfn++) {
1033 struct pci_dev *dev;
1034
1035 dev = pci_scan_single_device(bus, devfn);
1036 if (dev) {
1037 nr++;
1038
1039 /*
1040 * If this is a single function device,
1041 * don't scan past the first function.
1042 */
1043 if (!dev->multifunction) {
1044 if (func > 0) {
1045 dev->multifunction = 1;
1046 } else {
1047 break;
1048 }
1049 }
1050 } else {
1051 if (func == 0 && !scan_all_fns)
1052 break;
1053 }
1054 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001055
Shaohua Li149e1632008-07-23 10:32:31 +08001056 /* only one slot has pcie device */
1057 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001058 pcie_aspm_init_link_state(bus->self);
1059
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060 return nr;
1061}
1062
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001063unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064{
1065 unsigned int devfn, pass, max = bus->secondary;
1066 struct pci_dev *dev;
1067
1068 pr_debug("PCI: Scanning bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
1069
1070 /* Go find them, Rover! */
1071 for (devfn = 0; devfn < 0x100; devfn += 8)
1072 pci_scan_slot(bus, devfn);
1073
1074 /*
1075 * After performing arch-dependent fixup of the bus, look behind
1076 * all PCI-to-PCI bridges on this bus.
1077 */
1078 pr_debug("PCI: Fixups for bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
1079 pcibios_fixup_bus(bus);
1080 for (pass=0; pass < 2; pass++)
1081 list_for_each_entry(dev, &bus->devices, bus_list) {
1082 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1083 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1084 max = pci_scan_bridge(bus, dev, max, pass);
1085 }
1086
1087 /*
1088 * We've scanned the bus and so we know all about what's on
1089 * the other side of any bridges that may be on this bus plus
1090 * any devices.
1091 *
1092 * Return how far we've got finding sub-buses.
1093 */
1094 pr_debug("PCI: Bus scan for %04x:%02x returning with max=%02x\n",
1095 pci_domain_nr(bus), bus->number, max);
1096 return max;
1097}
1098
Yinghai Lu30a18d62008-02-19 03:21:20 -08001099void __attribute__((weak)) set_pci_bus_resources_arch_default(struct pci_bus *b)
1100{
1101}
1102
Sam Ravnborg96bde062007-03-26 21:53:30 -08001103struct pci_bus * pci_create_bus(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001104 int bus, struct pci_ops *ops, void *sysdata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105{
1106 int error;
1107 struct pci_bus *b;
1108 struct device *dev;
1109
1110 b = pci_alloc_bus();
1111 if (!b)
1112 return NULL;
1113
1114 dev = kmalloc(sizeof(*dev), GFP_KERNEL);
1115 if (!dev){
1116 kfree(b);
1117 return NULL;
1118 }
1119
1120 b->sysdata = sysdata;
1121 b->ops = ops;
1122
1123 if (pci_find_bus(pci_domain_nr(b), bus)) {
1124 /* If we already got to this bus through a different bridge, ignore it */
1125 pr_debug("PCI: Bus %04x:%02x already known\n", pci_domain_nr(b), bus);
1126 goto err_out;
1127 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001128
1129 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130 list_add_tail(&b->node, &pci_root_buses);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001131 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132
1133 memset(dev, 0, sizeof(*dev));
1134 dev->parent = parent;
1135 dev->release = pci_release_bus_bridge_dev;
1136 sprintf(dev->bus_id, "pci%04x:%02x", pci_domain_nr(b), bus);
1137 error = device_register(dev);
1138 if (error)
1139 goto dev_reg_err;
1140 b->bridge = get_device(dev);
1141
Yinghai Lu0d358f22008-02-19 03:20:41 -08001142 if (!parent)
1143 set_dev_node(b->bridge, pcibus_to_node(b));
1144
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001145 b->dev.class = &pcibus_class;
1146 b->dev.parent = b->bridge;
1147 sprintf(b->dev.bus_id, "%04x:%02x", pci_domain_nr(b), bus);
1148 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149 if (error)
1150 goto class_dev_reg_err;
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001151 error = device_create_file(&b->dev, &dev_attr_cpuaffinity);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152 if (error)
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001153 goto dev_create_file_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154
1155 /* Create legacy_io and legacy_mem files for this bus */
1156 pci_create_legacy_files(b);
1157
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 b->number = b->secondary = bus;
1159 b->resource[0] = &ioport_resource;
1160 b->resource[1] = &iomem_resource;
1161
Yinghai Lu30a18d62008-02-19 03:21:20 -08001162 set_pci_bus_resources_arch_default(b);
1163
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164 return b;
1165
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001166dev_create_file_err:
1167 device_unregister(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168class_dev_reg_err:
1169 device_unregister(dev);
1170dev_reg_err:
Zhang Yanmind71374d2006-06-02 12:35:43 +08001171 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172 list_del(&b->node);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001173 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174err_out:
1175 kfree(dev);
1176 kfree(b);
1177 return NULL;
1178}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001179
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001180struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001181 int bus, struct pci_ops *ops, void *sysdata)
1182{
1183 struct pci_bus *b;
1184
1185 b = pci_create_bus(parent, bus, ops, sysdata);
1186 if (b)
1187 b->subordinate = pci_scan_child_bus(b);
1188 return b;
1189}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190EXPORT_SYMBOL(pci_scan_bus_parented);
1191
1192#ifdef CONFIG_HOTPLUG
1193EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194EXPORT_SYMBOL(pci_scan_slot);
1195EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1197#endif
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001198
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001199static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001200{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001201 const struct pci_dev *a = to_pci_dev(d_a);
1202 const struct pci_dev *b = to_pci_dev(d_b);
1203
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001204 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1205 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1206
1207 if (a->bus->number < b->bus->number) return -1;
1208 else if (a->bus->number > b->bus->number) return 1;
1209
1210 if (a->devfn < b->devfn) return -1;
1211 else if (a->devfn > b->devfn) return 1;
1212
1213 return 0;
1214}
1215
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001216void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001217{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001218 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001219}