blob: c7c772a09bb7b28d396f625c17677cfd007aa1df [file] [log] [blame]
David Daney6b52c002012-08-22 12:25:07 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2011, 2012 Cavium, Inc.
7 */
8
9#include <linux/platform_device.h>
10#include <linux/interrupt.h>
11#include <linux/spi/spi.h>
12#include <linux/module.h>
13#include <linux/delay.h>
14#include <linux/init.h>
15#include <linux/io.h>
16#include <linux/of.h>
17
18#include <asm/octeon/octeon.h>
19#include <asm/octeon/cvmx-mpi-defs.h>
20
21#define OCTEON_SPI_CFG 0
22#define OCTEON_SPI_STS 0x08
23#define OCTEON_SPI_TX 0x10
24#define OCTEON_SPI_DAT0 0x80
25
26#define OCTEON_SPI_MAX_BYTES 9
27
28#define OCTEON_SPI_MAX_CLOCK_HZ 16000000
29
30struct octeon_spi {
David Daney6b52c002012-08-22 12:25:07 -070031 u64 register_base;
32 u64 last_cfg;
33 u64 cs_enax;
34};
35
36struct octeon_spi_setup {
37 u32 max_speed_hz;
38 u8 chip_select;
39 u8 mode;
40 u8 bits_per_word;
41};
42
43static void octeon_spi_wait_ready(struct octeon_spi *p)
44{
45 union cvmx_mpi_sts mpi_sts;
46 unsigned int loops = 0;
47
48 do {
49 if (loops++)
50 __delay(500);
51 mpi_sts.u64 = cvmx_read_csr(p->register_base + OCTEON_SPI_STS);
52 } while (mpi_sts.s.busy);
53}
54
55static int octeon_spi_do_transfer(struct octeon_spi *p,
56 struct spi_message *msg,
57 struct spi_transfer *xfer,
58 bool last_xfer)
59{
60 union cvmx_mpi_cfg mpi_cfg;
61 union cvmx_mpi_tx mpi_tx;
62 unsigned int clkdiv;
63 unsigned int speed_hz;
64 int mode;
65 bool cpha, cpol;
David Daney6b52c002012-08-22 12:25:07 -070066 const u8 *tx_buf;
67 u8 *rx_buf;
68 int len;
69 int i;
70
71 struct octeon_spi_setup *msg_setup = spi_get_ctldata(msg->spi);
72
73 speed_hz = msg_setup->max_speed_hz;
74 mode = msg_setup->mode;
75 cpha = mode & SPI_CPHA;
76 cpol = mode & SPI_CPOL;
David Daney6b52c002012-08-22 12:25:07 -070077
78 if (xfer->speed_hz)
79 speed_hz = xfer->speed_hz;
David Daney6b52c002012-08-22 12:25:07 -070080
81 if (speed_hz > OCTEON_SPI_MAX_CLOCK_HZ)
82 speed_hz = OCTEON_SPI_MAX_CLOCK_HZ;
83
84 clkdiv = octeon_get_io_clock_rate() / (2 * speed_hz);
85
86 mpi_cfg.u64 = 0;
87
88 mpi_cfg.s.clkdiv = clkdiv;
89 mpi_cfg.s.cshi = (mode & SPI_CS_HIGH) ? 1 : 0;
90 mpi_cfg.s.lsbfirst = (mode & SPI_LSB_FIRST) ? 1 : 0;
91 mpi_cfg.s.wireor = (mode & SPI_3WIRE) ? 1 : 0;
92 mpi_cfg.s.idlelo = cpha != cpol;
93 mpi_cfg.s.cslate = cpha ? 1 : 0;
94 mpi_cfg.s.enable = 1;
95
96 if (msg_setup->chip_select < 4)
97 p->cs_enax |= 1ull << (12 + msg_setup->chip_select);
98 mpi_cfg.u64 |= p->cs_enax;
99
100 if (mpi_cfg.u64 != p->last_cfg) {
101 p->last_cfg = mpi_cfg.u64;
102 cvmx_write_csr(p->register_base + OCTEON_SPI_CFG, mpi_cfg.u64);
103 }
104 tx_buf = xfer->tx_buf;
105 rx_buf = xfer->rx_buf;
106 len = xfer->len;
107 while (len > OCTEON_SPI_MAX_BYTES) {
108 for (i = 0; i < OCTEON_SPI_MAX_BYTES; i++) {
109 u8 d;
110 if (tx_buf)
111 d = *tx_buf++;
112 else
113 d = 0;
114 cvmx_write_csr(p->register_base + OCTEON_SPI_DAT0 + (8 * i), d);
115 }
116 mpi_tx.u64 = 0;
117 mpi_tx.s.csid = msg_setup->chip_select;
118 mpi_tx.s.leavecs = 1;
119 mpi_tx.s.txnum = tx_buf ? OCTEON_SPI_MAX_BYTES : 0;
120 mpi_tx.s.totnum = OCTEON_SPI_MAX_BYTES;
121 cvmx_write_csr(p->register_base + OCTEON_SPI_TX, mpi_tx.u64);
122
123 octeon_spi_wait_ready(p);
124 if (rx_buf)
125 for (i = 0; i < OCTEON_SPI_MAX_BYTES; i++) {
126 u64 v = cvmx_read_csr(p->register_base + OCTEON_SPI_DAT0 + (8 * i));
127 *rx_buf++ = (u8)v;
128 }
129 len -= OCTEON_SPI_MAX_BYTES;
130 }
131
132 for (i = 0; i < len; i++) {
133 u8 d;
134 if (tx_buf)
135 d = *tx_buf++;
136 else
137 d = 0;
138 cvmx_write_csr(p->register_base + OCTEON_SPI_DAT0 + (8 * i), d);
139 }
140
141 mpi_tx.u64 = 0;
142 mpi_tx.s.csid = msg_setup->chip_select;
143 if (last_xfer)
144 mpi_tx.s.leavecs = xfer->cs_change;
145 else
146 mpi_tx.s.leavecs = !xfer->cs_change;
147 mpi_tx.s.txnum = tx_buf ? len : 0;
148 mpi_tx.s.totnum = len;
149 cvmx_write_csr(p->register_base + OCTEON_SPI_TX, mpi_tx.u64);
150
151 octeon_spi_wait_ready(p);
152 if (rx_buf)
153 for (i = 0; i < len; i++) {
154 u64 v = cvmx_read_csr(p->register_base + OCTEON_SPI_DAT0 + (8 * i));
155 *rx_buf++ = (u8)v;
156 }
157
158 if (xfer->delay_usecs)
159 udelay(xfer->delay_usecs);
160
161 return xfer->len;
162}
163
164static int octeon_spi_validate_bpw(struct spi_device *spi, u32 speed)
165{
166 switch (speed) {
167 case 8:
168 break;
169 default:
170 dev_err(&spi->dev, "Error: %d bits per word not supported\n",
171 speed);
172 return -EINVAL;
173 }
174 return 0;
175}
176
177static int octeon_spi_transfer_one_message(struct spi_master *master,
178 struct spi_message *msg)
179{
180 struct octeon_spi *p = spi_master_get_devdata(master);
181 unsigned int total_len = 0;
182 int status = 0;
183 struct spi_transfer *xfer;
184
185 /*
186 * We better have set the configuration via a call to .setup
187 * before we get here.
188 */
189 if (spi_get_ctldata(msg->spi) == NULL) {
190 status = -EINVAL;
191 goto err;
192 }
193
194 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
195 if (xfer->bits_per_word) {
196 status = octeon_spi_validate_bpw(msg->spi,
197 xfer->bits_per_word);
198 if (status)
199 goto err;
200 }
201 }
202
203 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
204 bool last_xfer = &xfer->transfer_list == msg->transfers.prev;
205 int r = octeon_spi_do_transfer(p, msg, xfer, last_xfer);
206 if (r < 0) {
207 status = r;
208 goto err;
209 }
210 total_len += r;
211 }
212err:
213 msg->status = status;
214 msg->actual_length = total_len;
215 spi_finalize_current_message(master);
216 return status;
217}
218
219static struct octeon_spi_setup *octeon_spi_new_setup(struct spi_device *spi)
220{
221 struct octeon_spi_setup *setup = kzalloc(sizeof(*setup), GFP_KERNEL);
222 if (!setup)
223 return NULL;
224
225 setup->max_speed_hz = spi->max_speed_hz;
226 setup->chip_select = spi->chip_select;
227 setup->mode = spi->mode;
228 setup->bits_per_word = spi->bits_per_word;
229 return setup;
230}
231
232static int octeon_spi_setup(struct spi_device *spi)
233{
234 int r;
235 struct octeon_spi_setup *new_setup;
236 struct octeon_spi_setup *old_setup = spi_get_ctldata(spi);
237
238 r = octeon_spi_validate_bpw(spi, spi->bits_per_word);
239 if (r)
240 return r;
241
242 new_setup = octeon_spi_new_setup(spi);
243 if (!new_setup)
244 return -ENOMEM;
245
246 spi_set_ctldata(spi, new_setup);
247 kfree(old_setup);
248
249 return 0;
250}
251
252static void octeon_spi_cleanup(struct spi_device *spi)
253{
254 struct octeon_spi_setup *old_setup = spi_get_ctldata(spi);
255 spi_set_ctldata(spi, NULL);
256 kfree(old_setup);
257}
258
Grant Likelyfd4a3192012-12-07 16:57:14 +0000259static int octeon_spi_probe(struct platform_device *pdev)
David Daney6b52c002012-08-22 12:25:07 -0700260{
David Daney6b52c002012-08-22 12:25:07 -0700261 struct resource *res_mem;
262 struct spi_master *master;
263 struct octeon_spi *p;
264 int err = -ENOENT;
265
266 master = spi_alloc_master(&pdev->dev, sizeof(struct octeon_spi));
267 if (!master)
268 return -ENOMEM;
269 p = spi_master_get_devdata(master);
Axel Line1b18ea2013-08-05 15:53:32 +0800270 platform_set_drvdata(pdev, master);
David Daney6b52c002012-08-22 12:25:07 -0700271
272 res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
273
274 if (res_mem == NULL) {
275 dev_err(&pdev->dev, "found no memory resource\n");
276 err = -ENXIO;
277 goto fail;
278 }
279 if (!devm_request_mem_region(&pdev->dev, res_mem->start,
280 resource_size(res_mem), res_mem->name)) {
281 dev_err(&pdev->dev, "request_mem_region failed\n");
282 goto fail;
283 }
284 p->register_base = (u64)devm_ioremap(&pdev->dev, res_mem->start,
285 resource_size(res_mem));
286
287 /* Dynamic bus numbering */
288 master->bus_num = -1;
289 master->num_chipselect = 4;
290 master->mode_bits = SPI_CPHA |
291 SPI_CPOL |
292 SPI_CS_HIGH |
293 SPI_LSB_FIRST |
294 SPI_3WIRE;
295
296 master->setup = octeon_spi_setup;
297 master->cleanup = octeon_spi_cleanup;
David Daney6b52c002012-08-22 12:25:07 -0700298 master->transfer_one_message = octeon_spi_transfer_one_message;
David Daney6b52c002012-08-22 12:25:07 -0700299
300 master->dev.of_node = pdev->dev.of_node;
301 err = spi_register_master(master);
302 if (err) {
303 dev_err(&pdev->dev, "register master failed: %d\n", err);
304 goto fail;
305 }
306
307 dev_info(&pdev->dev, "OCTEON SPI bus driver\n");
308
309 return 0;
310fail:
311 spi_master_put(master);
312 return err;
313}
314
Grant Likelyfd4a3192012-12-07 16:57:14 +0000315static int octeon_spi_remove(struct platform_device *pdev)
David Daney6b52c002012-08-22 12:25:07 -0700316{
Axel Line1b18ea2013-08-05 15:53:32 +0800317 struct spi_master *master = platform_get_drvdata(pdev);
318 struct octeon_spi *p = spi_master_get_devdata(master);
David Daney6b52c002012-08-22 12:25:07 -0700319 u64 register_base = p->register_base;
320
Axel Line1b18ea2013-08-05 15:53:32 +0800321 spi_unregister_master(master);
David Daney6b52c002012-08-22 12:25:07 -0700322
323 /* Clear the CSENA* and put everything in a known state. */
324 cvmx_write_csr(register_base + OCTEON_SPI_CFG, 0);
325
326 return 0;
327}
328
329static struct of_device_id octeon_spi_match[] = {
330 { .compatible = "cavium,octeon-3010-spi", },
331 {},
332};
333MODULE_DEVICE_TABLE(of, octeon_spi_match);
334
335static struct platform_driver octeon_spi_driver = {
336 .driver = {
337 .name = "spi-octeon",
338 .owner = THIS_MODULE,
339 .of_match_table = octeon_spi_match,
340 },
341 .probe = octeon_spi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +0000342 .remove = octeon_spi_remove,
David Daney6b52c002012-08-22 12:25:07 -0700343};
344
345module_platform_driver(octeon_spi_driver);
346
347MODULE_DESCRIPTION("Cavium, Inc. OCTEON SPI bus driver");
348MODULE_AUTHOR("David Daney");
349MODULE_LICENSE("GPL");