| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | #include <linux/errno.h> | 
|  | 2 | #include <linux/signal.h> | 
|  | 3 | #include <linux/sched.h> | 
|  | 4 | #include <linux/ioport.h> | 
|  | 5 | #include <linux/interrupt.h> | 
|  | 6 | #include <linux/slab.h> | 
|  | 7 | #include <linux/random.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 | #include <linux/init.h> | 
|  | 9 | #include <linux/kernel_stat.h> | 
|  | 10 | #include <linux/sysdev.h> | 
|  | 11 | #include <linux/bitops.h> | 
| Jaswinder Singh Rajput | aa09e6c | 2009-01-04 16:35:17 +0530 | [diff] [blame] | 12 | #include <linux/io.h> | 
|  | 13 | #include <linux/delay.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 14 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 | #include <asm/atomic.h> | 
|  | 16 | #include <asm/system.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 | #include <asm/timer.h> | 
|  | 18 | #include <asm/pgtable.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 19 | #include <asm/desc.h> | 
|  | 20 | #include <asm/apic.h> | 
| Ingo Molnar | 8e6dafd | 2009-02-23 00:34:39 +0100 | [diff] [blame] | 21 | #include <asm/setup.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 | #include <asm/i8259.h> | 
| Jaswinder Singh Rajput | aa09e6c | 2009-01-04 16:35:17 +0530 | [diff] [blame] | 23 | #include <asm/traps.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 24 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 25 |  | 
|  | 26 | /* | 
|  | 27 | * Note that on a 486, we don't want to do a SIGFPE on an irq13 | 
|  | 28 | * as the irq is unreliable, and exception 16 works correctly | 
|  | 29 | * (ie as explained in the intel literature). On a 386, you | 
|  | 30 | * can't use exception 16 due to bad IBM design, so we have to | 
|  | 31 | * rely on the less exact irq13. | 
|  | 32 | * | 
|  | 33 | * Careful.. Not only is IRQ13 unreliable, but it is also | 
|  | 34 | * leads to races. IBM designers who came up with it should | 
|  | 35 | * be shot. | 
|  | 36 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 |  | 
| David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 38 | static irqreturn_t math_error_irq(int cpl, void *dev_id) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 39 | { | 
| Jaswinder Singh Rajput | aa09e6c | 2009-01-04 16:35:17 +0530 | [diff] [blame] | 40 | outb(0, 0xF0); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 41 | if (ignore_fpu_irq || !boot_cpu_data.hard_math) | 
|  | 42 | return IRQ_NONE; | 
| H. Peter Anvin | 65ea5b0 | 2008-01-30 13:30:56 +0100 | [diff] [blame] | 43 | math_error((void __user *)get_irq_regs()->ip); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 44 | return IRQ_HANDLED; | 
|  | 45 | } | 
|  | 46 |  | 
|  | 47 | /* | 
|  | 48 | * New motherboards sometimes make IRQ 13 be a PCI interrupt, | 
|  | 49 | * so allow interrupt sharing. | 
|  | 50 | */ | 
| Thomas Gleixner | 6a61f6a | 2007-10-17 18:04:36 +0200 | [diff] [blame] | 51 | static struct irqaction fpu_irq = { | 
|  | 52 | .handler = math_error_irq, | 
| Thomas Gleixner | 6a61f6a | 2007-10-17 18:04:36 +0200 | [diff] [blame] | 53 | .name = "fpu", | 
|  | 54 | }; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 55 |  | 
| Jaswinder Singh Rajput | aa09e6c | 2009-01-04 16:35:17 +0530 | [diff] [blame] | 56 | void __init init_ISA_irqs(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 57 | { | 
|  | 58 | int i; | 
|  | 59 |  | 
|  | 60 | #ifdef CONFIG_X86_LOCAL_APIC | 
|  | 61 | init_bsp_APIC(); | 
|  | 62 | #endif | 
|  | 63 | init_8259A(0); | 
|  | 64 |  | 
| Ahmed S. Darwish | 7c6357d | 2008-02-18 00:59:54 +0200 | [diff] [blame] | 65 | /* | 
|  | 66 | * 16 old-style INTA-cycle interrupts: | 
|  | 67 | */ | 
| Yinghai Lu | 99d093d | 2008-12-05 18:58:32 -0800 | [diff] [blame] | 68 | for (i = 0; i < NR_IRQS_LEGACY; i++) { | 
| Thomas Gleixner | ee32c97 | 2008-10-15 14:34:09 +0200 | [diff] [blame] | 69 | struct irq_desc *desc = irq_to_desc(i); | 
| Yinghai Lu | 199751d | 2008-08-19 20:50:27 -0700 | [diff] [blame] | 70 |  | 
|  | 71 | desc->status = IRQ_DISABLED; | 
|  | 72 | desc->action = NULL; | 
|  | 73 | desc->depth = 1; | 
|  | 74 |  | 
| Ahmed S. Darwish | 7c6357d | 2008-02-18 00:59:54 +0200 | [diff] [blame] | 75 | set_irq_chip_and_handler_name(i, &i8259A_chip, | 
|  | 76 | handle_level_irq, "XT"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 77 | } | 
|  | 78 | } | 
|  | 79 |  | 
| Cyrill Gorcunov | 2ae111c | 2008-08-11 18:34:08 +0400 | [diff] [blame] | 80 | /* | 
|  | 81 | * IRQ2 is cascade interrupt to second interrupt controller | 
|  | 82 | */ | 
|  | 83 | static struct irqaction irq2 = { | 
|  | 84 | .handler = no_action, | 
| Cyrill Gorcunov | 2ae111c | 2008-08-11 18:34:08 +0400 | [diff] [blame] | 85 | .name = "cascade", | 
|  | 86 | }; | 
|  | 87 |  | 
| Yinghai Lu | 497c9a1 | 2008-08-19 20:50:28 -0700 | [diff] [blame] | 88 | DEFINE_PER_CPU(vector_irq_t, vector_irq) = { | 
|  | 89 | [0 ... IRQ0_VECTOR - 1] = -1, | 
|  | 90 | [IRQ0_VECTOR] = 0, | 
|  | 91 | [IRQ1_VECTOR] = 1, | 
|  | 92 | [IRQ2_VECTOR] = 2, | 
|  | 93 | [IRQ3_VECTOR] = 3, | 
|  | 94 | [IRQ4_VECTOR] = 4, | 
|  | 95 | [IRQ5_VECTOR] = 5, | 
|  | 96 | [IRQ6_VECTOR] = 6, | 
|  | 97 | [IRQ7_VECTOR] = 7, | 
|  | 98 | [IRQ8_VECTOR] = 8, | 
|  | 99 | [IRQ9_VECTOR] = 9, | 
|  | 100 | [IRQ10_VECTOR] = 10, | 
|  | 101 | [IRQ11_VECTOR] = 11, | 
|  | 102 | [IRQ12_VECTOR] = 12, | 
|  | 103 | [IRQ13_VECTOR] = 13, | 
|  | 104 | [IRQ14_VECTOR] = 14, | 
|  | 105 | [IRQ15_VECTOR] = 15, | 
|  | 106 | [IRQ15_VECTOR + 1 ... NR_VECTORS - 1] = -1 | 
|  | 107 | }; | 
|  | 108 |  | 
| Yinghai Lu | b77b881 | 2008-12-19 15:23:44 -0800 | [diff] [blame] | 109 | int vector_used_by_percpu_irq(unsigned int vector) | 
|  | 110 | { | 
|  | 111 | int cpu; | 
|  | 112 |  | 
|  | 113 | for_each_online_cpu(cpu) { | 
|  | 114 | if (per_cpu(vector_irq, cpu)[vector] != -1) | 
|  | 115 | return 1; | 
|  | 116 | } | 
|  | 117 |  | 
|  | 118 | return 0; | 
|  | 119 | } | 
|  | 120 |  | 
| Rusty Russell | d3561b7 | 2006-12-07 02:14:07 +0100 | [diff] [blame] | 121 | /* Overridden in paravirt.c */ | 
|  | 122 | void init_IRQ(void) __attribute__((weak, alias("native_init_IRQ"))); | 
|  | 123 |  | 
|  | 124 | void __init native_init_IRQ(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 125 | { | 
|  | 126 | int i; | 
|  | 127 |  | 
| Ingo Molnar | 8e6dafd | 2009-02-23 00:34:39 +0100 | [diff] [blame] | 128 | /* Execute any quirks before the call gates are initialised: */ | 
|  | 129 | x86_quirk_pre_intr_init(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 130 |  | 
|  | 131 | /* | 
|  | 132 | * Cover the whole vector space, no vector can escape | 
|  | 133 | * us. (some of these will be overridden and become | 
|  | 134 | * 'special' SMP interrupts) | 
|  | 135 | */ | 
| Yinghai Lu | 497c9a1 | 2008-08-19 20:50:28 -0700 | [diff] [blame] | 136 | for (i =  FIRST_EXTERNAL_VECTOR; i < NR_VECTORS; i++) { | 
| Rusty Russell | dbeb2be | 2007-10-19 20:35:03 +0200 | [diff] [blame] | 137 | /* SYSCALL_VECTOR was reserved in trap_init. */ | 
| Yinghai Lu | 497c9a1 | 2008-08-19 20:50:28 -0700 | [diff] [blame] | 138 | if (i != SYSCALL_VECTOR) | 
| H. Peter Anvin | 4687518 | 2008-11-11 13:03:07 -0800 | [diff] [blame] | 139 | set_intr_gate(i, interrupt[i-FIRST_EXTERNAL_VECTOR]); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 140 | } | 
|  | 141 |  | 
| Cyrill Gorcunov | 2ae111c | 2008-08-11 18:34:08 +0400 | [diff] [blame] | 142 |  | 
| Yinghai Lu | 497c9a1 | 2008-08-19 20:50:28 -0700 | [diff] [blame] | 143 | #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_SMP) | 
| Cyrill Gorcunov | 2ae111c | 2008-08-11 18:34:08 +0400 | [diff] [blame] | 144 | /* | 
|  | 145 | * The reschedule interrupt is a CPU-to-CPU reschedule-helper | 
|  | 146 | * IPI, driven by wakeup. | 
|  | 147 | */ | 
|  | 148 | alloc_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt); | 
|  | 149 |  | 
| Tejun Heo | 02cf94c | 2009-01-21 17:26:06 +0900 | [diff] [blame] | 150 | /* IPIs for invalidation */ | 
|  | 151 | alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+0, invalidate_interrupt0); | 
|  | 152 | alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+1, invalidate_interrupt1); | 
|  | 153 | alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+2, invalidate_interrupt2); | 
|  | 154 | alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+3, invalidate_interrupt3); | 
|  | 155 | alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+4, invalidate_interrupt4); | 
|  | 156 | alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+5, invalidate_interrupt5); | 
|  | 157 | alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+6, invalidate_interrupt6); | 
|  | 158 | alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+7, invalidate_interrupt7); | 
| Cyrill Gorcunov | 2ae111c | 2008-08-11 18:34:08 +0400 | [diff] [blame] | 159 |  | 
|  | 160 | /* IPI for generic function call */ | 
|  | 161 | alloc_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt); | 
|  | 162 |  | 
|  | 163 | /* IPI for single call function */ | 
| Yinghai Lu | b77b881 | 2008-12-19 15:23:44 -0800 | [diff] [blame] | 164 | alloc_intr_gate(CALL_FUNCTION_SINGLE_VECTOR, | 
|  | 165 | call_function_single_interrupt); | 
| Yinghai Lu | 497c9a1 | 2008-08-19 20:50:28 -0700 | [diff] [blame] | 166 |  | 
|  | 167 | /* Low priority IPI to cleanup after moving an irq */ | 
|  | 168 | set_intr_gate(IRQ_MOVE_CLEANUP_VECTOR, irq_move_cleanup_interrupt); | 
| Yinghai Lu | b77b881 | 2008-12-19 15:23:44 -0800 | [diff] [blame] | 169 | set_bit(IRQ_MOVE_CLEANUP_VECTOR, used_vectors); | 
| Cyrill Gorcunov | 2ae111c | 2008-08-11 18:34:08 +0400 | [diff] [blame] | 170 | #endif | 
|  | 171 |  | 
|  | 172 | #ifdef CONFIG_X86_LOCAL_APIC | 
|  | 173 | /* self generated IPI for local APIC timer */ | 
|  | 174 | alloc_intr_gate(LOCAL_TIMER_VECTOR, apic_timer_interrupt); | 
|  | 175 |  | 
| Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 176 | /* generic IPI for platform specific use */ | 
|  | 177 | alloc_intr_gate(GENERIC_INTERRUPT_VECTOR, generic_interrupt); | 
|  | 178 |  | 
| Cyrill Gorcunov | 2ae111c | 2008-08-11 18:34:08 +0400 | [diff] [blame] | 179 | /* IPI vectors for APIC spurious and error interrupts */ | 
|  | 180 | alloc_intr_gate(SPURIOUS_APIC_VECTOR, spurious_interrupt); | 
|  | 181 | alloc_intr_gate(ERROR_APIC_VECTOR, error_interrupt); | 
|  | 182 | #endif | 
|  | 183 |  | 
|  | 184 | #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_MCE_P4THERMAL) | 
|  | 185 | /* thermal monitor LVT interrupt */ | 
|  | 186 | alloc_intr_gate(THERMAL_APIC_VECTOR, thermal_interrupt); | 
|  | 187 | #endif | 
|  | 188 |  | 
|  | 189 | if (!acpi_ioapic) | 
|  | 190 | setup_irq(2, &irq2); | 
|  | 191 |  | 
| Ingo Molnar | 8e6dafd | 2009-02-23 00:34:39 +0100 | [diff] [blame] | 192 | /* | 
|  | 193 | * Call quirks after call gates are initialised (usually add in | 
|  | 194 | * the architecture specific gates): | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 195 | */ | 
| Ingo Molnar | 8e6dafd | 2009-02-23 00:34:39 +0100 | [diff] [blame] | 196 | x86_quirk_intr_init(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 197 |  | 
|  | 198 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 199 | * External FPU? Set up irq13 if so, for | 
|  | 200 | * original braindamaged IBM FERR coupling. | 
|  | 201 | */ | 
|  | 202 | if (boot_cpu_data.hard_math && !cpu_has_fpu) | 
|  | 203 | setup_irq(FPU_IRQ, &fpu_irq); | 
|  | 204 |  | 
|  | 205 | irq_ctx_init(smp_processor_id()); | 
|  | 206 | } |