| Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 1 | /* | 
|  | 2 | * Copyright 2002 Andi Kleen, SuSE Labs. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | * Thanks to Ben LaHaise for precious feedback. | 
| Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 4 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | #include <linux/highmem.h> | 
| Ingo Molnar | 8192206 | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 6 | #include <linux/bootmem.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 | #include <linux/module.h> | 
| Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 8 | #include <linux/sched.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 9 | #include <linux/slab.h> | 
| Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 10 | #include <linux/mm.h> | 
| Thomas Gleixner | 76ebd05 | 2008-02-09 23:24:09 +0100 | [diff] [blame] | 11 | #include <linux/interrupt.h> | 
| Thomas Gleixner | ee7ae7a | 2008-04-17 17:40:45 +0200 | [diff] [blame] | 12 | #include <linux/seq_file.h> | 
|  | 13 | #include <linux/debugfs.h> | 
| Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 14 |  | 
| Thomas Gleixner | 950f9d9 | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 15 | #include <asm/e820.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 16 | #include <asm/processor.h> | 
|  | 17 | #include <asm/tlbflush.h> | 
| Dave Jones | f8af095 | 2006-01-06 00:12:10 -0800 | [diff] [blame] | 18 | #include <asm/sections.h> | 
| Jeremy Fitzhardinge | 93dbda7 | 2009-02-26 17:35:44 -0800 | [diff] [blame] | 19 | #include <asm/setup.h> | 
| Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 20 | #include <asm/uaccess.h> | 
|  | 21 | #include <asm/pgalloc.h> | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 22 | #include <asm/proto.h> | 
| venkatesh.pallipadi@intel.com | 1219333 | 2008-03-18 17:00:18 -0700 | [diff] [blame] | 23 | #include <asm/pat.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 24 |  | 
| Ingo Molnar | 9df8499 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 25 | /* | 
|  | 26 | * The current flushing context - we pass it instead of 5 arguments: | 
|  | 27 | */ | 
| Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 28 | struct cpa_data { | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 29 | unsigned long	*vaddr; | 
| Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 30 | pgprot_t	mask_set; | 
|  | 31 | pgprot_t	mask_clr; | 
| Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 32 | int		numpages; | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 33 | int		flags; | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 34 | unsigned long	pfn; | 
| Andi Kleen | c9caa02 | 2008-03-12 03:53:29 +0100 | [diff] [blame] | 35 | unsigned	force_split : 1; | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 36 | int		curpage; | 
| venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 37 | struct page	**pages; | 
| Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 38 | }; | 
|  | 39 |  | 
| Suresh Siddha | ad5ca55 | 2008-09-23 14:00:42 -0700 | [diff] [blame] | 40 | /* | 
|  | 41 | * Serialize cpa() (for !DEBUG_PAGEALLOC which uses large identity mappings) | 
|  | 42 | * using cpa_lock. So that we don't allow any other cpu, with stale large tlb | 
|  | 43 | * entries change the page attribute in parallel to some other cpu | 
|  | 44 | * splitting a large page entry along with changing the attribute. | 
|  | 45 | */ | 
|  | 46 | static DEFINE_SPINLOCK(cpa_lock); | 
|  | 47 |  | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 48 | #define CPA_FLUSHTLB 1 | 
|  | 49 | #define CPA_ARRAY 2 | 
| venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 50 | #define CPA_PAGES_ARRAY 4 | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 51 |  | 
| Thomas Gleixner | 65280e6 | 2008-05-05 16:35:21 +0200 | [diff] [blame] | 52 | #ifdef CONFIG_PROC_FS | 
| Andi Kleen | ce0c0e5 | 2008-05-02 11:46:49 +0200 | [diff] [blame] | 53 | static unsigned long direct_pages_count[PG_LEVEL_NUM]; | 
|  | 54 |  | 
| Thomas Gleixner | 65280e6 | 2008-05-05 16:35:21 +0200 | [diff] [blame] | 55 | void update_page_count(int level, unsigned long pages) | 
| Andi Kleen | ce0c0e5 | 2008-05-02 11:46:49 +0200 | [diff] [blame] | 56 | { | 
| Andi Kleen | ce0c0e5 | 2008-05-02 11:46:49 +0200 | [diff] [blame] | 57 | unsigned long flags; | 
| Thomas Gleixner | 65280e6 | 2008-05-05 16:35:21 +0200 | [diff] [blame] | 58 |  | 
| Andi Kleen | ce0c0e5 | 2008-05-02 11:46:49 +0200 | [diff] [blame] | 59 | /* Protect against CPA */ | 
|  | 60 | spin_lock_irqsave(&pgd_lock, flags); | 
|  | 61 | direct_pages_count[level] += pages; | 
|  | 62 | spin_unlock_irqrestore(&pgd_lock, flags); | 
| Andi Kleen | ce0c0e5 | 2008-05-02 11:46:49 +0200 | [diff] [blame] | 63 | } | 
|  | 64 |  | 
| Thomas Gleixner | 65280e6 | 2008-05-05 16:35:21 +0200 | [diff] [blame] | 65 | static void split_page_count(int level) | 
|  | 66 | { | 
|  | 67 | direct_pages_count[level]--; | 
|  | 68 | direct_pages_count[level - 1] += PTRS_PER_PTE; | 
|  | 69 | } | 
|  | 70 |  | 
| Alexey Dobriyan | e1759c2 | 2008-10-15 23:50:22 +0400 | [diff] [blame] | 71 | void arch_report_meminfo(struct seq_file *m) | 
| Thomas Gleixner | 65280e6 | 2008-05-05 16:35:21 +0200 | [diff] [blame] | 72 | { | 
| Hugh Dickins | b9c3bfc | 2008-11-06 12:05:40 +0000 | [diff] [blame] | 73 | seq_printf(m, "DirectMap4k:    %8lu kB\n", | 
| Hugh Dickins | a06de63 | 2008-08-15 13:58:32 +0100 | [diff] [blame] | 74 | direct_pages_count[PG_LEVEL_4K] << 2); | 
|  | 75 | #if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE) | 
| Hugh Dickins | b9c3bfc | 2008-11-06 12:05:40 +0000 | [diff] [blame] | 76 | seq_printf(m, "DirectMap2M:    %8lu kB\n", | 
| Hugh Dickins | a06de63 | 2008-08-15 13:58:32 +0100 | [diff] [blame] | 77 | direct_pages_count[PG_LEVEL_2M] << 11); | 
|  | 78 | #else | 
| Hugh Dickins | b9c3bfc | 2008-11-06 12:05:40 +0000 | [diff] [blame] | 79 | seq_printf(m, "DirectMap4M:    %8lu kB\n", | 
| Hugh Dickins | a06de63 | 2008-08-15 13:58:32 +0100 | [diff] [blame] | 80 | direct_pages_count[PG_LEVEL_2M] << 12); | 
|  | 81 | #endif | 
| Thomas Gleixner | 65280e6 | 2008-05-05 16:35:21 +0200 | [diff] [blame] | 82 | #ifdef CONFIG_X86_64 | 
| Hugh Dickins | a06de63 | 2008-08-15 13:58:32 +0100 | [diff] [blame] | 83 | if (direct_gbpages) | 
| Hugh Dickins | b9c3bfc | 2008-11-06 12:05:40 +0000 | [diff] [blame] | 84 | seq_printf(m, "DirectMap1G:    %8lu kB\n", | 
| Hugh Dickins | a06de63 | 2008-08-15 13:58:32 +0100 | [diff] [blame] | 85 | direct_pages_count[PG_LEVEL_1G] << 20); | 
| Thomas Gleixner | 65280e6 | 2008-05-05 16:35:21 +0200 | [diff] [blame] | 86 | #endif | 
| Thomas Gleixner | 65280e6 | 2008-05-05 16:35:21 +0200 | [diff] [blame] | 87 | } | 
|  | 88 | #else | 
|  | 89 | static inline void split_page_count(int level) { } | 
|  | 90 | #endif | 
|  | 91 |  | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 92 | #ifdef CONFIG_X86_64 | 
|  | 93 |  | 
|  | 94 | static inline unsigned long highmap_start_pfn(void) | 
|  | 95 | { | 
|  | 96 | return __pa(_text) >> PAGE_SHIFT; | 
|  | 97 | } | 
|  | 98 |  | 
|  | 99 | static inline unsigned long highmap_end_pfn(void) | 
|  | 100 | { | 
| Jeremy Fitzhardinge | 93dbda7 | 2009-02-26 17:35:44 -0800 | [diff] [blame] | 101 | return __pa(roundup(_brk_end, PMD_SIZE)) >> PAGE_SHIFT; | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 102 | } | 
|  | 103 |  | 
|  | 104 | #endif | 
|  | 105 |  | 
| Ingo Molnar | 92cb54a | 2008-02-13 14:37:52 +0100 | [diff] [blame] | 106 | #ifdef CONFIG_DEBUG_PAGEALLOC | 
|  | 107 | # define debug_pagealloc 1 | 
|  | 108 | #else | 
|  | 109 | # define debug_pagealloc 0 | 
|  | 110 | #endif | 
|  | 111 |  | 
| Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 112 | static inline int | 
|  | 113 | within(unsigned long addr, unsigned long start, unsigned long end) | 
| Ingo Molnar | 687c482 | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 114 | { | 
| Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 115 | return addr >= start && addr < end; | 
|  | 116 | } | 
|  | 117 |  | 
|  | 118 | /* | 
| Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 119 | * Flushing functions | 
|  | 120 | */ | 
| Thomas Gleixner | cd8ddf1 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 121 |  | 
| Thomas Gleixner | cd8ddf1 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 122 | /** | 
|  | 123 | * clflush_cache_range - flush a cache range with clflush | 
|  | 124 | * @addr:	virtual start address | 
|  | 125 | * @size:	number of bytes to flush | 
|  | 126 | * | 
|  | 127 | * clflush is an unordered instruction which needs fencing with mfence | 
|  | 128 | * to avoid ordering issues. | 
|  | 129 | */ | 
| Ingo Molnar | 4c61afc | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 130 | void clflush_cache_range(void *vaddr, unsigned int size) | 
| Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 131 | { | 
| Ingo Molnar | 4c61afc | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 132 | void *vend = vaddr + size - 1; | 
| Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 133 |  | 
| Thomas Gleixner | cd8ddf1 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 134 | mb(); | 
| Ingo Molnar | 4c61afc | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 135 |  | 
|  | 136 | for (; vaddr < vend; vaddr += boot_cpu_data.x86_clflush_size) | 
|  | 137 | clflush(vaddr); | 
|  | 138 | /* | 
|  | 139 | * Flush any possible final partial cacheline: | 
|  | 140 | */ | 
|  | 141 | clflush(vend); | 
|  | 142 |  | 
| Thomas Gleixner | cd8ddf1 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 143 | mb(); | 
| Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 144 | } | 
|  | 145 |  | 
| Thomas Gleixner | af1e684 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 146 | static void __cpa_flush_all(void *arg) | 
| Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 147 | { | 
| Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 148 | unsigned long cache = (unsigned long)arg; | 
|  | 149 |  | 
| Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 150 | /* | 
|  | 151 | * Flush all to work around Errata in early athlons regarding | 
|  | 152 | * large page flushing. | 
|  | 153 | */ | 
|  | 154 | __flush_tlb_all(); | 
|  | 155 |  | 
| Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 156 | if (cache && boot_cpu_data.x86_model >= 4) | 
| Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 157 | wbinvd(); | 
|  | 158 | } | 
|  | 159 |  | 
| Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 160 | static void cpa_flush_all(unsigned long cache) | 
| Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 161 | { | 
|  | 162 | BUG_ON(irqs_disabled()); | 
|  | 163 |  | 
| Jens Axboe | 15c8b6c | 2008-05-09 09:39:44 +0200 | [diff] [blame] | 164 | on_each_cpu(__cpa_flush_all, (void *) cache, 1); | 
| Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 165 | } | 
|  | 166 |  | 
| Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 167 | static void __cpa_flush_range(void *arg) | 
|  | 168 | { | 
| Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 169 | /* | 
|  | 170 | * We could optimize that further and do individual per page | 
|  | 171 | * tlb invalidates for a low number of pages. Caveat: we must | 
|  | 172 | * flush the high aliases on 64bit as well. | 
|  | 173 | */ | 
|  | 174 | __flush_tlb_all(); | 
| Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 175 | } | 
|  | 176 |  | 
| Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 177 | static void cpa_flush_range(unsigned long start, int numpages, int cache) | 
| Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 178 | { | 
| Ingo Molnar | 4c61afc | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 179 | unsigned int i, level; | 
|  | 180 | unsigned long addr; | 
|  | 181 |  | 
| Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 182 | BUG_ON(irqs_disabled()); | 
| Ingo Molnar | 4c61afc | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 183 | WARN_ON(PAGE_ALIGN(start) != start); | 
| Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 184 |  | 
| Jens Axboe | 15c8b6c | 2008-05-09 09:39:44 +0200 | [diff] [blame] | 185 | on_each_cpu(__cpa_flush_range, NULL, 1); | 
| Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 186 |  | 
| Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 187 | if (!cache) | 
|  | 188 | return; | 
|  | 189 |  | 
| Thomas Gleixner | 3b233e5 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 190 | /* | 
|  | 191 | * We only need to flush on one CPU, | 
|  | 192 | * clflush is a MESI-coherent instruction that | 
|  | 193 | * will cause all other CPUs to flush the same | 
|  | 194 | * cachelines: | 
|  | 195 | */ | 
| Ingo Molnar | 4c61afc | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 196 | for (i = 0, addr = start; i < numpages; i++, addr += PAGE_SIZE) { | 
|  | 197 | pte_t *pte = lookup_address(addr, &level); | 
|  | 198 |  | 
|  | 199 | /* | 
|  | 200 | * Only flush present addresses: | 
|  | 201 | */ | 
| Thomas Gleixner | 7bfb72e | 2008-02-04 16:48:08 +0100 | [diff] [blame] | 202 | if (pte && (pte_val(*pte) & _PAGE_PRESENT)) | 
| Ingo Molnar | 4c61afc | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 203 | clflush_cache_range((void *) addr, PAGE_SIZE); | 
|  | 204 | } | 
| Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 205 | } | 
|  | 206 |  | 
| venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 207 | static void cpa_flush_array(unsigned long *start, int numpages, int cache, | 
|  | 208 | int in_flags, struct page **pages) | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 209 | { | 
|  | 210 | unsigned int i, level; | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 211 |  | 
|  | 212 | BUG_ON(irqs_disabled()); | 
|  | 213 |  | 
|  | 214 | on_each_cpu(__cpa_flush_range, NULL, 1); | 
|  | 215 |  | 
|  | 216 | if (!cache) | 
|  | 217 | return; | 
|  | 218 |  | 
|  | 219 | /* 4M threshold */ | 
|  | 220 | if (numpages >= 1024) { | 
|  | 221 | if (boot_cpu_data.x86_model >= 4) | 
|  | 222 | wbinvd(); | 
|  | 223 | return; | 
|  | 224 | } | 
|  | 225 | /* | 
|  | 226 | * We only need to flush on one CPU, | 
|  | 227 | * clflush is a MESI-coherent instruction that | 
|  | 228 | * will cause all other CPUs to flush the same | 
|  | 229 | * cachelines: | 
|  | 230 | */ | 
| venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 231 | for (i = 0; i < numpages; i++) { | 
|  | 232 | unsigned long addr; | 
|  | 233 | pte_t *pte; | 
|  | 234 |  | 
|  | 235 | if (in_flags & CPA_PAGES_ARRAY) | 
|  | 236 | addr = (unsigned long)page_address(pages[i]); | 
|  | 237 | else | 
|  | 238 | addr = start[i]; | 
|  | 239 |  | 
|  | 240 | pte = lookup_address(addr, &level); | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 241 |  | 
|  | 242 | /* | 
|  | 243 | * Only flush present addresses: | 
|  | 244 | */ | 
|  | 245 | if (pte && (pte_val(*pte) & _PAGE_PRESENT)) | 
| venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 246 | clflush_cache_range((void *)addr, PAGE_SIZE); | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 247 | } | 
|  | 248 | } | 
|  | 249 |  | 
| Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 250 | /* | 
| Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 251 | * Certain areas of memory on x86 require very specific protection flags, | 
|  | 252 | * for example the BIOS area or kernel text. Callers don't always get this | 
|  | 253 | * right (again, ioremap() on BIOS memory is not uncommon) so this function | 
|  | 254 | * checks and fixes these known static required protection bits. | 
|  | 255 | */ | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 256 | static inline pgprot_t static_protections(pgprot_t prot, unsigned long address, | 
|  | 257 | unsigned long pfn) | 
| Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 258 | { | 
|  | 259 | pgprot_t forbidden = __pgprot(0); | 
|  | 260 |  | 
| Ingo Molnar | 687c482 | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 261 | /* | 
| Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 262 | * The BIOS area between 640k and 1Mb needs to be executable for | 
|  | 263 | * PCI BIOS based config access (CONFIG_PCI_GOBIOS) support. | 
| Ingo Molnar | 687c482 | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 264 | */ | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 265 | if (within(pfn, BIOS_BEGIN >> PAGE_SHIFT, BIOS_END >> PAGE_SHIFT)) | 
| Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 266 | pgprot_val(forbidden) |= _PAGE_NX; | 
|  | 267 |  | 
|  | 268 | /* | 
|  | 269 | * The kernel text needs to be executable for obvious reasons | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 270 | * Does not cover __inittext since that is gone later on. On | 
|  | 271 | * 64bit we do not enforce !NX on the low mapping | 
| Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 272 | */ | 
|  | 273 | if (within(address, (unsigned long)_text, (unsigned long)_etext)) | 
|  | 274 | pgprot_val(forbidden) |= _PAGE_NX; | 
| Arjan van de Ven | cc0f21b | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 275 |  | 
| Arjan van de Ven | cc0f21b | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 276 | /* | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 277 | * The .rodata section needs to be read-only. Using the pfn | 
|  | 278 | * catches all aliases. | 
| Arjan van de Ven | cc0f21b | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 279 | */ | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 280 | if (within(pfn, __pa((unsigned long)__start_rodata) >> PAGE_SHIFT, | 
|  | 281 | __pa((unsigned long)__end_rodata) >> PAGE_SHIFT)) | 
| Arjan van de Ven | cc0f21b | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 282 | pgprot_val(forbidden) |= _PAGE_RW; | 
| Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 283 |  | 
|  | 284 | prot = __pgprot(pgprot_val(prot) & ~pgprot_val(forbidden)); | 
| Ingo Molnar | 687c482 | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 285 |  | 
|  | 286 | return prot; | 
|  | 287 | } | 
|  | 288 |  | 
| Thomas Gleixner | 9a14aef | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 289 | /* | 
|  | 290 | * Lookup the page table entry for a virtual address. Return a pointer | 
|  | 291 | * to the entry and the level of the mapping. | 
|  | 292 | * | 
|  | 293 | * Note: We return pud and pmd either when the entry is marked large | 
|  | 294 | * or when the present bit is not set. Otherwise we would return a | 
|  | 295 | * pointer to a nonexisting mapping. | 
|  | 296 | */ | 
| Harvey Harrison | da7bfc5 | 2008-02-09 23:24:08 +0100 | [diff] [blame] | 297 | pte_t *lookup_address(unsigned long address, unsigned int *level) | 
| Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 298 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 299 | pgd_t *pgd = pgd_offset_k(address); | 
|  | 300 | pud_t *pud; | 
|  | 301 | pmd_t *pmd; | 
| Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 302 |  | 
| Thomas Gleixner | 30551bb | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 303 | *level = PG_LEVEL_NONE; | 
|  | 304 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 305 | if (pgd_none(*pgd)) | 
|  | 306 | return NULL; | 
| Ingo Molnar | 9df8499 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 307 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 308 | pud = pud_offset(pgd, address); | 
|  | 309 | if (pud_none(*pud)) | 
|  | 310 | return NULL; | 
| Andi Kleen | c2f71ee | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 311 |  | 
|  | 312 | *level = PG_LEVEL_1G; | 
|  | 313 | if (pud_large(*pud) || !pud_present(*pud)) | 
|  | 314 | return (pte_t *)pud; | 
|  | 315 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 316 | pmd = pmd_offset(pud, address); | 
|  | 317 | if (pmd_none(*pmd)) | 
|  | 318 | return NULL; | 
| Thomas Gleixner | 30551bb | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 319 |  | 
|  | 320 | *level = PG_LEVEL_2M; | 
| Thomas Gleixner | 9a14aef | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 321 | if (pmd_large(*pmd) || !pmd_present(*pmd)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 322 | return (pte_t *)pmd; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 323 |  | 
| Thomas Gleixner | 30551bb | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 324 | *level = PG_LEVEL_4K; | 
| Ingo Molnar | 9df8499 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 325 |  | 
| Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 326 | return pte_offset_kernel(pmd, address); | 
|  | 327 | } | 
| Pekka Paalanen | 75bb883 | 2008-05-12 21:20:56 +0200 | [diff] [blame] | 328 | EXPORT_SYMBOL_GPL(lookup_address); | 
| Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 329 |  | 
| Ingo Molnar | 9df8499 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 330 | /* | 
|  | 331 | * Set the new pmd in all the pgds we know about: | 
|  | 332 | */ | 
| Ingo Molnar | 9a3dc78 | 2008-01-30 13:33:57 +0100 | [diff] [blame] | 333 | static void __set_pmd_pte(pte_t *kpte, unsigned long address, pte_t pte) | 
| Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 334 | { | 
| Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 335 | /* change init_mm */ | 
|  | 336 | set_pte_atomic(kpte, pte); | 
| Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 337 | #ifdef CONFIG_X86_32 | 
| Ingo Molnar | e4b71dc | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 338 | if (!SHARED_KERNEL_PMD) { | 
| Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 339 | struct page *page; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 340 |  | 
| Jeremy Fitzhardinge | e3ed910 | 2008-01-30 13:34:11 +0100 | [diff] [blame] | 341 | list_for_each_entry(page, &pgd_list, lru) { | 
| Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 342 | pgd_t *pgd; | 
|  | 343 | pud_t *pud; | 
|  | 344 | pmd_t *pmd; | 
| Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 345 |  | 
| Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 346 | pgd = (pgd_t *)page_address(page) + pgd_index(address); | 
|  | 347 | pud = pud_offset(pgd, address); | 
|  | 348 | pmd = pmd_offset(pud, address); | 
|  | 349 | set_pte_atomic((pte_t *)pmd, pte); | 
|  | 350 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 351 | } | 
| Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 352 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 353 | } | 
|  | 354 |  | 
| Ingo Molnar | 9df8499 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 355 | static int | 
|  | 356 | try_preserve_large_page(pte_t *kpte, unsigned long address, | 
|  | 357 | struct cpa_data *cpa) | 
| Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 358 | { | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 359 | unsigned long nextpage_addr, numpages, pmask, psize, flags, addr, pfn; | 
| Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 360 | pte_t new_pte, old_pte, *tmp; | 
|  | 361 | pgprot_t old_prot, new_prot; | 
| Thomas Gleixner | fac8493 | 2008-02-09 23:24:09 +0100 | [diff] [blame] | 362 | int i, do_split = 1; | 
| Harvey Harrison | da7bfc5 | 2008-02-09 23:24:08 +0100 | [diff] [blame] | 363 | unsigned int level; | 
| Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 364 |  | 
| Andi Kleen | c9caa02 | 2008-03-12 03:53:29 +0100 | [diff] [blame] | 365 | if (cpa->force_split) | 
|  | 366 | return 1; | 
|  | 367 |  | 
| Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 368 | spin_lock_irqsave(&pgd_lock, flags); | 
|  | 369 | /* | 
|  | 370 | * Check for races, another CPU might have split this page | 
|  | 371 | * up already: | 
|  | 372 | */ | 
|  | 373 | tmp = lookup_address(address, &level); | 
|  | 374 | if (tmp != kpte) | 
|  | 375 | goto out_unlock; | 
|  | 376 |  | 
|  | 377 | switch (level) { | 
|  | 378 | case PG_LEVEL_2M: | 
| Andi Kleen | 31422c5 | 2008-02-04 16:48:08 +0100 | [diff] [blame] | 379 | psize = PMD_PAGE_SIZE; | 
|  | 380 | pmask = PMD_PAGE_MASK; | 
| Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 381 | break; | 
| Andi Kleen | f07333f | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 382 | #ifdef CONFIG_X86_64 | 
| Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 383 | case PG_LEVEL_1G: | 
| Andi Kleen | 5d3c8b2 | 2008-02-13 16:20:35 +0100 | [diff] [blame] | 384 | psize = PUD_PAGE_SIZE; | 
|  | 385 | pmask = PUD_PAGE_MASK; | 
| Andi Kleen | f07333f | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 386 | break; | 
|  | 387 | #endif | 
| Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 388 | default: | 
| Ingo Molnar | beaff63 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 389 | do_split = -EINVAL; | 
| Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 390 | goto out_unlock; | 
|  | 391 | } | 
|  | 392 |  | 
|  | 393 | /* | 
|  | 394 | * Calculate the number of pages, which fit into this large | 
|  | 395 | * page starting at address: | 
|  | 396 | */ | 
|  | 397 | nextpage_addr = (address + psize) & pmask; | 
|  | 398 | numpages = (nextpage_addr - address) >> PAGE_SHIFT; | 
| Rafael J. Wysocki | 9b5cf48 | 2008-03-03 01:17:37 +0100 | [diff] [blame] | 399 | if (numpages < cpa->numpages) | 
|  | 400 | cpa->numpages = numpages; | 
| Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 401 |  | 
|  | 402 | /* | 
|  | 403 | * We are safe now. Check whether the new pgprot is the same: | 
|  | 404 | */ | 
|  | 405 | old_pte = *kpte; | 
|  | 406 | old_prot = new_prot = pte_pgprot(old_pte); | 
|  | 407 |  | 
|  | 408 | pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr); | 
|  | 409 | pgprot_val(new_prot) |= pgprot_val(cpa->mask_set); | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 410 |  | 
|  | 411 | /* | 
|  | 412 | * old_pte points to the large page base address. So we need | 
|  | 413 | * to add the offset of the virtual address: | 
|  | 414 | */ | 
|  | 415 | pfn = pte_pfn(old_pte) + ((address & (psize - 1)) >> PAGE_SHIFT); | 
|  | 416 | cpa->pfn = pfn; | 
|  | 417 |  | 
|  | 418 | new_prot = static_protections(new_prot, address, pfn); | 
| Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 419 |  | 
|  | 420 | /* | 
| Thomas Gleixner | fac8493 | 2008-02-09 23:24:09 +0100 | [diff] [blame] | 421 | * We need to check the full range, whether | 
|  | 422 | * static_protection() requires a different pgprot for one of | 
|  | 423 | * the pages in the range we try to preserve: | 
|  | 424 | */ | 
|  | 425 | addr = address + PAGE_SIZE; | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 426 | pfn++; | 
| Rafael J. Wysocki | 9b5cf48 | 2008-03-03 01:17:37 +0100 | [diff] [blame] | 427 | for (i = 1; i < cpa->numpages; i++, addr += PAGE_SIZE, pfn++) { | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 428 | pgprot_t chk_prot = static_protections(new_prot, addr, pfn); | 
| Thomas Gleixner | fac8493 | 2008-02-09 23:24:09 +0100 | [diff] [blame] | 429 |  | 
|  | 430 | if (pgprot_val(chk_prot) != pgprot_val(new_prot)) | 
|  | 431 | goto out_unlock; | 
|  | 432 | } | 
|  | 433 |  | 
|  | 434 | /* | 
| Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 435 | * If there are no changes, return. maxpages has been updated | 
|  | 436 | * above: | 
|  | 437 | */ | 
|  | 438 | if (pgprot_val(new_prot) == pgprot_val(old_prot)) { | 
| Ingo Molnar | beaff63 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 439 | do_split = 0; | 
| Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 440 | goto out_unlock; | 
|  | 441 | } | 
|  | 442 |  | 
|  | 443 | /* | 
|  | 444 | * We need to change the attributes. Check, whether we can | 
|  | 445 | * change the large page in one go. We request a split, when | 
|  | 446 | * the address is not aligned and the number of pages is | 
|  | 447 | * smaller than the number of pages in the large page. Note | 
|  | 448 | * that we limited the number of possible pages already to | 
|  | 449 | * the number of pages in the large page. | 
|  | 450 | */ | 
| Rafael J. Wysocki | 9b5cf48 | 2008-03-03 01:17:37 +0100 | [diff] [blame] | 451 | if (address == (nextpage_addr - psize) && cpa->numpages == numpages) { | 
| Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 452 | /* | 
|  | 453 | * The address is aligned and the number of pages | 
|  | 454 | * covers the full page. | 
|  | 455 | */ | 
|  | 456 | new_pte = pfn_pte(pte_pfn(old_pte), canon_pgprot(new_prot)); | 
|  | 457 | __set_pmd_pte(kpte, address, new_pte); | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 458 | cpa->flags |= CPA_FLUSHTLB; | 
| Ingo Molnar | beaff63 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 459 | do_split = 0; | 
| Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 460 | } | 
|  | 461 |  | 
|  | 462 | out_unlock: | 
|  | 463 | spin_unlock_irqrestore(&pgd_lock, flags); | 
| Ingo Molnar | 9df8499 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 464 |  | 
| Ingo Molnar | beaff63 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 465 | return do_split; | 
| Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 466 | } | 
|  | 467 |  | 
| Ingo Molnar | 7afe15b | 2008-01-30 13:33:57 +0100 | [diff] [blame] | 468 | static int split_large_page(pte_t *kpte, unsigned long address) | 
| Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 469 | { | 
| Thomas Gleixner | 7b610ee | 2008-02-04 16:48:10 +0100 | [diff] [blame] | 470 | unsigned long flags, pfn, pfninc = 1; | 
| Ingo Molnar | 86f0398 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 471 | unsigned int i, level; | 
| Ingo Molnar | 9df8499 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 472 | pte_t *pbase, *tmp; | 
|  | 473 | pgprot_t ref_prot; | 
| Suresh Siddha | ad5ca55 | 2008-09-23 14:00:42 -0700 | [diff] [blame] | 474 | struct page *base; | 
|  | 475 |  | 
|  | 476 | if (!debug_pagealloc) | 
|  | 477 | spin_unlock(&cpa_lock); | 
|  | 478 | base = alloc_pages(GFP_KERNEL, 0); | 
|  | 479 | if (!debug_pagealloc) | 
|  | 480 | spin_lock(&cpa_lock); | 
| Suresh Siddha | 8311eb8 | 2008-09-23 14:00:41 -0700 | [diff] [blame] | 481 | if (!base) | 
|  | 482 | return -ENOMEM; | 
| Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 483 |  | 
| Ingo Molnar | 9a3dc78 | 2008-01-30 13:33:57 +0100 | [diff] [blame] | 484 | spin_lock_irqsave(&pgd_lock, flags); | 
| Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 485 | /* | 
|  | 486 | * Check for races, another CPU might have split this page | 
|  | 487 | * up for us already: | 
|  | 488 | */ | 
|  | 489 | tmp = lookup_address(address, &level); | 
| Ingo Molnar | 6ce9fc1 | 2008-02-04 16:48:08 +0100 | [diff] [blame] | 490 | if (tmp != kpte) | 
| Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 491 | goto out_unlock; | 
|  | 492 |  | 
| Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 493 | pbase = (pte_t *)page_address(base); | 
| Jeremy Fitzhardinge | 6944a9c | 2008-03-17 16:37:01 -0700 | [diff] [blame] | 494 | paravirt_alloc_pte(&init_mm, page_to_pfn(base)); | 
| Thomas Gleixner | 07cf89c | 2008-02-04 16:48:08 +0100 | [diff] [blame] | 495 | ref_prot = pte_pgprot(pte_clrhuge(*kpte)); | 
| Ingo Molnar | 7a5714e | 2009-02-20 17:44:21 +0100 | [diff] [blame] | 496 | /* | 
|  | 497 | * If we ever want to utilize the PAT bit, we need to | 
|  | 498 | * update this function to make sure it's converted from | 
|  | 499 | * bit 12 to bit 7 when we cross from the 2MB level to | 
|  | 500 | * the 4K level: | 
|  | 501 | */ | 
|  | 502 | WARN_ON_ONCE(pgprot_val(ref_prot) & _PAGE_PAT_LARGE); | 
| Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 503 |  | 
| Andi Kleen | f07333f | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 504 | #ifdef CONFIG_X86_64 | 
|  | 505 | if (level == PG_LEVEL_1G) { | 
|  | 506 | pfninc = PMD_PAGE_SIZE >> PAGE_SHIFT; | 
|  | 507 | pgprot_val(ref_prot) |= _PAGE_PSE; | 
| Andi Kleen | f07333f | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 508 | } | 
|  | 509 | #endif | 
|  | 510 |  | 
| Thomas Gleixner | 63c1dcf | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 511 | /* | 
|  | 512 | * Get the target pfn from the original entry: | 
|  | 513 | */ | 
|  | 514 | pfn = pte_pfn(*kpte); | 
| Andi Kleen | f07333f | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 515 | for (i = 0; i < PTRS_PER_PTE; i++, pfn += pfninc) | 
| Thomas Gleixner | 63c1dcf | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 516 | set_pte(&pbase[i], pfn_pte(pfn, ref_prot)); | 
| Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 517 |  | 
| Andi Kleen | ce0c0e5 | 2008-05-02 11:46:49 +0200 | [diff] [blame] | 518 | if (address >= (unsigned long)__va(0) && | 
| Yinghai Lu | f361a45 | 2008-07-10 20:38:26 -0700 | [diff] [blame] | 519 | address < (unsigned long)__va(max_low_pfn_mapped << PAGE_SHIFT)) | 
|  | 520 | split_page_count(level); | 
|  | 521 |  | 
|  | 522 | #ifdef CONFIG_X86_64 | 
|  | 523 | if (address >= (unsigned long)__va(1UL<<32) && | 
| Thomas Gleixner | 65280e6 | 2008-05-05 16:35:21 +0200 | [diff] [blame] | 524 | address < (unsigned long)__va(max_pfn_mapped << PAGE_SHIFT)) | 
|  | 525 | split_page_count(level); | 
| Yinghai Lu | f361a45 | 2008-07-10 20:38:26 -0700 | [diff] [blame] | 526 | #endif | 
| Andi Kleen | ce0c0e5 | 2008-05-02 11:46:49 +0200 | [diff] [blame] | 527 |  | 
| Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 528 | /* | 
| Ingo Molnar | 07a66d7 | 2009-02-20 08:04:13 +0100 | [diff] [blame] | 529 | * Install the new, split up pagetable. | 
| Huang, Ying | 4c881ca | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 530 | * | 
| Ingo Molnar | 07a66d7 | 2009-02-20 08:04:13 +0100 | [diff] [blame] | 531 | * We use the standard kernel pagetable protections for the new | 
|  | 532 | * pagetable protections, the actual ptes set above control the | 
|  | 533 | * primary protection behavior: | 
| Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 534 | */ | 
| Ingo Molnar | 07a66d7 | 2009-02-20 08:04:13 +0100 | [diff] [blame] | 535 | __set_pmd_pte(kpte, address, mk_pte(base, __pgprot(_KERNPG_TABLE))); | 
| Ingo Molnar | 211b3d0 | 2009-03-10 22:31:03 +0100 | [diff] [blame] | 536 |  | 
|  | 537 | /* | 
|  | 538 | * Intel Atom errata AAH41 workaround. | 
|  | 539 | * | 
|  | 540 | * The real fix should be in hw or in a microcode update, but | 
|  | 541 | * we also probabilistically try to reduce the window of having | 
|  | 542 | * a large TLB mixed with 4K TLBs while instruction fetches are | 
|  | 543 | * going on. | 
|  | 544 | */ | 
|  | 545 | __flush_tlb_all(); | 
|  | 546 |  | 
| Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 547 | base = NULL; | 
|  | 548 |  | 
|  | 549 | out_unlock: | 
| Thomas Gleixner | eb5b5f0 | 2008-02-09 23:24:09 +0100 | [diff] [blame] | 550 | /* | 
|  | 551 | * If we dropped out via the lookup_address check under | 
|  | 552 | * pgd_lock then stick the page back into the pool: | 
|  | 553 | */ | 
| Suresh Siddha | 8311eb8 | 2008-09-23 14:00:41 -0700 | [diff] [blame] | 554 | if (base) | 
|  | 555 | __free_page(base); | 
| Ingo Molnar | 9a3dc78 | 2008-01-30 13:33:57 +0100 | [diff] [blame] | 556 | spin_unlock_irqrestore(&pgd_lock, flags); | 
| Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 557 |  | 
| Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 558 | return 0; | 
|  | 559 | } | 
|  | 560 |  | 
| Suresh Siddha | a1e4621 | 2009-01-20 14:20:21 -0800 | [diff] [blame] | 561 | static int __cpa_process_fault(struct cpa_data *cpa, unsigned long vaddr, | 
|  | 562 | int primary) | 
|  | 563 | { | 
|  | 564 | /* | 
|  | 565 | * Ignore all non primary paths. | 
|  | 566 | */ | 
|  | 567 | if (!primary) | 
|  | 568 | return 0; | 
|  | 569 |  | 
|  | 570 | /* | 
|  | 571 | * Ignore the NULL PTE for kernel identity mapping, as it is expected | 
|  | 572 | * to have holes. | 
|  | 573 | * Also set numpages to '1' indicating that we processed cpa req for | 
|  | 574 | * one virtual address page and its pfn. TBD: numpages can be set based | 
|  | 575 | * on the initial value and the level returned by lookup_address(). | 
|  | 576 | */ | 
|  | 577 | if (within(vaddr, PAGE_OFFSET, | 
|  | 578 | PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT))) { | 
|  | 579 | cpa->numpages = 1; | 
|  | 580 | cpa->pfn = __pa(vaddr) >> PAGE_SHIFT; | 
|  | 581 | return 0; | 
|  | 582 | } else { | 
|  | 583 | WARN(1, KERN_WARNING "CPA: called for zero pte. " | 
|  | 584 | "vaddr = %lx cpa->vaddr = %lx\n", vaddr, | 
|  | 585 | *cpa->vaddr); | 
|  | 586 |  | 
|  | 587 | return -EFAULT; | 
|  | 588 | } | 
|  | 589 | } | 
|  | 590 |  | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 591 | static int __change_page_attr(struct cpa_data *cpa, int primary) | 
| Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 592 | { | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 593 | unsigned long address; | 
| Harvey Harrison | da7bfc5 | 2008-02-09 23:24:08 +0100 | [diff] [blame] | 594 | int do_split, err; | 
|  | 595 | unsigned int level; | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 596 | pte_t *kpte, old_pte; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 597 |  | 
| venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 598 | if (cpa->flags & CPA_PAGES_ARRAY) | 
|  | 599 | address = (unsigned long)page_address(cpa->pages[cpa->curpage]); | 
|  | 600 | else if (cpa->flags & CPA_ARRAY) | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 601 | address = cpa->vaddr[cpa->curpage]; | 
|  | 602 | else | 
|  | 603 | address = *cpa->vaddr; | 
| Ingo Molnar | 97f99fe | 2008-01-30 13:33:55 +0100 | [diff] [blame] | 604 | repeat: | 
| Ingo Molnar | f0646e4 | 2008-01-30 13:33:43 +0100 | [diff] [blame] | 605 | kpte = lookup_address(address, &level); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 606 | if (!kpte) | 
| Suresh Siddha | a1e4621 | 2009-01-20 14:20:21 -0800 | [diff] [blame] | 607 | return __cpa_process_fault(cpa, address, primary); | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 608 |  | 
|  | 609 | old_pte = *kpte; | 
| Suresh Siddha | a1e4621 | 2009-01-20 14:20:21 -0800 | [diff] [blame] | 610 | if (!pte_val(old_pte)) | 
|  | 611 | return __cpa_process_fault(cpa, address, primary); | 
| Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 612 |  | 
| Thomas Gleixner | 30551bb | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 613 | if (level == PG_LEVEL_4K) { | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 614 | pte_t new_pte; | 
| Arjan van de Ven | 626c2c9 | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 615 | pgprot_t new_prot = pte_pgprot(old_pte); | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 616 | unsigned long pfn = pte_pfn(old_pte); | 
| Thomas Gleixner | a72a08a | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 617 |  | 
| Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 618 | pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr); | 
|  | 619 | pgprot_val(new_prot) |= pgprot_val(cpa->mask_set); | 
| Ingo Molnar | 86f0398 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 620 |  | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 621 | new_prot = static_protections(new_prot, address, pfn); | 
| Ingo Molnar | 86f0398 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 622 |  | 
| Arjan van de Ven | 626c2c9 | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 623 | /* | 
|  | 624 | * We need to keep the pfn from the existing PTE, | 
|  | 625 | * after all we're only going to change it's attributes | 
|  | 626 | * not the memory it points to | 
|  | 627 | */ | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 628 | new_pte = pfn_pte(pfn, canon_pgprot(new_prot)); | 
|  | 629 | cpa->pfn = pfn; | 
| Thomas Gleixner | f4ae5da | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 630 | /* | 
|  | 631 | * Do we really change anything ? | 
|  | 632 | */ | 
|  | 633 | if (pte_val(old_pte) != pte_val(new_pte)) { | 
|  | 634 | set_pte_atomic(kpte, new_pte); | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 635 | cpa->flags |= CPA_FLUSHTLB; | 
| Thomas Gleixner | f4ae5da | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 636 | } | 
| Rafael J. Wysocki | 9b5cf48 | 2008-03-03 01:17:37 +0100 | [diff] [blame] | 637 | cpa->numpages = 1; | 
| Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 638 | return 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 639 | } | 
| Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 640 |  | 
|  | 641 | /* | 
|  | 642 | * Check, whether we can keep the large page intact | 
|  | 643 | * and just change the pte: | 
|  | 644 | */ | 
| Ingo Molnar | beaff63 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 645 | do_split = try_preserve_large_page(kpte, address, cpa); | 
| Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 646 | /* | 
|  | 647 | * When the range fits into the existing large page, | 
| Rafael J. Wysocki | 9b5cf48 | 2008-03-03 01:17:37 +0100 | [diff] [blame] | 648 | * return. cp->numpages and cpa->tlbflush have been updated in | 
| Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 649 | * try_large_page: | 
|  | 650 | */ | 
| Ingo Molnar | 87f7f8f | 2008-02-04 16:48:10 +0100 | [diff] [blame] | 651 | if (do_split <= 0) | 
|  | 652 | return do_split; | 
| Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 653 |  | 
|  | 654 | /* | 
|  | 655 | * We have to split the large page: | 
|  | 656 | */ | 
| Ingo Molnar | 87f7f8f | 2008-02-04 16:48:10 +0100 | [diff] [blame] | 657 | err = split_large_page(kpte, address); | 
|  | 658 | if (!err) { | 
| Suresh Siddha | ad5ca55 | 2008-09-23 14:00:42 -0700 | [diff] [blame] | 659 | /* | 
|  | 660 | * Do a global flush tlb after splitting the large page | 
|  | 661 | * and before we do the actual change page attribute in the PTE. | 
|  | 662 | * | 
|  | 663 | * With out this, we violate the TLB application note, that says | 
|  | 664 | * "The TLBs may contain both ordinary and large-page | 
|  | 665 | *  translations for a 4-KByte range of linear addresses. This | 
|  | 666 | *  may occur if software modifies the paging structures so that | 
|  | 667 | *  the page size used for the address range changes. If the two | 
|  | 668 | *  translations differ with respect to page frame or attributes | 
|  | 669 | *  (e.g., permissions), processor behavior is undefined and may | 
|  | 670 | *  be implementation-specific." | 
|  | 671 | * | 
|  | 672 | * We do this global tlb flush inside the cpa_lock, so that we | 
|  | 673 | * don't allow any other cpu, with stale tlb entries change the | 
|  | 674 | * page attribute in parallel, that also falls into the | 
|  | 675 | * just split large page entry. | 
|  | 676 | */ | 
|  | 677 | flush_tlb_all(); | 
| Ingo Molnar | 87f7f8f | 2008-02-04 16:48:10 +0100 | [diff] [blame] | 678 | goto repeat; | 
|  | 679 | } | 
| Ingo Molnar | beaff63 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 680 |  | 
| Ingo Molnar | 87f7f8f | 2008-02-04 16:48:10 +0100 | [diff] [blame] | 681 | return err; | 
| Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 682 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 683 |  | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 684 | static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias); | 
|  | 685 |  | 
|  | 686 | static int cpa_process_alias(struct cpa_data *cpa) | 
| Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 687 | { | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 688 | struct cpa_data alias_cpa; | 
| Thomas Gleixner | f34b439 | 2008-02-15 22:17:57 +0100 | [diff] [blame] | 689 | int ret = 0; | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 690 | unsigned long temp_cpa_vaddr, vaddr; | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 691 |  | 
| Yinghai Lu | 965194c | 2008-07-12 14:31:28 -0700 | [diff] [blame] | 692 | if (cpa->pfn >= max_pfn_mapped) | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 693 | return 0; | 
|  | 694 |  | 
| Yinghai Lu | f361a45 | 2008-07-10 20:38:26 -0700 | [diff] [blame] | 695 | #ifdef CONFIG_X86_64 | 
| Yinghai Lu | 965194c | 2008-07-12 14:31:28 -0700 | [diff] [blame] | 696 | if (cpa->pfn >= max_low_pfn_mapped && cpa->pfn < (1UL<<(32-PAGE_SHIFT))) | 
| Yinghai Lu | f361a45 | 2008-07-10 20:38:26 -0700 | [diff] [blame] | 697 | return 0; | 
|  | 698 | #endif | 
| Thomas Gleixner | f34b439 | 2008-02-15 22:17:57 +0100 | [diff] [blame] | 699 | /* | 
|  | 700 | * No need to redo, when the primary call touched the direct | 
|  | 701 | * mapping already: | 
|  | 702 | */ | 
| venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 703 | if (cpa->flags & CPA_PAGES_ARRAY) | 
|  | 704 | vaddr = (unsigned long)page_address(cpa->pages[cpa->curpage]); | 
|  | 705 | else if (cpa->flags & CPA_ARRAY) | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 706 | vaddr = cpa->vaddr[cpa->curpage]; | 
|  | 707 | else | 
|  | 708 | vaddr = *cpa->vaddr; | 
|  | 709 |  | 
|  | 710 | if (!(within(vaddr, PAGE_OFFSET, | 
| Suresh Siddha | a1e4621 | 2009-01-20 14:20:21 -0800 | [diff] [blame] | 711 | PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT)))) { | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 712 |  | 
| Thomas Gleixner | f34b439 | 2008-02-15 22:17:57 +0100 | [diff] [blame] | 713 | alias_cpa = *cpa; | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 714 | temp_cpa_vaddr = (unsigned long) __va(cpa->pfn << PAGE_SHIFT); | 
|  | 715 | alias_cpa.vaddr = &temp_cpa_vaddr; | 
| venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 716 | alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY); | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 717 |  | 
| Thomas Gleixner | f34b439 | 2008-02-15 22:17:57 +0100 | [diff] [blame] | 718 |  | 
|  | 719 | ret = __change_page_attr_set_clr(&alias_cpa, 0); | 
|  | 720 | } | 
| Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 721 |  | 
| Arjan van de Ven | 488fd99 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 722 | #ifdef CONFIG_X86_64 | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 723 | if (ret) | 
|  | 724 | return ret; | 
| Thomas Gleixner | 0879750 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 725 | /* | 
| Thomas Gleixner | f34b439 | 2008-02-15 22:17:57 +0100 | [diff] [blame] | 726 | * No need to redo, when the primary call touched the high | 
|  | 727 | * mapping already: | 
|  | 728 | */ | 
| Jeremy Fitzhardinge | 93dbda7 | 2009-02-26 17:35:44 -0800 | [diff] [blame] | 729 | if (within(vaddr, (unsigned long) _text, _brk_end)) | 
| Thomas Gleixner | f34b439 | 2008-02-15 22:17:57 +0100 | [diff] [blame] | 730 | return 0; | 
|  | 731 |  | 
|  | 732 | /* | 
| Thomas Gleixner | 0879750 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 733 | * If the physical address is inside the kernel map, we need | 
|  | 734 | * to touch the high mapped kernel as well: | 
|  | 735 | */ | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 736 | if (!within(cpa->pfn, highmap_start_pfn(), highmap_end_pfn())) | 
|  | 737 | return 0; | 
| Thomas Gleixner | 0879750 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 738 |  | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 739 | alias_cpa = *cpa; | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 740 | temp_cpa_vaddr = (cpa->pfn << PAGE_SHIFT) + __START_KERNEL_map - phys_base; | 
|  | 741 | alias_cpa.vaddr = &temp_cpa_vaddr; | 
| venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 742 | alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY); | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 743 |  | 
|  | 744 | /* | 
|  | 745 | * The high mapping range is imprecise, so ignore the return value. | 
|  | 746 | */ | 
|  | 747 | __change_page_attr_set_clr(&alias_cpa, 0); | 
| Thomas Gleixner | 0879750 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 748 | #endif | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 749 | return ret; | 
| Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 750 | } | 
|  | 751 |  | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 752 | static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias) | 
| Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 753 | { | 
| Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 754 | int ret, numpages = cpa->numpages; | 
| Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 755 |  | 
| Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 756 | while (numpages) { | 
|  | 757 | /* | 
|  | 758 | * Store the remaining nr of pages for the large page | 
|  | 759 | * preservation check. | 
|  | 760 | */ | 
| Rafael J. Wysocki | 9b5cf48 | 2008-03-03 01:17:37 +0100 | [diff] [blame] | 761 | cpa->numpages = numpages; | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 762 | /* for array changes, we can't use large page */ | 
| venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 763 | if (cpa->flags & (CPA_ARRAY | CPA_PAGES_ARRAY)) | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 764 | cpa->numpages = 1; | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 765 |  | 
| Suresh Siddha | ad5ca55 | 2008-09-23 14:00:42 -0700 | [diff] [blame] | 766 | if (!debug_pagealloc) | 
|  | 767 | spin_lock(&cpa_lock); | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 768 | ret = __change_page_attr(cpa, checkalias); | 
| Suresh Siddha | ad5ca55 | 2008-09-23 14:00:42 -0700 | [diff] [blame] | 769 | if (!debug_pagealloc) | 
|  | 770 | spin_unlock(&cpa_lock); | 
| Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 771 | if (ret) | 
|  | 772 | return ret; | 
| Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 773 |  | 
| Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 774 | if (checkalias) { | 
|  | 775 | ret = cpa_process_alias(cpa); | 
|  | 776 | if (ret) | 
|  | 777 | return ret; | 
|  | 778 | } | 
|  | 779 |  | 
| Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 780 | /* | 
|  | 781 | * Adjust the number of pages with the result of the | 
|  | 782 | * CPA operation. Either a large page has been | 
|  | 783 | * preserved or a single page update happened. | 
|  | 784 | */ | 
| Rafael J. Wysocki | 9b5cf48 | 2008-03-03 01:17:37 +0100 | [diff] [blame] | 785 | BUG_ON(cpa->numpages > numpages); | 
|  | 786 | numpages -= cpa->numpages; | 
| venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 787 | if (cpa->flags & (CPA_PAGES_ARRAY | CPA_ARRAY)) | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 788 | cpa->curpage++; | 
|  | 789 | else | 
|  | 790 | *cpa->vaddr += cpa->numpages * PAGE_SIZE; | 
|  | 791 |  | 
| Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 792 | } | 
| Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 793 | return 0; | 
|  | 794 | } | 
|  | 795 |  | 
| Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 796 | static inline int cache_attr(pgprot_t attr) | 
|  | 797 | { | 
|  | 798 | return pgprot_val(attr) & | 
|  | 799 | (_PAGE_PAT | _PAGE_PAT_LARGE | _PAGE_PWT | _PAGE_PCD); | 
|  | 800 | } | 
|  | 801 |  | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 802 | static int change_page_attr_set_clr(unsigned long *addr, int numpages, | 
| Andi Kleen | c9caa02 | 2008-03-12 03:53:29 +0100 | [diff] [blame] | 803 | pgprot_t mask_set, pgprot_t mask_clr, | 
| venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 804 | int force_split, int in_flag, | 
|  | 805 | struct page **pages) | 
| Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 806 | { | 
| Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 807 | struct cpa_data cpa; | 
| Ingo Molnar | cacf890 | 2008-08-21 13:46:33 +0200 | [diff] [blame] | 808 | int ret, cache, checkalias; | 
| Thomas Gleixner | 331e406 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 809 |  | 
|  | 810 | /* | 
|  | 811 | * Check, if we are requested to change a not supported | 
|  | 812 | * feature: | 
|  | 813 | */ | 
|  | 814 | mask_set = canon_pgprot(mask_set); | 
|  | 815 | mask_clr = canon_pgprot(mask_clr); | 
| Andi Kleen | c9caa02 | 2008-03-12 03:53:29 +0100 | [diff] [blame] | 816 | if (!pgprot_val(mask_set) && !pgprot_val(mask_clr) && !force_split) | 
| Thomas Gleixner | 331e406 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 817 | return 0; | 
|  | 818 |  | 
| Thomas Gleixner | 69b1415 | 2008-02-13 11:04:50 +0100 | [diff] [blame] | 819 | /* Ensure we are PAGE_SIZE aligned */ | 
| venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 820 | if (in_flag & CPA_ARRAY) { | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 821 | int i; | 
|  | 822 | for (i = 0; i < numpages; i++) { | 
|  | 823 | if (addr[i] & ~PAGE_MASK) { | 
|  | 824 | addr[i] &= PAGE_MASK; | 
|  | 825 | WARN_ON_ONCE(1); | 
|  | 826 | } | 
|  | 827 | } | 
| venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 828 | } else if (!(in_flag & CPA_PAGES_ARRAY)) { | 
|  | 829 | /* | 
|  | 830 | * in_flag of CPA_PAGES_ARRAY implies it is aligned. | 
|  | 831 | * No need to cehck in that case | 
|  | 832 | */ | 
|  | 833 | if (*addr & ~PAGE_MASK) { | 
|  | 834 | *addr &= PAGE_MASK; | 
|  | 835 | /* | 
|  | 836 | * People should not be passing in unaligned addresses: | 
|  | 837 | */ | 
|  | 838 | WARN_ON_ONCE(1); | 
|  | 839 | } | 
| Thomas Gleixner | 69b1415 | 2008-02-13 11:04:50 +0100 | [diff] [blame] | 840 | } | 
|  | 841 |  | 
| Nick Piggin | 5843d9a | 2008-08-01 03:15:21 +0200 | [diff] [blame] | 842 | /* Must avoid aliasing mappings in the highmem code */ | 
|  | 843 | kmap_flush_unused(); | 
|  | 844 |  | 
| Nick Piggin | db64fe0 | 2008-10-18 20:27:03 -0700 | [diff] [blame] | 845 | vm_unmap_aliases(); | 
|  | 846 |  | 
| Thomas Gleixner | 7ad9de6 | 2009-02-12 21:16:09 +0100 | [diff] [blame] | 847 | /* | 
|  | 848 | * If we're called with lazy mmu updates enabled, the | 
|  | 849 | * in-memory pte state may be stale.  Flush pending updates to | 
|  | 850 | * bring them up to date. | 
|  | 851 | */ | 
|  | 852 | arch_flush_lazy_mmu_mode(); | 
|  | 853 |  | 
| Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 854 | cpa.vaddr = addr; | 
| venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 855 | cpa.pages = pages; | 
| Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 856 | cpa.numpages = numpages; | 
|  | 857 | cpa.mask_set = mask_set; | 
|  | 858 | cpa.mask_clr = mask_clr; | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 859 | cpa.flags = 0; | 
|  | 860 | cpa.curpage = 0; | 
| Andi Kleen | c9caa02 | 2008-03-12 03:53:29 +0100 | [diff] [blame] | 861 | cpa.force_split = force_split; | 
| Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 862 |  | 
| venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 863 | if (in_flag & (CPA_ARRAY | CPA_PAGES_ARRAY)) | 
|  | 864 | cpa.flags |= in_flag; | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 865 |  | 
| Thomas Gleixner | af96e44 | 2008-02-15 21:49:46 +0100 | [diff] [blame] | 866 | /* No alias checking for _NX bit modifications */ | 
|  | 867 | checkalias = (pgprot_val(mask_set) | pgprot_val(mask_clr)) != _PAGE_NX; | 
|  | 868 |  | 
|  | 869 | ret = __change_page_attr_set_clr(&cpa, checkalias); | 
| Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 870 |  | 
| Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 871 | /* | 
| Thomas Gleixner | f4ae5da | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 872 | * Check whether we really changed something: | 
|  | 873 | */ | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 874 | if (!(cpa.flags & CPA_FLUSHTLB)) | 
| Shaohua Li | 1ac2f7d | 2008-08-04 14:51:24 +0800 | [diff] [blame] | 875 | goto out; | 
| Ingo Molnar | cacf890 | 2008-08-21 13:46:33 +0200 | [diff] [blame] | 876 |  | 
| Thomas Gleixner | f4ae5da | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 877 | /* | 
| Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 878 | * No need to flush, when we did not set any of the caching | 
|  | 879 | * attributes: | 
|  | 880 | */ | 
|  | 881 | cache = cache_attr(mask_set); | 
|  | 882 |  | 
|  | 883 | /* | 
| Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 884 | * On success we use clflush, when the CPU supports it to | 
|  | 885 | * avoid the wbindv. If the CPU does not support it and in the | 
| Thomas Gleixner | af1e684 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 886 | * error case we fall back to cpa_flush_all (which uses | 
| Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 887 | * wbindv): | 
|  | 888 | */ | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 889 | if (!ret && cpu_has_clflush) { | 
| venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 890 | if (cpa.flags & (CPA_PAGES_ARRAY | CPA_ARRAY)) { | 
|  | 891 | cpa_flush_array(addr, numpages, cache, | 
|  | 892 | cpa.flags, pages); | 
|  | 893 | } else | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 894 | cpa_flush_range(*addr, numpages, cache); | 
|  | 895 | } else | 
| Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 896 | cpa_flush_all(cache); | 
| Ingo Molnar | cacf890 | 2008-08-21 13:46:33 +0200 | [diff] [blame] | 897 |  | 
| Jeremy Fitzhardinge | 4f06b04 | 2009-02-11 09:32:19 -0800 | [diff] [blame] | 898 | /* | 
|  | 899 | * If we've been called with lazy mmu updates enabled, then | 
|  | 900 | * make sure that everything gets flushed out before we | 
|  | 901 | * return. | 
|  | 902 | */ | 
|  | 903 | arch_flush_lazy_mmu_mode(); | 
|  | 904 |  | 
| Thomas Gleixner | 76ebd05 | 2008-02-09 23:24:09 +0100 | [diff] [blame] | 905 | out: | 
| Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 906 | return ret; | 
|  | 907 | } | 
|  | 908 |  | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 909 | static inline int change_page_attr_set(unsigned long *addr, int numpages, | 
|  | 910 | pgprot_t mask, int array) | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 911 | { | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 912 | return change_page_attr_set_clr(addr, numpages, mask, __pgprot(0), 0, | 
| venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 913 | (array ? CPA_ARRAY : 0), NULL); | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 914 | } | 
|  | 915 |  | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 916 | static inline int change_page_attr_clear(unsigned long *addr, int numpages, | 
|  | 917 | pgprot_t mask, int array) | 
| Thomas Gleixner | 72932c7 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 918 | { | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 919 | return change_page_attr_set_clr(addr, numpages, __pgprot(0), mask, 0, | 
| venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 920 | (array ? CPA_ARRAY : 0), NULL); | 
| Thomas Gleixner | 72932c7 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 921 | } | 
|  | 922 |  | 
| venkatesh.pallipadi@intel.com | 0f35075 | 2009-03-19 14:51:15 -0700 | [diff] [blame] | 923 | static inline int cpa_set_pages_array(struct page **pages, int numpages, | 
|  | 924 | pgprot_t mask) | 
|  | 925 | { | 
|  | 926 | return change_page_attr_set_clr(NULL, numpages, mask, __pgprot(0), 0, | 
|  | 927 | CPA_PAGES_ARRAY, pages); | 
|  | 928 | } | 
|  | 929 |  | 
|  | 930 | static inline int cpa_clear_pages_array(struct page **pages, int numpages, | 
|  | 931 | pgprot_t mask) | 
|  | 932 | { | 
|  | 933 | return change_page_attr_set_clr(NULL, numpages, __pgprot(0), mask, 0, | 
|  | 934 | CPA_PAGES_ARRAY, pages); | 
|  | 935 | } | 
|  | 936 |  | 
| venkatesh.pallipadi@intel.com | 1219333 | 2008-03-18 17:00:18 -0700 | [diff] [blame] | 937 | int _set_memory_uc(unsigned long addr, int numpages) | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 938 | { | 
| Suresh Siddha | de33c44 | 2008-04-25 17:07:22 -0700 | [diff] [blame] | 939 | /* | 
|  | 940 | * for now UC MINUS. see comments in ioremap_nocache() | 
|  | 941 | */ | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 942 | return change_page_attr_set(&addr, numpages, | 
|  | 943 | __pgprot(_PAGE_CACHE_UC_MINUS), 0); | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 944 | } | 
| venkatesh.pallipadi@intel.com | 1219333 | 2008-03-18 17:00:18 -0700 | [diff] [blame] | 945 |  | 
|  | 946 | int set_memory_uc(unsigned long addr, int numpages) | 
|  | 947 | { | 
| venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 948 | int ret; | 
|  | 949 |  | 
| Suresh Siddha | de33c44 | 2008-04-25 17:07:22 -0700 | [diff] [blame] | 950 | /* | 
|  | 951 | * for now UC MINUS. see comments in ioremap_nocache() | 
|  | 952 | */ | 
| venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 953 | ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE, | 
|  | 954 | _PAGE_CACHE_UC_MINUS, NULL); | 
|  | 955 | if (ret) | 
|  | 956 | goto out_err; | 
| venkatesh.pallipadi@intel.com | 1219333 | 2008-03-18 17:00:18 -0700 | [diff] [blame] | 957 |  | 
| venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 958 | ret = _set_memory_uc(addr, numpages); | 
|  | 959 | if (ret) | 
|  | 960 | goto out_free; | 
|  | 961 |  | 
|  | 962 | return 0; | 
|  | 963 |  | 
|  | 964 | out_free: | 
|  | 965 | free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE); | 
|  | 966 | out_err: | 
|  | 967 | return ret; | 
| venkatesh.pallipadi@intel.com | 1219333 | 2008-03-18 17:00:18 -0700 | [diff] [blame] | 968 | } | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 969 | EXPORT_SYMBOL(set_memory_uc); | 
|  | 970 |  | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 971 | int set_memory_array_uc(unsigned long *addr, int addrinarray) | 
|  | 972 | { | 
| venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 973 | int i, j; | 
|  | 974 | int ret; | 
|  | 975 |  | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 976 | /* | 
|  | 977 | * for now UC MINUS. see comments in ioremap_nocache() | 
|  | 978 | */ | 
|  | 979 | for (i = 0; i < addrinarray; i++) { | 
| venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 980 | ret = reserve_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE, | 
|  | 981 | _PAGE_CACHE_UC_MINUS, NULL); | 
|  | 982 | if (ret) | 
|  | 983 | goto out_free; | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 984 | } | 
|  | 985 |  | 
| venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 986 | ret = change_page_attr_set(addr, addrinarray, | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 987 | __pgprot(_PAGE_CACHE_UC_MINUS), 1); | 
| venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 988 | if (ret) | 
|  | 989 | goto out_free; | 
| Rene Herman | c5e147c | 2008-08-22 01:02:20 +0200 | [diff] [blame] | 990 |  | 
| venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 991 | return 0; | 
|  | 992 |  | 
|  | 993 | out_free: | 
|  | 994 | for (j = 0; j < i; j++) | 
|  | 995 | free_memtype(__pa(addr[j]), __pa(addr[j]) + PAGE_SIZE); | 
|  | 996 |  | 
|  | 997 | return ret; | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 998 | } | 
|  | 999 | EXPORT_SYMBOL(set_memory_array_uc); | 
|  | 1000 |  | 
| venkatesh.pallipadi@intel.com | ef354af | 2008-03-18 17:00:23 -0700 | [diff] [blame] | 1001 | int _set_memory_wc(unsigned long addr, int numpages) | 
|  | 1002 | { | 
| venkatesh.pallipadi@intel.com | 3869c4a | 2009-04-09 14:26:50 -0700 | [diff] [blame] | 1003 | int ret; | 
|  | 1004 | ret = change_page_attr_set(&addr, numpages, | 
|  | 1005 | __pgprot(_PAGE_CACHE_UC_MINUS), 0); | 
|  | 1006 |  | 
|  | 1007 | if (!ret) { | 
|  | 1008 | ret = change_page_attr_set(&addr, numpages, | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1009 | __pgprot(_PAGE_CACHE_WC), 0); | 
| venkatesh.pallipadi@intel.com | 3869c4a | 2009-04-09 14:26:50 -0700 | [diff] [blame] | 1010 | } | 
|  | 1011 | return ret; | 
| venkatesh.pallipadi@intel.com | ef354af | 2008-03-18 17:00:23 -0700 | [diff] [blame] | 1012 | } | 
|  | 1013 |  | 
|  | 1014 | int set_memory_wc(unsigned long addr, int numpages) | 
|  | 1015 | { | 
| venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 1016 | int ret; | 
|  | 1017 |  | 
| Andreas Herrmann | 499f8f8 | 2008-06-10 16:06:21 +0200 | [diff] [blame] | 1018 | if (!pat_enabled) | 
| venkatesh.pallipadi@intel.com | ef354af | 2008-03-18 17:00:23 -0700 | [diff] [blame] | 1019 | return set_memory_uc(addr, numpages); | 
|  | 1020 |  | 
| venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 1021 | ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE, | 
|  | 1022 | _PAGE_CACHE_WC, NULL); | 
|  | 1023 | if (ret) | 
|  | 1024 | goto out_err; | 
| venkatesh.pallipadi@intel.com | ef354af | 2008-03-18 17:00:23 -0700 | [diff] [blame] | 1025 |  | 
| venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 1026 | ret = _set_memory_wc(addr, numpages); | 
|  | 1027 | if (ret) | 
|  | 1028 | goto out_free; | 
|  | 1029 |  | 
|  | 1030 | return 0; | 
|  | 1031 |  | 
|  | 1032 | out_free: | 
|  | 1033 | free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE); | 
|  | 1034 | out_err: | 
|  | 1035 | return ret; | 
| venkatesh.pallipadi@intel.com | ef354af | 2008-03-18 17:00:23 -0700 | [diff] [blame] | 1036 | } | 
|  | 1037 | EXPORT_SYMBOL(set_memory_wc); | 
|  | 1038 |  | 
| venkatesh.pallipadi@intel.com | 1219333 | 2008-03-18 17:00:18 -0700 | [diff] [blame] | 1039 | int _set_memory_wb(unsigned long addr, int numpages) | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1040 | { | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1041 | return change_page_attr_clear(&addr, numpages, | 
|  | 1042 | __pgprot(_PAGE_CACHE_MASK), 0); | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1043 | } | 
| venkatesh.pallipadi@intel.com | 1219333 | 2008-03-18 17:00:18 -0700 | [diff] [blame] | 1044 |  | 
|  | 1045 | int set_memory_wb(unsigned long addr, int numpages) | 
|  | 1046 | { | 
| venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 1047 | int ret; | 
|  | 1048 |  | 
|  | 1049 | ret = _set_memory_wb(addr, numpages); | 
|  | 1050 | if (ret) | 
|  | 1051 | return ret; | 
|  | 1052 |  | 
| venkatesh.pallipadi@intel.com | c15238d | 2008-08-20 16:45:51 -0700 | [diff] [blame] | 1053 | free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE); | 
| venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 1054 | return 0; | 
| venkatesh.pallipadi@intel.com | 1219333 | 2008-03-18 17:00:18 -0700 | [diff] [blame] | 1055 | } | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1056 | EXPORT_SYMBOL(set_memory_wb); | 
|  | 1057 |  | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1058 | int set_memory_array_wb(unsigned long *addr, int addrinarray) | 
|  | 1059 | { | 
|  | 1060 | int i; | 
| venkatesh.pallipadi@intel.com | a5593e0 | 2009-04-09 14:26:48 -0700 | [diff] [blame] | 1061 | int ret; | 
|  | 1062 |  | 
|  | 1063 | ret = change_page_attr_clear(addr, addrinarray, | 
|  | 1064 | __pgprot(_PAGE_CACHE_MASK), 1); | 
| venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 1065 | if (ret) | 
|  | 1066 | return ret; | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1067 |  | 
| venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 1068 | for (i = 0; i < addrinarray; i++) | 
|  | 1069 | free_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE); | 
| Rene Herman | c5e147c | 2008-08-22 01:02:20 +0200 | [diff] [blame] | 1070 |  | 
| venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 1071 | return 0; | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1072 | } | 
|  | 1073 | EXPORT_SYMBOL(set_memory_array_wb); | 
|  | 1074 |  | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1075 | int set_memory_x(unsigned long addr, int numpages) | 
|  | 1076 | { | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1077 | return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_NX), 0); | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1078 | } | 
|  | 1079 | EXPORT_SYMBOL(set_memory_x); | 
|  | 1080 |  | 
|  | 1081 | int set_memory_nx(unsigned long addr, int numpages) | 
|  | 1082 | { | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1083 | return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_NX), 0); | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1084 | } | 
|  | 1085 | EXPORT_SYMBOL(set_memory_nx); | 
|  | 1086 |  | 
|  | 1087 | int set_memory_ro(unsigned long addr, int numpages) | 
|  | 1088 | { | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1089 | return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_RW), 0); | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1090 | } | 
| Bruce Allan | a03352d | 2008-09-29 20:19:22 -0700 | [diff] [blame] | 1091 | EXPORT_SYMBOL_GPL(set_memory_ro); | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1092 |  | 
|  | 1093 | int set_memory_rw(unsigned long addr, int numpages) | 
|  | 1094 | { | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1095 | return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_RW), 0); | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1096 | } | 
| Bruce Allan | a03352d | 2008-09-29 20:19:22 -0700 | [diff] [blame] | 1097 | EXPORT_SYMBOL_GPL(set_memory_rw); | 
| Ingo Molnar | f62d0f0 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1098 |  | 
|  | 1099 | int set_memory_np(unsigned long addr, int numpages) | 
|  | 1100 | { | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1101 | return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_PRESENT), 0); | 
| Ingo Molnar | f62d0f0 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1102 | } | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1103 |  | 
| Andi Kleen | c9caa02 | 2008-03-12 03:53:29 +0100 | [diff] [blame] | 1104 | int set_memory_4k(unsigned long addr, int numpages) | 
|  | 1105 | { | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1106 | return change_page_attr_set_clr(&addr, numpages, __pgprot(0), | 
| venkatesh.pallipadi@intel.com | 9ae2847 | 2009-03-19 14:51:14 -0700 | [diff] [blame] | 1107 | __pgprot(0), 1, 0, NULL); | 
| Andi Kleen | c9caa02 | 2008-03-12 03:53:29 +0100 | [diff] [blame] | 1108 | } | 
|  | 1109 |  | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1110 | int set_pages_uc(struct page *page, int numpages) | 
|  | 1111 | { | 
|  | 1112 | unsigned long addr = (unsigned long)page_address(page); | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1113 |  | 
| Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1114 | return set_memory_uc(addr, numpages); | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1115 | } | 
|  | 1116 | EXPORT_SYMBOL(set_pages_uc); | 
|  | 1117 |  | 
| venkatesh.pallipadi@intel.com | 0f35075 | 2009-03-19 14:51:15 -0700 | [diff] [blame] | 1118 | int set_pages_array_uc(struct page **pages, int addrinarray) | 
|  | 1119 | { | 
|  | 1120 | unsigned long start; | 
|  | 1121 | unsigned long end; | 
|  | 1122 | int i; | 
|  | 1123 | int free_idx; | 
|  | 1124 |  | 
|  | 1125 | for (i = 0; i < addrinarray; i++) { | 
|  | 1126 | start = (unsigned long)page_address(pages[i]); | 
|  | 1127 | end = start + PAGE_SIZE; | 
|  | 1128 | if (reserve_memtype(start, end, _PAGE_CACHE_UC_MINUS, NULL)) | 
|  | 1129 | goto err_out; | 
|  | 1130 | } | 
|  | 1131 |  | 
|  | 1132 | if (cpa_set_pages_array(pages, addrinarray, | 
|  | 1133 | __pgprot(_PAGE_CACHE_UC_MINUS)) == 0) { | 
|  | 1134 | return 0; /* Success */ | 
|  | 1135 | } | 
|  | 1136 | err_out: | 
|  | 1137 | free_idx = i; | 
|  | 1138 | for (i = 0; i < free_idx; i++) { | 
|  | 1139 | start = (unsigned long)page_address(pages[i]); | 
|  | 1140 | end = start + PAGE_SIZE; | 
|  | 1141 | free_memtype(start, end); | 
|  | 1142 | } | 
|  | 1143 | return -EINVAL; | 
|  | 1144 | } | 
|  | 1145 | EXPORT_SYMBOL(set_pages_array_uc); | 
|  | 1146 |  | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1147 | int set_pages_wb(struct page *page, int numpages) | 
|  | 1148 | { | 
|  | 1149 | unsigned long addr = (unsigned long)page_address(page); | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1150 |  | 
| Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1151 | return set_memory_wb(addr, numpages); | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1152 | } | 
|  | 1153 | EXPORT_SYMBOL(set_pages_wb); | 
|  | 1154 |  | 
| venkatesh.pallipadi@intel.com | 0f35075 | 2009-03-19 14:51:15 -0700 | [diff] [blame] | 1155 | int set_pages_array_wb(struct page **pages, int addrinarray) | 
|  | 1156 | { | 
|  | 1157 | int retval; | 
|  | 1158 | unsigned long start; | 
|  | 1159 | unsigned long end; | 
|  | 1160 | int i; | 
|  | 1161 |  | 
|  | 1162 | retval = cpa_clear_pages_array(pages, addrinarray, | 
|  | 1163 | __pgprot(_PAGE_CACHE_MASK)); | 
| venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 1164 | if (retval) | 
|  | 1165 | return retval; | 
| venkatesh.pallipadi@intel.com | 0f35075 | 2009-03-19 14:51:15 -0700 | [diff] [blame] | 1166 |  | 
|  | 1167 | for (i = 0; i < addrinarray; i++) { | 
|  | 1168 | start = (unsigned long)page_address(pages[i]); | 
|  | 1169 | end = start + PAGE_SIZE; | 
|  | 1170 | free_memtype(start, end); | 
|  | 1171 | } | 
|  | 1172 |  | 
| venkatesh.pallipadi@intel.com | 9fa3ab3 | 2009-04-09 14:26:49 -0700 | [diff] [blame] | 1173 | return 0; | 
| venkatesh.pallipadi@intel.com | 0f35075 | 2009-03-19 14:51:15 -0700 | [diff] [blame] | 1174 | } | 
|  | 1175 | EXPORT_SYMBOL(set_pages_array_wb); | 
|  | 1176 |  | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1177 | int set_pages_x(struct page *page, int numpages) | 
|  | 1178 | { | 
|  | 1179 | unsigned long addr = (unsigned long)page_address(page); | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1180 |  | 
| Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1181 | return set_memory_x(addr, numpages); | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1182 | } | 
|  | 1183 | EXPORT_SYMBOL(set_pages_x); | 
|  | 1184 |  | 
|  | 1185 | int set_pages_nx(struct page *page, int numpages) | 
|  | 1186 | { | 
|  | 1187 | unsigned long addr = (unsigned long)page_address(page); | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1188 |  | 
| Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1189 | return set_memory_nx(addr, numpages); | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1190 | } | 
|  | 1191 | EXPORT_SYMBOL(set_pages_nx); | 
|  | 1192 |  | 
|  | 1193 | int set_pages_ro(struct page *page, int numpages) | 
|  | 1194 | { | 
|  | 1195 | unsigned long addr = (unsigned long)page_address(page); | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1196 |  | 
| Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1197 | return set_memory_ro(addr, numpages); | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1198 | } | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1199 |  | 
|  | 1200 | int set_pages_rw(struct page *page, int numpages) | 
|  | 1201 | { | 
|  | 1202 | unsigned long addr = (unsigned long)page_address(page); | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1203 |  | 
| Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1204 | return set_memory_rw(addr, numpages); | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1205 | } | 
| Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1206 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1207 | #ifdef CONFIG_DEBUG_PAGEALLOC | 
| Ingo Molnar | f62d0f0 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1208 |  | 
|  | 1209 | static int __set_pages_p(struct page *page, int numpages) | 
|  | 1210 | { | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1211 | unsigned long tempaddr = (unsigned long) page_address(page); | 
|  | 1212 | struct cpa_data cpa = { .vaddr = &tempaddr, | 
| Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 1213 | .numpages = numpages, | 
|  | 1214 | .mask_set = __pgprot(_PAGE_PRESENT | _PAGE_RW), | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1215 | .mask_clr = __pgprot(0), | 
|  | 1216 | .flags = 0}; | 
| Thomas Gleixner | 72932c7 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 1217 |  | 
| Suresh Siddha | 55121b4 | 2008-09-23 14:00:40 -0700 | [diff] [blame] | 1218 | /* | 
|  | 1219 | * No alias checking needed for setting present flag. otherwise, | 
|  | 1220 | * we may need to break large pages for 64-bit kernel text | 
|  | 1221 | * mappings (this adds to complexity if we want to do this from | 
|  | 1222 | * atomic context especially). Let's keep it simple! | 
|  | 1223 | */ | 
|  | 1224 | return __change_page_attr_set_clr(&cpa, 0); | 
| Ingo Molnar | f62d0f0 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1225 | } | 
|  | 1226 |  | 
|  | 1227 | static int __set_pages_np(struct page *page, int numpages) | 
|  | 1228 | { | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1229 | unsigned long tempaddr = (unsigned long) page_address(page); | 
|  | 1230 | struct cpa_data cpa = { .vaddr = &tempaddr, | 
| Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 1231 | .numpages = numpages, | 
|  | 1232 | .mask_set = __pgprot(0), | 
| Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1233 | .mask_clr = __pgprot(_PAGE_PRESENT | _PAGE_RW), | 
|  | 1234 | .flags = 0}; | 
| Thomas Gleixner | 72932c7 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 1235 |  | 
| Suresh Siddha | 55121b4 | 2008-09-23 14:00:40 -0700 | [diff] [blame] | 1236 | /* | 
|  | 1237 | * No alias checking needed for setting not present flag. otherwise, | 
|  | 1238 | * we may need to break large pages for 64-bit kernel text | 
|  | 1239 | * mappings (this adds to complexity if we want to do this from | 
|  | 1240 | * atomic context especially). Let's keep it simple! | 
|  | 1241 | */ | 
|  | 1242 | return __change_page_attr_set_clr(&cpa, 0); | 
| Ingo Molnar | f62d0f0 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1243 | } | 
|  | 1244 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1245 | void kernel_map_pages(struct page *page, int numpages, int enable) | 
|  | 1246 | { | 
|  | 1247 | if (PageHighMem(page)) | 
|  | 1248 | return; | 
| Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 1249 | if (!enable) { | 
| Ingo Molnar | f9b8404 | 2006-06-27 02:54:49 -0700 | [diff] [blame] | 1250 | debug_check_no_locks_freed(page_address(page), | 
|  | 1251 | numpages * PAGE_SIZE); | 
| Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 1252 | } | 
| Ingo Molnar | de5097c | 2006-01-09 15:59:21 -0800 | [diff] [blame] | 1253 |  | 
| Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 1254 | /* | 
| Ingo Molnar | 12d6f21 | 2008-01-30 13:33:58 +0100 | [diff] [blame] | 1255 | * If page allocator is not up yet then do not call c_p_a(): | 
|  | 1256 | */ | 
|  | 1257 | if (!debug_pagealloc_enabled) | 
|  | 1258 | return; | 
|  | 1259 |  | 
|  | 1260 | /* | 
| Ingo Molnar | f8d8406 | 2008-02-13 14:09:53 +0100 | [diff] [blame] | 1261 | * The return value is ignored as the calls cannot fail. | 
| Suresh Siddha | 55121b4 | 2008-09-23 14:00:40 -0700 | [diff] [blame] | 1262 | * Large pages for identity mappings are not used at boot time | 
|  | 1263 | * and hence no memory allocations during large page split. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1264 | */ | 
| Ingo Molnar | f62d0f0 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1265 | if (enable) | 
|  | 1266 | __set_pages_p(page, numpages); | 
|  | 1267 | else | 
|  | 1268 | __set_pages_np(page, numpages); | 
| Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 1269 |  | 
|  | 1270 | /* | 
| Ingo Molnar | e4b71dc | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 1271 | * We should perform an IPI and flush all tlbs, | 
|  | 1272 | * but that can deadlock->flush only current cpu: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1273 | */ | 
|  | 1274 | __flush_tlb_all(); | 
|  | 1275 | } | 
| Rafael J. Wysocki | 8a235ef | 2008-02-20 01:47:44 +0100 | [diff] [blame] | 1276 |  | 
|  | 1277 | #ifdef CONFIG_HIBERNATION | 
|  | 1278 |  | 
|  | 1279 | bool kernel_page_present(struct page *page) | 
|  | 1280 | { | 
|  | 1281 | unsigned int level; | 
|  | 1282 | pte_t *pte; | 
|  | 1283 |  | 
|  | 1284 | if (PageHighMem(page)) | 
|  | 1285 | return false; | 
|  | 1286 |  | 
|  | 1287 | pte = lookup_address((unsigned long)page_address(page), &level); | 
|  | 1288 | return (pte_val(*pte) & _PAGE_PRESENT); | 
|  | 1289 | } | 
|  | 1290 |  | 
|  | 1291 | #endif /* CONFIG_HIBERNATION */ | 
|  | 1292 |  | 
|  | 1293 | #endif /* CONFIG_DEBUG_PAGEALLOC */ | 
| Arjan van de Ven | d1028a1 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1294 |  | 
|  | 1295 | /* | 
|  | 1296 | * The testcases use internal knowledge of the implementation that shouldn't | 
|  | 1297 | * be exposed to the rest of the kernel. Include these directly here. | 
|  | 1298 | */ | 
|  | 1299 | #ifdef CONFIG_CPA_DEBUG | 
|  | 1300 | #include "pageattr-test.c" | 
|  | 1301 | #endif |