| Amit Kucheria | a329b48 | 2010-02-04 12:21:53 -0800 | [diff] [blame] | 1 | /* | 
| Dinh Nguyen | b66ff7a | 2010-11-15 11:30:00 -0600 | [diff] [blame] | 2 |  * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved. | 
| Amit Kucheria | a329b48 | 2010-02-04 12:21:53 -0800 | [diff] [blame] | 3 |  * | 
 | 4 |  * The code contained herein is licensed under the GNU General Public | 
 | 5 |  * License. You may obtain a copy of the GNU General Public License | 
 | 6 |  * Version 2 or later at the following locations: | 
 | 7 |  * | 
 | 8 |  * http://www.opensource.org/licenses/gpl-license.html | 
 | 9 |  * http://www.gnu.org/copyleft/gpl.html | 
 | 10 |  * | 
 | 11 |  * This file contains the CPU initialization code. | 
 | 12 |  */ | 
 | 13 |  | 
 | 14 | #include <linux/types.h> | 
 | 15 | #include <linux/kernel.h> | 
 | 16 | #include <linux/init.h> | 
| Sascha Hauer | 5443856 | 2010-03-19 10:50:55 +0100 | [diff] [blame] | 17 | #include <linux/module.h> | 
| Amit Kucheria | a329b48 | 2010-02-04 12:21:53 -0800 | [diff] [blame] | 18 | #include <mach/hardware.h> | 
| Fabio Estevam | ca06679 | 2011-11-21 16:26:52 -0200 | [diff] [blame] | 19 | #include <linux/io.h> | 
| Amit Kucheria | a329b48 | 2010-02-04 12:21:53 -0800 | [diff] [blame] | 20 |  | 
| Jason Liu | c52c983 | 2011-08-26 13:35:23 +0800 | [diff] [blame] | 21 | static int mx5_cpu_rev = -1; | 
| Sascha Hauer | 5443856 | 2010-03-19 10:50:55 +0100 | [diff] [blame] | 22 |  | 
| Dinh Nguyen | 9ab4650 | 2010-11-15 11:30:01 -0600 | [diff] [blame] | 23 | #define IIM_SREV 0x24 | 
| Dinh Nguyen | 16f246e | 2011-03-21 16:30:35 -0500 | [diff] [blame] | 24 | #define MX50_HW_ADADIG_DIGPROG	0xB0 | 
| Sascha Hauer | 5443856 | 2010-03-19 10:50:55 +0100 | [diff] [blame] | 25 |  | 
| Dinh Nguyen | 9ab4650 | 2010-11-15 11:30:01 -0600 | [diff] [blame] | 26 | static int get_mx51_srev(void) | 
| Sascha Hauer | 5443856 | 2010-03-19 10:50:55 +0100 | [diff] [blame] | 27 | { | 
| Dinh Nguyen | 9ab4650 | 2010-11-15 11:30:01 -0600 | [diff] [blame] | 28 | 	void __iomem *iim_base = MX51_IO_ADDRESS(MX51_IIM_BASE_ADDR); | 
 | 29 | 	u32 rev = readl(iim_base + IIM_SREV) & 0xff; | 
| Sascha Hauer | 5443856 | 2010-03-19 10:50:55 +0100 | [diff] [blame] | 30 |  | 
| Jason Liu | c52c983 | 2011-08-26 13:35:23 +0800 | [diff] [blame] | 31 | 	switch (rev) { | 
 | 32 | 	case 0x0: | 
| Dinh Nguyen | 9ab4650 | 2010-11-15 11:30:01 -0600 | [diff] [blame] | 33 | 		return IMX_CHIP_REVISION_2_0; | 
| Jason Liu | c52c983 | 2011-08-26 13:35:23 +0800 | [diff] [blame] | 34 | 	case 0x10: | 
| Dinh Nguyen | 9ab4650 | 2010-11-15 11:30:01 -0600 | [diff] [blame] | 35 | 		return IMX_CHIP_REVISION_3_0; | 
| Jason Liu | c52c983 | 2011-08-26 13:35:23 +0800 | [diff] [blame] | 36 | 	default: | 
 | 37 | 		return IMX_CHIP_REVISION_UNKNOWN; | 
 | 38 | 	} | 
| Sascha Hauer | 5443856 | 2010-03-19 10:50:55 +0100 | [diff] [blame] | 39 | } | 
 | 40 |  | 
 | 41 | /* | 
 | 42 |  * Returns: | 
 | 43 |  *	the silicon revision of the cpu | 
 | 44 |  *	-EINVAL - not a mx51 | 
 | 45 |  */ | 
 | 46 | int mx51_revision(void) | 
 | 47 | { | 
 | 48 | 	if (!cpu_is_mx51()) | 
 | 49 | 		return -EINVAL; | 
 | 50 |  | 
| Jason Liu | c52c983 | 2011-08-26 13:35:23 +0800 | [diff] [blame] | 51 | 	if (mx5_cpu_rev == -1) | 
 | 52 | 		mx5_cpu_rev = get_mx51_srev(); | 
| Sascha Hauer | 5443856 | 2010-03-19 10:50:55 +0100 | [diff] [blame] | 53 |  | 
| Jason Liu | c52c983 | 2011-08-26 13:35:23 +0800 | [diff] [blame] | 54 | 	return mx5_cpu_rev; | 
| Sascha Hauer | 5443856 | 2010-03-19 10:50:55 +0100 | [diff] [blame] | 55 | } | 
 | 56 | EXPORT_SYMBOL(mx51_revision); | 
 | 57 |  | 
| Amit Kucheria | 33d7c5c | 2010-09-01 22:49:13 +0300 | [diff] [blame] | 58 | #ifdef CONFIG_NEON | 
 | 59 |  | 
 | 60 | /* | 
 | 61 |  * All versions of the silicon before Rev. 3 have broken NEON implementations. | 
 | 62 |  * Dependent on link order - so the assumption is that vfp_init is called | 
 | 63 |  * before us. | 
 | 64 |  */ | 
| Shawn Guo | 8321b75 | 2012-04-26 11:42:34 +0800 | [diff] [blame] | 65 | int __init mx51_neon_fixup(void) | 
| Amit Kucheria | 33d7c5c | 2010-09-01 22:49:13 +0300 | [diff] [blame] | 66 | { | 
| Fabio Estevam | ca06679 | 2011-11-21 16:26:52 -0200 | [diff] [blame] | 67 | 	if (mx51_revision() < IMX_CHIP_REVISION_3_0 && | 
 | 68 | 			(elf_hwcap & HWCAP_NEON)) { | 
| Amit Kucheria | 33d7c5c | 2010-09-01 22:49:13 +0300 | [diff] [blame] | 69 | 		elf_hwcap &= ~HWCAP_NEON; | 
 | 70 | 		pr_info("Turning off NEON support, detected broken NEON implementation\n"); | 
 | 71 | 	} | 
 | 72 | 	return 0; | 
 | 73 | } | 
 | 74 |  | 
| Amit Kucheria | 33d7c5c | 2010-09-01 22:49:13 +0300 | [diff] [blame] | 75 | #endif | 
 | 76 |  | 
| Dinh Nguyen | 9ab4650 | 2010-11-15 11:30:01 -0600 | [diff] [blame] | 77 | static int get_mx53_srev(void) | 
 | 78 | { | 
 | 79 | 	void __iomem *iim_base = MX51_IO_ADDRESS(MX53_IIM_BASE_ADDR); | 
 | 80 | 	u32 rev = readl(iim_base + IIM_SREV) & 0xff; | 
 | 81 |  | 
| Richard Zhao | 503e163 | 2011-02-18 20:26:30 +0800 | [diff] [blame] | 82 | 	switch (rev) { | 
 | 83 | 	case 0x0: | 
| Dinh Nguyen | 9ab4650 | 2010-11-15 11:30:01 -0600 | [diff] [blame] | 84 | 		return IMX_CHIP_REVISION_1_0; | 
| Richard Zhao | 503e163 | 2011-02-18 20:26:30 +0800 | [diff] [blame] | 85 | 	case 0x2: | 
| Dinh Nguyen | 9ab4650 | 2010-11-15 11:30:01 -0600 | [diff] [blame] | 86 | 		return IMX_CHIP_REVISION_2_0; | 
| Richard Zhao | 503e163 | 2011-02-18 20:26:30 +0800 | [diff] [blame] | 87 | 	case 0x3: | 
 | 88 | 		return IMX_CHIP_REVISION_2_1; | 
 | 89 | 	default: | 
 | 90 | 		return IMX_CHIP_REVISION_UNKNOWN; | 
 | 91 | 	} | 
| Dinh Nguyen | 9ab4650 | 2010-11-15 11:30:01 -0600 | [diff] [blame] | 92 | } | 
 | 93 |  | 
| Dinh Nguyen | b66ff7a | 2010-11-15 11:30:00 -0600 | [diff] [blame] | 94 | /* | 
 | 95 |  * Returns: | 
 | 96 |  *	the silicon revision of the cpu | 
 | 97 |  *	-EINVAL - not a mx53 | 
 | 98 |  */ | 
 | 99 | int mx53_revision(void) | 
 | 100 | { | 
 | 101 | 	if (!cpu_is_mx53()) | 
 | 102 | 		return -EINVAL; | 
 | 103 |  | 
| Jason Liu | c52c983 | 2011-08-26 13:35:23 +0800 | [diff] [blame] | 104 | 	if (mx5_cpu_rev == -1) | 
 | 105 | 		mx5_cpu_rev = get_mx53_srev(); | 
| Dinh Nguyen | b66ff7a | 2010-11-15 11:30:00 -0600 | [diff] [blame] | 106 |  | 
| Jason Liu | c52c983 | 2011-08-26 13:35:23 +0800 | [diff] [blame] | 107 | 	return mx5_cpu_rev; | 
| Dinh Nguyen | b66ff7a | 2010-11-15 11:30:00 -0600 | [diff] [blame] | 108 | } | 
 | 109 | EXPORT_SYMBOL(mx53_revision); | 
 | 110 |  | 
| Dinh Nguyen | 16f246e | 2011-03-21 16:30:35 -0500 | [diff] [blame] | 111 | static int get_mx50_srev(void) | 
 | 112 | { | 
 | 113 | 	void __iomem *anatop = ioremap(MX50_ANATOP_BASE_ADDR, SZ_8K); | 
 | 114 | 	u32 rev; | 
 | 115 |  | 
 | 116 | 	if (!anatop) { | 
| Jason Liu | c52c983 | 2011-08-26 13:35:23 +0800 | [diff] [blame] | 117 | 		mx5_cpu_rev = -EINVAL; | 
| Dinh Nguyen | 16f246e | 2011-03-21 16:30:35 -0500 | [diff] [blame] | 118 | 		return 0; | 
 | 119 | 	} | 
 | 120 |  | 
 | 121 | 	rev = readl(anatop + MX50_HW_ADADIG_DIGPROG); | 
 | 122 | 	rev &= 0xff; | 
 | 123 |  | 
 | 124 | 	iounmap(anatop); | 
 | 125 | 	if (rev == 0x0) | 
 | 126 | 		return IMX_CHIP_REVISION_1_0; | 
 | 127 | 	else if (rev == 0x1) | 
 | 128 | 		return IMX_CHIP_REVISION_1_1; | 
 | 129 | 	return 0; | 
 | 130 | } | 
 | 131 |  | 
 | 132 | /* | 
 | 133 |  * Returns: | 
 | 134 |  *	the silicon revision of the cpu | 
 | 135 |  *	-EINVAL - not a mx50 | 
 | 136 |  */ | 
 | 137 | int mx50_revision(void) | 
 | 138 | { | 
 | 139 | 	if (!cpu_is_mx50()) | 
 | 140 | 		return -EINVAL; | 
 | 141 |  | 
| Jason Liu | c52c983 | 2011-08-26 13:35:23 +0800 | [diff] [blame] | 142 | 	if (mx5_cpu_rev == -1) | 
 | 143 | 		mx5_cpu_rev = get_mx50_srev(); | 
| Dinh Nguyen | 16f246e | 2011-03-21 16:30:35 -0500 | [diff] [blame] | 144 |  | 
| Jason Liu | c52c983 | 2011-08-26 13:35:23 +0800 | [diff] [blame] | 145 | 	return mx5_cpu_rev; | 
| Dinh Nguyen | 16f246e | 2011-03-21 16:30:35 -0500 | [diff] [blame] | 146 | } | 
 | 147 | EXPORT_SYMBOL(mx50_revision); |