| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | comment "Processor Type" | 
 | 2 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | # Select CPU types depending on the architecture selected.  This selects | 
 | 4 | # which CPUs we support in the kernel image, and the compiler instruction | 
 | 5 | # optimiser behaviour. | 
 | 6 |  | 
| Hyok S. Choi | 07e0da7 | 2006-09-26 17:37:36 +0900 | [diff] [blame] | 7 | # ARM7TDMI | 
 | 8 | config CPU_ARM7TDMI | 
 | 9 | 	bool "Support ARM7TDMI processor" | 
| Russell King | 6b237a3 | 2006-09-27 17:44:39 +0100 | [diff] [blame] | 10 | 	depends on !MMU | 
| Hyok S. Choi | 07e0da7 | 2006-09-26 17:37:36 +0900 | [diff] [blame] | 11 | 	select CPU_32v4T | 
 | 12 | 	select CPU_ABRT_LV4T | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 13 | 	select CPU_PABRT_LEGACY | 
| Hyok S. Choi | 07e0da7 | 2006-09-26 17:37:36 +0900 | [diff] [blame] | 14 | 	select CPU_CACHE_V4 | 
 | 15 | 	help | 
 | 16 | 	  A 32-bit RISC microprocessor based on the ARM7 processor core | 
 | 17 | 	  which has no memory control unit and cache. | 
 | 18 |  | 
 | 19 | 	  Say Y if you want support for the ARM7TDMI processor. | 
 | 20 | 	  Otherwise, say N. | 
 | 21 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 | # ARM720T | 
 | 23 | config CPU_ARM720T | 
| Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 24 | 	bool "Support ARM720T processor" if ARCH_INTEGRATOR | 
| Lennert Buytenhek | 260e98e | 2006-08-28 12:51:20 +0100 | [diff] [blame] | 25 | 	select CPU_32v4T | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 26 | 	select CPU_ABRT_LV4T | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 27 | 	select CPU_PABRT_LEGACY | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 | 	select CPU_CACHE_V4 | 
 | 29 | 	select CPU_CACHE_VIVT | 
| Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 30 | 	select CPU_CP15_MMU | 
| Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 31 | 	select CPU_COPY_V4WT if MMU | 
 | 32 | 	select CPU_TLB_V4WT if MMU | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 33 | 	help | 
 | 34 | 	  A 32-bit RISC processor with 8kByte Cache, Write Buffer and | 
 | 35 | 	  MMU built around an ARM7TDMI core. | 
 | 36 |  | 
 | 37 | 	  Say Y if you want support for the ARM720T processor. | 
 | 38 | 	  Otherwise, say N. | 
 | 39 |  | 
| Hyok S. Choi | b731c31 | 2006-09-26 17:37:50 +0900 | [diff] [blame] | 40 | # ARM740T | 
 | 41 | config CPU_ARM740T | 
 | 42 | 	bool "Support ARM740T processor" if ARCH_INTEGRATOR | 
| Russell King | 6b237a3 | 2006-09-27 17:44:39 +0100 | [diff] [blame] | 43 | 	depends on !MMU | 
| Hyok S. Choi | b731c31 | 2006-09-26 17:37:50 +0900 | [diff] [blame] | 44 | 	select CPU_32v4T | 
 | 45 | 	select CPU_ABRT_LV4T | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 46 | 	select CPU_PABRT_LEGACY | 
| Hyok S. Choi | b731c31 | 2006-09-26 17:37:50 +0900 | [diff] [blame] | 47 | 	select CPU_CACHE_V3	# although the core is v4t | 
 | 48 | 	select CPU_CP15_MPU | 
 | 49 | 	help | 
 | 50 | 	  A 32-bit RISC processor with 8KB cache or 4KB variants, | 
 | 51 | 	  write buffer and MPU(Protection Unit) built around | 
 | 52 | 	  an ARM7TDMI core. | 
 | 53 |  | 
 | 54 | 	  Say Y if you want support for the ARM740T processor. | 
 | 55 | 	  Otherwise, say N. | 
 | 56 |  | 
| Hyok S. Choi | 43f5f01 | 2006-09-26 17:38:05 +0900 | [diff] [blame] | 57 | # ARM9TDMI | 
 | 58 | config CPU_ARM9TDMI | 
 | 59 | 	bool "Support ARM9TDMI processor" | 
| Russell King | 6b237a3 | 2006-09-27 17:44:39 +0100 | [diff] [blame] | 60 | 	depends on !MMU | 
| Hyok S. Choi | 43f5f01 | 2006-09-26 17:38:05 +0900 | [diff] [blame] | 61 | 	select CPU_32v4T | 
| Hyok S. Choi | 0f45d7f | 2006-09-28 21:46:16 +0900 | [diff] [blame] | 62 | 	select CPU_ABRT_NOMMU | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 63 | 	select CPU_PABRT_LEGACY | 
| Hyok S. Choi | 43f5f01 | 2006-09-26 17:38:05 +0900 | [diff] [blame] | 64 | 	select CPU_CACHE_V4 | 
 | 65 | 	help | 
 | 66 | 	  A 32-bit RISC microprocessor based on the ARM9 processor core | 
 | 67 | 	  which has no memory control unit and cache. | 
 | 68 |  | 
 | 69 | 	  Say Y if you want support for the ARM9TDMI processor. | 
 | 70 | 	  Otherwise, say N. | 
 | 71 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 72 | # ARM920T | 
 | 73 | config CPU_ARM920T | 
| Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 74 | 	bool "Support ARM920T processor" if ARCH_INTEGRATOR | 
| Lennert Buytenhek | 260e98e | 2006-08-28 12:51:20 +0100 | [diff] [blame] | 75 | 	select CPU_32v4T | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 76 | 	select CPU_ABRT_EV4T | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 77 | 	select CPU_PABRT_LEGACY | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 78 | 	select CPU_CACHE_V4WT | 
 | 79 | 	select CPU_CACHE_VIVT | 
| Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 80 | 	select CPU_CP15_MMU | 
| Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 81 | 	select CPU_COPY_V4WB if MMU | 
 | 82 | 	select CPU_TLB_V4WBI if MMU | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 83 | 	help | 
 | 84 | 	  The ARM920T is licensed to be produced by numerous vendors, | 
| Hartley Sweeten | c768e67 | 2009-10-21 02:27:01 +0100 | [diff] [blame] | 85 | 	  and is used in the Cirrus EP93xx and the Samsung S3C2410. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 86 |  | 
 | 87 | 	  Say Y if you want support for the ARM920T processor. | 
 | 88 | 	  Otherwise, say N. | 
 | 89 |  | 
 | 90 | # ARM922T | 
 | 91 | config CPU_ARM922T | 
 | 92 | 	bool "Support ARM922T processor" if ARCH_INTEGRATOR | 
| Lennert Buytenhek | 260e98e | 2006-08-28 12:51:20 +0100 | [diff] [blame] | 93 | 	select CPU_32v4T | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 94 | 	select CPU_ABRT_EV4T | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 95 | 	select CPU_PABRT_LEGACY | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 96 | 	select CPU_CACHE_V4WT | 
 | 97 | 	select CPU_CACHE_VIVT | 
| Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 98 | 	select CPU_CP15_MMU | 
| Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 99 | 	select CPU_COPY_V4WB if MMU | 
 | 100 | 	select CPU_TLB_V4WBI if MMU | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 101 | 	help | 
 | 102 | 	  The ARM922T is a version of the ARM920T, but with smaller | 
 | 103 | 	  instruction and data caches. It is used in Altera's | 
| Andrew Victor | c53c9cf | 2007-05-11 21:01:28 +0100 | [diff] [blame] | 104 | 	  Excalibur XA device family and Micrel's KS8695 Centaur. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 105 |  | 
 | 106 | 	  Say Y if you want support for the ARM922T processor. | 
 | 107 | 	  Otherwise, say N. | 
 | 108 |  | 
 | 109 | # ARM925T | 
 | 110 | config CPU_ARM925T | 
| Tony Lindgren | b288f75 | 2005-07-10 19:58:08 +0100 | [diff] [blame] | 111 |  	bool "Support ARM925T processor" if ARCH_OMAP1 | 
| Lennert Buytenhek | 260e98e | 2006-08-28 12:51:20 +0100 | [diff] [blame] | 112 | 	select CPU_32v4T | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 113 | 	select CPU_ABRT_EV4T | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 114 | 	select CPU_PABRT_LEGACY | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 115 | 	select CPU_CACHE_V4WT | 
 | 116 | 	select CPU_CACHE_VIVT | 
| Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 117 | 	select CPU_CP15_MMU | 
| Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 118 | 	select CPU_COPY_V4WB if MMU | 
 | 119 | 	select CPU_TLB_V4WBI if MMU | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 120 |  	help | 
 | 121 |  	  The ARM925T is a mix between the ARM920T and ARM926T, but with | 
 | 122 | 	  different instruction and data caches. It is used in TI's OMAP | 
 | 123 |  	  device family. | 
 | 124 |  | 
 | 125 |  	  Say Y if you want support for the ARM925T processor. | 
 | 126 |  	  Otherwise, say N. | 
 | 127 |  | 
 | 128 | # ARM926T | 
 | 129 | config CPU_ARM926T | 
| Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 130 | 	bool "Support ARM926T processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 131 | 	select CPU_32v5 | 
 | 132 | 	select CPU_ABRT_EV5TJ | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 133 | 	select CPU_PABRT_LEGACY | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 134 | 	select CPU_CACHE_VIVT | 
| Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 135 | 	select CPU_CP15_MMU | 
| Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 136 | 	select CPU_COPY_V4WB if MMU | 
 | 137 | 	select CPU_TLB_V4WBI if MMU | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 138 | 	help | 
 | 139 | 	  This is a variant of the ARM920.  It has slightly different | 
 | 140 | 	  instruction sequences for cache and TLB operations.  Curiously, | 
 | 141 | 	  there is no documentation on it at the ARM corporate website. | 
 | 142 |  | 
 | 143 | 	  Say Y if you want support for the ARM926T processor. | 
 | 144 | 	  Otherwise, say N. | 
 | 145 |  | 
| Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 146 | # FA526 | 
 | 147 | config CPU_FA526 | 
 | 148 | 	bool | 
 | 149 | 	select CPU_32v4 | 
 | 150 | 	select CPU_ABRT_EV4 | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 151 | 	select CPU_PABRT_LEGACY | 
| Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 152 | 	select CPU_CACHE_VIVT | 
 | 153 | 	select CPU_CP15_MMU | 
 | 154 | 	select CPU_CACHE_FA | 
 | 155 | 	select CPU_COPY_FA if MMU | 
 | 156 | 	select CPU_TLB_FA if MMU | 
 | 157 | 	help | 
 | 158 | 	  The FA526 is a version of the ARMv4 compatible processor with | 
 | 159 | 	  Branch Target Buffer, Unified TLB and cache line size 16. | 
 | 160 |  | 
 | 161 | 	  Say Y if you want support for the FA526 processor. | 
 | 162 | 	  Otherwise, say N. | 
 | 163 |  | 
| Hyok S. Choi | d60674e | 2006-09-26 17:38:18 +0900 | [diff] [blame] | 164 | # ARM940T | 
 | 165 | config CPU_ARM940T | 
 | 166 | 	bool "Support ARM940T processor" if ARCH_INTEGRATOR | 
| Russell King | 6b237a3 | 2006-09-27 17:44:39 +0100 | [diff] [blame] | 167 | 	depends on !MMU | 
| Hyok S. Choi | d60674e | 2006-09-26 17:38:18 +0900 | [diff] [blame] | 168 | 	select CPU_32v4T | 
| Hyok S. Choi | 0f45d7f | 2006-09-28 21:46:16 +0900 | [diff] [blame] | 169 | 	select CPU_ABRT_NOMMU | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 170 | 	select CPU_PABRT_LEGACY | 
| Hyok S. Choi | d60674e | 2006-09-26 17:38:18 +0900 | [diff] [blame] | 171 | 	select CPU_CACHE_VIVT | 
 | 172 | 	select CPU_CP15_MPU | 
 | 173 | 	help | 
 | 174 | 	  ARM940T is a member of the ARM9TDMI family of general- | 
| Matt LaPlante | 3cb2fcc | 2006-11-30 05:22:59 +0100 | [diff] [blame] | 175 | 	  purpose microprocessors with MPU and separate 4KB | 
| Hyok S. Choi | d60674e | 2006-09-26 17:38:18 +0900 | [diff] [blame] | 176 | 	  instruction and 4KB data cases, each with a 4-word line | 
 | 177 | 	  length. | 
 | 178 |  | 
 | 179 | 	  Say Y if you want support for the ARM940T processor. | 
 | 180 | 	  Otherwise, say N. | 
 | 181 |  | 
| Hyok S. Choi | f37f46e | 2006-09-26 17:38:32 +0900 | [diff] [blame] | 182 | # ARM946E-S | 
 | 183 | config CPU_ARM946E | 
 | 184 | 	bool "Support ARM946E-S processor" if ARCH_INTEGRATOR | 
| Russell King | 6b237a3 | 2006-09-27 17:44:39 +0100 | [diff] [blame] | 185 | 	depends on !MMU | 
| Hyok S. Choi | f37f46e | 2006-09-26 17:38:32 +0900 | [diff] [blame] | 186 | 	select CPU_32v5 | 
| Hyok S. Choi | 0f45d7f | 2006-09-28 21:46:16 +0900 | [diff] [blame] | 187 | 	select CPU_ABRT_NOMMU | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 188 | 	select CPU_PABRT_LEGACY | 
| Hyok S. Choi | f37f46e | 2006-09-26 17:38:32 +0900 | [diff] [blame] | 189 | 	select CPU_CACHE_VIVT | 
 | 190 | 	select CPU_CP15_MPU | 
 | 191 | 	help | 
 | 192 | 	  ARM946E-S is a member of the ARM9E-S family of high- | 
 | 193 | 	  performance, 32-bit system-on-chip processor solutions. | 
 | 194 | 	  The TCM and ARMv5TE 32-bit instruction set is supported. | 
 | 195 |  | 
 | 196 | 	  Say Y if you want support for the ARM946E-S processor. | 
 | 197 | 	  Otherwise, say N. | 
 | 198 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 199 | # ARM1020 - needs validating | 
 | 200 | config CPU_ARM1020 | 
| Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 201 | 	bool "Support ARM1020T (rev 0) processor" if ARCH_INTEGRATOR | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 202 | 	select CPU_32v5 | 
 | 203 | 	select CPU_ABRT_EV4T | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 204 | 	select CPU_PABRT_LEGACY | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 205 | 	select CPU_CACHE_V4WT | 
 | 206 | 	select CPU_CACHE_VIVT | 
| Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 207 | 	select CPU_CP15_MMU | 
| Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 208 | 	select CPU_COPY_V4WB if MMU | 
 | 209 | 	select CPU_TLB_V4WBI if MMU | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 210 | 	help | 
 | 211 | 	  The ARM1020 is the 32K cached version of the ARM10 processor, | 
 | 212 | 	  with an addition of a floating-point unit. | 
 | 213 |  | 
 | 214 | 	  Say Y if you want support for the ARM1020 processor. | 
 | 215 | 	  Otherwise, say N. | 
 | 216 |  | 
 | 217 | # ARM1020E - needs validating | 
 | 218 | config CPU_ARM1020E | 
| Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 219 | 	bool "Support ARM1020E processor" if ARCH_INTEGRATOR | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 220 | 	select CPU_32v5 | 
 | 221 | 	select CPU_ABRT_EV4T | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 222 | 	select CPU_PABRT_LEGACY | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 223 | 	select CPU_CACHE_V4WT | 
 | 224 | 	select CPU_CACHE_VIVT | 
| Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 225 | 	select CPU_CP15_MMU | 
| Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 226 | 	select CPU_COPY_V4WB if MMU | 
 | 227 | 	select CPU_TLB_V4WBI if MMU | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 228 | 	depends on n | 
 | 229 |  | 
 | 230 | # ARM1022E | 
 | 231 | config CPU_ARM1022 | 
| Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 232 | 	bool "Support ARM1022E processor" if ARCH_INTEGRATOR | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 233 | 	select CPU_32v5 | 
 | 234 | 	select CPU_ABRT_EV4T | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 235 | 	select CPU_PABRT_LEGACY | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 236 | 	select CPU_CACHE_VIVT | 
| Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 237 | 	select CPU_CP15_MMU | 
| Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 238 | 	select CPU_COPY_V4WB if MMU # can probably do better | 
 | 239 | 	select CPU_TLB_V4WBI if MMU | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 240 | 	help | 
 | 241 | 	  The ARM1022E is an implementation of the ARMv5TE architecture | 
 | 242 | 	  based upon the ARM10 integer core with a 16KiB L1 Harvard cache, | 
 | 243 | 	  embedded trace macrocell, and a floating-point unit. | 
 | 244 |  | 
 | 245 | 	  Say Y if you want support for the ARM1022E processor. | 
 | 246 | 	  Otherwise, say N. | 
 | 247 |  | 
 | 248 | # ARM1026EJ-S | 
 | 249 | config CPU_ARM1026 | 
| Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 250 | 	bool "Support ARM1026EJ-S processor" if ARCH_INTEGRATOR | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 251 | 	select CPU_32v5 | 
 | 252 | 	select CPU_ABRT_EV5T # But need Jazelle, but EV5TJ ignores bit 10 | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 253 | 	select CPU_PABRT_LEGACY | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 254 | 	select CPU_CACHE_VIVT | 
| Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 255 | 	select CPU_CP15_MMU | 
| Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 256 | 	select CPU_COPY_V4WB if MMU # can probably do better | 
 | 257 | 	select CPU_TLB_V4WBI if MMU | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 258 | 	help | 
 | 259 | 	  The ARM1026EJ-S is an implementation of the ARMv5TEJ architecture | 
 | 260 | 	  based upon the ARM10 integer core. | 
 | 261 |  | 
 | 262 | 	  Say Y if you want support for the ARM1026EJ-S processor. | 
 | 263 | 	  Otherwise, say N. | 
 | 264 |  | 
 | 265 | # SA110 | 
 | 266 | config CPU_SA110 | 
| Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 267 | 	bool "Support StrongARM(R) SA-110 processor" if ARCH_RPC | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 268 | 	select CPU_32v3 if ARCH_RPC | 
 | 269 | 	select CPU_32v4 if !ARCH_RPC | 
 | 270 | 	select CPU_ABRT_EV4 | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 271 | 	select CPU_PABRT_LEGACY | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 272 | 	select CPU_CACHE_V4WB | 
 | 273 | 	select CPU_CACHE_VIVT | 
| Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 274 | 	select CPU_CP15_MMU | 
| Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 275 | 	select CPU_COPY_V4WB if MMU | 
 | 276 | 	select CPU_TLB_V4WB if MMU | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 277 | 	help | 
 | 278 | 	  The Intel StrongARM(R) SA-110 is a 32-bit microprocessor and | 
 | 279 | 	  is available at five speeds ranging from 100 MHz to 233 MHz. | 
 | 280 | 	  More information is available at | 
 | 281 | 	  <http://developer.intel.com/design/strong/sa110.htm>. | 
 | 282 |  | 
 | 283 | 	  Say Y if you want support for the SA-110 processor. | 
 | 284 | 	  Otherwise, say N. | 
 | 285 |  | 
 | 286 | # SA1100 | 
 | 287 | config CPU_SA1100 | 
 | 288 | 	bool | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 289 | 	select CPU_32v4 | 
 | 290 | 	select CPU_ABRT_EV4 | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 291 | 	select CPU_PABRT_LEGACY | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 292 | 	select CPU_CACHE_V4WB | 
 | 293 | 	select CPU_CACHE_VIVT | 
| Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 294 | 	select CPU_CP15_MMU | 
| Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 295 | 	select CPU_TLB_V4WB if MMU | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 296 |  | 
 | 297 | # XScale | 
 | 298 | config CPU_XSCALE | 
 | 299 | 	bool | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 300 | 	select CPU_32v5 | 
 | 301 | 	select CPU_ABRT_EV5T | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 302 | 	select CPU_PABRT_LEGACY | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 303 | 	select CPU_CACHE_VIVT | 
| Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 304 | 	select CPU_CP15_MMU | 
| Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 305 | 	select CPU_TLB_V4WBI if MMU | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 306 |  | 
| Lennert Buytenhek | 23bdf86 | 2006-03-28 21:00:40 +0100 | [diff] [blame] | 307 | # XScale Core Version 3 | 
 | 308 | config CPU_XSC3 | 
 | 309 | 	bool | 
| Lennert Buytenhek | 23bdf86 | 2006-03-28 21:00:40 +0100 | [diff] [blame] | 310 | 	select CPU_32v5 | 
 | 311 | 	select CPU_ABRT_EV5T | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 312 | 	select CPU_PABRT_LEGACY | 
| Lennert Buytenhek | 23bdf86 | 2006-03-28 21:00:40 +0100 | [diff] [blame] | 313 | 	select CPU_CACHE_VIVT | 
| Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 314 | 	select CPU_CP15_MMU | 
| Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 315 | 	select CPU_TLB_V4WBI if MMU | 
| Lennert Buytenhek | 23bdf86 | 2006-03-28 21:00:40 +0100 | [diff] [blame] | 316 | 	select IO_36 | 
 | 317 |  | 
| Eric Miao | 49cbe78 | 2009-01-20 14:15:18 +0800 | [diff] [blame] | 318 | # Marvell PJ1 (Mohawk) | 
 | 319 | config CPU_MOHAWK | 
 | 320 | 	bool | 
 | 321 | 	select CPU_32v5 | 
 | 322 | 	select CPU_ABRT_EV5T | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 323 | 	select CPU_PABRT_LEGACY | 
| Eric Miao | 49cbe78 | 2009-01-20 14:15:18 +0800 | [diff] [blame] | 324 | 	select CPU_CACHE_VIVT | 
 | 325 | 	select CPU_CP15_MMU | 
 | 326 | 	select CPU_TLB_V4WBI if MMU | 
 | 327 | 	select CPU_COPY_V4WB if MMU | 
 | 328 |  | 
| Assaf Hoffman | e50d640 | 2007-10-23 15:14:41 -0400 | [diff] [blame] | 329 | # Feroceon | 
 | 330 | config CPU_FEROCEON | 
 | 331 | 	bool | 
| Assaf Hoffman | e50d640 | 2007-10-23 15:14:41 -0400 | [diff] [blame] | 332 | 	select CPU_32v5 | 
 | 333 | 	select CPU_ABRT_EV5T | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 334 | 	select CPU_PABRT_LEGACY | 
| Assaf Hoffman | e50d640 | 2007-10-23 15:14:41 -0400 | [diff] [blame] | 335 | 	select CPU_CACHE_VIVT | 
 | 336 | 	select CPU_CP15_MMU | 
| Lennert Buytenhek | 0ed1507 | 2008-04-24 01:31:45 -0400 | [diff] [blame] | 337 | 	select CPU_COPY_FEROCEON if MMU | 
| Lennert Buytenhek | 99c6dc1 | 2008-06-22 22:45:04 +0200 | [diff] [blame] | 338 | 	select CPU_TLB_FEROCEON if MMU | 
| Assaf Hoffman | e50d640 | 2007-10-23 15:14:41 -0400 | [diff] [blame] | 339 |  | 
| Tzachi Perelstein | d910a0a | 2007-11-06 10:35:40 +0200 | [diff] [blame] | 340 | config CPU_FEROCEON_OLD_ID | 
 | 341 | 	bool "Accept early Feroceon cores with an ARM926 ID" | 
 | 342 | 	depends on CPU_FEROCEON && !CPU_ARM926T | 
 | 343 | 	default y | 
 | 344 | 	help | 
 | 345 | 	  This enables the usage of some old Feroceon cores | 
 | 346 | 	  for which the CPU ID is equal to the ARM926 ID. | 
 | 347 | 	  Relevant for Feroceon-1850 and early Feroceon-2850. | 
 | 348 |  | 
| Haojian Zhuang | a455335 | 2010-11-24 11:54:19 +0800 | [diff] [blame] | 349 | # Marvell PJ4 | 
 | 350 | config CPU_PJ4 | 
 | 351 | 	bool | 
 | 352 | 	select CPU_V7 | 
 | 353 | 	select ARM_THUMBEE | 
 | 354 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 355 | # ARMv6 | 
 | 356 | config CPU_V6 | 
| Russell King | c786282 | 2011-01-17 18:20:05 +0000 | [diff] [blame] | 357 | 	bool "Support ARM V6 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 358 | 	select CPU_32v6 | 
 | 359 | 	select CPU_ABRT_EV6 | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 360 | 	select CPU_PABRT_V6 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 361 | 	select CPU_CACHE_V6 | 
 | 362 | 	select CPU_CACHE_VIPT | 
| Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 363 | 	select CPU_CP15_MMU | 
| Catalin Marinas | 7b4c965 | 2007-07-20 11:42:57 +0100 | [diff] [blame] | 364 | 	select CPU_HAS_ASID if MMU | 
| Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 365 | 	select CPU_COPY_V6 if MMU | 
 | 366 | 	select CPU_TLB_V6 if MMU | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 367 |  | 
| Russell King | 4a5f79e | 2005-11-03 15:48:21 +0000 | [diff] [blame] | 368 | # ARMv6k | 
| Russell King | e399b1a | 2011-01-17 15:08:32 +0000 | [diff] [blame] | 369 | config CPU_V6K | 
| Russell King | c786282 | 2011-01-17 18:20:05 +0000 | [diff] [blame] | 370 | 	bool "Support ARM V6K processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX | 
| Russell King | e399b1a | 2011-01-17 15:08:32 +0000 | [diff] [blame] | 371 | 	select CPU_32v6 | 
| Russell King | 60799c6 | 2011-01-15 16:25:04 +0000 | [diff] [blame] | 372 | 	select CPU_32v6K | 
| Russell King | e399b1a | 2011-01-17 15:08:32 +0000 | [diff] [blame] | 373 | 	select CPU_ABRT_EV6 | 
 | 374 | 	select CPU_PABRT_V6 | 
 | 375 | 	select CPU_CACHE_V6 | 
 | 376 | 	select CPU_CACHE_VIPT | 
 | 377 | 	select CPU_CP15_MMU | 
 | 378 | 	select CPU_HAS_ASID if MMU | 
 | 379 | 	select CPU_COPY_V6 if MMU | 
 | 380 | 	select CPU_TLB_V6 if MMU | 
| Russell King | 4a5f79e | 2005-11-03 15:48:21 +0000 | [diff] [blame] | 381 |  | 
| Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 382 | # ARMv7 | 
 | 383 | config CPU_V7 | 
| Colin Tuckley | 1b504bb | 2009-05-30 13:56:12 +0100 | [diff] [blame] | 384 | 	bool "Support ARM V7 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX | 
| Russell King | 15490ef | 2011-02-09 16:33:46 +0000 | [diff] [blame] | 385 | 	select CPU_32v6K | 
| Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 386 | 	select CPU_32v7 | 
 | 387 | 	select CPU_ABRT_EV7 | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 388 | 	select CPU_PABRT_V7 | 
| Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 389 | 	select CPU_CACHE_V7 | 
 | 390 | 	select CPU_CACHE_VIPT | 
 | 391 | 	select CPU_CP15_MMU | 
| Catalin Marinas | 2eb8c82 | 2007-07-20 11:43:02 +0100 | [diff] [blame] | 392 | 	select CPU_HAS_ASID if MMU | 
| Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 393 | 	select CPU_COPY_V6 if MMU | 
| Catalin Marinas | 2ccdd1e | 2007-05-18 11:25:31 +0100 | [diff] [blame] | 394 | 	select CPU_TLB_V7 if MMU | 
| Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 395 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 396 | # Figure out what processor architecture version we should be using. | 
 | 397 | # This defines the compiler instruction set which depends on the machine type. | 
 | 398 | config CPU_32v3 | 
 | 399 | 	bool | 
| Russell King | 60b6cf6 | 2006-06-19 17:36:43 +0100 | [diff] [blame] | 400 | 	select TLS_REG_EMUL if SMP || !MMU | 
| Russell King | 48fa14f | 2006-03-16 14:52:33 +0000 | [diff] [blame] | 401 | 	select NEEDS_SYSCALL_FOR_CMPXCHG if SMP | 
| Russell King | 8762df4 | 2011-01-17 15:53:56 +0000 | [diff] [blame] | 402 | 	select CPU_USE_DOMAINS if MMU | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 403 |  | 
 | 404 | config CPU_32v4 | 
 | 405 | 	bool | 
| Russell King | 60b6cf6 | 2006-06-19 17:36:43 +0100 | [diff] [blame] | 406 | 	select TLS_REG_EMUL if SMP || !MMU | 
| Russell King | 48fa14f | 2006-03-16 14:52:33 +0000 | [diff] [blame] | 407 | 	select NEEDS_SYSCALL_FOR_CMPXCHG if SMP | 
| Russell King | 8762df4 | 2011-01-17 15:53:56 +0000 | [diff] [blame] | 408 | 	select CPU_USE_DOMAINS if MMU | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 409 |  | 
| Lennert Buytenhek | 260e98e | 2006-08-28 12:51:20 +0100 | [diff] [blame] | 410 | config CPU_32v4T | 
 | 411 | 	bool | 
 | 412 | 	select TLS_REG_EMUL if SMP || !MMU | 
 | 413 | 	select NEEDS_SYSCALL_FOR_CMPXCHG if SMP | 
| Russell King | 8762df4 | 2011-01-17 15:53:56 +0000 | [diff] [blame] | 414 | 	select CPU_USE_DOMAINS if MMU | 
| Lennert Buytenhek | 260e98e | 2006-08-28 12:51:20 +0100 | [diff] [blame] | 415 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 416 | config CPU_32v5 | 
 | 417 | 	bool | 
| Russell King | 60b6cf6 | 2006-06-19 17:36:43 +0100 | [diff] [blame] | 418 | 	select TLS_REG_EMUL if SMP || !MMU | 
| Russell King | 48fa14f | 2006-03-16 14:52:33 +0000 | [diff] [blame] | 419 | 	select NEEDS_SYSCALL_FOR_CMPXCHG if SMP | 
| Russell King | 8762df4 | 2011-01-17 15:53:56 +0000 | [diff] [blame] | 420 | 	select CPU_USE_DOMAINS if MMU | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 421 |  | 
 | 422 | config CPU_32v6 | 
 | 423 | 	bool | 
| Catalin Marinas | 367afaf | 2007-07-20 11:42:51 +0100 | [diff] [blame] | 424 | 	select TLS_REG_EMUL if !CPU_32v6K && !MMU | 
| Russell King | 8762df4 | 2011-01-17 15:53:56 +0000 | [diff] [blame] | 425 | 	select CPU_USE_DOMAINS if CPU_V6 && MMU | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 426 |  | 
| Russell King | e399b1a | 2011-01-17 15:08:32 +0000 | [diff] [blame] | 427 | config CPU_32v6K | 
| Russell King | 60799c6 | 2011-01-15 16:25:04 +0000 | [diff] [blame] | 428 | 	bool | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 429 |  | 
| Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 430 | config CPU_32v7 | 
 | 431 | 	bool | 
 | 432 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 433 | # The abort model | 
| Hyok S. Choi | 0f45d7f | 2006-09-28 21:46:16 +0900 | [diff] [blame] | 434 | config CPU_ABRT_NOMMU | 
 | 435 | 	bool | 
 | 436 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 437 | config CPU_ABRT_EV4 | 
 | 438 | 	bool | 
 | 439 |  | 
 | 440 | config CPU_ABRT_EV4T | 
 | 441 | 	bool | 
 | 442 |  | 
 | 443 | config CPU_ABRT_LV4T | 
 | 444 | 	bool | 
 | 445 |  | 
 | 446 | config CPU_ABRT_EV5T | 
 | 447 | 	bool | 
 | 448 |  | 
 | 449 | config CPU_ABRT_EV5TJ | 
 | 450 | 	bool | 
 | 451 |  | 
 | 452 | config CPU_ABRT_EV6 | 
 | 453 | 	bool | 
 | 454 |  | 
| Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 455 | config CPU_ABRT_EV7 | 
 | 456 | 	bool | 
 | 457 |  | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 458 | config CPU_PABRT_LEGACY | 
| Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 459 | 	bool | 
 | 460 |  | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 461 | config CPU_PABRT_V6 | 
 | 462 | 	bool | 
 | 463 |  | 
 | 464 | config CPU_PABRT_V7 | 
| Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 465 | 	bool | 
 | 466 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 467 | # The cache model | 
 | 468 | config CPU_CACHE_V3 | 
 | 469 | 	bool | 
 | 470 |  | 
 | 471 | config CPU_CACHE_V4 | 
 | 472 | 	bool | 
 | 473 |  | 
 | 474 | config CPU_CACHE_V4WT | 
 | 475 | 	bool | 
 | 476 |  | 
 | 477 | config CPU_CACHE_V4WB | 
 | 478 | 	bool | 
 | 479 |  | 
 | 480 | config CPU_CACHE_V6 | 
 | 481 | 	bool | 
 | 482 |  | 
| Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 483 | config CPU_CACHE_V7 | 
 | 484 | 	bool | 
 | 485 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 486 | config CPU_CACHE_VIVT | 
 | 487 | 	bool | 
 | 488 |  | 
 | 489 | config CPU_CACHE_VIPT | 
 | 490 | 	bool | 
 | 491 |  | 
| Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 492 | config CPU_CACHE_FA | 
 | 493 | 	bool | 
 | 494 |  | 
| Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 495 | if MMU | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 496 | # The copy-page model | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 497 | config CPU_COPY_V4WT | 
 | 498 | 	bool | 
 | 499 |  | 
 | 500 | config CPU_COPY_V4WB | 
 | 501 | 	bool | 
 | 502 |  | 
| Lennert Buytenhek | 0ed1507 | 2008-04-24 01:31:45 -0400 | [diff] [blame] | 503 | config CPU_COPY_FEROCEON | 
 | 504 | 	bool | 
 | 505 |  | 
| Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 506 | config CPU_COPY_FA | 
 | 507 | 	bool | 
 | 508 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 509 | config CPU_COPY_V6 | 
 | 510 | 	bool | 
 | 511 |  | 
 | 512 | # This selects the TLB model | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 513 | config CPU_TLB_V4WT | 
 | 514 | 	bool | 
 | 515 | 	help | 
 | 516 | 	  ARM Architecture Version 4 TLB with writethrough cache. | 
 | 517 |  | 
 | 518 | config CPU_TLB_V4WB | 
 | 519 | 	bool | 
 | 520 | 	help | 
 | 521 | 	  ARM Architecture Version 4 TLB with writeback cache. | 
 | 522 |  | 
 | 523 | config CPU_TLB_V4WBI | 
 | 524 | 	bool | 
 | 525 | 	help | 
 | 526 | 	  ARM Architecture Version 4 TLB with writeback cache and invalidate | 
 | 527 | 	  instruction cache entry. | 
 | 528 |  | 
| Lennert Buytenhek | 99c6dc1 | 2008-06-22 22:45:04 +0200 | [diff] [blame] | 529 | config CPU_TLB_FEROCEON | 
 | 530 | 	bool | 
 | 531 | 	help | 
 | 532 | 	  Feroceon TLB (v4wbi with non-outer-cachable page table walks). | 
 | 533 |  | 
| Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 534 | config CPU_TLB_FA | 
 | 535 | 	bool | 
 | 536 | 	help | 
 | 537 | 	  Faraday ARM FA526 architecture, unified TLB with writeback cache | 
 | 538 | 	  and invalidate instruction cache entry. Branch target buffer is | 
 | 539 | 	  also supported. | 
 | 540 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 541 | config CPU_TLB_V6 | 
 | 542 | 	bool | 
 | 543 |  | 
| Catalin Marinas | 2ccdd1e | 2007-05-18 11:25:31 +0100 | [diff] [blame] | 544 | config CPU_TLB_V7 | 
 | 545 | 	bool | 
 | 546 |  | 
| Dave Estes | e220ba6 | 2009-08-11 17:58:49 -0400 | [diff] [blame] | 547 | config VERIFY_PERMISSION_FAULT | 
 | 548 | 	bool | 
| Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 549 | endif | 
 | 550 |  | 
| Russell King | 516793c | 2007-05-17 10:19:23 +0100 | [diff] [blame] | 551 | config CPU_HAS_ASID | 
 | 552 | 	bool | 
 | 553 | 	help | 
 | 554 | 	  This indicates whether the CPU has the ASID register; used to | 
 | 555 | 	  tag TLB and possibly cache entries. | 
 | 556 |  | 
| Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 557 | config CPU_CP15 | 
 | 558 | 	bool | 
 | 559 | 	help | 
 | 560 | 	  Processor has the CP15 register. | 
 | 561 |  | 
 | 562 | config CPU_CP15_MMU | 
 | 563 | 	bool | 
 | 564 | 	select CPU_CP15 | 
 | 565 | 	help | 
 | 566 | 	  Processor has the CP15 register, which has MMU related registers. | 
 | 567 |  | 
 | 568 | config CPU_CP15_MPU | 
 | 569 | 	bool | 
 | 570 | 	select CPU_CP15 | 
 | 571 | 	help | 
 | 572 | 	  Processor has the CP15 register, which has MPU related registers. | 
 | 573 |  | 
| Catalin Marinas | 247055a | 2010-09-13 16:03:21 +0100 | [diff] [blame] | 574 | config CPU_USE_DOMAINS | 
 | 575 | 	bool | 
| Catalin Marinas | 247055a | 2010-09-13 16:03:21 +0100 | [diff] [blame] | 576 | 	help | 
 | 577 | 	  This option enables or disables the use of domain switching | 
 | 578 | 	  via the set_fs() function. | 
 | 579 |  | 
| Lennert Buytenhek | 23bdf86 | 2006-03-28 21:00:40 +0100 | [diff] [blame] | 580 | # | 
 | 581 | # CPU supports 36-bit I/O | 
 | 582 | # | 
 | 583 | config IO_36 | 
 | 584 | 	bool | 
 | 585 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 586 | comment "Processor Features" | 
 | 587 |  | 
| Catalin Marinas | 497b7e9 | 2011-11-22 17:30:32 +0000 | [diff] [blame] | 588 | config ARM_LPAE | 
 | 589 | 	bool "Support for the Large Physical Address Extension" | 
| Catalin Marinas | 08a183f | 2012-02-14 16:33:27 +0100 | [diff] [blame] | 590 | 	depends on MMU && CPU_32v7 && !CPU_32v6 && !CPU_32v5 && \ | 
 | 591 | 		!CPU_32v4 && !CPU_32v3 | 
| Catalin Marinas | 497b7e9 | 2011-11-22 17:30:32 +0000 | [diff] [blame] | 592 | 	help | 
 | 593 | 	  Say Y if you have an ARMv7 processor supporting the LPAE page | 
 | 594 | 	  table format and you would like to access memory beyond the | 
 | 595 | 	  4GB limit. The resulting kernel image will not run on | 
 | 596 | 	  processors without the LPA extension. | 
 | 597 |  | 
 | 598 | 	  If unsure, say N. | 
 | 599 |  | 
 | 600 | config ARCH_PHYS_ADDR_T_64BIT | 
 | 601 | 	def_bool ARM_LPAE | 
 | 602 |  | 
 | 603 | config ARCH_DMA_ADDR_T_64BIT | 
 | 604 | 	bool | 
 | 605 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 606 | config ARM_THUMB | 
 | 607 | 	bool "Support Thumb user binaries" | 
| Russell King | e399b1a | 2011-01-17 15:08:32 +0000 | [diff] [blame] | 608 | 	depends on CPU_ARM720T || CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_V6 || CPU_V6K || CPU_V7 || CPU_FEROCEON | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 609 | 	default y | 
 | 610 | 	help | 
 | 611 | 	  Say Y if you want to include kernel support for running user space | 
 | 612 | 	  Thumb binaries. | 
 | 613 |  | 
 | 614 | 	  The Thumb instruction set is a compressed form of the standard ARM | 
 | 615 | 	  instruction set resulting in smaller binaries at the expense of | 
 | 616 | 	  slightly less efficient code. | 
 | 617 |  | 
 | 618 | 	  If you don't know what this all is, saying Y is a safe choice. | 
 | 619 |  | 
| Catalin Marinas | d7f864b | 2008-04-18 22:43:06 +0100 | [diff] [blame] | 620 | config ARM_THUMBEE | 
 | 621 | 	bool "Enable ThumbEE CPU extension" | 
 | 622 | 	depends on CPU_V7 | 
 | 623 | 	help | 
 | 624 | 	  Say Y here if you have a CPU with the ThumbEE extension and code to | 
 | 625 | 	  make use of it. Say N for code that can run on CPUs without ThumbEE. | 
 | 626 |  | 
| Leif Lindholm | 64d2dc3 | 2010-09-16 18:00:47 +0100 | [diff] [blame] | 627 | config SWP_EMULATE | 
 | 628 | 	bool "Emulate SWP/SWPB instructions" | 
| Russell King | bd1274d | 2011-03-16 23:35:26 +0000 | [diff] [blame] | 629 | 	depends on !CPU_USE_DOMAINS && CPU_V7 | 
| Leif Lindholm | 64d2dc3 | 2010-09-16 18:00:47 +0100 | [diff] [blame] | 630 | 	select HAVE_PROC_CPU if PROC_FS | 
 | 631 | 	default y if SMP | 
 | 632 | 	help | 
 | 633 | 	  ARMv6 architecture deprecates use of the SWP/SWPB instructions. | 
 | 634 | 	  ARMv7 multiprocessing extensions introduce the ability to disable | 
 | 635 | 	  these instructions, triggering an undefined instruction exception | 
 | 636 | 	  when executed. Say Y here to enable software emulation of these | 
 | 637 | 	  instructions for userspace (not kernel) using LDREX/STREX. | 
 | 638 | 	  Also creates /proc/cpu/swp_emulation for statistics. | 
 | 639 |  | 
 | 640 | 	  In some older versions of glibc [<=2.8] SWP is used during futex | 
 | 641 | 	  trylock() operations with the assumption that the code will not | 
 | 642 | 	  be preempted. This invalid assumption may be more likely to fail | 
 | 643 | 	  with SWP emulation enabled, leading to deadlock of the user | 
 | 644 | 	  application. | 
 | 645 |  | 
 | 646 | 	  NOTE: when accessing uncached shared regions, LDREX/STREX rely | 
 | 647 | 	  on an external transaction monitoring block called a global | 
 | 648 | 	  monitor to maintain update atomicity. If your system does not | 
 | 649 | 	  implement a global monitor, this option can cause programs that | 
 | 650 | 	  perform SWP operations to uncached memory to deadlock. | 
 | 651 |  | 
 | 652 | 	  If unsure, say Y. | 
 | 653 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 654 | config CPU_BIG_ENDIAN | 
 | 655 | 	bool "Build big-endian kernel" | 
 | 656 | 	depends on ARCH_SUPPORTS_BIG_ENDIAN | 
 | 657 | 	help | 
 | 658 | 	  Say Y if you plan on running a kernel in big-endian mode. | 
 | 659 | 	  Note that your board must be properly built and your board | 
 | 660 | 	  port must properly enable any big-endian related features | 
 | 661 | 	  of your chipset/board/processor. | 
 | 662 |  | 
| Catalin Marinas | 2658485 | 2009-05-30 14:00:18 +0100 | [diff] [blame] | 663 | config CPU_ENDIAN_BE8 | 
 | 664 | 	bool | 
 | 665 | 	depends on CPU_BIG_ENDIAN | 
| Russell King | e399b1a | 2011-01-17 15:08:32 +0000 | [diff] [blame] | 666 | 	default CPU_V6 || CPU_V6K || CPU_V7 | 
| Catalin Marinas | 2658485 | 2009-05-30 14:00:18 +0100 | [diff] [blame] | 667 | 	help | 
 | 668 | 	  Support for the BE-8 (big-endian) mode on ARMv6 and ARMv7 processors. | 
 | 669 |  | 
 | 670 | config CPU_ENDIAN_BE32 | 
 | 671 | 	bool | 
 | 672 | 	depends on CPU_BIG_ENDIAN | 
 | 673 | 	default !CPU_ENDIAN_BE8 | 
 | 674 | 	help | 
 | 675 | 	  Support for the BE-32 (big-endian) mode on pre-ARMv6 processors. | 
 | 676 |  | 
| Hyok S. Choi | 6afd6fa | 2006-09-28 21:46:34 +0900 | [diff] [blame] | 677 | config CPU_HIGH_VECTOR | 
| Robert P. J. Day | 6340aa6 | 2007-02-17 19:05:24 +0100 | [diff] [blame] | 678 | 	depends on !MMU && CPU_CP15 && !CPU_ARM740T | 
| Hyok S. Choi | 6afd6fa | 2006-09-28 21:46:34 +0900 | [diff] [blame] | 679 | 	bool "Select the High exception vector" | 
| Hyok S. Choi | 6afd6fa | 2006-09-28 21:46:34 +0900 | [diff] [blame] | 680 | 	help | 
 | 681 | 	  Say Y here to select high exception vector(0xFFFF0000~). | 
| Will Deacon | 9b7333a | 2012-04-12 17:12:37 +0100 | [diff] [blame] | 682 | 	  The exception vector can vary depending on the platform | 
| Hyok S. Choi | 6afd6fa | 2006-09-28 21:46:34 +0900 | [diff] [blame] | 683 | 	  design in nommu mode. If your platform needs to select | 
 | 684 | 	  high exception vector, say Y. | 
 | 685 | 	  Otherwise or if you are unsure, say N, and the low exception | 
 | 686 | 	  vector (0x00000000~) will be used. | 
 | 687 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 688 | config CPU_ICACHE_DISABLE | 
| Hyok S. Choi | f12d0d7 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 689 | 	bool "Disable I-Cache (I-bit)" | 
| Russell King | 357c9c1 | 2012-05-04 12:04:26 +0100 | [diff] [blame] | 690 | 	depends on CPU_CP15 && !(CPU_ARM720T || CPU_ARM740T || CPU_XSCALE || CPU_XSC3) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 691 | 	help | 
 | 692 | 	  Say Y here to disable the processor instruction cache. Unless | 
 | 693 | 	  you have a reason not to or are unsure, say N. | 
 | 694 |  | 
 | 695 | config CPU_DCACHE_DISABLE | 
| Hyok S. Choi | f12d0d7 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 696 | 	bool "Disable D-Cache (C-bit)" | 
 | 697 | 	depends on CPU_CP15 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 698 | 	help | 
 | 699 | 	  Say Y here to disable the processor data cache. Unless | 
 | 700 | 	  you have a reason not to or are unsure, say N. | 
 | 701 |  | 
| Hyok S. Choi | f37f46e | 2006-09-26 17:38:32 +0900 | [diff] [blame] | 702 | config CPU_DCACHE_SIZE | 
 | 703 | 	hex | 
 | 704 | 	depends on CPU_ARM740T || CPU_ARM946E | 
 | 705 | 	default 0x00001000 if CPU_ARM740T | 
 | 706 | 	default 0x00002000 # default size for ARM946E-S | 
 | 707 | 	help | 
 | 708 | 	  Some cores are synthesizable to have various sized cache. For | 
 | 709 | 	  ARM946E-S case, it can vary from 0KB to 1MB. | 
 | 710 | 	  To support such cache operations, it is efficient to know the size | 
 | 711 | 	  before compile time. | 
 | 712 | 	  If your SoC is configured to have a different size, define the value | 
 | 713 | 	  here with proper conditions. | 
 | 714 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 715 | config CPU_DCACHE_WRITETHROUGH | 
 | 716 | 	bool "Force write through D-cache" | 
| Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 717 | 	depends on (CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_FA526) && !CPU_DCACHE_DISABLE | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 718 | 	default y if CPU_ARM925T | 
 | 719 | 	help | 
 | 720 | 	  Say Y here to use the data cache in writethrough mode. Unless you | 
 | 721 | 	  specifically require this or are unsure, say N. | 
 | 722 |  | 
 | 723 | config CPU_CACHE_ROUND_ROBIN | 
 | 724 | 	bool "Round robin I and D cache replacement algorithm" | 
| Hyok S. Choi | f37f46e | 2006-09-26 17:38:32 +0900 | [diff] [blame] | 725 | 	depends on (CPU_ARM926T || CPU_ARM946E || CPU_ARM1020) && (!CPU_ICACHE_DISABLE || !CPU_DCACHE_DISABLE) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 726 | 	help | 
 | 727 | 	  Say Y here to use the predictable round-robin cache replacement | 
 | 728 | 	  policy.  Unless you specifically require this or are unsure, say N. | 
 | 729 |  | 
 | 730 | config CPU_BPREDICT_DISABLE | 
 | 731 | 	bool "Disable branch prediction" | 
| Russell King | e399b1a | 2011-01-17 15:08:32 +0000 | [diff] [blame] | 732 | 	depends on CPU_ARM1020 || CPU_V6 || CPU_V6K || CPU_MOHAWK || CPU_XSC3 || CPU_V7 || CPU_FA526 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 733 | 	help | 
 | 734 | 	  Say Y here to disable branch prediction.  If unsure, say N. | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 735 |  | 
| Nicolas Pitre | 4b0e07a | 2005-05-05 23:24:45 +0100 | [diff] [blame] | 736 | config TLS_REG_EMUL | 
 | 737 | 	bool | 
| Nicolas Pitre | 4b0e07a | 2005-05-05 23:24:45 +0100 | [diff] [blame] | 738 | 	help | 
| Nicolas Pitre | 70489c8 | 2005-05-12 19:27:12 +0100 | [diff] [blame] | 739 | 	  An SMP system using a pre-ARMv6 processor (there are apparently | 
 | 740 | 	  a few prototypes like that in existence) and therefore access to | 
 | 741 | 	  that required register must be emulated. | 
| Nicolas Pitre | 4b0e07a | 2005-05-05 23:24:45 +0100 | [diff] [blame] | 742 |  | 
| Nicolas Pitre | dcef1f6 | 2005-06-08 19:00:47 +0100 | [diff] [blame] | 743 | config NEEDS_SYSCALL_FOR_CMPXCHG | 
 | 744 | 	bool | 
| Nicolas Pitre | dcef1f6 | 2005-06-08 19:00:47 +0100 | [diff] [blame] | 745 | 	help | 
 | 746 | 	  SMP on a pre-ARMv6 processor?  Well OK then. | 
 | 747 | 	  Forget about fast user space cmpxchg support. | 
 | 748 | 	  It is just not possible. | 
 | 749 |  | 
| Catalin Marinas | ad642d9 | 2010-06-21 15:10:07 +0100 | [diff] [blame] | 750 | config DMA_CACHE_RWFO | 
 | 751 | 	bool "Enable read/write for ownership DMA cache maintenance" | 
| Russell King | 3bc28c8 | 2011-01-18 13:30:33 +0000 | [diff] [blame] | 752 | 	depends on CPU_V6K && SMP | 
| Catalin Marinas | ad642d9 | 2010-06-21 15:10:07 +0100 | [diff] [blame] | 753 | 	default y | 
 | 754 | 	help | 
 | 755 | 	  The Snoop Control Unit on ARM11MPCore does not detect the | 
 | 756 | 	  cache maintenance operations and the dma_{map,unmap}_area() | 
 | 757 | 	  functions may leave stale cache entries on other CPUs. By | 
 | 758 | 	  enabling this option, Read or Write For Ownership in the ARMv6 | 
 | 759 | 	  DMA cache maintenance functions is performed. These LDR/STR | 
 | 760 | 	  instructions change the cache line state to shared or modified | 
 | 761 | 	  so that the cache operation has the desired effect. | 
 | 762 |  | 
 | 763 | 	  Note that the workaround is only valid on processors that do | 
 | 764 | 	  not perform speculative loads into the D-cache. For such | 
 | 765 | 	  processors, if cache maintenance operations are not broadcast | 
 | 766 | 	  in hardware, other workarounds are needed (e.g. cache | 
 | 767 | 	  maintenance broadcasting in software via FIQ). | 
 | 768 |  | 
| Catalin Marinas | 953233d | 2007-02-05 14:48:08 +0100 | [diff] [blame] | 769 | config OUTER_CACHE | 
 | 770 | 	bool | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 771 |  | 
| Catalin Marinas | 319f551 | 2010-03-24 16:47:53 +0100 | [diff] [blame] | 772 | config OUTER_CACHE_SYNC | 
 | 773 | 	bool | 
 | 774 | 	help | 
 | 775 | 	  The outer cache has a outer_cache_fns.sync function pointer | 
 | 776 | 	  that can be used to drain the write buffer of the outer cache. | 
 | 777 |  | 
| Lennert Buytenhek | 99c6dc1 | 2008-06-22 22:45:04 +0200 | [diff] [blame] | 778 | config CACHE_FEROCEON_L2 | 
 | 779 | 	bool "Enable the Feroceon L2 cache controller" | 
| Stanislav Samsonov | 794d15b | 2008-06-22 22:45:10 +0200 | [diff] [blame] | 780 | 	depends on ARCH_KIRKWOOD || ARCH_MV78XX0 | 
| Lennert Buytenhek | 99c6dc1 | 2008-06-22 22:45:04 +0200 | [diff] [blame] | 781 | 	default y | 
| Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 782 | 	select OUTER_CACHE | 
| Lennert Buytenhek | 99c6dc1 | 2008-06-22 22:45:04 +0200 | [diff] [blame] | 783 | 	help | 
 | 784 | 	  This option enables the Feroceon L2 cache controller. | 
 | 785 |  | 
| Ronen Shitrit | 4360bb4 | 2008-09-23 15:28:10 +0300 | [diff] [blame] | 786 | config CACHE_FEROCEON_L2_WRITETHROUGH | 
 | 787 | 	bool "Force Feroceon L2 cache write through" | 
 | 788 | 	depends on CACHE_FEROCEON_L2 | 
| Ronen Shitrit | 4360bb4 | 2008-09-23 15:28:10 +0300 | [diff] [blame] | 789 | 	help | 
 | 790 | 	  Say Y here to use the Feroceon L2 cache in writethrough mode. | 
 | 791 | 	  Unless you specifically require this, say N for writeback mode. | 
 | 792 |  | 
| Dave Martin | ce5ea9f | 2011-11-29 15:56:19 +0000 | [diff] [blame] | 793 | config MIGHT_HAVE_CACHE_L2X0 | 
 | 794 | 	bool | 
 | 795 | 	help | 
 | 796 | 	  This option should be selected by machines which have a L2x0 | 
 | 797 | 	  or PL310 cache controller, but where its use is optional. | 
 | 798 |  | 
 | 799 | 	  The only effect of this option is to make CACHE_L2X0 and | 
 | 800 | 	  related options available to the user for configuration. | 
 | 801 |  | 
 | 802 | 	  Boards or SoCs which always require the cache controller | 
 | 803 | 	  support to be present should select CACHE_L2X0 directly | 
 | 804 | 	  instead of this option, thus preventing the user from | 
 | 805 | 	  inadvertently configuring a broken kernel. | 
 | 806 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 807 | config CACHE_L2X0 | 
| Dave Martin | ce5ea9f | 2011-11-29 15:56:19 +0000 | [diff] [blame] | 808 | 	bool "Enable the L2x0 outer cache controller" if MIGHT_HAVE_CACHE_L2X0 | 
 | 809 | 	default MIGHT_HAVE_CACHE_L2X0 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 810 | 	select OUTER_CACHE | 
| Catalin Marinas | 23107c5 | 2010-03-24 16:48:53 +0100 | [diff] [blame] | 811 | 	select OUTER_CACHE_SYNC | 
| Catalin Marinas | ba92795 | 2008-04-18 22:43:17 +0100 | [diff] [blame] | 812 | 	help | 
 | 813 | 	  This option enables the L2x0 PrimeCell. | 
| Eric Miao | 905a09d | 2008-06-06 16:34:03 +0800 | [diff] [blame] | 814 |  | 
| Catalin Marinas | 9a6655e | 2010-08-31 13:05:22 +0100 | [diff] [blame] | 815 | config CACHE_PL310 | 
 | 816 | 	bool | 
 | 817 | 	depends on CACHE_L2X0 | 
| Russell King | e399b1a | 2011-01-17 15:08:32 +0000 | [diff] [blame] | 818 | 	default y if CPU_V7 && !(CPU_V6 || CPU_V6K) | 
| Catalin Marinas | 9a6655e | 2010-08-31 13:05:22 +0100 | [diff] [blame] | 819 | 	help | 
 | 820 | 	  This option enables optimisations for the PL310 cache | 
 | 821 | 	  controller. | 
 | 822 |  | 
| Lennert Buytenhek | 573a652 | 2009-11-24 19:33:52 +0200 | [diff] [blame] | 823 | config CACHE_TAUROS2 | 
 | 824 | 	bool "Enable the Tauros2 L2 cache controller" | 
| Haojian Zhuang | 3f408fa | 2010-11-24 11:54:21 +0800 | [diff] [blame] | 825 | 	depends on (ARCH_DOVE || ARCH_MMP || CPU_PJ4) | 
| Lennert Buytenhek | 573a652 | 2009-11-24 19:33:52 +0200 | [diff] [blame] | 826 | 	default y | 
 | 827 | 	select OUTER_CACHE | 
 | 828 | 	help | 
 | 829 | 	  This option enables the Tauros2 L2 cache controller (as | 
 | 830 | 	  found on PJ1/PJ4). | 
 | 831 |  | 
| Eric Miao | 905a09d | 2008-06-06 16:34:03 +0800 | [diff] [blame] | 832 | config CACHE_XSC3L2 | 
 | 833 | 	bool "Enable the L2 cache on XScale3" | 
 | 834 | 	depends on CPU_XSC3 | 
 | 835 | 	default y | 
 | 836 | 	select OUTER_CACHE | 
 | 837 | 	help | 
 | 838 | 	  This option enables the L2 cache on XScale3. | 
| Kirill A. Shutemov | 910a17e | 2009-09-15 10:23:53 +0100 | [diff] [blame] | 839 |  | 
| Russell King | 5637a12 | 2011-02-14 15:55:45 +0000 | [diff] [blame] | 840 | config ARM_L1_CACHE_SHIFT_6 | 
 | 841 | 	bool | 
| Will Deacon | a092f2b | 2012-01-20 12:01:10 +0100 | [diff] [blame] | 842 | 	default y if CPU_V7 | 
| Russell King | 5637a12 | 2011-02-14 15:55:45 +0000 | [diff] [blame] | 843 | 	help | 
 | 844 | 	  Setting ARM L1 cache line size to 64 Bytes. | 
 | 845 |  | 
| Kirill A. Shutemov | 910a17e | 2009-09-15 10:23:53 +0100 | [diff] [blame] | 846 | config ARM_L1_CACHE_SHIFT | 
 | 847 | 	int | 
| Kukjin Kim | d6d502f | 2010-02-22 00:02:59 +0100 | [diff] [blame] | 848 | 	default 6 if ARM_L1_CACHE_SHIFT_6 | 
| Kirill A. Shutemov | 910a17e | 2009-09-15 10:23:53 +0100 | [diff] [blame] | 849 | 	default 5 | 
| Russell King | 47ab0de | 2010-05-15 11:02:43 +0100 | [diff] [blame] | 850 |  | 
 | 851 | config ARM_DMA_MEM_BUFFERABLE | 
| Russell King | e399b1a | 2011-01-17 15:08:32 +0000 | [diff] [blame] | 852 | 	bool "Use non-cacheable memory for DMA" if (CPU_V6 || CPU_V6K) && !CPU_V7 | 
| Catalin Marinas | 42c4daf | 2010-07-01 13:22:48 +0100 | [diff] [blame] | 853 | 	depends on !(MACH_REALVIEW_PB1176 || REALVIEW_EB_ARM11MP || \ | 
 | 854 | 		     MACH_REALVIEW_PB11MP) | 
| Russell King | e399b1a | 2011-01-17 15:08:32 +0000 | [diff] [blame] | 855 | 	default y if CPU_V6 || CPU_V6K || CPU_V7 | 
| Russell King | 47ab0de | 2010-05-15 11:02:43 +0100 | [diff] [blame] | 856 | 	help | 
 | 857 | 	  Historically, the kernel has used strongly ordered mappings to | 
 | 858 | 	  provide DMA coherent memory.  With the advent of ARMv7, mapping | 
 | 859 | 	  memory with differing types results in unpredictable behaviour, | 
 | 860 | 	  so on these CPUs, this option is forced on. | 
 | 861 |  | 
 | 862 | 	  Multiple mappings with differing attributes is also unpredictable | 
 | 863 | 	  on ARMv6 CPUs, but since they do not have aggressive speculative | 
 | 864 | 	  prefetch, no harm appears to occur. | 
 | 865 |  | 
 | 866 | 	  However, drivers may be missing the necessary barriers for ARMv6, | 
 | 867 | 	  and therefore turning this on may result in unpredictable driver | 
 | 868 | 	  behaviour.  Therefore, we offer this as an option. | 
 | 869 |  | 
 | 870 | 	  You are recommended say 'Y' here and debug any affected drivers. | 
| Russell King | ac1d426 | 2010-05-17 17:24:04 +0100 | [diff] [blame] | 871 |  | 
| Catalin Marinas | e7c5650 | 2010-03-24 16:49:54 +0100 | [diff] [blame] | 872 | config ARCH_HAS_BARRIERS | 
 | 873 | 	bool | 
 | 874 | 	help | 
 | 875 | 	  This option allows the use of custom mandatory barriers | 
 | 876 | 	  included via the mach/barriers.h file. |