blob: 9695f98b03bd300f160cb567ee023863ed1b0256 [file] [log] [blame]
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001/*
2 * Copyright (C) 2009 Texas Instruments.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
17 */
18
19#include <linux/interrupt.h>
20#include <linux/io.h>
21#include <linux/gpio.h>
22#include <linux/module.h>
23#include <linux/delay.h>
24#include <linux/platform_device.h>
25#include <linux/err.h>
26#include <linux/clk.h>
27#include <linux/dma-mapping.h>
28#include <linux/spi/spi.h>
29#include <linux/spi/spi_bitbang.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000031
32#include <mach/spi.h>
33#include <mach/edma.h>
34
35#define SPI_NO_RESOURCE ((resource_size_t)-1)
36
37#define SPI_MAX_CHIPSELECT 2
38
39#define CS_DEFAULT 0xFF
40
Sandeep Paulraj358934a2009-12-16 22:02:18 +000041#define SPIFMT_PHASE_MASK BIT(16)
42#define SPIFMT_POLARITY_MASK BIT(17)
43#define SPIFMT_DISTIMER_MASK BIT(18)
44#define SPIFMT_SHIFTDIR_MASK BIT(20)
45#define SPIFMT_WAITENA_MASK BIT(21)
46#define SPIFMT_PARITYENA_MASK BIT(22)
47#define SPIFMT_ODD_PARITY_MASK BIT(23)
48#define SPIFMT_WDELAY_MASK 0x3f000000u
49#define SPIFMT_WDELAY_SHIFT 24
Brian Niebuhr7fe00922010-08-13 13:27:23 +053050#define SPIFMT_PRESCALE_SHIFT 8
Sandeep Paulraj358934a2009-12-16 22:02:18 +000051
Sandeep Paulraj358934a2009-12-16 22:02:18 +000052
53/* SPIPC0 */
54#define SPIPC0_DIFUN_MASK BIT(11) /* MISO */
55#define SPIPC0_DOFUN_MASK BIT(10) /* MOSI */
56#define SPIPC0_CLKFUN_MASK BIT(9) /* CLK */
57#define SPIPC0_SPIENA_MASK BIT(8) /* nREADY */
Sandeep Paulraj358934a2009-12-16 22:02:18 +000058
59#define SPIINT_MASKALL 0x0101035F
Brian Niebuhre0d205e2010-09-02 16:52:06 +053060#define SPIINT_MASKINT 0x0000015F
61#define SPI_INTLVL_1 0x000001FF
62#define SPI_INTLVL_0 0x00000000
Sandeep Paulraj358934a2009-12-16 22:02:18 +000063
Brian Niebuhrcfbc5d12010-08-12 12:27:33 +053064/* SPIDAT1 (upper 16 bit defines) */
65#define SPIDAT1_CSHOLD_MASK BIT(12)
66
67/* SPIGCR1 */
Sandeep Paulraj358934a2009-12-16 22:02:18 +000068#define SPIGCR1_CLKMOD_MASK BIT(1)
69#define SPIGCR1_MASTER_MASK BIT(0)
70#define SPIGCR1_LOOPBACK_MASK BIT(16)
Sekhar Nori8e206f12010-08-20 16:20:49 +053071#define SPIGCR1_SPIENA_MASK BIT(24)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000072
73/* SPIBUF */
74#define SPIBUF_TXFULL_MASK BIT(29)
75#define SPIBUF_RXEMPTY_MASK BIT(31)
76
Brian Niebuhr7abbf232010-08-19 15:07:38 +053077/* SPIDELAY */
78#define SPIDELAY_C2TDELAY_SHIFT 24
79#define SPIDELAY_C2TDELAY_MASK (0xFF << SPIDELAY_C2TDELAY_SHIFT)
80#define SPIDELAY_T2CDELAY_SHIFT 16
81#define SPIDELAY_T2CDELAY_MASK (0xFF << SPIDELAY_T2CDELAY_SHIFT)
82#define SPIDELAY_T2EDELAY_SHIFT 8
83#define SPIDELAY_T2EDELAY_MASK (0xFF << SPIDELAY_T2EDELAY_SHIFT)
84#define SPIDELAY_C2EDELAY_SHIFT 0
85#define SPIDELAY_C2EDELAY_MASK 0xFF
86
Sandeep Paulraj358934a2009-12-16 22:02:18 +000087/* Error Masks */
88#define SPIFLG_DLEN_ERR_MASK BIT(0)
89#define SPIFLG_TIMEOUT_MASK BIT(1)
90#define SPIFLG_PARERR_MASK BIT(2)
91#define SPIFLG_DESYNC_MASK BIT(3)
92#define SPIFLG_BITERR_MASK BIT(4)
93#define SPIFLG_OVRRUN_MASK BIT(6)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000094#define SPIFLG_BUF_INIT_ACTIVE_MASK BIT(24)
Brian Niebuhr839c9962010-08-23 16:39:19 +053095#define SPIFLG_ERROR_MASK (SPIFLG_DLEN_ERR_MASK \
96 | SPIFLG_TIMEOUT_MASK | SPIFLG_PARERR_MASK \
97 | SPIFLG_DESYNC_MASK | SPIFLG_BITERR_MASK \
98 | SPIFLG_OVRRUN_MASK)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000099
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000100#define SPIINT_DMA_REQ_EN BIT(16)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000101
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000102/* SPI Controller registers */
103#define SPIGCR0 0x00
104#define SPIGCR1 0x04
105#define SPIINT 0x08
106#define SPILVL 0x0c
107#define SPIFLG 0x10
108#define SPIPC0 0x14
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000109#define SPIDAT1 0x3c
110#define SPIBUF 0x40
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000111#define SPIDELAY 0x48
112#define SPIDEF 0x4c
113#define SPIFMT0 0x50
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000114
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000115/* We have 2 DMA channels per CS, one for RX and one for TX */
116struct davinci_spi_dma {
117 int dma_tx_channel;
118 int dma_rx_channel;
119 int dma_tx_sync_dev;
120 int dma_rx_sync_dev;
121 enum dma_event_q eventq;
122
123 struct completion dma_tx_completion;
124 struct completion dma_rx_completion;
125};
126
127/* SPI Controller driver's private data. */
128struct davinci_spi {
129 struct spi_bitbang bitbang;
130 struct clk *clk;
131
132 u8 version;
133 resource_size_t pbase;
134 void __iomem *base;
135 size_t region_size;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530136 u32 irq;
137 struct completion done;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000138
139 const void *tx;
140 void *rx;
Brian Niebuhre91c6592010-10-01 10:29:29 +0530141#define SPI_TMP_BUFSZ (SMP_CACHE_BYTES + 1)
142 u8 rx_tmp_buf[SPI_TMP_BUFSZ];
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530143 int rcount;
144 int wcount;
Brian Niebuhr96fd8812010-09-27 22:23:23 +0530145 struct davinci_spi_dma dma_channels;
Brian Niebuhr778e2612010-09-03 15:15:06 +0530146 struct davinci_spi_platform_data *pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000147
148 void (*get_rx)(u32 rx_data, struct davinci_spi *);
149 u32 (*get_tx)(struct davinci_spi *);
150
Brian Niebuhrcda987e2010-08-19 16:16:28 +0530151 u8 bytes_per_word[SPI_MAX_CHIPSELECT];
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000152};
153
Brian Niebuhr53a31b02010-08-16 15:05:51 +0530154static struct davinci_spi_config davinci_spi_default_cfg;
155
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000156static unsigned use_dma;
157
158static void davinci_spi_rx_buf_u8(u32 data, struct davinci_spi *davinci_spi)
159{
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530160 if (davinci_spi->rx) {
161 u8 *rx = davinci_spi->rx;
162 *rx++ = (u8)data;
163 davinci_spi->rx = rx;
164 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000165}
166
167static void davinci_spi_rx_buf_u16(u32 data, struct davinci_spi *davinci_spi)
168{
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530169 if (davinci_spi->rx) {
170 u16 *rx = davinci_spi->rx;
171 *rx++ = (u16)data;
172 davinci_spi->rx = rx;
173 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000174}
175
176static u32 davinci_spi_tx_buf_u8(struct davinci_spi *davinci_spi)
177{
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530178 u32 data = 0;
179 if (davinci_spi->tx) {
180 const u8 *tx = davinci_spi->tx;
181 data = *tx++;
182 davinci_spi->tx = tx;
183 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000184 return data;
185}
186
187static u32 davinci_spi_tx_buf_u16(struct davinci_spi *davinci_spi)
188{
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530189 u32 data = 0;
190 if (davinci_spi->tx) {
191 const u16 *tx = davinci_spi->tx;
192 data = *tx++;
193 davinci_spi->tx = tx;
194 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000195 return data;
196}
197
198static inline void set_io_bits(void __iomem *addr, u32 bits)
199{
200 u32 v = ioread32(addr);
201
202 v |= bits;
203 iowrite32(v, addr);
204}
205
206static inline void clear_io_bits(void __iomem *addr, u32 bits)
207{
208 u32 v = ioread32(addr);
209
210 v &= ~bits;
211 iowrite32(v, addr);
212}
213
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000214/*
215 * Interface to control the chip select signal
216 */
217static void davinci_spi_chipselect(struct spi_device *spi, int value)
218{
219 struct davinci_spi *davinci_spi;
220 struct davinci_spi_platform_data *pdata;
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530221 u8 chip_sel = spi->chip_select;
Brian Niebuhrcfbc5d12010-08-12 12:27:33 +0530222 u16 spidat1_cfg = CS_DEFAULT;
Brian Niebuhr23853972010-08-13 10:57:44 +0530223 bool gpio_chipsel = false;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000224
225 davinci_spi = spi_master_get_devdata(spi->master);
226 pdata = davinci_spi->pdata;
227
Brian Niebuhr23853972010-08-13 10:57:44 +0530228 if (pdata->chip_sel && chip_sel < pdata->num_chipselect &&
229 pdata->chip_sel[chip_sel] != SPI_INTERN_CS)
230 gpio_chipsel = true;
231
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000232 /*
233 * Board specific chip select logic decides the polarity and cs
234 * line for the controller
235 */
Brian Niebuhr23853972010-08-13 10:57:44 +0530236 if (gpio_chipsel) {
237 if (value == BITBANG_CS_ACTIVE)
238 gpio_set_value(pdata->chip_sel[chip_sel], 0);
239 else
240 gpio_set_value(pdata->chip_sel[chip_sel], 1);
241 } else {
242 if (value == BITBANG_CS_ACTIVE) {
243 spidat1_cfg |= SPIDAT1_CSHOLD_MASK;
244 spidat1_cfg &= ~(0x1 << chip_sel);
245 }
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530246
Brian Niebuhr23853972010-08-13 10:57:44 +0530247 iowrite16(spidat1_cfg, davinci_spi->base + SPIDAT1 + 2);
248 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000249}
250
251/**
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530252 * davinci_spi_get_prescale - Calculates the correct prescale value
253 * @maxspeed_hz: the maximum rate the SPI clock can run at
254 *
255 * This function calculates the prescale value that generates a clock rate
256 * less than or equal to the specified maximum.
257 *
258 * Returns: calculated prescale - 1 for easy programming into SPI registers
259 * or negative error number if valid prescalar cannot be updated.
260 */
261static inline int davinci_spi_get_prescale(struct davinci_spi *davinci_spi,
262 u32 max_speed_hz)
263{
264 int ret;
265
266 ret = DIV_ROUND_UP(clk_get_rate(davinci_spi->clk), max_speed_hz);
267
268 if (ret < 3 || ret > 256)
269 return -EINVAL;
270
271 return ret - 1;
272}
273
274/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000275 * davinci_spi_setup_transfer - This functions will determine transfer method
276 * @spi: spi device on which data transfer to be done
277 * @t: spi transfer in which transfer info is filled
278 *
279 * This function determines data transfer method (8/16/32 bit transfer).
280 * It will also set the SPI Clock Control register according to
281 * SPI slave device freq.
282 */
283static int davinci_spi_setup_transfer(struct spi_device *spi,
284 struct spi_transfer *t)
285{
286
287 struct davinci_spi *davinci_spi;
Brian Niebuhr25f33512010-08-19 12:15:22 +0530288 struct davinci_spi_config *spicfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000289 u8 bits_per_word = 0;
Brian Niebuhr25f33512010-08-19 12:15:22 +0530290 u32 hz = 0, spifmt = 0, prescale = 0;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000291
292 davinci_spi = spi_master_get_devdata(spi->master);
Brian Niebuhr25f33512010-08-19 12:15:22 +0530293 spicfg = (struct davinci_spi_config *)spi->controller_data;
294 if (!spicfg)
295 spicfg = &davinci_spi_default_cfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000296
297 if (t) {
298 bits_per_word = t->bits_per_word;
299 hz = t->speed_hz;
300 }
301
302 /* if bits_per_word is not set then set it default */
303 if (!bits_per_word)
304 bits_per_word = spi->bits_per_word;
305
306 /*
307 * Assign function pointer to appropriate transfer method
308 * 8bit, 16bit or 32bit transfer
309 */
310 if (bits_per_word <= 8 && bits_per_word >= 2) {
311 davinci_spi->get_rx = davinci_spi_rx_buf_u8;
312 davinci_spi->get_tx = davinci_spi_tx_buf_u8;
Brian Niebuhrcda987e2010-08-19 16:16:28 +0530313 davinci_spi->bytes_per_word[spi->chip_select] = 1;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000314 } else if (bits_per_word <= 16 && bits_per_word >= 2) {
315 davinci_spi->get_rx = davinci_spi_rx_buf_u16;
316 davinci_spi->get_tx = davinci_spi_tx_buf_u16;
Brian Niebuhrcda987e2010-08-19 16:16:28 +0530317 davinci_spi->bytes_per_word[spi->chip_select] = 2;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000318 } else
319 return -EINVAL;
320
321 if (!hz)
322 hz = spi->max_speed_hz;
323
Brian Niebuhr25f33512010-08-19 12:15:22 +0530324 /* Set up SPIFMTn register, unique to this chipselect. */
325
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530326 prescale = davinci_spi_get_prescale(davinci_spi, hz);
327 if (prescale < 0)
328 return prescale;
329
Brian Niebuhr25f33512010-08-19 12:15:22 +0530330 spifmt = (prescale << SPIFMT_PRESCALE_SHIFT) | (bits_per_word & 0x1f);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000331
Brian Niebuhr25f33512010-08-19 12:15:22 +0530332 if (spi->mode & SPI_LSB_FIRST)
333 spifmt |= SPIFMT_SHIFTDIR_MASK;
334
335 if (spi->mode & SPI_CPOL)
336 spifmt |= SPIFMT_POLARITY_MASK;
337
338 if (!(spi->mode & SPI_CPHA))
339 spifmt |= SPIFMT_PHASE_MASK;
340
341 /*
342 * Version 1 hardware supports two basic SPI modes:
343 * - Standard SPI mode uses 4 pins, with chipselect
344 * - 3 pin SPI is a 4 pin variant without CS (SPI_NO_CS)
345 * (distinct from SPI_3WIRE, with just one data wire;
346 * or similar variants without MOSI or without MISO)
347 *
348 * Version 2 hardware supports an optional handshaking signal,
349 * so it can support two more modes:
350 * - 5 pin SPI variant is standard SPI plus SPI_READY
351 * - 4 pin with enable is (SPI_READY | SPI_NO_CS)
352 */
353
354 if (davinci_spi->version == SPI_VERSION_2) {
355
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530356 u32 delay = 0;
357
Brian Niebuhr25f33512010-08-19 12:15:22 +0530358 spifmt |= ((spicfg->wdelay << SPIFMT_WDELAY_SHIFT)
359 & SPIFMT_WDELAY_MASK);
360
361 if (spicfg->odd_parity)
362 spifmt |= SPIFMT_ODD_PARITY_MASK;
363
364 if (spicfg->parity_enable)
365 spifmt |= SPIFMT_PARITYENA_MASK;
366
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530367 if (spicfg->timer_disable) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530368 spifmt |= SPIFMT_DISTIMER_MASK;
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530369 } else {
370 delay |= (spicfg->c2tdelay << SPIDELAY_C2TDELAY_SHIFT)
371 & SPIDELAY_C2TDELAY_MASK;
372 delay |= (spicfg->t2cdelay << SPIDELAY_T2CDELAY_SHIFT)
373 & SPIDELAY_T2CDELAY_MASK;
374 }
Brian Niebuhr25f33512010-08-19 12:15:22 +0530375
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530376 if (spi->mode & SPI_READY) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530377 spifmt |= SPIFMT_WAITENA_MASK;
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530378 delay |= (spicfg->t2edelay << SPIDELAY_T2EDELAY_SHIFT)
379 & SPIDELAY_T2EDELAY_MASK;
380 delay |= (spicfg->c2edelay << SPIDELAY_C2EDELAY_SHIFT)
381 & SPIDELAY_C2EDELAY_MASK;
382 }
383
384 iowrite32(delay, davinci_spi->base + SPIDELAY);
Brian Niebuhr25f33512010-08-19 12:15:22 +0530385 }
386
387 iowrite32(spifmt, davinci_spi->base + SPIFMT0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000388
389 return 0;
390}
391
392static void davinci_spi_dma_rx_callback(unsigned lch, u16 ch_status, void *data)
393{
394 struct spi_device *spi = (struct spi_device *)data;
395 struct davinci_spi *davinci_spi;
396 struct davinci_spi_dma *davinci_spi_dma;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000397
398 davinci_spi = spi_master_get_devdata(spi->master);
Brian Niebuhr96fd8812010-09-27 22:23:23 +0530399 davinci_spi_dma = &davinci_spi->dma_channels;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000400
401 if (ch_status == DMA_COMPLETE)
402 edma_stop(davinci_spi_dma->dma_rx_channel);
403 else
404 edma_clean_channel(davinci_spi_dma->dma_rx_channel);
405
406 complete(&davinci_spi_dma->dma_rx_completion);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000407}
408
409static void davinci_spi_dma_tx_callback(unsigned lch, u16 ch_status, void *data)
410{
411 struct spi_device *spi = (struct spi_device *)data;
412 struct davinci_spi *davinci_spi;
413 struct davinci_spi_dma *davinci_spi_dma;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000414
415 davinci_spi = spi_master_get_devdata(spi->master);
Brian Niebuhr96fd8812010-09-27 22:23:23 +0530416 davinci_spi_dma = &davinci_spi->dma_channels;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000417
418 if (ch_status == DMA_COMPLETE)
419 edma_stop(davinci_spi_dma->dma_tx_channel);
420 else
421 edma_clean_channel(davinci_spi_dma->dma_tx_channel);
422
423 complete(&davinci_spi_dma->dma_tx_completion);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000424}
425
426static int davinci_spi_request_dma(struct spi_device *spi)
427{
428 struct davinci_spi *davinci_spi;
429 struct davinci_spi_dma *davinci_spi_dma;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000430 struct device *sdev;
431 int r;
432
433 davinci_spi = spi_master_get_devdata(spi->master);
Brian Niebuhr96fd8812010-09-27 22:23:23 +0530434 davinci_spi_dma = &davinci_spi->dma_channels;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000435 sdev = davinci_spi->bitbang.master->dev.parent;
436
437 r = edma_alloc_channel(davinci_spi_dma->dma_rx_sync_dev,
438 davinci_spi_dma_rx_callback, spi,
439 davinci_spi_dma->eventq);
440 if (r < 0) {
441 dev_dbg(sdev, "Unable to request DMA channel for SPI RX\n");
442 return -EAGAIN;
443 }
444 davinci_spi_dma->dma_rx_channel = r;
445 r = edma_alloc_channel(davinci_spi_dma->dma_tx_sync_dev,
446 davinci_spi_dma_tx_callback, spi,
447 davinci_spi_dma->eventq);
448 if (r < 0) {
449 edma_free_channel(davinci_spi_dma->dma_rx_channel);
450 davinci_spi_dma->dma_rx_channel = -1;
451 dev_dbg(sdev, "Unable to request DMA channel for SPI TX\n");
452 return -EAGAIN;
453 }
454 davinci_spi_dma->dma_tx_channel = r;
455
456 return 0;
457}
458
459/**
460 * davinci_spi_setup - This functions will set default transfer method
461 * @spi: spi device on which data transfer to be done
462 *
463 * This functions sets the default transfer method.
464 */
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000465static int davinci_spi_setup(struct spi_device *spi)
466{
Brian Niebuhrb23a5d42010-09-24 18:53:32 +0530467 int retval = 0;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000468 struct davinci_spi *davinci_spi;
469 struct davinci_spi_dma *davinci_spi_dma;
Brian Niebuhrbe884712010-09-03 12:15:28 +0530470 struct davinci_spi_platform_data *pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000471
472 davinci_spi = spi_master_get_devdata(spi->master);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530473 pdata = davinci_spi->pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000474
475 /* if bits per word length is zero then set it default 8 */
476 if (!spi->bits_per_word)
477 spi->bits_per_word = 8;
478
Brian Niebuhrbe884712010-09-03 12:15:28 +0530479 if (!(spi->mode & SPI_NO_CS)) {
480 if ((pdata->chip_sel == NULL) ||
481 (pdata->chip_sel[spi->chip_select] == SPI_INTERN_CS))
482 set_io_bits(davinci_spi->base + SPIPC0,
483 1 << spi->chip_select);
484
485 }
486
487 if (spi->mode & SPI_READY)
488 set_io_bits(davinci_spi->base + SPIPC0, SPIPC0_SPIENA_MASK);
489
490 if (spi->mode & SPI_LOOP)
491 set_io_bits(davinci_spi->base + SPIGCR1,
492 SPIGCR1_LOOPBACK_MASK);
493 else
494 clear_io_bits(davinci_spi->base + SPIGCR1,
495 SPIGCR1_LOOPBACK_MASK);
496
Brian Niebuhr96fd8812010-09-27 22:23:23 +0530497 if (use_dma) {
498 davinci_spi_dma = &davinci_spi->dma_channels;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000499
Brian Niebuhrb23a5d42010-09-24 18:53:32 +0530500 if ((davinci_spi_dma->dma_rx_channel == -1) ||
501 (davinci_spi_dma->dma_tx_channel == -1))
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000502 retval = davinci_spi_request_dma(spi);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000503 }
504
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000505 return retval;
506}
507
508static void davinci_spi_cleanup(struct spi_device *spi)
509{
Brian Niebuhr96fd8812010-09-27 22:23:23 +0530510 if (use_dma) {
511 struct davinci_spi *davinci_spi =
512 spi_master_get_devdata(spi->master);
513 struct davinci_spi_dma *davinci_spi_dma =
514 &davinci_spi->dma_channels;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000515
516 if ((davinci_spi_dma->dma_rx_channel != -1)
517 && (davinci_spi_dma->dma_tx_channel != -1)) {
518 edma_free_channel(davinci_spi_dma->dma_tx_channel);
519 edma_free_channel(davinci_spi_dma->dma_rx_channel);
520 }
521 }
522}
523
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000524static int davinci_spi_check_error(struct davinci_spi *davinci_spi,
525 int int_status)
526{
527 struct device *sdev = davinci_spi->bitbang.master->dev.parent;
528
529 if (int_status & SPIFLG_TIMEOUT_MASK) {
530 dev_dbg(sdev, "SPI Time-out Error\n");
531 return -ETIMEDOUT;
532 }
533 if (int_status & SPIFLG_DESYNC_MASK) {
534 dev_dbg(sdev, "SPI Desynchronization Error\n");
535 return -EIO;
536 }
537 if (int_status & SPIFLG_BITERR_MASK) {
538 dev_dbg(sdev, "SPI Bit error\n");
539 return -EIO;
540 }
541
542 if (davinci_spi->version == SPI_VERSION_2) {
543 if (int_status & SPIFLG_DLEN_ERR_MASK) {
544 dev_dbg(sdev, "SPI Data Length Error\n");
545 return -EIO;
546 }
547 if (int_status & SPIFLG_PARERR_MASK) {
548 dev_dbg(sdev, "SPI Parity Error\n");
549 return -EIO;
550 }
551 if (int_status & SPIFLG_OVRRUN_MASK) {
552 dev_dbg(sdev, "SPI Data Overrun error\n");
553 return -EIO;
554 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000555 if (int_status & SPIFLG_BUF_INIT_ACTIVE_MASK) {
556 dev_dbg(sdev, "SPI Buffer Init Active\n");
557 return -EBUSY;
558 }
559 }
560
561 return 0;
562}
563
564/**
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530565 * davinci_spi_process_events - check for and handle any SPI controller events
566 * @davinci_spi: the controller data
567 *
568 * This function will check the SPIFLG register and handle any events that are
569 * detected there
570 */
571static int davinci_spi_process_events(struct davinci_spi *davinci_spi)
572{
573 u32 buf, status, errors = 0, data1_reg_val;
574
575 buf = ioread32(davinci_spi->base + SPIBUF);
576
577 if (davinci_spi->rcount > 0 && !(buf & SPIBUF_RXEMPTY_MASK)) {
578 davinci_spi->get_rx(buf & 0xFFFF, davinci_spi);
579 davinci_spi->rcount--;
580 }
581
582 status = ioread32(davinci_spi->base + SPIFLG);
583
584 if (unlikely(status & SPIFLG_ERROR_MASK)) {
585 errors = status & SPIFLG_ERROR_MASK;
586 goto out;
587 }
588
589 if (davinci_spi->wcount > 0 && !(buf & SPIBUF_TXFULL_MASK)) {
590 data1_reg_val = ioread32(davinci_spi->base + SPIDAT1);
591 davinci_spi->wcount--;
592 data1_reg_val &= ~0xFFFF;
593 data1_reg_val |= 0xFFFF & davinci_spi->get_tx(davinci_spi);
594 iowrite32(data1_reg_val, davinci_spi->base + SPIDAT1);
595 }
596
597out:
598 return errors;
599}
600
601/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000602 * davinci_spi_bufs - functions which will handle transfer data
603 * @spi: spi device on which data transfer to be done
604 * @t: spi transfer in which transfer info is filled
605 *
606 * This function will put data to be transferred into data register
607 * of SPI controller and then wait until the completion will be marked
608 * by the IRQ Handler.
609 */
610static int davinci_spi_bufs_pio(struct spi_device *spi, struct spi_transfer *t)
611{
612 struct davinci_spi *davinci_spi;
Brian Niebuhr839c9962010-08-23 16:39:19 +0530613 int ret;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000614 u32 tx_data, data1_reg_val;
Brian Niebuhr839c9962010-08-23 16:39:19 +0530615 u32 errors = 0;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530616 struct davinci_spi_config *spicfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000617 struct davinci_spi_platform_data *pdata;
618
619 davinci_spi = spi_master_get_devdata(spi->master);
620 pdata = davinci_spi->pdata;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530621 spicfg = (struct davinci_spi_config *)spi->controller_data;
622 if (!spicfg)
623 spicfg = &davinci_spi_default_cfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000624
625 davinci_spi->tx = t->tx_buf;
626 davinci_spi->rx = t->rx_buf;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530627 davinci_spi->wcount = t->len /
628 davinci_spi->bytes_per_word[spi->chip_select];
629 davinci_spi->rcount = davinci_spi->wcount;
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530630
Brian Niebuhr839c9962010-08-23 16:39:19 +0530631 data1_reg_val = ioread32(davinci_spi->base + SPIDAT1);
632
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000633 /* Enable SPI */
634 set_io_bits(davinci_spi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
635
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530636 if (spicfg->io_type == SPI_IO_TYPE_INTR) {
637 set_io_bits(davinci_spi->base + SPIINT, SPIINT_MASKINT);
638 INIT_COMPLETION(davinci_spi->done);
639 }
Brian Niebuhrcf90fe72010-08-20 17:02:49 +0530640
Brian Niebuhr839c9962010-08-23 16:39:19 +0530641 /* start the transfer */
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530642 davinci_spi->wcount--;
Brian Niebuhr839c9962010-08-23 16:39:19 +0530643 tx_data = davinci_spi->get_tx(davinci_spi);
644 data1_reg_val &= 0xFFFF0000;
645 data1_reg_val |= tx_data & 0xFFFF;
646 iowrite32(data1_reg_val, davinci_spi->base + SPIDAT1);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000647
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530648 /* Wait for the transfer to complete */
649 if (spicfg->io_type == SPI_IO_TYPE_INTR) {
650 wait_for_completion_interruptible(&(davinci_spi->done));
651 } else {
652 while (davinci_spi->rcount > 0 || davinci_spi->wcount > 0) {
653 errors = davinci_spi_process_events(davinci_spi);
654 if (errors)
655 break;
656 cpu_relax();
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000657 }
658 }
659
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530660 clear_io_bits(davinci_spi->base + SPIINT, SPIINT_MASKALL);
661
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000662 /*
663 * Check for bit error, desync error,parity error,timeout error and
664 * receive overflow errors
665 */
Brian Niebuhr839c9962010-08-23 16:39:19 +0530666 if (errors) {
667 ret = davinci_spi_check_error(davinci_spi, errors);
668 WARN(!ret, "%s: error reported but no error found!\n",
669 dev_name(&spi->dev));
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000670 return ret;
Brian Niebuhr839c9962010-08-23 16:39:19 +0530671 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000672
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000673 return t->len;
674}
675
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530676/**
677 * davinci_spi_irq - Interrupt handler for SPI Master Controller
678 * @irq: IRQ number for this SPI Master
679 * @context_data: structure for SPI Master controller davinci_spi
680 *
681 * ISR will determine that interrupt arrives either for READ or WRITE command.
682 * According to command it will do the appropriate action. It will check
683 * transfer length and if it is not zero then dispatch transfer command again.
684 * If transfer length is zero then it will indicate the COMPLETION so that
685 * davinci_spi_bufs function can go ahead.
686 */
687static irqreturn_t davinci_spi_irq(s32 irq, void *context_data)
688{
689 struct davinci_spi *davinci_spi = context_data;
690 int status;
691
692 status = davinci_spi_process_events(davinci_spi);
693 if (unlikely(status != 0))
694 clear_io_bits(davinci_spi->base + SPIINT, SPIINT_MASKINT);
695
696 if ((!davinci_spi->rcount && !davinci_spi->wcount) || status)
697 complete(&davinci_spi->done);
698
699 return IRQ_HANDLED;
700}
701
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000702static int davinci_spi_bufs_dma(struct spi_device *spi, struct spi_transfer *t)
703{
704 struct davinci_spi *davinci_spi;
705 int int_status = 0;
Brian Niebuhrd3f71412010-09-29 12:31:54 +0530706 int count;
Brian Niebuhre91c6592010-10-01 10:29:29 +0530707 unsigned rx_buf_count;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000708 struct davinci_spi_dma *davinci_spi_dma;
Brian Niebuhrb7ab24a2010-08-19 16:42:42 +0530709 int data_type, ret;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000710 unsigned long tx_reg, rx_reg;
Brian Niebuhrc29e3c62010-09-28 13:59:26 +0530711 struct davinci_spi_platform_data *pdata;
Brian Niebuhre91c6592010-10-01 10:29:29 +0530712 void *rx_buf;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000713 struct device *sdev;
Brian Niebuhr49fc3f42010-10-01 11:22:23 +0530714 struct edmacc_param param;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000715
716 davinci_spi = spi_master_get_devdata(spi->master);
Brian Niebuhrc29e3c62010-09-28 13:59:26 +0530717 pdata = davinci_spi->pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000718 sdev = davinci_spi->bitbang.master->dev.parent;
719
Brian Niebuhr96fd8812010-09-27 22:23:23 +0530720 davinci_spi_dma = &davinci_spi->dma_channels;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000721
722 tx_reg = (unsigned long)davinci_spi->pbase + SPIDAT1;
723 rx_reg = (unsigned long)davinci_spi->pbase + SPIBUF;
724
725 davinci_spi->tx = t->tx_buf;
726 davinci_spi->rx = t->rx_buf;
727
728 /* convert len to words based on bits_per_word */
Brian Niebuhrb7ab24a2010-08-19 16:42:42 +0530729 data_type = davinci_spi->bytes_per_word[spi->chip_select];
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000730
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000731 init_completion(&davinci_spi_dma->dma_rx_completion);
732 init_completion(&davinci_spi_dma->dma_tx_completion);
733
Brian Niebuhrf2bf4e82010-08-20 15:28:23 +0530734 count = t->len / data_type; /* the number of elements */
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000735
736 /* disable all interrupts for dma transfers */
737 clear_io_bits(davinci_spi->base + SPIINT, SPIINT_MASKALL);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000738 /* Enable SPI */
739 set_io_bits(davinci_spi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
740
Brian Niebuhrd3f71412010-09-29 12:31:54 +0530741 /*
742 * Transmit DMA setup
743 *
744 * If there is transmit data, map the transmit buffer, set it as the
745 * source of data and set the source B index to data size.
746 * If there is no transmit data, set the transmit register as the
747 * source of data, and set the source B index to zero.
748 *
749 * The destination is always the transmit register itself. And the
750 * destination never increments.
751 */
752
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000753 if (t->tx_buf) {
754 t->tx_dma = dma_map_single(&spi->dev, (void *)t->tx_buf, count,
755 DMA_TO_DEVICE);
756 if (dma_mapping_error(&spi->dev, t->tx_dma)) {
757 dev_dbg(sdev, "Unable to DMA map a %d bytes"
758 " TX buffer\n", count);
759 return -ENOMEM;
760 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000761 }
762
Brian Niebuhr49fc3f42010-10-01 11:22:23 +0530763 param.opt = TCINTEN | EDMA_TCC(davinci_spi_dma->dma_tx_channel);
764 param.src = t->tx_buf ? t->tx_dma : tx_reg;
765 param.a_b_cnt = count << 16 | data_type;
766 param.dst = tx_reg;
767 param.src_dst_bidx = t->tx_buf ? data_type : 0;
768 param.link_bcntrld = 0xffff;
769 param.src_dst_cidx = 0;
770 param.ccnt = 1;
771 edma_write_slot(davinci_spi_dma->dma_tx_channel, &param);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000772
Brian Niebuhre91c6592010-10-01 10:29:29 +0530773 /*
774 * Receive DMA setup
775 *
776 * If there is receive buffer, use it to receive data. If there
777 * is none provided, use a temporary receive buffer. Set the
778 * destination B index to 0 so effectively only one byte is used
779 * in the temporary buffer (address does not increment).
780 *
781 * The source of receive data is the receive data register. The
782 * source address never increments.
783 */
784
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000785 if (t->rx_buf) {
Brian Niebuhre91c6592010-10-01 10:29:29 +0530786 rx_buf = t->rx_buf;
787 rx_buf_count = count;
788 } else {
789 rx_buf = davinci_spi->rx_tmp_buf;
790 rx_buf_count = sizeof(davinci_spi->rx_tmp_buf);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000791 }
792
Brian Niebuhre91c6592010-10-01 10:29:29 +0530793 t->rx_dma = dma_map_single(&spi->dev, rx_buf, rx_buf_count,
794 DMA_FROM_DEVICE);
795 if (dma_mapping_error(&spi->dev, t->rx_dma)) {
796 dev_dbg(sdev, "Couldn't DMA map a %d bytes RX buffer\n",
797 rx_buf_count);
798 if (t->tx_buf)
799 dma_unmap_single(NULL, t->tx_dma, count, DMA_TO_DEVICE);
800 return -ENOMEM;
801 }
802
Brian Niebuhr49fc3f42010-10-01 11:22:23 +0530803 param.opt = TCINTEN | EDMA_TCC(davinci_spi_dma->dma_rx_channel);
804 param.src = rx_reg;
805 param.a_b_cnt = count << 16 | data_type;
806 param.dst = t->rx_dma;
807 param.src_dst_bidx = (t->rx_buf ? data_type : 0) << 16;
808 param.link_bcntrld = 0xffff;
809 param.src_dst_cidx = 0;
810 param.ccnt = 1;
811 edma_write_slot(davinci_spi_dma->dma_rx_channel, &param);
Brian Niebuhre91c6592010-10-01 10:29:29 +0530812
Brian Niebuhrc29e3c62010-09-28 13:59:26 +0530813 if (pdata->cshold_bug) {
814 u16 spidat1 = ioread16(davinci_spi->base + SPIDAT1 + 2);
815 iowrite16(spidat1, davinci_spi->base + SPIDAT1 + 2);
816 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000817
Brian Niebuhre91c6592010-10-01 10:29:29 +0530818 edma_start(davinci_spi_dma->dma_rx_channel);
Brian Niebuhrc29e3c62010-09-28 13:59:26 +0530819 edma_start(davinci_spi_dma->dma_tx_channel);
Brian Niebuhra4f44972010-10-01 14:00:48 +0530820 set_io_bits(davinci_spi->base + SPIINT, SPIINT_DMA_REQ_EN);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000821
Brian Niebuhrc29e3c62010-09-28 13:59:26 +0530822 wait_for_completion_interruptible(&davinci_spi_dma->dma_tx_completion);
Brian Niebuhre91c6592010-10-01 10:29:29 +0530823 wait_for_completion_interruptible(&davinci_spi_dma->dma_rx_completion);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000824
Brian Niebuhrd3f71412010-09-29 12:31:54 +0530825 if (t->tx_buf)
826 dma_unmap_single(NULL, t->tx_dma, count, DMA_TO_DEVICE);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000827
Brian Niebuhre91c6592010-10-01 10:29:29 +0530828 dma_unmap_single(NULL, t->rx_dma, rx_buf_count, DMA_FROM_DEVICE);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000829
Brian Niebuhra4f44972010-10-01 14:00:48 +0530830 clear_io_bits(davinci_spi->base + SPIINT, SPIINT_DMA_REQ_EN);
831
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000832 /*
833 * Check for bit error, desync error,parity error,timeout error and
834 * receive overflow errors
835 */
836 int_status = ioread32(davinci_spi->base + SPIFLG);
837
838 ret = davinci_spi_check_error(davinci_spi, int_status);
839 if (ret != 0)
840 return ret;
841
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000842 return t->len;
843}
844
845/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000846 * davinci_spi_probe - probe function for SPI Master Controller
847 * @pdev: platform_device structure which contains plateform specific data
848 */
849static int davinci_spi_probe(struct platform_device *pdev)
850{
851 struct spi_master *master;
852 struct davinci_spi *davinci_spi;
853 struct davinci_spi_platform_data *pdata;
854 struct resource *r, *mem;
855 resource_size_t dma_rx_chan = SPI_NO_RESOURCE;
856 resource_size_t dma_tx_chan = SPI_NO_RESOURCE;
857 resource_size_t dma_eventq = SPI_NO_RESOURCE;
858 int i = 0, ret = 0;
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +0530859 u32 spipc0;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000860
861 pdata = pdev->dev.platform_data;
862 if (pdata == NULL) {
863 ret = -ENODEV;
864 goto err;
865 }
866
867 master = spi_alloc_master(&pdev->dev, sizeof(struct davinci_spi));
868 if (master == NULL) {
869 ret = -ENOMEM;
870 goto err;
871 }
872
873 dev_set_drvdata(&pdev->dev, master);
874
875 davinci_spi = spi_master_get_devdata(master);
876 if (davinci_spi == NULL) {
877 ret = -ENOENT;
878 goto free_master;
879 }
880
881 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
882 if (r == NULL) {
883 ret = -ENOENT;
884 goto free_master;
885 }
886
887 davinci_spi->pbase = r->start;
888 davinci_spi->region_size = resource_size(r);
889 davinci_spi->pdata = pdata;
890
891 mem = request_mem_region(r->start, davinci_spi->region_size,
892 pdev->name);
893 if (mem == NULL) {
894 ret = -EBUSY;
895 goto free_master;
896 }
897
Sekhar Nori50356dd2010-10-08 15:27:26 +0530898 davinci_spi->base = ioremap(r->start, davinci_spi->region_size);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000899 if (davinci_spi->base == NULL) {
900 ret = -ENOMEM;
901 goto release_region;
902 }
903
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530904 davinci_spi->irq = platform_get_irq(pdev, 0);
905 if (davinci_spi->irq <= 0) {
906 ret = -EINVAL;
907 goto unmap_io;
908 }
909
910 ret = request_irq(davinci_spi->irq, davinci_spi_irq, 0,
911 dev_name(&pdev->dev), davinci_spi);
912 if (ret)
913 goto unmap_io;
914
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000915 davinci_spi->bitbang.master = spi_master_get(master);
916 if (davinci_spi->bitbang.master == NULL) {
917 ret = -ENODEV;
Brian Niebuhrd3f71412010-09-29 12:31:54 +0530918 goto irq_free;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000919 }
920
921 davinci_spi->clk = clk_get(&pdev->dev, NULL);
922 if (IS_ERR(davinci_spi->clk)) {
923 ret = -ENODEV;
924 goto put_master;
925 }
926 clk_enable(davinci_spi->clk);
927
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000928 master->bus_num = pdev->id;
929 master->num_chipselect = pdata->num_chipselect;
930 master->setup = davinci_spi_setup;
931 master->cleanup = davinci_spi_cleanup;
932
933 davinci_spi->bitbang.chipselect = davinci_spi_chipselect;
934 davinci_spi->bitbang.setup_transfer = davinci_spi_setup_transfer;
935
936 davinci_spi->version = pdata->version;
937 use_dma = pdata->use_dma;
938
939 davinci_spi->bitbang.flags = SPI_NO_CS | SPI_LSB_FIRST | SPI_LOOP;
940 if (davinci_spi->version == SPI_VERSION_2)
941 davinci_spi->bitbang.flags |= SPI_READY;
942
943 if (use_dma) {
Brian Niebuhr778e2612010-09-03 15:15:06 +0530944 r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
945 if (r)
946 dma_rx_chan = r->start;
947 r = platform_get_resource(pdev, IORESOURCE_DMA, 1);
948 if (r)
949 dma_tx_chan = r->start;
950 r = platform_get_resource(pdev, IORESOURCE_DMA, 2);
951 if (r)
952 dma_eventq = r->start;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000953 }
954
955 if (!use_dma ||
956 dma_rx_chan == SPI_NO_RESOURCE ||
957 dma_tx_chan == SPI_NO_RESOURCE ||
958 dma_eventq == SPI_NO_RESOURCE) {
959 davinci_spi->bitbang.txrx_bufs = davinci_spi_bufs_pio;
960 use_dma = 0;
961 } else {
962 davinci_spi->bitbang.txrx_bufs = davinci_spi_bufs_dma;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000963
Brian Niebuhr96fd8812010-09-27 22:23:23 +0530964 davinci_spi->dma_channels.dma_rx_channel = -1;
965 davinci_spi->dma_channels.dma_rx_sync_dev = dma_rx_chan;
966 davinci_spi->dma_channels.dma_tx_channel = -1;
967 davinci_spi->dma_channels.dma_tx_sync_dev = dma_tx_chan;
968 davinci_spi->dma_channels.eventq = dma_eventq;
969
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000970 dev_info(&pdev->dev, "DaVinci SPI driver in EDMA mode\n"
971 "Using RX channel = %d , TX channel = %d and "
972 "event queue = %d", dma_rx_chan, dma_tx_chan,
973 dma_eventq);
974 }
975
976 davinci_spi->get_rx = davinci_spi_rx_buf_u8;
977 davinci_spi->get_tx = davinci_spi_tx_buf_u8;
978
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530979 init_completion(&davinci_spi->done);
980
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000981 /* Reset In/OUT SPI module */
982 iowrite32(0, davinci_spi->base + SPIGCR0);
983 udelay(100);
984 iowrite32(1, davinci_spi->base + SPIGCR0);
985
Brian Niebuhrbe884712010-09-03 12:15:28 +0530986 /* Set up SPIPC0. CS and ENA init is done in davinci_spi_setup */
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +0530987 spipc0 = SPIPC0_DIFUN_MASK | SPIPC0_DOFUN_MASK | SPIPC0_CLKFUN_MASK;
988 iowrite32(spipc0, davinci_spi->base + SPIPC0);
989
Brian Niebuhr23853972010-08-13 10:57:44 +0530990 /* initialize chip selects */
991 if (pdata->chip_sel) {
992 for (i = 0; i < pdata->num_chipselect; i++) {
993 if (pdata->chip_sel[i] != SPI_INTERN_CS)
994 gpio_direction_output(pdata->chip_sel[i], 1);
995 }
996 }
997
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000998 /* Clock internal */
999 if (davinci_spi->pdata->clk_internal)
1000 set_io_bits(davinci_spi->base + SPIGCR1,
1001 SPIGCR1_CLKMOD_MASK);
1002 else
1003 clear_io_bits(davinci_spi->base + SPIGCR1,
1004 SPIGCR1_CLKMOD_MASK);
1005
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301006 if (pdata->intr_line)
1007 iowrite32(SPI_INTLVL_1, davinci_spi->base + SPILVL);
1008 else
1009 iowrite32(SPI_INTLVL_0, davinci_spi->base + SPILVL);
1010
Brian Niebuhr843a7132010-08-12 12:49:05 +05301011 iowrite32(CS_DEFAULT, davinci_spi->base + SPIDEF);
1012
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001013 /* master mode default */
1014 set_io_bits(davinci_spi->base + SPIGCR1, SPIGCR1_MASTER_MASK);
1015
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001016 ret = spi_bitbang_start(&davinci_spi->bitbang);
1017 if (ret)
1018 goto free_clk;
1019
Brian Niebuhr3b740b12010-09-03 14:50:07 +05301020 dev_info(&pdev->dev, "Controller at 0x%p\n", davinci_spi->base);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001021
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001022 return ret;
1023
1024free_clk:
1025 clk_disable(davinci_spi->clk);
1026 clk_put(davinci_spi->clk);
1027put_master:
1028 spi_master_put(master);
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301029irq_free:
1030 free_irq(davinci_spi->irq, davinci_spi);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001031unmap_io:
1032 iounmap(davinci_spi->base);
1033release_region:
1034 release_mem_region(davinci_spi->pbase, davinci_spi->region_size);
1035free_master:
1036 kfree(master);
1037err:
1038 return ret;
1039}
1040
1041/**
1042 * davinci_spi_remove - remove function for SPI Master Controller
1043 * @pdev: platform_device structure which contains plateform specific data
1044 *
1045 * This function will do the reverse action of davinci_spi_probe function
1046 * It will free the IRQ and SPI controller's memory region.
1047 * It will also call spi_bitbang_stop to destroy the work queue which was
1048 * created by spi_bitbang_start.
1049 */
1050static int __exit davinci_spi_remove(struct platform_device *pdev)
1051{
1052 struct davinci_spi *davinci_spi;
1053 struct spi_master *master;
1054
1055 master = dev_get_drvdata(&pdev->dev);
1056 davinci_spi = spi_master_get_devdata(master);
1057
1058 spi_bitbang_stop(&davinci_spi->bitbang);
1059
1060 clk_disable(davinci_spi->clk);
1061 clk_put(davinci_spi->clk);
1062 spi_master_put(master);
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301063 free_irq(davinci_spi->irq, davinci_spi);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001064 iounmap(davinci_spi->base);
1065 release_mem_region(davinci_spi->pbase, davinci_spi->region_size);
1066
1067 return 0;
1068}
1069
1070static struct platform_driver davinci_spi_driver = {
1071 .driver.name = "spi_davinci",
1072 .remove = __exit_p(davinci_spi_remove),
1073};
1074
1075static int __init davinci_spi_init(void)
1076{
1077 return platform_driver_probe(&davinci_spi_driver, davinci_spi_probe);
1078}
1079module_init(davinci_spi_init);
1080
1081static void __exit davinci_spi_exit(void)
1082{
1083 platform_driver_unregister(&davinci_spi_driver);
1084}
1085module_exit(davinci_spi_exit);
1086
1087MODULE_DESCRIPTION("TI DaVinci SPI Master Controller Driver");
1088MODULE_LICENSE("GPL");