blob: 404c53d8ca8e4c45e796e9a1c5ffb491c9bf14a9 [file] [log] [blame]
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001/*
2 * Copyright (c) 2012 Samsung Electronics Co., Ltd.
3 * http://www.samsung.com
4 *
5 * Clock support for EXYNOS5 SoCs
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10*/
11
12#include <linux/kernel.h>
13#include <linux/err.h>
14#include <linux/io.h>
15#include <linux/syscore_ops.h>
16
17#include <plat/cpu-freq.h>
18#include <plat/clock.h>
19#include <plat/cpu.h>
20#include <plat/pll.h>
21#include <plat/s5p-clock.h>
22#include <plat/clock-clksrc.h>
23#include <plat/pm.h>
24
25#include <mach/map.h>
26#include <mach/regs-clock.h>
27#include <mach/sysmmu.h>
28
29#include "common.h"
30
31#ifdef CONFIG_PM_SLEEP
32static struct sleep_save exynos5_clock_save[] = {
Jongpill Leea2fa3042012-02-17 10:03:49 +090033 SAVE_ITEM(EXYNOS5_CLKSRC_MASK_TOP),
34 SAVE_ITEM(EXYNOS5_CLKSRC_MASK_GSCL),
35 SAVE_ITEM(EXYNOS5_CLKSRC_MASK_DISP1_0),
36 SAVE_ITEM(EXYNOS5_CLKSRC_MASK_FSYS),
37 SAVE_ITEM(EXYNOS5_CLKSRC_MASK_MAUDIO),
38 SAVE_ITEM(EXYNOS5_CLKSRC_MASK_PERIC0),
39 SAVE_ITEM(EXYNOS5_CLKSRC_MASK_PERIC1),
40 SAVE_ITEM(EXYNOS5_CLKGATE_IP_GSCL),
41 SAVE_ITEM(EXYNOS5_CLKGATE_IP_DISP1),
42 SAVE_ITEM(EXYNOS5_CLKGATE_IP_MFC),
43 SAVE_ITEM(EXYNOS5_CLKGATE_IP_G3D),
44 SAVE_ITEM(EXYNOS5_CLKGATE_IP_GEN),
45 SAVE_ITEM(EXYNOS5_CLKGATE_IP_FSYS),
46 SAVE_ITEM(EXYNOS5_CLKGATE_IP_PERIC),
47 SAVE_ITEM(EXYNOS5_CLKGATE_IP_PERIS),
48 SAVE_ITEM(EXYNOS5_CLKGATE_BLOCK),
49 SAVE_ITEM(EXYNOS5_CLKDIV_TOP0),
50 SAVE_ITEM(EXYNOS5_CLKDIV_TOP1),
51 SAVE_ITEM(EXYNOS5_CLKDIV_GSCL),
52 SAVE_ITEM(EXYNOS5_CLKDIV_DISP1_0),
53 SAVE_ITEM(EXYNOS5_CLKDIV_GEN),
54 SAVE_ITEM(EXYNOS5_CLKDIV_MAUDIO),
55 SAVE_ITEM(EXYNOS5_CLKDIV_FSYS0),
56 SAVE_ITEM(EXYNOS5_CLKDIV_FSYS1),
57 SAVE_ITEM(EXYNOS5_CLKDIV_FSYS2),
58 SAVE_ITEM(EXYNOS5_CLKDIV_FSYS3),
59 SAVE_ITEM(EXYNOS5_CLKDIV_PERIC0),
60 SAVE_ITEM(EXYNOS5_CLKDIV_PERIC1),
61 SAVE_ITEM(EXYNOS5_CLKDIV_PERIC2),
62 SAVE_ITEM(EXYNOS5_CLKDIV_PERIC3),
63 SAVE_ITEM(EXYNOS5_CLKDIV_PERIC4),
64 SAVE_ITEM(EXYNOS5_CLKDIV_PERIC5),
65 SAVE_ITEM(EXYNOS5_SCLK_DIV_ISP),
66 SAVE_ITEM(EXYNOS5_CLKSRC_TOP0),
67 SAVE_ITEM(EXYNOS5_CLKSRC_TOP1),
68 SAVE_ITEM(EXYNOS5_CLKSRC_TOP2),
69 SAVE_ITEM(EXYNOS5_CLKSRC_TOP3),
70 SAVE_ITEM(EXYNOS5_CLKSRC_GSCL),
71 SAVE_ITEM(EXYNOS5_CLKSRC_DISP1_0),
72 SAVE_ITEM(EXYNOS5_CLKSRC_MAUDIO),
73 SAVE_ITEM(EXYNOS5_CLKSRC_FSYS),
74 SAVE_ITEM(EXYNOS5_CLKSRC_PERIC0),
75 SAVE_ITEM(EXYNOS5_CLKSRC_PERIC1),
76 SAVE_ITEM(EXYNOS5_SCLK_SRC_ISP),
77 SAVE_ITEM(EXYNOS5_EPLL_CON0),
78 SAVE_ITEM(EXYNOS5_EPLL_CON1),
79 SAVE_ITEM(EXYNOS5_EPLL_CON2),
80 SAVE_ITEM(EXYNOS5_VPLL_CON0),
81 SAVE_ITEM(EXYNOS5_VPLL_CON1),
82 SAVE_ITEM(EXYNOS5_VPLL_CON2),
Kukjin Kim87b3c6e2012-01-22 21:46:13 +090083};
84#endif
85
86static struct clk exynos5_clk_sclk_dptxphy = {
87 .name = "sclk_dptx",
88};
89
90static struct clk exynos5_clk_sclk_hdmi24m = {
91 .name = "sclk_hdmi24m",
92 .rate = 24000000,
93};
94
95static struct clk exynos5_clk_sclk_hdmi27m = {
96 .name = "sclk_hdmi27m",
97 .rate = 27000000,
98};
99
100static struct clk exynos5_clk_sclk_hdmiphy = {
101 .name = "sclk_hdmiphy",
102};
103
104static struct clk exynos5_clk_sclk_usbphy = {
105 .name = "sclk_usbphy",
106 .rate = 48000000,
107};
108
109static int exynos5_clksrc_mask_top_ctrl(struct clk *clk, int enable)
110{
111 return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_TOP, clk, enable);
112}
113
114static int exynos5_clksrc_mask_disp1_0_ctrl(struct clk *clk, int enable)
115{
116 return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_DISP1_0, clk, enable);
117}
118
119static int exynos5_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
120{
121 return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_FSYS, clk, enable);
122}
123
124static int exynos5_clksrc_mask_gscl_ctrl(struct clk *clk, int enable)
125{
126 return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_GSCL, clk, enable);
127}
128
129static int exynos5_clksrc_mask_peric0_ctrl(struct clk *clk, int enable)
130{
131 return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_PERIC0, clk, enable);
132}
133
Thomas Abrahamea5a9ce2012-07-14 10:53:13 +0900134static int exynos5_clksrc_mask_peric1_ctrl(struct clk *clk, int enable)
135{
136 return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_PERIC1, clk, enable);
137}
138
KyongHo Chobca10b92012-04-04 09:23:02 -0700139static int exynos5_clk_ip_acp_ctrl(struct clk *clk, int enable)
140{
141 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ACP, clk, enable);
142}
143
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900144static int exynos5_clk_ip_core_ctrl(struct clk *clk, int enable)
145{
146 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_CORE, clk, enable);
147}
148
149static int exynos5_clk_ip_disp1_ctrl(struct clk *clk, int enable)
150{
151 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_DISP1, clk, enable);
152}
153
154static int exynos5_clk_ip_fsys_ctrl(struct clk *clk, int enable)
155{
156 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_FSYS, clk, enable);
157}
158
159static int exynos5_clk_block_ctrl(struct clk *clk, int enable)
160{
161 return s5p_gatectrl(EXYNOS5_CLKGATE_BLOCK, clk, enable);
162}
163
164static int exynos5_clk_ip_gen_ctrl(struct clk *clk, int enable)
165{
166 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GEN, clk, enable);
167}
168
169static int exynos5_clk_ip_gps_ctrl(struct clk *clk, int enable)
170{
171 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GPS, clk, enable);
172}
173
174static int exynos5_clk_ip_mfc_ctrl(struct clk *clk, int enable)
175{
176 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_MFC, clk, enable);
177}
178
179static int exynos5_clk_ip_peric_ctrl(struct clk *clk, int enable)
180{
181 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_PERIC, clk, enable);
182}
183
184static int exynos5_clk_ip_peris_ctrl(struct clk *clk, int enable)
185{
186 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_PERIS, clk, enable);
187}
188
KyongHo Chobca10b92012-04-04 09:23:02 -0700189static int exynos5_clk_ip_gscl_ctrl(struct clk *clk, int enable)
190{
191 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GSCL, clk, enable);
192}
193
194static int exynos5_clk_ip_isp0_ctrl(struct clk *clk, int enable)
195{
196 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ISP0, clk, enable);
197}
198
199static int exynos5_clk_ip_isp1_ctrl(struct clk *clk, int enable)
200{
201 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ISP1, clk, enable);
202}
203
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900204/* Core list of CMU_CPU side */
205
206static struct clksrc_clk exynos5_clk_mout_apll = {
207 .clk = {
208 .name = "mout_apll",
209 },
210 .sources = &clk_src_apll,
211 .reg_src = { .reg = EXYNOS5_CLKSRC_CPU, .shift = 0, .size = 1 },
212};
213
214static struct clksrc_clk exynos5_clk_sclk_apll = {
215 .clk = {
216 .name = "sclk_apll",
217 .parent = &exynos5_clk_mout_apll.clk,
218 },
219 .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 24, .size = 3 },
220};
221
Kisoo Yu57b317f2012-04-24 14:54:15 -0700222static struct clksrc_clk exynos5_clk_mout_bpll_fout = {
223 .clk = {
224 .name = "mout_bpll_fout",
225 },
226 .sources = &clk_src_bpll_fout,
227 .reg_src = { .reg = EXYNOS5_PLL_DIV2_SEL, .shift = 0, .size = 1 },
228};
229
230static struct clk *exynos5_clk_src_bpll_list[] = {
231 [0] = &clk_fin_bpll,
232 [1] = &exynos5_clk_mout_bpll_fout.clk,
233};
234
235static struct clksrc_sources exynos5_clk_src_bpll = {
236 .sources = exynos5_clk_src_bpll_list,
237 .nr_sources = ARRAY_SIZE(exynos5_clk_src_bpll_list),
238};
239
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900240static struct clksrc_clk exynos5_clk_mout_bpll = {
241 .clk = {
242 .name = "mout_bpll",
243 },
Kisoo Yu57b317f2012-04-24 14:54:15 -0700244 .sources = &exynos5_clk_src_bpll,
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900245 .reg_src = { .reg = EXYNOS5_CLKSRC_CDREX, .shift = 0, .size = 1 },
246};
247
248static struct clk *exynos5_clk_src_bpll_user_list[] = {
249 [0] = &clk_fin_mpll,
250 [1] = &exynos5_clk_mout_bpll.clk,
251};
252
253static struct clksrc_sources exynos5_clk_src_bpll_user = {
254 .sources = exynos5_clk_src_bpll_user_list,
255 .nr_sources = ARRAY_SIZE(exynos5_clk_src_bpll_user_list),
256};
257
258static struct clksrc_clk exynos5_clk_mout_bpll_user = {
259 .clk = {
260 .name = "mout_bpll_user",
261 },
262 .sources = &exynos5_clk_src_bpll_user,
263 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 24, .size = 1 },
264};
265
266static struct clksrc_clk exynos5_clk_mout_cpll = {
267 .clk = {
268 .name = "mout_cpll",
269 },
270 .sources = &clk_src_cpll,
271 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 8, .size = 1 },
272};
273
274static struct clksrc_clk exynos5_clk_mout_epll = {
275 .clk = {
276 .name = "mout_epll",
277 },
278 .sources = &clk_src_epll,
279 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 12, .size = 1 },
280};
281
Kisoo Yu57b317f2012-04-24 14:54:15 -0700282static struct clksrc_clk exynos5_clk_mout_mpll_fout = {
283 .clk = {
284 .name = "mout_mpll_fout",
285 },
286 .sources = &clk_src_mpll_fout,
287 .reg_src = { .reg = EXYNOS5_PLL_DIV2_SEL, .shift = 4, .size = 1 },
288};
289
290static struct clk *exynos5_clk_src_mpll_list[] = {
291 [0] = &clk_fin_mpll,
292 [1] = &exynos5_clk_mout_mpll_fout.clk,
293};
294
295static struct clksrc_sources exynos5_clk_src_mpll = {
296 .sources = exynos5_clk_src_mpll_list,
297 .nr_sources = ARRAY_SIZE(exynos5_clk_src_mpll_list),
298};
299
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900300struct clksrc_clk exynos5_clk_mout_mpll = {
301 .clk = {
302 .name = "mout_mpll",
303 },
Kisoo Yu57b317f2012-04-24 14:54:15 -0700304 .sources = &exynos5_clk_src_mpll,
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900305 .reg_src = { .reg = EXYNOS5_CLKSRC_CORE1, .shift = 8, .size = 1 },
306};
307
308static struct clk *exynos_clkset_vpllsrc_list[] = {
309 [0] = &clk_fin_vpll,
310 [1] = &exynos5_clk_sclk_hdmi27m,
311};
312
313static struct clksrc_sources exynos5_clkset_vpllsrc = {
314 .sources = exynos_clkset_vpllsrc_list,
315 .nr_sources = ARRAY_SIZE(exynos_clkset_vpllsrc_list),
316};
317
318static struct clksrc_clk exynos5_clk_vpllsrc = {
319 .clk = {
320 .name = "vpll_src",
321 .enable = exynos5_clksrc_mask_top_ctrl,
322 .ctrlbit = (1 << 0),
323 },
324 .sources = &exynos5_clkset_vpllsrc,
325 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 0, .size = 1 },
326};
327
328static struct clk *exynos5_clkset_sclk_vpll_list[] = {
329 [0] = &exynos5_clk_vpllsrc.clk,
330 [1] = &clk_fout_vpll,
331};
332
333static struct clksrc_sources exynos5_clkset_sclk_vpll = {
334 .sources = exynos5_clkset_sclk_vpll_list,
335 .nr_sources = ARRAY_SIZE(exynos5_clkset_sclk_vpll_list),
336};
337
338static struct clksrc_clk exynos5_clk_sclk_vpll = {
339 .clk = {
340 .name = "sclk_vpll",
341 },
342 .sources = &exynos5_clkset_sclk_vpll,
343 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 16, .size = 1 },
344};
345
346static struct clksrc_clk exynos5_clk_sclk_pixel = {
347 .clk = {
348 .name = "sclk_pixel",
349 .parent = &exynos5_clk_sclk_vpll.clk,
350 },
351 .reg_div = { .reg = EXYNOS5_CLKDIV_DISP1_0, .shift = 28, .size = 4 },
352};
353
354static struct clk *exynos5_clkset_sclk_hdmi_list[] = {
355 [0] = &exynos5_clk_sclk_pixel.clk,
356 [1] = &exynos5_clk_sclk_hdmiphy,
357};
358
359static struct clksrc_sources exynos5_clkset_sclk_hdmi = {
360 .sources = exynos5_clkset_sclk_hdmi_list,
361 .nr_sources = ARRAY_SIZE(exynos5_clkset_sclk_hdmi_list),
362};
363
364static struct clksrc_clk exynos5_clk_sclk_hdmi = {
365 .clk = {
366 .name = "sclk_hdmi",
367 .enable = exynos5_clksrc_mask_disp1_0_ctrl,
368 .ctrlbit = (1 << 20),
369 },
370 .sources = &exynos5_clkset_sclk_hdmi,
371 .reg_src = { .reg = EXYNOS5_CLKSRC_DISP1_0, .shift = 20, .size = 1 },
372};
373
374static struct clksrc_clk *exynos5_sclk_tv[] = {
375 &exynos5_clk_sclk_pixel,
376 &exynos5_clk_sclk_hdmi,
377};
378
379static struct clk *exynos5_clk_src_mpll_user_list[] = {
380 [0] = &clk_fin_mpll,
381 [1] = &exynos5_clk_mout_mpll.clk,
382};
383
384static struct clksrc_sources exynos5_clk_src_mpll_user = {
385 .sources = exynos5_clk_src_mpll_user_list,
386 .nr_sources = ARRAY_SIZE(exynos5_clk_src_mpll_user_list),
387};
388
389static struct clksrc_clk exynos5_clk_mout_mpll_user = {
390 .clk = {
391 .name = "mout_mpll_user",
392 },
393 .sources = &exynos5_clk_src_mpll_user,
394 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 20, .size = 1 },
395};
396
397static struct clk *exynos5_clkset_mout_cpu_list[] = {
398 [0] = &exynos5_clk_mout_apll.clk,
399 [1] = &exynos5_clk_mout_mpll.clk,
400};
401
402static struct clksrc_sources exynos5_clkset_mout_cpu = {
403 .sources = exynos5_clkset_mout_cpu_list,
404 .nr_sources = ARRAY_SIZE(exynos5_clkset_mout_cpu_list),
405};
406
407static struct clksrc_clk exynos5_clk_mout_cpu = {
408 .clk = {
409 .name = "mout_cpu",
410 },
411 .sources = &exynos5_clkset_mout_cpu,
412 .reg_src = { .reg = EXYNOS5_CLKSRC_CPU, .shift = 16, .size = 1 },
413};
414
415static struct clksrc_clk exynos5_clk_dout_armclk = {
416 .clk = {
417 .name = "dout_armclk",
418 .parent = &exynos5_clk_mout_cpu.clk,
419 },
420 .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 0, .size = 3 },
421};
422
423static struct clksrc_clk exynos5_clk_dout_arm2clk = {
424 .clk = {
425 .name = "dout_arm2clk",
426 .parent = &exynos5_clk_dout_armclk.clk,
427 },
428 .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 28, .size = 3 },
429};
430
431static struct clk exynos5_clk_armclk = {
432 .name = "armclk",
433 .parent = &exynos5_clk_dout_arm2clk.clk,
434};
435
436/* Core list of CMU_CDREX side */
437
438static struct clk *exynos5_clkset_cdrex_list[] = {
439 [0] = &exynos5_clk_mout_mpll.clk,
440 [1] = &exynos5_clk_mout_bpll.clk,
441};
442
443static struct clksrc_sources exynos5_clkset_cdrex = {
444 .sources = exynos5_clkset_cdrex_list,
445 .nr_sources = ARRAY_SIZE(exynos5_clkset_cdrex_list),
446};
447
448static struct clksrc_clk exynos5_clk_cdrex = {
449 .clk = {
450 .name = "clk_cdrex",
451 },
452 .sources = &exynos5_clkset_cdrex,
453 .reg_src = { .reg = EXYNOS5_CLKSRC_CDREX, .shift = 4, .size = 1 },
454 .reg_div = { .reg = EXYNOS5_CLKDIV_CDREX, .shift = 16, .size = 3 },
455};
456
457static struct clksrc_clk exynos5_clk_aclk_acp = {
458 .clk = {
459 .name = "aclk_acp",
460 .parent = &exynos5_clk_mout_mpll.clk,
461 },
462 .reg_div = { .reg = EXYNOS5_CLKDIV_ACP, .shift = 0, .size = 3 },
463};
464
465static struct clksrc_clk exynos5_clk_pclk_acp = {
466 .clk = {
467 .name = "pclk_acp",
468 .parent = &exynos5_clk_aclk_acp.clk,
469 },
470 .reg_div = { .reg = EXYNOS5_CLKDIV_ACP, .shift = 4, .size = 3 },
471};
472
473/* Core list of CMU_TOP side */
474
475struct clk *exynos5_clkset_aclk_top_list[] = {
476 [0] = &exynos5_clk_mout_mpll_user.clk,
477 [1] = &exynos5_clk_mout_bpll_user.clk,
478};
479
480struct clksrc_sources exynos5_clkset_aclk = {
481 .sources = exynos5_clkset_aclk_top_list,
482 .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_top_list),
483};
484
485static struct clksrc_clk exynos5_clk_aclk_400 = {
486 .clk = {
487 .name = "aclk_400",
488 },
489 .sources = &exynos5_clkset_aclk,
490 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 20, .size = 1 },
491 .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 24, .size = 3 },
492};
493
494struct clk *exynos5_clkset_aclk_333_166_list[] = {
495 [0] = &exynos5_clk_mout_cpll.clk,
496 [1] = &exynos5_clk_mout_mpll_user.clk,
497};
498
499struct clksrc_sources exynos5_clkset_aclk_333_166 = {
500 .sources = exynos5_clkset_aclk_333_166_list,
501 .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_333_166_list),
502};
503
504static struct clksrc_clk exynos5_clk_aclk_333 = {
505 .clk = {
506 .name = "aclk_333",
507 },
508 .sources = &exynos5_clkset_aclk_333_166,
509 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 16, .size = 1 },
510 .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 20, .size = 3 },
511};
512
513static struct clksrc_clk exynos5_clk_aclk_166 = {
514 .clk = {
515 .name = "aclk_166",
516 },
517 .sources = &exynos5_clkset_aclk_333_166,
518 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 8, .size = 1 },
519 .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 8, .size = 3 },
520};
521
522static struct clksrc_clk exynos5_clk_aclk_266 = {
523 .clk = {
524 .name = "aclk_266",
525 .parent = &exynos5_clk_mout_mpll_user.clk,
526 },
527 .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 16, .size = 3 },
528};
529
530static struct clksrc_clk exynos5_clk_aclk_200 = {
531 .clk = {
532 .name = "aclk_200",
533 },
534 .sources = &exynos5_clkset_aclk,
535 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 12, .size = 1 },
536 .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 12, .size = 3 },
537};
538
539static struct clksrc_clk exynos5_clk_aclk_66_pre = {
540 .clk = {
541 .name = "aclk_66_pre",
542 .parent = &exynos5_clk_mout_mpll_user.clk,
543 },
544 .reg_div = { .reg = EXYNOS5_CLKDIV_TOP1, .shift = 24, .size = 3 },
545};
546
547static struct clksrc_clk exynos5_clk_aclk_66 = {
548 .clk = {
549 .name = "aclk_66",
550 .parent = &exynos5_clk_aclk_66_pre.clk,
551 },
552 .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 0, .size = 3 },
553};
554
555static struct clk exynos5_init_clocks_off[] = {
556 {
557 .name = "timers",
558 .parent = &exynos5_clk_aclk_66.clk,
559 .enable = exynos5_clk_ip_peric_ctrl,
560 .ctrlbit = (1 << 24),
561 }, {
562 .name = "rtc",
563 .parent = &exynos5_clk_aclk_66.clk,
564 .enable = exynos5_clk_ip_peris_ctrl,
565 .ctrlbit = (1 << 20),
566 }, {
Thomas Abrahamd36bcd02012-04-24 14:03:05 -0700567 .name = "watchdog",
568 .parent = &exynos5_clk_aclk_66.clk,
569 .enable = exynos5_clk_ip_peris_ctrl,
570 .ctrlbit = (1 << 19),
571 }, {
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900572 .name = "hsmmc",
Thomas Abraham8482c812012-04-14 08:04:46 -0700573 .devname = "exynos4-sdhci.0",
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900574 .parent = &exynos5_clk_aclk_200.clk,
575 .enable = exynos5_clk_ip_fsys_ctrl,
576 .ctrlbit = (1 << 12),
577 }, {
578 .name = "hsmmc",
Thomas Abraham8482c812012-04-14 08:04:46 -0700579 .devname = "exynos4-sdhci.1",
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900580 .parent = &exynos5_clk_aclk_200.clk,
581 .enable = exynos5_clk_ip_fsys_ctrl,
582 .ctrlbit = (1 << 13),
583 }, {
584 .name = "hsmmc",
Thomas Abraham8482c812012-04-14 08:04:46 -0700585 .devname = "exynos4-sdhci.2",
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900586 .parent = &exynos5_clk_aclk_200.clk,
587 .enable = exynos5_clk_ip_fsys_ctrl,
588 .ctrlbit = (1 << 14),
589 }, {
590 .name = "hsmmc",
Thomas Abraham8482c812012-04-14 08:04:46 -0700591 .devname = "exynos4-sdhci.3",
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900592 .parent = &exynos5_clk_aclk_200.clk,
593 .enable = exynos5_clk_ip_fsys_ctrl,
594 .ctrlbit = (1 << 15),
595 }, {
596 .name = "dwmci",
597 .parent = &exynos5_clk_aclk_200.clk,
598 .enable = exynos5_clk_ip_fsys_ctrl,
599 .ctrlbit = (1 << 16),
600 }, {
601 .name = "sata",
602 .devname = "ahci",
603 .enable = exynos5_clk_ip_fsys_ctrl,
604 .ctrlbit = (1 << 6),
605 }, {
606 .name = "sata_phy",
607 .enable = exynos5_clk_ip_fsys_ctrl,
608 .ctrlbit = (1 << 24),
609 }, {
610 .name = "sata_phy_i2c",
611 .enable = exynos5_clk_ip_fsys_ctrl,
612 .ctrlbit = (1 << 25),
613 }, {
614 .name = "mfc",
615 .devname = "s5p-mfc",
616 .enable = exynos5_clk_ip_mfc_ctrl,
617 .ctrlbit = (1 << 0),
618 }, {
619 .name = "hdmi",
620 .devname = "exynos4-hdmi",
621 .enable = exynos5_clk_ip_disp1_ctrl,
622 .ctrlbit = (1 << 6),
623 }, {
624 .name = "mixer",
625 .devname = "s5p-mixer",
626 .enable = exynos5_clk_ip_disp1_ctrl,
627 .ctrlbit = (1 << 5),
628 }, {
629 .name = "jpeg",
630 .enable = exynos5_clk_ip_gen_ctrl,
631 .ctrlbit = (1 << 2),
632 }, {
633 .name = "dsim0",
634 .enable = exynos5_clk_ip_disp1_ctrl,
635 .ctrlbit = (1 << 3),
636 }, {
637 .name = "iis",
638 .devname = "samsung-i2s.1",
639 .enable = exynos5_clk_ip_peric_ctrl,
640 .ctrlbit = (1 << 20),
641 }, {
642 .name = "iis",
643 .devname = "samsung-i2s.2",
644 .enable = exynos5_clk_ip_peric_ctrl,
645 .ctrlbit = (1 << 21),
646 }, {
647 .name = "pcm",
648 .devname = "samsung-pcm.1",
649 .enable = exynos5_clk_ip_peric_ctrl,
650 .ctrlbit = (1 << 22),
651 }, {
652 .name = "pcm",
653 .devname = "samsung-pcm.2",
654 .enable = exynos5_clk_ip_peric_ctrl,
655 .ctrlbit = (1 << 23),
656 }, {
657 .name = "spdif",
658 .devname = "samsung-spdif",
659 .enable = exynos5_clk_ip_peric_ctrl,
660 .ctrlbit = (1 << 26),
661 }, {
662 .name = "ac97",
663 .devname = "samsung-ac97",
664 .enable = exynos5_clk_ip_peric_ctrl,
665 .ctrlbit = (1 << 27),
666 }, {
667 .name = "usbhost",
668 .enable = exynos5_clk_ip_fsys_ctrl ,
669 .ctrlbit = (1 << 18),
670 }, {
671 .name = "usbotg",
672 .enable = exynos5_clk_ip_fsys_ctrl,
673 .ctrlbit = (1 << 7),
674 }, {
675 .name = "gps",
676 .enable = exynos5_clk_ip_gps_ctrl,
677 .ctrlbit = ((1 << 3) | (1 << 2) | (1 << 0)),
678 }, {
679 .name = "nfcon",
680 .enable = exynos5_clk_ip_fsys_ctrl,
681 .ctrlbit = (1 << 22),
682 }, {
683 .name = "iop",
684 .enable = exynos5_clk_ip_fsys_ctrl,
685 .ctrlbit = ((1 << 30) | (1 << 26) | (1 << 23)),
686 }, {
687 .name = "core_iop",
688 .enable = exynos5_clk_ip_core_ctrl,
689 .ctrlbit = ((1 << 21) | (1 << 3)),
690 }, {
691 .name = "mcu_iop",
692 .enable = exynos5_clk_ip_fsys_ctrl,
693 .ctrlbit = (1 << 0),
694 }, {
695 .name = "i2c",
696 .devname = "s3c2440-i2c.0",
697 .parent = &exynos5_clk_aclk_66.clk,
698 .enable = exynos5_clk_ip_peric_ctrl,
699 .ctrlbit = (1 << 6),
700 }, {
701 .name = "i2c",
702 .devname = "s3c2440-i2c.1",
703 .parent = &exynos5_clk_aclk_66.clk,
704 .enable = exynos5_clk_ip_peric_ctrl,
705 .ctrlbit = (1 << 7),
706 }, {
707 .name = "i2c",
708 .devname = "s3c2440-i2c.2",
709 .parent = &exynos5_clk_aclk_66.clk,
710 .enable = exynos5_clk_ip_peric_ctrl,
711 .ctrlbit = (1 << 8),
712 }, {
713 .name = "i2c",
714 .devname = "s3c2440-i2c.3",
715 .parent = &exynos5_clk_aclk_66.clk,
716 .enable = exynos5_clk_ip_peric_ctrl,
717 .ctrlbit = (1 << 9),
718 }, {
719 .name = "i2c",
720 .devname = "s3c2440-i2c.4",
721 .parent = &exynos5_clk_aclk_66.clk,
722 .enable = exynos5_clk_ip_peric_ctrl,
723 .ctrlbit = (1 << 10),
724 }, {
725 .name = "i2c",
726 .devname = "s3c2440-i2c.5",
727 .parent = &exynos5_clk_aclk_66.clk,
728 .enable = exynos5_clk_ip_peric_ctrl,
729 .ctrlbit = (1 << 11),
730 }, {
731 .name = "i2c",
732 .devname = "s3c2440-i2c.6",
733 .parent = &exynos5_clk_aclk_66.clk,
734 .enable = exynos5_clk_ip_peric_ctrl,
735 .ctrlbit = (1 << 12),
736 }, {
737 .name = "i2c",
738 .devname = "s3c2440-i2c.7",
739 .parent = &exynos5_clk_aclk_66.clk,
740 .enable = exynos5_clk_ip_peric_ctrl,
741 .ctrlbit = (1 << 13),
742 }, {
743 .name = "i2c",
744 .devname = "s3c2440-hdmiphy-i2c",
745 .parent = &exynos5_clk_aclk_66.clk,
746 .enable = exynos5_clk_ip_peric_ctrl,
747 .ctrlbit = (1 << 14),
KyongHo Chobca10b92012-04-04 09:23:02 -0700748 }, {
Thomas Abrahamea5a9ce2012-07-14 10:53:13 +0900749 .name = "spi",
750 .devname = "exynos4210-spi.0",
751 .parent = &exynos5_clk_aclk_66.clk,
752 .enable = exynos5_clk_ip_peric_ctrl,
753 .ctrlbit = (1 << 16),
754 }, {
755 .name = "spi",
756 .devname = "exynos4210-spi.1",
757 .parent = &exynos5_clk_aclk_66.clk,
758 .enable = exynos5_clk_ip_peric_ctrl,
759 .ctrlbit = (1 << 17),
760 }, {
761 .name = "spi",
762 .devname = "exynos4210-spi.2",
763 .parent = &exynos5_clk_aclk_66.clk,
764 .enable = exynos5_clk_ip_peric_ctrl,
765 .ctrlbit = (1 << 18),
766 }, {
KyongHo Chobca10b92012-04-04 09:23:02 -0700767 .name = SYSMMU_CLOCK_NAME,
768 .devname = SYSMMU_CLOCK_DEVNAME(mfc_l, 0),
769 .enable = &exynos5_clk_ip_mfc_ctrl,
770 .ctrlbit = (1 << 1),
771 }, {
772 .name = SYSMMU_CLOCK_NAME,
773 .devname = SYSMMU_CLOCK_DEVNAME(mfc_r, 1),
774 .enable = &exynos5_clk_ip_mfc_ctrl,
775 .ctrlbit = (1 << 2),
776 }, {
777 .name = SYSMMU_CLOCK_NAME,
778 .devname = SYSMMU_CLOCK_DEVNAME(tv, 2),
779 .enable = &exynos5_clk_ip_disp1_ctrl,
780 .ctrlbit = (1 << 9)
781 }, {
782 .name = SYSMMU_CLOCK_NAME,
783 .devname = SYSMMU_CLOCK_DEVNAME(jpeg, 3),
784 .enable = &exynos5_clk_ip_gen_ctrl,
785 .ctrlbit = (1 << 7),
786 }, {
787 .name = SYSMMU_CLOCK_NAME,
788 .devname = SYSMMU_CLOCK_DEVNAME(rot, 4),
789 .enable = &exynos5_clk_ip_gen_ctrl,
790 .ctrlbit = (1 << 6)
791 }, {
792 .name = SYSMMU_CLOCK_NAME,
793 .devname = SYSMMU_CLOCK_DEVNAME(gsc0, 5),
794 .enable = &exynos5_clk_ip_gscl_ctrl,
795 .ctrlbit = (1 << 7),
796 }, {
797 .name = SYSMMU_CLOCK_NAME,
798 .devname = SYSMMU_CLOCK_DEVNAME(gsc1, 6),
799 .enable = &exynos5_clk_ip_gscl_ctrl,
800 .ctrlbit = (1 << 8),
801 }, {
802 .name = SYSMMU_CLOCK_NAME,
803 .devname = SYSMMU_CLOCK_DEVNAME(gsc2, 7),
804 .enable = &exynos5_clk_ip_gscl_ctrl,
805 .ctrlbit = (1 << 9),
806 }, {
807 .name = SYSMMU_CLOCK_NAME,
808 .devname = SYSMMU_CLOCK_DEVNAME(gsc3, 8),
809 .enable = &exynos5_clk_ip_gscl_ctrl,
810 .ctrlbit = (1 << 10),
811 }, {
812 .name = SYSMMU_CLOCK_NAME,
813 .devname = SYSMMU_CLOCK_DEVNAME(isp, 9),
814 .enable = &exynos5_clk_ip_isp0_ctrl,
815 .ctrlbit = (0x3F << 8),
816 }, {
817 .name = SYSMMU_CLOCK_NAME2,
818 .devname = SYSMMU_CLOCK_DEVNAME(isp, 9),
819 .enable = &exynos5_clk_ip_isp1_ctrl,
820 .ctrlbit = (0xF << 4),
821 }, {
822 .name = SYSMMU_CLOCK_NAME,
823 .devname = SYSMMU_CLOCK_DEVNAME(camif0, 12),
824 .enable = &exynos5_clk_ip_gscl_ctrl,
825 .ctrlbit = (1 << 11),
826 }, {
827 .name = SYSMMU_CLOCK_NAME,
828 .devname = SYSMMU_CLOCK_DEVNAME(camif1, 13),
829 .enable = &exynos5_clk_ip_gscl_ctrl,
830 .ctrlbit = (1 << 12),
831 }, {
832 .name = SYSMMU_CLOCK_NAME,
833 .devname = SYSMMU_CLOCK_DEVNAME(2d, 14),
834 .enable = &exynos5_clk_ip_acp_ctrl,
835 .ctrlbit = (1 << 7)
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900836 }
837};
838
839static struct clk exynos5_init_clocks_on[] = {
840 {
841 .name = "uart",
842 .devname = "s5pv210-uart.0",
843 .enable = exynos5_clk_ip_peric_ctrl,
844 .ctrlbit = (1 << 0),
845 }, {
846 .name = "uart",
847 .devname = "s5pv210-uart.1",
848 .enable = exynos5_clk_ip_peric_ctrl,
849 .ctrlbit = (1 << 1),
850 }, {
851 .name = "uart",
852 .devname = "s5pv210-uart.2",
853 .enable = exynos5_clk_ip_peric_ctrl,
854 .ctrlbit = (1 << 2),
855 }, {
856 .name = "uart",
857 .devname = "s5pv210-uart.3",
858 .enable = exynos5_clk_ip_peric_ctrl,
859 .ctrlbit = (1 << 3),
860 }, {
861 .name = "uart",
862 .devname = "s5pv210-uart.4",
863 .enable = exynos5_clk_ip_peric_ctrl,
864 .ctrlbit = (1 << 4),
865 }, {
866 .name = "uart",
867 .devname = "s5pv210-uart.5",
868 .enable = exynos5_clk_ip_peric_ctrl,
869 .ctrlbit = (1 << 5),
870 }
871};
872
873static struct clk exynos5_clk_pdma0 = {
874 .name = "dma",
875 .devname = "dma-pl330.0",
876 .enable = exynos5_clk_ip_fsys_ctrl,
877 .ctrlbit = (1 << 1),
878};
879
880static struct clk exynos5_clk_pdma1 = {
881 .name = "dma",
882 .devname = "dma-pl330.1",
883 .enable = exynos5_clk_ip_fsys_ctrl,
Kukjin Kim28b874a2012-05-12 16:45:47 +0900884 .ctrlbit = (1 << 2),
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900885};
886
887static struct clk exynos5_clk_mdma1 = {
888 .name = "dma",
889 .devname = "dma-pl330.2",
890 .enable = exynos5_clk_ip_gen_ctrl,
891 .ctrlbit = (1 << 4),
892};
893
Leela Krishna Amudalaa5e0c152012-09-21 10:51:39 +0900894static struct clk exynos5_clk_fimd1 = {
895 .name = "fimd",
896 .devname = "exynos5-fb.1",
897 .enable = exynos5_clk_ip_disp1_ctrl,
898 .ctrlbit = (1 << 0),
899};
900
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900901struct clk *exynos5_clkset_group_list[] = {
902 [0] = &clk_ext_xtal_mux,
903 [1] = NULL,
904 [2] = &exynos5_clk_sclk_hdmi24m,
905 [3] = &exynos5_clk_sclk_dptxphy,
906 [4] = &exynos5_clk_sclk_usbphy,
907 [5] = &exynos5_clk_sclk_hdmiphy,
908 [6] = &exynos5_clk_mout_mpll_user.clk,
909 [7] = &exynos5_clk_mout_epll.clk,
910 [8] = &exynos5_clk_sclk_vpll.clk,
911 [9] = &exynos5_clk_mout_cpll.clk,
912};
913
914struct clksrc_sources exynos5_clkset_group = {
915 .sources = exynos5_clkset_group_list,
916 .nr_sources = ARRAY_SIZE(exynos5_clkset_group_list),
917};
918
919/* Possible clock sources for aclk_266_gscl_sub Mux */
920static struct clk *clk_src_gscl_266_list[] = {
921 [0] = &clk_ext_xtal_mux,
922 [1] = &exynos5_clk_aclk_266.clk,
923};
924
925static struct clksrc_sources clk_src_gscl_266 = {
926 .sources = clk_src_gscl_266_list,
927 .nr_sources = ARRAY_SIZE(clk_src_gscl_266_list),
928};
929
930static struct clksrc_clk exynos5_clk_dout_mmc0 = {
931 .clk = {
932 .name = "dout_mmc0",
933 },
934 .sources = &exynos5_clkset_group,
935 .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 0, .size = 4 },
936 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 0, .size = 4 },
937};
938
939static struct clksrc_clk exynos5_clk_dout_mmc1 = {
940 .clk = {
941 .name = "dout_mmc1",
942 },
943 .sources = &exynos5_clkset_group,
944 .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 4, .size = 4 },
945 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 16, .size = 4 },
946};
947
948static struct clksrc_clk exynos5_clk_dout_mmc2 = {
949 .clk = {
950 .name = "dout_mmc2",
951 },
952 .sources = &exynos5_clkset_group,
953 .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 8, .size = 4 },
954 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 0, .size = 4 },
955};
956
957static struct clksrc_clk exynos5_clk_dout_mmc3 = {
958 .clk = {
959 .name = "dout_mmc3",
960 },
961 .sources = &exynos5_clkset_group,
962 .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 12, .size = 4 },
963 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 16, .size = 4 },
964};
965
966static struct clksrc_clk exynos5_clk_dout_mmc4 = {
967 .clk = {
968 .name = "dout_mmc4",
969 },
970 .sources = &exynos5_clkset_group,
971 .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 16, .size = 4 },
972 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS3, .shift = 0, .size = 4 },
973};
974
975static struct clksrc_clk exynos5_clk_sclk_uart0 = {
976 .clk = {
977 .name = "uclk1",
978 .devname = "exynos4210-uart.0",
979 .enable = exynos5_clksrc_mask_peric0_ctrl,
980 .ctrlbit = (1 << 0),
981 },
982 .sources = &exynos5_clkset_group,
983 .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 0, .size = 4 },
984 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 0, .size = 4 },
985};
986
987static struct clksrc_clk exynos5_clk_sclk_uart1 = {
988 .clk = {
989 .name = "uclk1",
990 .devname = "exynos4210-uart.1",
991 .enable = exynos5_clksrc_mask_peric0_ctrl,
992 .ctrlbit = (1 << 4),
993 },
994 .sources = &exynos5_clkset_group,
995 .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 4, .size = 4 },
996 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 4, .size = 4 },
997};
998
999static struct clksrc_clk exynos5_clk_sclk_uart2 = {
1000 .clk = {
1001 .name = "uclk1",
1002 .devname = "exynos4210-uart.2",
1003 .enable = exynos5_clksrc_mask_peric0_ctrl,
1004 .ctrlbit = (1 << 8),
1005 },
1006 .sources = &exynos5_clkset_group,
1007 .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 8, .size = 4 },
1008 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 8, .size = 4 },
1009};
1010
1011static struct clksrc_clk exynos5_clk_sclk_uart3 = {
1012 .clk = {
1013 .name = "uclk1",
1014 .devname = "exynos4210-uart.3",
1015 .enable = exynos5_clksrc_mask_peric0_ctrl,
1016 .ctrlbit = (1 << 12),
1017 },
1018 .sources = &exynos5_clkset_group,
1019 .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 12, .size = 4 },
1020 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 12, .size = 4 },
1021};
1022
1023static struct clksrc_clk exynos5_clk_sclk_mmc0 = {
1024 .clk = {
1025 .name = "sclk_mmc",
Thomas Abraham8482c812012-04-14 08:04:46 -07001026 .devname = "exynos4-sdhci.0",
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001027 .parent = &exynos5_clk_dout_mmc0.clk,
1028 .enable = exynos5_clksrc_mask_fsys_ctrl,
1029 .ctrlbit = (1 << 0),
1030 },
1031 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 8, .size = 8 },
1032};
1033
1034static struct clksrc_clk exynos5_clk_sclk_mmc1 = {
1035 .clk = {
1036 .name = "sclk_mmc",
Thomas Abraham8482c812012-04-14 08:04:46 -07001037 .devname = "exynos4-sdhci.1",
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001038 .parent = &exynos5_clk_dout_mmc1.clk,
1039 .enable = exynos5_clksrc_mask_fsys_ctrl,
1040 .ctrlbit = (1 << 4),
1041 },
1042 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 24, .size = 8 },
1043};
1044
1045static struct clksrc_clk exynos5_clk_sclk_mmc2 = {
1046 .clk = {
1047 .name = "sclk_mmc",
Thomas Abraham8482c812012-04-14 08:04:46 -07001048 .devname = "exynos4-sdhci.2",
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001049 .parent = &exynos5_clk_dout_mmc2.clk,
1050 .enable = exynos5_clksrc_mask_fsys_ctrl,
1051 .ctrlbit = (1 << 8),
1052 },
1053 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 8, .size = 8 },
1054};
1055
1056static struct clksrc_clk exynos5_clk_sclk_mmc3 = {
1057 .clk = {
1058 .name = "sclk_mmc",
Thomas Abraham8482c812012-04-14 08:04:46 -07001059 .devname = "exynos4-sdhci.3",
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001060 .parent = &exynos5_clk_dout_mmc3.clk,
1061 .enable = exynos5_clksrc_mask_fsys_ctrl,
1062 .ctrlbit = (1 << 12),
1063 },
1064 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 24, .size = 8 },
1065};
1066
Thomas Abrahamea5a9ce2012-07-14 10:53:13 +09001067static struct clksrc_clk exynos5_clk_mdout_spi0 = {
1068 .clk = {
1069 .name = "mdout_spi",
1070 .devname = "exynos4210-spi.0",
1071 },
1072 .sources = &exynos5_clkset_group,
1073 .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC1, .shift = 16, .size = 4 },
1074 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 0, .size = 4 },
1075};
1076
1077static struct clksrc_clk exynos5_clk_mdout_spi1 = {
1078 .clk = {
1079 .name = "mdout_spi",
1080 .devname = "exynos4210-spi.1",
1081 },
1082 .sources = &exynos5_clkset_group,
1083 .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC1, .shift = 20, .size = 4 },
1084 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 16, .size = 4 },
1085};
1086
1087static struct clksrc_clk exynos5_clk_mdout_spi2 = {
1088 .clk = {
1089 .name = "mdout_spi",
1090 .devname = "exynos4210-spi.2",
1091 },
1092 .sources = &exynos5_clkset_group,
1093 .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC1, .shift = 24, .size = 4 },
1094 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC2, .shift = 0, .size = 4 },
1095};
1096
1097static struct clksrc_clk exynos5_clk_sclk_spi0 = {
1098 .clk = {
1099 .name = "sclk_spi",
1100 .devname = "exynos4210-spi.0",
1101 .parent = &exynos5_clk_mdout_spi0.clk,
1102 .enable = exynos5_clksrc_mask_peric1_ctrl,
1103 .ctrlbit = (1 << 16),
1104 },
1105 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 8, .size = 8 },
1106};
1107
1108static struct clksrc_clk exynos5_clk_sclk_spi1 = {
1109 .clk = {
1110 .name = "sclk_spi",
1111 .devname = "exynos4210-spi.1",
1112 .parent = &exynos5_clk_mdout_spi1.clk,
1113 .enable = exynos5_clksrc_mask_peric1_ctrl,
1114 .ctrlbit = (1 << 20),
1115 },
1116 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 24, .size = 8 },
1117};
1118
1119static struct clksrc_clk exynos5_clk_sclk_spi2 = {
1120 .clk = {
1121 .name = "sclk_spi",
1122 .devname = "exynos4210-spi.2",
1123 .parent = &exynos5_clk_mdout_spi2.clk,
1124 .enable = exynos5_clksrc_mask_peric1_ctrl,
1125 .ctrlbit = (1 << 24),
1126 },
1127 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC2, .shift = 8, .size = 8 },
1128};
1129
Leela Krishna Amudalaa5e0c152012-09-21 10:51:39 +09001130struct clksrc_clk exynos5_clk_sclk_fimd1 = {
1131 .clk = {
1132 .name = "sclk_fimd",
1133 .devname = "exynos5-fb.1",
1134 .enable = exynos5_clksrc_mask_disp1_0_ctrl,
1135 .ctrlbit = (1 << 0),
1136 },
1137 .sources = &exynos5_clkset_group,
1138 .reg_src = { .reg = EXYNOS5_CLKSRC_DISP1_0, .shift = 0, .size = 4 },
1139 .reg_div = { .reg = EXYNOS5_CLKDIV_DISP1_0, .shift = 0, .size = 4 },
1140};
1141
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001142static struct clksrc_clk exynos5_clksrcs[] = {
1143 {
1144 .clk = {
1145 .name = "sclk_dwmci",
1146 .parent = &exynos5_clk_dout_mmc4.clk,
1147 .enable = exynos5_clksrc_mask_fsys_ctrl,
1148 .ctrlbit = (1 << 16),
1149 },
1150 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS3, .shift = 8, .size = 8 },
1151 }, {
1152 .clk = {
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001153 .name = "aclk_266_gscl",
1154 },
1155 .sources = &clk_src_gscl_266,
1156 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP3, .shift = 8, .size = 1 },
1157 }, {
1158 .clk = {
1159 .name = "sclk_g3d",
1160 .devname = "mali-t604.0",
1161 .enable = exynos5_clk_block_ctrl,
1162 .ctrlbit = (1 << 1),
1163 },
1164 .sources = &exynos5_clkset_aclk,
1165 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 20, .size = 1 },
1166 .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 24, .size = 3 },
1167 }, {
1168 .clk = {
1169 .name = "sclk_gscl_wrap",
1170 .devname = "s5p-mipi-csis.0",
1171 .enable = exynos5_clksrc_mask_gscl_ctrl,
1172 .ctrlbit = (1 << 24),
1173 },
1174 .sources = &exynos5_clkset_group,
1175 .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 24, .size = 4 },
1176 .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 24, .size = 4 },
1177 }, {
1178 .clk = {
1179 .name = "sclk_gscl_wrap",
1180 .devname = "s5p-mipi-csis.1",
1181 .enable = exynos5_clksrc_mask_gscl_ctrl,
1182 .ctrlbit = (1 << 28),
1183 },
1184 .sources = &exynos5_clkset_group,
1185 .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 28, .size = 4 },
1186 .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 28, .size = 4 },
1187 }, {
1188 .clk = {
1189 .name = "sclk_cam0",
1190 .enable = exynos5_clksrc_mask_gscl_ctrl,
1191 .ctrlbit = (1 << 16),
1192 },
1193 .sources = &exynos5_clkset_group,
1194 .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 16, .size = 4 },
1195 .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 16, .size = 4 },
1196 }, {
1197 .clk = {
1198 .name = "sclk_cam1",
1199 .enable = exynos5_clksrc_mask_gscl_ctrl,
1200 .ctrlbit = (1 << 20),
1201 },
1202 .sources = &exynos5_clkset_group,
1203 .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 20, .size = 4 },
1204 .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 20, .size = 4 },
1205 }, {
1206 .clk = {
1207 .name = "sclk_jpeg",
1208 .parent = &exynos5_clk_mout_cpll.clk,
1209 },
1210 .reg_div = { .reg = EXYNOS5_CLKDIV_GEN, .shift = 4, .size = 3 },
1211 },
1212};
1213
1214/* Clock initialization code */
1215static struct clksrc_clk *exynos5_sysclks[] = {
1216 &exynos5_clk_mout_apll,
1217 &exynos5_clk_sclk_apll,
1218 &exynos5_clk_mout_bpll,
Kisoo Yu57b317f2012-04-24 14:54:15 -07001219 &exynos5_clk_mout_bpll_fout,
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001220 &exynos5_clk_mout_bpll_user,
1221 &exynos5_clk_mout_cpll,
1222 &exynos5_clk_mout_epll,
1223 &exynos5_clk_mout_mpll,
Kisoo Yu57b317f2012-04-24 14:54:15 -07001224 &exynos5_clk_mout_mpll_fout,
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001225 &exynos5_clk_mout_mpll_user,
1226 &exynos5_clk_vpllsrc,
1227 &exynos5_clk_sclk_vpll,
1228 &exynos5_clk_mout_cpu,
1229 &exynos5_clk_dout_armclk,
1230 &exynos5_clk_dout_arm2clk,
1231 &exynos5_clk_cdrex,
1232 &exynos5_clk_aclk_400,
1233 &exynos5_clk_aclk_333,
1234 &exynos5_clk_aclk_266,
1235 &exynos5_clk_aclk_200,
1236 &exynos5_clk_aclk_166,
1237 &exynos5_clk_aclk_66_pre,
1238 &exynos5_clk_aclk_66,
1239 &exynos5_clk_dout_mmc0,
1240 &exynos5_clk_dout_mmc1,
1241 &exynos5_clk_dout_mmc2,
1242 &exynos5_clk_dout_mmc3,
1243 &exynos5_clk_dout_mmc4,
1244 &exynos5_clk_aclk_acp,
1245 &exynos5_clk_pclk_acp,
Thomas Abrahamea5a9ce2012-07-14 10:53:13 +09001246 &exynos5_clk_sclk_spi0,
1247 &exynos5_clk_sclk_spi1,
1248 &exynos5_clk_sclk_spi2,
1249 &exynos5_clk_mdout_spi0,
1250 &exynos5_clk_mdout_spi1,
1251 &exynos5_clk_mdout_spi2,
Leela Krishna Amudalaa5e0c152012-09-21 10:51:39 +09001252 &exynos5_clk_sclk_fimd1,
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001253};
1254
1255static struct clk *exynos5_clk_cdev[] = {
1256 &exynos5_clk_pdma0,
1257 &exynos5_clk_pdma1,
1258 &exynos5_clk_mdma1,
Leela Krishna Amudalaa5e0c152012-09-21 10:51:39 +09001259 &exynos5_clk_fimd1,
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001260};
1261
1262static struct clksrc_clk *exynos5_clksrc_cdev[] = {
1263 &exynos5_clk_sclk_uart0,
1264 &exynos5_clk_sclk_uart1,
1265 &exynos5_clk_sclk_uart2,
1266 &exynos5_clk_sclk_uart3,
1267 &exynos5_clk_sclk_mmc0,
1268 &exynos5_clk_sclk_mmc1,
1269 &exynos5_clk_sclk_mmc2,
1270 &exynos5_clk_sclk_mmc3,
1271};
1272
1273static struct clk_lookup exynos5_clk_lookup[] = {
1274 CLKDEV_INIT("exynos4210-uart.0", "clk_uart_baud0", &exynos5_clk_sclk_uart0.clk),
1275 CLKDEV_INIT("exynos4210-uart.1", "clk_uart_baud0", &exynos5_clk_sclk_uart1.clk),
1276 CLKDEV_INIT("exynos4210-uart.2", "clk_uart_baud0", &exynos5_clk_sclk_uart2.clk),
1277 CLKDEV_INIT("exynos4210-uart.3", "clk_uart_baud0", &exynos5_clk_sclk_uart3.clk),
Thomas Abraham8482c812012-04-14 08:04:46 -07001278 CLKDEV_INIT("exynos4-sdhci.0", "mmc_busclk.2", &exynos5_clk_sclk_mmc0.clk),
1279 CLKDEV_INIT("exynos4-sdhci.1", "mmc_busclk.2", &exynos5_clk_sclk_mmc1.clk),
1280 CLKDEV_INIT("exynos4-sdhci.2", "mmc_busclk.2", &exynos5_clk_sclk_mmc2.clk),
1281 CLKDEV_INIT("exynos4-sdhci.3", "mmc_busclk.2", &exynos5_clk_sclk_mmc3.clk),
Thomas Abrahamea5a9ce2012-07-14 10:53:13 +09001282 CLKDEV_INIT("exynos4210-spi.0", "spi_busclk0", &exynos5_clk_sclk_spi0.clk),
1283 CLKDEV_INIT("exynos4210-spi.1", "spi_busclk0", &exynos5_clk_sclk_spi1.clk),
1284 CLKDEV_INIT("exynos4210-spi.2", "spi_busclk0", &exynos5_clk_sclk_spi2.clk),
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001285 CLKDEV_INIT("dma-pl330.0", "apb_pclk", &exynos5_clk_pdma0),
1286 CLKDEV_INIT("dma-pl330.1", "apb_pclk", &exynos5_clk_pdma1),
1287 CLKDEV_INIT("dma-pl330.2", "apb_pclk", &exynos5_clk_mdma1),
Leela Krishna Amudalaa5e0c152012-09-21 10:51:39 +09001288 CLKDEV_INIT("exynos5-fb.1", "lcd", &exynos5_clk_fimd1),
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001289};
1290
1291static unsigned long exynos5_epll_get_rate(struct clk *clk)
1292{
1293 return clk->rate;
1294}
1295
1296static struct clk *exynos5_clks[] __initdata = {
1297 &exynos5_clk_sclk_hdmi27m,
1298 &exynos5_clk_sclk_hdmiphy,
1299 &clk_fout_bpll,
Kisoo Yu57b317f2012-04-24 14:54:15 -07001300 &clk_fout_bpll_div2,
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001301 &clk_fout_cpll,
Kisoo Yu57b317f2012-04-24 14:54:15 -07001302 &clk_fout_mpll_div2,
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001303 &exynos5_clk_armclk,
1304};
1305
1306static u32 epll_div[][6] = {
1307 { 192000000, 0, 48, 3, 1, 0 },
1308 { 180000000, 0, 45, 3, 1, 0 },
1309 { 73728000, 1, 73, 3, 3, 47710 },
1310 { 67737600, 1, 90, 4, 3, 20762 },
1311 { 49152000, 0, 49, 3, 3, 9961 },
1312 { 45158400, 0, 45, 3, 3, 10381 },
1313 { 180633600, 0, 45, 3, 1, 10381 },
1314};
1315
1316static int exynos5_epll_set_rate(struct clk *clk, unsigned long rate)
1317{
1318 unsigned int epll_con, epll_con_k;
1319 unsigned int i;
1320 unsigned int tmp;
1321 unsigned int epll_rate;
1322 unsigned int locktime;
1323 unsigned int lockcnt;
1324
1325 /* Return if nothing changed */
1326 if (clk->rate == rate)
1327 return 0;
1328
1329 if (clk->parent)
1330 epll_rate = clk_get_rate(clk->parent);
1331 else
1332 epll_rate = clk_ext_xtal_mux.rate;
1333
1334 if (epll_rate != 24000000) {
1335 pr_err("Invalid Clock : recommended clock is 24MHz.\n");
1336 return -EINVAL;
1337 }
1338
1339 epll_con = __raw_readl(EXYNOS5_EPLL_CON0);
1340 epll_con &= ~(0x1 << 27 | \
1341 PLL46XX_MDIV_MASK << PLL46XX_MDIV_SHIFT | \
1342 PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT | \
1343 PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
1344
1345 for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
1346 if (epll_div[i][0] == rate) {
1347 epll_con_k = epll_div[i][5] << 0;
1348 epll_con |= epll_div[i][1] << 27;
1349 epll_con |= epll_div[i][2] << PLL46XX_MDIV_SHIFT;
1350 epll_con |= epll_div[i][3] << PLL46XX_PDIV_SHIFT;
1351 epll_con |= epll_div[i][4] << PLL46XX_SDIV_SHIFT;
1352 break;
1353 }
1354 }
1355
1356 if (i == ARRAY_SIZE(epll_div)) {
1357 printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n",
1358 __func__);
1359 return -EINVAL;
1360 }
1361
1362 epll_rate /= 1000000;
1363
1364 /* 3000 max_cycls : specification data */
1365 locktime = 3000 / epll_rate * epll_div[i][3];
1366 lockcnt = locktime * 10000 / (10000 / epll_rate);
1367
1368 __raw_writel(lockcnt, EXYNOS5_EPLL_LOCK);
1369
1370 __raw_writel(epll_con, EXYNOS5_EPLL_CON0);
1371 __raw_writel(epll_con_k, EXYNOS5_EPLL_CON1);
1372
1373 do {
1374 tmp = __raw_readl(EXYNOS5_EPLL_CON0);
1375 } while (!(tmp & 0x1 << EXYNOS5_EPLLCON0_LOCKED_SHIFT));
1376
1377 clk->rate = rate;
1378
1379 return 0;
1380}
1381
1382static struct clk_ops exynos5_epll_ops = {
1383 .get_rate = exynos5_epll_get_rate,
1384 .set_rate = exynos5_epll_set_rate,
1385};
1386
1387static int xtal_rate;
1388
1389static unsigned long exynos5_fout_apll_get_rate(struct clk *clk)
1390{
1391 return s5p_get_pll35xx(xtal_rate, __raw_readl(EXYNOS5_APLL_CON0));
1392}
1393
1394static struct clk_ops exynos5_fout_apll_ops = {
1395 .get_rate = exynos5_fout_apll_get_rate,
1396};
1397
1398#ifdef CONFIG_PM
1399static int exynos5_clock_suspend(void)
1400{
1401 s3c_pm_do_save(exynos5_clock_save, ARRAY_SIZE(exynos5_clock_save));
1402
1403 return 0;
1404}
1405
1406static void exynos5_clock_resume(void)
1407{
1408 s3c_pm_do_restore_core(exynos5_clock_save, ARRAY_SIZE(exynos5_clock_save));
1409}
1410#else
1411#define exynos5_clock_suspend NULL
1412#define exynos5_clock_resume NULL
1413#endif
1414
1415struct syscore_ops exynos5_clock_syscore_ops = {
1416 .suspend = exynos5_clock_suspend,
1417 .resume = exynos5_clock_resume,
1418};
1419
1420void __init_or_cpufreq exynos5_setup_clocks(void)
1421{
1422 struct clk *xtal_clk;
1423 unsigned long apll;
1424 unsigned long bpll;
1425 unsigned long cpll;
1426 unsigned long mpll;
1427 unsigned long epll;
1428 unsigned long vpll;
1429 unsigned long vpllsrc;
1430 unsigned long xtal;
1431 unsigned long armclk;
1432 unsigned long mout_cdrex;
1433 unsigned long aclk_400;
1434 unsigned long aclk_333;
1435 unsigned long aclk_266;
1436 unsigned long aclk_200;
1437 unsigned long aclk_166;
1438 unsigned long aclk_66;
1439 unsigned int ptr;
1440
1441 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
1442
1443 xtal_clk = clk_get(NULL, "xtal");
1444 BUG_ON(IS_ERR(xtal_clk));
1445
1446 xtal = clk_get_rate(xtal_clk);
1447
1448 xtal_rate = xtal;
1449
1450 clk_put(xtal_clk);
1451
1452 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
1453
1454 apll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_APLL_CON0));
1455 bpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_BPLL_CON0));
1456 cpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_CPLL_CON0));
1457 mpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_MPLL_CON0));
1458 epll = s5p_get_pll36xx(xtal, __raw_readl(EXYNOS5_EPLL_CON0),
1459 __raw_readl(EXYNOS5_EPLL_CON1));
1460
1461 vpllsrc = clk_get_rate(&exynos5_clk_vpllsrc.clk);
1462 vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(EXYNOS5_VPLL_CON0),
1463 __raw_readl(EXYNOS5_VPLL_CON1));
1464
1465 clk_fout_apll.ops = &exynos5_fout_apll_ops;
1466 clk_fout_bpll.rate = bpll;
Kisoo Yu57b317f2012-04-24 14:54:15 -07001467 clk_fout_bpll_div2.rate = bpll >> 1;
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001468 clk_fout_cpll.rate = cpll;
1469 clk_fout_mpll.rate = mpll;
Kisoo Yu57b317f2012-04-24 14:54:15 -07001470 clk_fout_mpll_div2.rate = mpll >> 1;
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001471 clk_fout_epll.rate = epll;
1472 clk_fout_vpll.rate = vpll;
1473
1474 printk(KERN_INFO "EXYNOS5: PLL settings, A=%ld, B=%ld, C=%ld\n"
1475 "M=%ld, E=%ld V=%ld",
1476 apll, bpll, cpll, mpll, epll, vpll);
1477
1478 armclk = clk_get_rate(&exynos5_clk_armclk);
1479 mout_cdrex = clk_get_rate(&exynos5_clk_cdrex.clk);
1480
1481 aclk_400 = clk_get_rate(&exynos5_clk_aclk_400.clk);
1482 aclk_333 = clk_get_rate(&exynos5_clk_aclk_333.clk);
1483 aclk_266 = clk_get_rate(&exynos5_clk_aclk_266.clk);
1484 aclk_200 = clk_get_rate(&exynos5_clk_aclk_200.clk);
1485 aclk_166 = clk_get_rate(&exynos5_clk_aclk_166.clk);
1486 aclk_66 = clk_get_rate(&exynos5_clk_aclk_66.clk);
1487
1488 printk(KERN_INFO "EXYNOS5: ARMCLK=%ld, CDREX=%ld, ACLK400=%ld\n"
1489 "ACLK333=%ld, ACLK266=%ld, ACLK200=%ld\n"
1490 "ACLK166=%ld, ACLK66=%ld\n",
1491 armclk, mout_cdrex, aclk_400,
1492 aclk_333, aclk_266, aclk_200,
1493 aclk_166, aclk_66);
1494
1495
1496 clk_fout_epll.ops = &exynos5_epll_ops;
1497
1498 if (clk_set_parent(&exynos5_clk_mout_epll.clk, &clk_fout_epll))
1499 printk(KERN_ERR "Unable to set parent %s of clock %s.\n",
1500 clk_fout_epll.name, exynos5_clk_mout_epll.clk.name);
1501
1502 clk_set_rate(&exynos5_clk_sclk_apll.clk, 100000000);
1503 clk_set_rate(&exynos5_clk_aclk_266.clk, 300000000);
1504
1505 clk_set_rate(&exynos5_clk_aclk_acp.clk, 267000000);
1506 clk_set_rate(&exynos5_clk_pclk_acp.clk, 134000000);
1507
1508 for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clksrcs); ptr++)
1509 s3c_set_clksrc(&exynos5_clksrcs[ptr], true);
1510}
1511
1512void __init exynos5_register_clocks(void)
1513{
1514 int ptr;
1515
1516 s3c24xx_register_clocks(exynos5_clks, ARRAY_SIZE(exynos5_clks));
1517
1518 for (ptr = 0; ptr < ARRAY_SIZE(exynos5_sysclks); ptr++)
1519 s3c_register_clksrc(exynos5_sysclks[ptr], 1);
1520
1521 for (ptr = 0; ptr < ARRAY_SIZE(exynos5_sclk_tv); ptr++)
1522 s3c_register_clksrc(exynos5_sclk_tv[ptr], 1);
1523
1524 for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clksrc_cdev); ptr++)
1525 s3c_register_clksrc(exynos5_clksrc_cdev[ptr], 1);
1526
1527 s3c_register_clksrc(exynos5_clksrcs, ARRAY_SIZE(exynos5_clksrcs));
1528 s3c_register_clocks(exynos5_init_clocks_on, ARRAY_SIZE(exynos5_init_clocks_on));
1529
1530 s3c24xx_register_clocks(exynos5_clk_cdev, ARRAY_SIZE(exynos5_clk_cdev));
1531 for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clk_cdev); ptr++)
1532 s3c_disable_clocks(exynos5_clk_cdev[ptr], 1);
1533
1534 s3c_register_clocks(exynos5_init_clocks_off, ARRAY_SIZE(exynos5_init_clocks_off));
1535 s3c_disable_clocks(exynos5_init_clocks_off, ARRAY_SIZE(exynos5_init_clocks_off));
1536 clkdev_add_table(exynos5_clk_lookup, ARRAY_SIZE(exynos5_clk_lookup));
1537
1538 register_syscore_ops(&exynos5_clock_syscore_ops);
1539 s3c_pwmclk_init();
1540}